Thomas Gleixner | b886d83c | 2019-06-01 10:08:55 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 2 | /* |
| 3 | * CPPC (Collaborative Processor Performance Control) methods used by CPUfreq drivers. |
| 4 | * |
| 5 | * (C) Copyright 2014, 2015 Linaro Ltd. |
| 6 | * Author: Ashwin Chaugule <ashwin.chaugule@linaro.org> |
| 7 | * |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 8 | * CPPC describes a few methods for controlling CPU performance using |
| 9 | * information from a per CPU table called CPC. This table is described in |
| 10 | * the ACPI v5.0+ specification. The table consists of a list of |
| 11 | * registers which may be memory mapped or hardware registers and also may |
| 12 | * include some static integer values. |
| 13 | * |
| 14 | * CPU performance is on an abstract continuous scale as against a discretized |
| 15 | * P-state scale which is tied to CPU frequency only. In brief, the basic |
| 16 | * operation involves: |
| 17 | * |
| 18 | * - OS makes a CPU performance request. (Can provide min and max bounds) |
| 19 | * |
| 20 | * - Platform (such as BMC) is free to optimize request within requested bounds |
| 21 | * depending on power/thermal budgets etc. |
| 22 | * |
| 23 | * - Platform conveys its decision back to OS |
| 24 | * |
| 25 | * The communication between OS and platform occurs through another medium |
| 26 | * called (PCC) Platform Communication Channel. This is a generic mailbox like |
| 27 | * mechanism which includes doorbell semantics to indicate register updates. |
| 28 | * See drivers/mailbox/pcc.c for details on PCC. |
| 29 | * |
| 30 | * Finer details about the PCC and CPPC spec are available in the ACPI v5.1 and |
| 31 | * above specifications. |
| 32 | */ |
| 33 | |
| 34 | #define pr_fmt(fmt) "ACPI CPPC: " fmt |
| 35 | |
| 36 | #include <linux/cpufreq.h> |
| 37 | #include <linux/delay.h> |
Prakash, Prashanth | 58e1c03 | 2018-04-24 17:10:02 -0600 | [diff] [blame] | 38 | #include <linux/iopoll.h> |
Ashwin Chaugule | ad62e1e6 | 2016-02-17 13:20:59 -0700 | [diff] [blame] | 39 | #include <linux/ktime.h> |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 40 | #include <linux/rwsem.h> |
| 41 | #include <linux/wait.h> |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 42 | |
| 43 | #include <acpi/cppc_acpi.h> |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 44 | |
Prakash, Prashanth | 8482ef8 | 2016-08-16 14:39:43 -0600 | [diff] [blame] | 45 | struct cppc_pcc_data { |
| 46 | struct mbox_chan *pcc_channel; |
| 47 | void __iomem *pcc_comm_addr; |
Prakash, Prashanth | 8482ef8 | 2016-08-16 14:39:43 -0600 | [diff] [blame] | 48 | bool pcc_channel_acquired; |
Prakash, Prashanth | 58e1c03 | 2018-04-24 17:10:02 -0600 | [diff] [blame] | 49 | unsigned int deadline_us; |
Prakash, Prashanth | 8482ef8 | 2016-08-16 14:39:43 -0600 | [diff] [blame] | 50 | unsigned int pcc_mpar, pcc_mrtt, pcc_nominal; |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 51 | |
Prakash, Prashanth | 8482ef8 | 2016-08-16 14:39:43 -0600 | [diff] [blame] | 52 | bool pending_pcc_write_cmd; /* Any pending/batched PCC write cmds? */ |
Prakash, Prashanth | 139aee7 | 2016-08-16 14:39:44 -0600 | [diff] [blame] | 53 | bool platform_owns_pcc; /* Ownership of PCC subspace */ |
Prakash, Prashanth | 8482ef8 | 2016-08-16 14:39:43 -0600 | [diff] [blame] | 54 | unsigned int pcc_write_cnt; /* Running count of PCC write commands */ |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 55 | |
Prakash, Prashanth | 8482ef8 | 2016-08-16 14:39:43 -0600 | [diff] [blame] | 56 | /* |
| 57 | * Lock to provide controlled access to the PCC channel. |
| 58 | * |
| 59 | * For performance critical usecases(currently cppc_set_perf) |
| 60 | * We need to take read_lock and check if channel belongs to OSPM |
| 61 | * before reading or writing to PCC subspace |
| 62 | * We need to take write_lock before transferring the channel |
| 63 | * ownership to the platform via a Doorbell |
| 64 | * This allows us to batch a number of CPPC requests if they happen |
| 65 | * to originate in about the same time |
| 66 | * |
| 67 | * For non-performance critical usecases(init) |
| 68 | * Take write_lock for all purposes which gives exclusive access |
| 69 | */ |
| 70 | struct rw_semaphore pcc_lock; |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 71 | |
Prakash, Prashanth | 8482ef8 | 2016-08-16 14:39:43 -0600 | [diff] [blame] | 72 | /* Wait queue for CPUs whose requests were batched */ |
| 73 | wait_queue_head_t pcc_write_wait_q; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 74 | ktime_t last_cmd_cmpl_time; |
| 75 | ktime_t last_mpar_reset; |
| 76 | int mpar_count; |
| 77 | int refcount; |
Prakash, Prashanth | 8482ef8 | 2016-08-16 14:39:43 -0600 | [diff] [blame] | 78 | }; |
| 79 | |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 80 | /* Array to represent the PCC channel per subspace ID */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 81 | static struct cppc_pcc_data *pcc_data[MAX_PCC_SUBSPACES]; |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 82 | /* The cpu_pcc_subspace_idx contains per CPU subspace ID */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 83 | static DEFINE_PER_CPU(int, cpu_pcc_subspace_idx); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 84 | |
| 85 | /* |
| 86 | * The cpc_desc structure contains the ACPI register details |
| 87 | * as described in the per CPU _CPC tables. The details |
| 88 | * include the type of register (e.g. PCC, System IO, FFH etc.) |
| 89 | * and destination addresses which lets us READ/WRITE CPU performance |
| 90 | * information using the appropriate I/O methods. |
| 91 | */ |
| 92 | static DEFINE_PER_CPU(struct cpc_desc *, cpc_desc_ptr); |
| 93 | |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 94 | /* pcc mapped address + header size + offset within PCC subspace */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 95 | #define GET_PCC_VADDR(offs, pcc_ss_id) (pcc_data[pcc_ss_id]->pcc_comm_addr + \ |
| 96 | 0x8 + (offs)) |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 97 | |
Stephen Boyd | ad61dd3 | 2017-05-08 15:57:50 -0700 | [diff] [blame] | 98 | /* Check if a CPC register is in PCC */ |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 99 | #define CPC_IN_PCC(cpc) ((cpc)->type == ACPI_TYPE_BUFFER && \ |
| 100 | (cpc)->cpc_entry.reg.space_id == \ |
| 101 | ACPI_ADR_SPACE_PLATFORM_COMM) |
| 102 | |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 103 | /* Evalutes to True if reg is a NULL register descriptor */ |
| 104 | #define IS_NULL_REG(reg) ((reg)->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY && \ |
| 105 | (reg)->address == 0 && \ |
| 106 | (reg)->bit_width == 0 && \ |
| 107 | (reg)->bit_offset == 0 && \ |
| 108 | (reg)->access_width == 0) |
| 109 | |
| 110 | /* Evalutes to True if an optional cpc field is supported */ |
| 111 | #define CPC_SUPPORTED(cpc) ((cpc)->type == ACPI_TYPE_INTEGER ? \ |
| 112 | !!(cpc)->cpc_entry.int_value : \ |
| 113 | !IS_NULL_REG(&(cpc)->cpc_entry.reg)) |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 114 | /* |
| 115 | * Arbitrary Retries in case the remote processor is slow to respond |
Ashwin Chaugule | ad62e1e6 | 2016-02-17 13:20:59 -0700 | [diff] [blame] | 116 | * to PCC commands. Keeping it high enough to cover emulators where |
| 117 | * the processors run painfully slow. |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 118 | */ |
Gustavo A. R. Silva | b52f451 | 2018-02-06 17:36:17 -0600 | [diff] [blame] | 119 | #define NUM_RETRIES 500ULL |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 120 | |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 121 | struct cppc_attr { |
| 122 | struct attribute attr; |
| 123 | ssize_t (*show)(struct kobject *kobj, |
| 124 | struct attribute *attr, char *buf); |
| 125 | ssize_t (*store)(struct kobject *kobj, |
| 126 | struct attribute *attr, const char *c, ssize_t count); |
| 127 | }; |
| 128 | |
| 129 | #define define_one_cppc_ro(_name) \ |
| 130 | static struct cppc_attr _name = \ |
| 131 | __ATTR(_name, 0444, show_##_name, NULL) |
| 132 | |
| 133 | #define to_cpc_desc(a) container_of(a, struct cpc_desc, kobj) |
| 134 | |
Prakash, Prashanth | 2c74d84 | 2017-03-29 13:50:00 -0600 | [diff] [blame] | 135 | #define show_cppc_data(access_fn, struct_name, member_name) \ |
| 136 | static ssize_t show_##member_name(struct kobject *kobj, \ |
| 137 | struct attribute *attr, char *buf) \ |
| 138 | { \ |
| 139 | struct cpc_desc *cpc_ptr = to_cpc_desc(kobj); \ |
| 140 | struct struct_name st_name = {0}; \ |
| 141 | int ret; \ |
| 142 | \ |
| 143 | ret = access_fn(cpc_ptr->cpu_id, &st_name); \ |
| 144 | if (ret) \ |
| 145 | return ret; \ |
| 146 | \ |
| 147 | return scnprintf(buf, PAGE_SIZE, "%llu\n", \ |
| 148 | (u64)st_name.member_name); \ |
| 149 | } \ |
| 150 | define_one_cppc_ro(member_name) |
| 151 | |
| 152 | show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, highest_perf); |
| 153 | show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, lowest_perf); |
| 154 | show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, nominal_perf); |
| 155 | show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, lowest_nonlinear_perf); |
Prashanth Prakash | 4773e77 | 2018-04-04 12:14:50 -0600 | [diff] [blame] | 156 | show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, lowest_freq); |
| 157 | show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, nominal_freq); |
| 158 | |
Prakash, Prashanth | 2c74d84 | 2017-03-29 13:50:00 -0600 | [diff] [blame] | 159 | show_cppc_data(cppc_get_perf_ctrs, cppc_perf_fb_ctrs, reference_perf); |
| 160 | show_cppc_data(cppc_get_perf_ctrs, cppc_perf_fb_ctrs, wraparound_time); |
| 161 | |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 162 | static ssize_t show_feedback_ctrs(struct kobject *kobj, |
| 163 | struct attribute *attr, char *buf) |
| 164 | { |
| 165 | struct cpc_desc *cpc_ptr = to_cpc_desc(kobj); |
| 166 | struct cppc_perf_fb_ctrs fb_ctrs = {0}; |
Prakash, Prashanth | 2c74d84 | 2017-03-29 13:50:00 -0600 | [diff] [blame] | 167 | int ret; |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 168 | |
Prakash, Prashanth | 2c74d84 | 2017-03-29 13:50:00 -0600 | [diff] [blame] | 169 | ret = cppc_get_perf_ctrs(cpc_ptr->cpu_id, &fb_ctrs); |
| 170 | if (ret) |
| 171 | return ret; |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 172 | |
| 173 | return scnprintf(buf, PAGE_SIZE, "ref:%llu del:%llu\n", |
| 174 | fb_ctrs.reference, fb_ctrs.delivered); |
| 175 | } |
| 176 | define_one_cppc_ro(feedback_ctrs); |
| 177 | |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 178 | static struct attribute *cppc_attrs[] = { |
| 179 | &feedback_ctrs.attr, |
| 180 | &reference_perf.attr, |
| 181 | &wraparound_time.attr, |
Prakash, Prashanth | 2c74d84 | 2017-03-29 13:50:00 -0600 | [diff] [blame] | 182 | &highest_perf.attr, |
| 183 | &lowest_perf.attr, |
| 184 | &lowest_nonlinear_perf.attr, |
| 185 | &nominal_perf.attr, |
Prashanth Prakash | 4773e77 | 2018-04-04 12:14:50 -0600 | [diff] [blame] | 186 | &nominal_freq.attr, |
| 187 | &lowest_freq.attr, |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 188 | NULL |
| 189 | }; |
| 190 | |
| 191 | static struct kobj_type cppc_ktype = { |
| 192 | .sysfs_ops = &kobj_sysfs_ops, |
| 193 | .default_attrs = cppc_attrs, |
| 194 | }; |
| 195 | |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 196 | static int check_pcc_chan(int pcc_ss_id, bool chk_err_bit) |
Ashwin Chaugule | ad62e1e6 | 2016-02-17 13:20:59 -0700 | [diff] [blame] | 197 | { |
Prakash, Prashanth | 58e1c03 | 2018-04-24 17:10:02 -0600 | [diff] [blame] | 198 | int ret, status; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 199 | struct cppc_pcc_data *pcc_ss_data = pcc_data[pcc_ss_id]; |
| 200 | struct acpi_pcct_shared_memory __iomem *generic_comm_base = |
| 201 | pcc_ss_data->pcc_comm_addr; |
Ashwin Chaugule | ad62e1e6 | 2016-02-17 13:20:59 -0700 | [diff] [blame] | 202 | |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 203 | if (!pcc_ss_data->platform_owns_pcc) |
Prakash, Prashanth | 139aee7 | 2016-08-16 14:39:44 -0600 | [diff] [blame] | 204 | return 0; |
| 205 | |
Prakash, Prashanth | 58e1c03 | 2018-04-24 17:10:02 -0600 | [diff] [blame] | 206 | /* |
| 207 | * Poll PCC status register every 3us(delay_us) for maximum of |
| 208 | * deadline_us(timeout_us) until PCC command complete bit is set(cond) |
| 209 | */ |
| 210 | ret = readw_relaxed_poll_timeout(&generic_comm_base->status, status, |
| 211 | status & PCC_CMD_COMPLETE_MASK, 3, |
| 212 | pcc_ss_data->deadline_us); |
| 213 | |
| 214 | if (likely(!ret)) { |
| 215 | pcc_ss_data->platform_owns_pcc = false; |
| 216 | if (chk_err_bit && (status & PCC_ERROR_MASK)) |
| 217 | ret = -EIO; |
Ashwin Chaugule | ad62e1e6 | 2016-02-17 13:20:59 -0700 | [diff] [blame] | 218 | } |
| 219 | |
Prakash, Prashanth | 58e1c03 | 2018-04-24 17:10:02 -0600 | [diff] [blame] | 220 | if (unlikely(ret)) |
| 221 | pr_err("PCC check channel failed for ss: %d. ret=%d\n", |
| 222 | pcc_ss_id, ret); |
Prakash, Prashanth | 139aee7 | 2016-08-16 14:39:44 -0600 | [diff] [blame] | 223 | |
Ashwin Chaugule | ad62e1e6 | 2016-02-17 13:20:59 -0700 | [diff] [blame] | 224 | return ret; |
| 225 | } |
| 226 | |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 227 | /* |
| 228 | * This function transfers the ownership of the PCC to the platform |
| 229 | * So it must be called while holding write_lock(pcc_lock) |
| 230 | */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 231 | static int send_pcc_cmd(int pcc_ss_id, u16 cmd) |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 232 | { |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 233 | int ret = -EIO, i; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 234 | struct cppc_pcc_data *pcc_ss_data = pcc_data[pcc_ss_id]; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 235 | struct acpi_pcct_shared_memory *generic_comm_base = |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 236 | (struct acpi_pcct_shared_memory *)pcc_ss_data->pcc_comm_addr; |
Prakash, Prashanth | f387e5b | 2016-02-17 13:21:03 -0700 | [diff] [blame] | 237 | unsigned int time_delta; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 238 | |
Ashwin Chaugule | ad62e1e6 | 2016-02-17 13:20:59 -0700 | [diff] [blame] | 239 | /* |
| 240 | * For CMD_WRITE we know for a fact the caller should have checked |
| 241 | * the channel before writing to PCC space |
| 242 | */ |
| 243 | if (cmd == CMD_READ) { |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 244 | /* |
| 245 | * If there are pending cpc_writes, then we stole the channel |
| 246 | * before write completion, so first send a WRITE command to |
| 247 | * platform |
| 248 | */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 249 | if (pcc_ss_data->pending_pcc_write_cmd) |
| 250 | send_pcc_cmd(pcc_ss_id, CMD_WRITE); |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 251 | |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 252 | ret = check_pcc_chan(pcc_ss_id, false); |
Ashwin Chaugule | ad62e1e6 | 2016-02-17 13:20:59 -0700 | [diff] [blame] | 253 | if (ret) |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 254 | goto end; |
| 255 | } else /* CMD_WRITE */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 256 | pcc_ss_data->pending_pcc_write_cmd = FALSE; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 257 | |
Prakash, Prashanth | f387e5b | 2016-02-17 13:21:03 -0700 | [diff] [blame] | 258 | /* |
| 259 | * Handle the Minimum Request Turnaround Time(MRTT) |
| 260 | * "The minimum amount of time that OSPM must wait after the completion |
| 261 | * of a command before issuing the next command, in microseconds" |
| 262 | */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 263 | if (pcc_ss_data->pcc_mrtt) { |
| 264 | time_delta = ktime_us_delta(ktime_get(), |
| 265 | pcc_ss_data->last_cmd_cmpl_time); |
| 266 | if (pcc_ss_data->pcc_mrtt > time_delta) |
| 267 | udelay(pcc_ss_data->pcc_mrtt - time_delta); |
Prakash, Prashanth | f387e5b | 2016-02-17 13:21:03 -0700 | [diff] [blame] | 268 | } |
| 269 | |
| 270 | /* |
| 271 | * Handle the non-zero Maximum Periodic Access Rate(MPAR) |
| 272 | * "The maximum number of periodic requests that the subspace channel can |
| 273 | * support, reported in commands per minute. 0 indicates no limitation." |
| 274 | * |
| 275 | * This parameter should be ideally zero or large enough so that it can |
| 276 | * handle maximum number of requests that all the cores in the system can |
| 277 | * collectively generate. If it is not, we will follow the spec and just |
| 278 | * not send the request to the platform after hitting the MPAR limit in |
| 279 | * any 60s window |
| 280 | */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 281 | if (pcc_ss_data->pcc_mpar) { |
| 282 | if (pcc_ss_data->mpar_count == 0) { |
| 283 | time_delta = ktime_ms_delta(ktime_get(), |
| 284 | pcc_ss_data->last_mpar_reset); |
| 285 | if ((time_delta < 60 * MSEC_PER_SEC) && pcc_ss_data->last_mpar_reset) { |
George Cherian | d29abc8 | 2018-02-20 11:16:03 +0000 | [diff] [blame] | 286 | pr_debug("PCC cmd for subspace %d not sent due to MPAR limit", |
| 287 | pcc_ss_id); |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 288 | ret = -EIO; |
| 289 | goto end; |
Prakash, Prashanth | f387e5b | 2016-02-17 13:21:03 -0700 | [diff] [blame] | 290 | } |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 291 | pcc_ss_data->last_mpar_reset = ktime_get(); |
| 292 | pcc_ss_data->mpar_count = pcc_ss_data->pcc_mpar; |
Prakash, Prashanth | f387e5b | 2016-02-17 13:21:03 -0700 | [diff] [blame] | 293 | } |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 294 | pcc_ss_data->mpar_count--; |
Prakash, Prashanth | f387e5b | 2016-02-17 13:21:03 -0700 | [diff] [blame] | 295 | } |
| 296 | |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 297 | /* Write to the shared comm region. */ |
Prakash, Prashanth | beee23a | 2016-02-17 13:21:02 -0700 | [diff] [blame] | 298 | writew_relaxed(cmd, &generic_comm_base->command); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 299 | |
| 300 | /* Flip CMD COMPLETE bit */ |
Prakash, Prashanth | beee23a | 2016-02-17 13:21:02 -0700 | [diff] [blame] | 301 | writew_relaxed(0, &generic_comm_base->status); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 302 | |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 303 | pcc_ss_data->platform_owns_pcc = true; |
Prakash, Prashanth | 139aee7 | 2016-08-16 14:39:44 -0600 | [diff] [blame] | 304 | |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 305 | /* Ring doorbell */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 306 | ret = mbox_send_message(pcc_ss_data->pcc_channel, &cmd); |
Ashwin Chaugule | ad62e1e6 | 2016-02-17 13:20:59 -0700 | [diff] [blame] | 307 | if (ret < 0) { |
George Cherian | d29abc8 | 2018-02-20 11:16:03 +0000 | [diff] [blame] | 308 | pr_err("Err sending PCC mbox message. ss: %d cmd:%d, ret:%d\n", |
| 309 | pcc_ss_id, cmd, ret); |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 310 | goto end; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 311 | } |
| 312 | |
Prakash, Prashanth | 139aee7 | 2016-08-16 14:39:44 -0600 | [diff] [blame] | 313 | /* wait for completion and check for PCC errro bit */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 314 | ret = check_pcc_chan(pcc_ss_id, true); |
Prakash, Prashanth | 139aee7 | 2016-08-16 14:39:44 -0600 | [diff] [blame] | 315 | |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 316 | if (pcc_ss_data->pcc_mrtt) |
| 317 | pcc_ss_data->last_cmd_cmpl_time = ktime_get(); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 318 | |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 319 | if (pcc_ss_data->pcc_channel->mbox->txdone_irq) |
| 320 | mbox_chan_txdone(pcc_ss_data->pcc_channel, ret); |
Hoan Tran | b59c4b3 | 2016-09-14 10:54:58 -0700 | [diff] [blame] | 321 | else |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 322 | mbox_client_txdone(pcc_ss_data->pcc_channel, ret); |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 323 | |
| 324 | end: |
| 325 | if (cmd == CMD_WRITE) { |
| 326 | if (unlikely(ret)) { |
| 327 | for_each_possible_cpu(i) { |
| 328 | struct cpc_desc *desc = per_cpu(cpc_desc_ptr, i); |
| 329 | if (!desc) |
| 330 | continue; |
| 331 | |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 332 | if (desc->write_cmd_id == pcc_ss_data->pcc_write_cnt) |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 333 | desc->write_cmd_status = ret; |
| 334 | } |
| 335 | } |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 336 | pcc_ss_data->pcc_write_cnt++; |
| 337 | wake_up_all(&pcc_ss_data->pcc_write_wait_q); |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 338 | } |
| 339 | |
Ashwin Chaugule | ad62e1e6 | 2016-02-17 13:20:59 -0700 | [diff] [blame] | 340 | return ret; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 341 | } |
| 342 | |
| 343 | static void cppc_chan_tx_done(struct mbox_client *cl, void *msg, int ret) |
| 344 | { |
Ashwin Chaugule | ad62e1e6 | 2016-02-17 13:20:59 -0700 | [diff] [blame] | 345 | if (ret < 0) |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 346 | pr_debug("TX did not complete: CMD sent:%x, ret:%d\n", |
| 347 | *(u16 *)msg, ret); |
| 348 | else |
| 349 | pr_debug("TX completed. CMD sent:%x, ret:%d\n", |
| 350 | *(u16 *)msg, ret); |
| 351 | } |
| 352 | |
Zou Wei | 5c447c1 | 2020-04-23 15:21:58 +0800 | [diff] [blame] | 353 | static struct mbox_client cppc_mbox_cl = { |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 354 | .tx_done = cppc_chan_tx_done, |
| 355 | .knows_txdone = true, |
| 356 | }; |
| 357 | |
| 358 | static int acpi_get_psd(struct cpc_desc *cpc_ptr, acpi_handle handle) |
| 359 | { |
| 360 | int result = -EFAULT; |
| 361 | acpi_status status = AE_OK; |
| 362 | struct acpi_buffer buffer = {ACPI_ALLOCATE_BUFFER, NULL}; |
| 363 | struct acpi_buffer format = {sizeof("NNNNN"), "NNNNN"}; |
| 364 | struct acpi_buffer state = {0, NULL}; |
| 365 | union acpi_object *psd = NULL; |
| 366 | struct acpi_psd_package *pdomain; |
| 367 | |
Al Stone | 4c4cdc4 | 2019-08-27 18:21:20 -0600 | [diff] [blame] | 368 | status = acpi_evaluate_object_typed(handle, "_PSD", NULL, |
| 369 | &buffer, ACPI_TYPE_PACKAGE); |
| 370 | if (status == AE_NOT_FOUND) /* _PSD is optional */ |
| 371 | return 0; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 372 | if (ACPI_FAILURE(status)) |
| 373 | return -ENODEV; |
| 374 | |
| 375 | psd = buffer.pointer; |
| 376 | if (!psd || psd->package.count != 1) { |
| 377 | pr_debug("Invalid _PSD data\n"); |
| 378 | goto end; |
| 379 | } |
| 380 | |
| 381 | pdomain = &(cpc_ptr->domain_info); |
| 382 | |
| 383 | state.length = sizeof(struct acpi_psd_package); |
| 384 | state.pointer = pdomain; |
| 385 | |
| 386 | status = acpi_extract_package(&(psd->package.elements[0]), |
| 387 | &format, &state); |
| 388 | if (ACPI_FAILURE(status)) { |
| 389 | pr_debug("Invalid _PSD data for CPU:%d\n", cpc_ptr->cpu_id); |
| 390 | goto end; |
| 391 | } |
| 392 | |
| 393 | if (pdomain->num_entries != ACPI_PSD_REV0_ENTRIES) { |
| 394 | pr_debug("Unknown _PSD:num_entries for CPU:%d\n", cpc_ptr->cpu_id); |
| 395 | goto end; |
| 396 | } |
| 397 | |
| 398 | if (pdomain->revision != ACPI_PSD_REV0_REVISION) { |
| 399 | pr_debug("Unknown _PSD:revision for CPU: %d\n", cpc_ptr->cpu_id); |
| 400 | goto end; |
| 401 | } |
| 402 | |
| 403 | if (pdomain->coord_type != DOMAIN_COORD_TYPE_SW_ALL && |
| 404 | pdomain->coord_type != DOMAIN_COORD_TYPE_SW_ANY && |
| 405 | pdomain->coord_type != DOMAIN_COORD_TYPE_HW_ALL) { |
| 406 | pr_debug("Invalid _PSD:coord_type for CPU:%d\n", cpc_ptr->cpu_id); |
| 407 | goto end; |
| 408 | } |
| 409 | |
| 410 | result = 0; |
| 411 | end: |
| 412 | kfree(buffer.pointer); |
| 413 | return result; |
| 414 | } |
| 415 | |
| 416 | /** |
| 417 | * acpi_get_psd_map - Map the CPUs in a common freq domain. |
| 418 | * @all_cpu_data: Ptrs to CPU specific CPPC data including PSD info. |
| 419 | * |
| 420 | * Return: 0 for success or negative value for err. |
| 421 | */ |
Srinivas Pandruvada | 41dd640 | 2016-09-01 13:37:11 -0700 | [diff] [blame] | 422 | int acpi_get_psd_map(struct cppc_cpudata **all_cpu_data) |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 423 | { |
| 424 | int count_target; |
| 425 | int retval = 0; |
| 426 | unsigned int i, j; |
| 427 | cpumask_var_t covered_cpus; |
Srinivas Pandruvada | 41dd640 | 2016-09-01 13:37:11 -0700 | [diff] [blame] | 428 | struct cppc_cpudata *pr, *match_pr; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 429 | struct acpi_psd_package *pdomain; |
| 430 | struct acpi_psd_package *match_pdomain; |
| 431 | struct cpc_desc *cpc_ptr, *match_cpc_ptr; |
| 432 | |
| 433 | if (!zalloc_cpumask_var(&covered_cpus, GFP_KERNEL)) |
| 434 | return -ENOMEM; |
| 435 | |
| 436 | /* |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 437 | * Now that we have _PSD data from all CPUs, let's setup P-state |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 438 | * domain info. |
| 439 | */ |
| 440 | for_each_possible_cpu(i) { |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 441 | if (cpumask_test_cpu(i, covered_cpus)) |
| 442 | continue; |
| 443 | |
Liguang Zhang | b17b806 | 2020-03-26 22:29:10 +0800 | [diff] [blame] | 444 | pr = all_cpu_data[i]; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 445 | cpc_ptr = per_cpu(cpc_desc_ptr, i); |
Hoan Tran | 8343c40 | 2016-06-17 15:16:31 -0700 | [diff] [blame] | 446 | if (!cpc_ptr) { |
| 447 | retval = -EFAULT; |
| 448 | goto err_ret; |
| 449 | } |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 450 | |
| 451 | pdomain = &(cpc_ptr->domain_info); |
| 452 | cpumask_set_cpu(i, pr->shared_cpu_map); |
| 453 | cpumask_set_cpu(i, covered_cpus); |
| 454 | if (pdomain->num_processors <= 1) |
| 455 | continue; |
| 456 | |
| 457 | /* Validate the Domain info */ |
| 458 | count_target = pdomain->num_processors; |
| 459 | if (pdomain->coord_type == DOMAIN_COORD_TYPE_SW_ALL) |
| 460 | pr->shared_type = CPUFREQ_SHARED_TYPE_ALL; |
| 461 | else if (pdomain->coord_type == DOMAIN_COORD_TYPE_HW_ALL) |
| 462 | pr->shared_type = CPUFREQ_SHARED_TYPE_HW; |
| 463 | else if (pdomain->coord_type == DOMAIN_COORD_TYPE_SW_ANY) |
| 464 | pr->shared_type = CPUFREQ_SHARED_TYPE_ANY; |
| 465 | |
| 466 | for_each_possible_cpu(j) { |
| 467 | if (i == j) |
| 468 | continue; |
| 469 | |
| 470 | match_cpc_ptr = per_cpu(cpc_desc_ptr, j); |
Hoan Tran | 8343c40 | 2016-06-17 15:16:31 -0700 | [diff] [blame] | 471 | if (!match_cpc_ptr) { |
| 472 | retval = -EFAULT; |
| 473 | goto err_ret; |
| 474 | } |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 475 | |
| 476 | match_pdomain = &(match_cpc_ptr->domain_info); |
| 477 | if (match_pdomain->domain != pdomain->domain) |
| 478 | continue; |
| 479 | |
| 480 | /* Here i and j are in the same domain */ |
| 481 | if (match_pdomain->num_processors != count_target) { |
| 482 | retval = -EFAULT; |
| 483 | goto err_ret; |
| 484 | } |
| 485 | |
| 486 | if (pdomain->coord_type != match_pdomain->coord_type) { |
| 487 | retval = -EFAULT; |
| 488 | goto err_ret; |
| 489 | } |
| 490 | |
| 491 | cpumask_set_cpu(j, covered_cpus); |
| 492 | cpumask_set_cpu(j, pr->shared_cpu_map); |
| 493 | } |
| 494 | |
Liguang Zhang | b17b806 | 2020-03-26 22:29:10 +0800 | [diff] [blame] | 495 | for_each_cpu(j, pr->shared_cpu_map) { |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 496 | if (i == j) |
| 497 | continue; |
| 498 | |
| 499 | match_pr = all_cpu_data[j]; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 500 | match_pr->shared_type = pr->shared_type; |
| 501 | cpumask_copy(match_pr->shared_cpu_map, |
| 502 | pr->shared_cpu_map); |
| 503 | } |
| 504 | } |
Liguang Zhang | b17b806 | 2020-03-26 22:29:10 +0800 | [diff] [blame] | 505 | goto out; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 506 | |
| 507 | err_ret: |
| 508 | for_each_possible_cpu(i) { |
| 509 | pr = all_cpu_data[i]; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 510 | |
| 511 | /* Assume no coordination on any error parsing domain info */ |
Liguang Zhang | b17b806 | 2020-03-26 22:29:10 +0800 | [diff] [blame] | 512 | cpumask_clear(pr->shared_cpu_map); |
| 513 | cpumask_set_cpu(i, pr->shared_cpu_map); |
| 514 | pr->shared_type = CPUFREQ_SHARED_TYPE_ALL; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 515 | } |
Liguang Zhang | b17b806 | 2020-03-26 22:29:10 +0800 | [diff] [blame] | 516 | out: |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 517 | free_cpumask_var(covered_cpus); |
| 518 | return retval; |
| 519 | } |
| 520 | EXPORT_SYMBOL_GPL(acpi_get_psd_map); |
| 521 | |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 522 | static int register_pcc_channel(int pcc_ss_idx) |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 523 | { |
Ashwin Chaugule | d29d673 | 2015-11-12 19:52:30 -0500 | [diff] [blame] | 524 | struct acpi_pcct_hw_reduced *cppc_ss; |
Ashwin Chaugule | ad62e1e6 | 2016-02-17 13:20:59 -0700 | [diff] [blame] | 525 | u64 usecs_lat; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 526 | |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 527 | if (pcc_ss_idx >= 0) { |
| 528 | pcc_data[pcc_ss_idx]->pcc_channel = |
| 529 | pcc_mbox_request_channel(&cppc_mbox_cl, pcc_ss_idx); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 530 | |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 531 | if (IS_ERR(pcc_data[pcc_ss_idx]->pcc_channel)) { |
George Cherian | d29abc8 | 2018-02-20 11:16:03 +0000 | [diff] [blame] | 532 | pr_err("Failed to find PCC channel for subspace %d\n", |
| 533 | pcc_ss_idx); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 534 | return -ENODEV; |
| 535 | } |
| 536 | |
| 537 | /* |
| 538 | * The PCC mailbox controller driver should |
| 539 | * have parsed the PCCT (global table of all |
| 540 | * PCC channels) and stored pointers to the |
| 541 | * subspace communication region in con_priv. |
| 542 | */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 543 | cppc_ss = (pcc_data[pcc_ss_idx]->pcc_channel)->con_priv; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 544 | |
| 545 | if (!cppc_ss) { |
George Cherian | d29abc8 | 2018-02-20 11:16:03 +0000 | [diff] [blame] | 546 | pr_err("No PCC subspace found for %d CPPC\n", |
| 547 | pcc_ss_idx); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 548 | return -ENODEV; |
| 549 | } |
| 550 | |
Ashwin Chaugule | ad62e1e6 | 2016-02-17 13:20:59 -0700 | [diff] [blame] | 551 | /* |
| 552 | * cppc_ss->latency is just a Nominal value. In reality |
| 553 | * the remote processor could be much slower to reply. |
| 554 | * So add an arbitrary amount of wait on top of Nominal. |
| 555 | */ |
| 556 | usecs_lat = NUM_RETRIES * cppc_ss->latency; |
Prakash, Prashanth | 58e1c03 | 2018-04-24 17:10:02 -0600 | [diff] [blame] | 557 | pcc_data[pcc_ss_idx]->deadline_us = usecs_lat; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 558 | pcc_data[pcc_ss_idx]->pcc_mrtt = cppc_ss->min_turnaround_time; |
| 559 | pcc_data[pcc_ss_idx]->pcc_mpar = cppc_ss->max_access_rate; |
| 560 | pcc_data[pcc_ss_idx]->pcc_nominal = cppc_ss->latency; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 561 | |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 562 | pcc_data[pcc_ss_idx]->pcc_comm_addr = |
| 563 | acpi_os_ioremap(cppc_ss->base_address, cppc_ss->length); |
| 564 | if (!pcc_data[pcc_ss_idx]->pcc_comm_addr) { |
George Cherian | d29abc8 | 2018-02-20 11:16:03 +0000 | [diff] [blame] | 565 | pr_err("Failed to ioremap PCC comm region mem for %d\n", |
| 566 | pcc_ss_idx); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 567 | return -ENOMEM; |
| 568 | } |
| 569 | |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 570 | /* Set flag so that we don't come here for each CPU. */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 571 | pcc_data[pcc_ss_idx]->pcc_channel_acquired = true; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 572 | } |
| 573 | |
| 574 | return 0; |
| 575 | } |
| 576 | |
Srinivas Pandruvada | a6cbcdd | 2016-09-01 13:37:10 -0700 | [diff] [blame] | 577 | /** |
| 578 | * cpc_ffh_supported() - check if FFH reading supported |
| 579 | * |
| 580 | * Check if the architecture has support for functional fixed hardware |
| 581 | * read/write capability. |
| 582 | * |
| 583 | * Return: true for supported, false for not supported |
| 584 | */ |
| 585 | bool __weak cpc_ffh_supported(void) |
| 586 | { |
| 587 | return false; |
| 588 | } |
| 589 | |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 590 | /** |
| 591 | * pcc_data_alloc() - Allocate the pcc_data memory for pcc subspace |
| 592 | * |
| 593 | * Check and allocate the cppc_pcc_data memory. |
| 594 | * In some processor configurations it is possible that same subspace |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 595 | * is shared between multiple CPUs. This is seen especially in CPUs |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 596 | * with hardware multi-threading support. |
| 597 | * |
| 598 | * Return: 0 for success, errno for failure |
| 599 | */ |
Zou Wei | 5c447c1 | 2020-04-23 15:21:58 +0800 | [diff] [blame] | 600 | static int pcc_data_alloc(int pcc_ss_id) |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 601 | { |
| 602 | if (pcc_ss_id < 0 || pcc_ss_id >= MAX_PCC_SUBSPACES) |
| 603 | return -EINVAL; |
| 604 | |
| 605 | if (pcc_data[pcc_ss_id]) { |
| 606 | pcc_data[pcc_ss_id]->refcount++; |
| 607 | } else { |
| 608 | pcc_data[pcc_ss_id] = kzalloc(sizeof(struct cppc_pcc_data), |
| 609 | GFP_KERNEL); |
| 610 | if (!pcc_data[pcc_ss_id]) |
| 611 | return -ENOMEM; |
| 612 | pcc_data[pcc_ss_id]->refcount++; |
| 613 | } |
| 614 | |
| 615 | return 0; |
| 616 | } |
Prashanth Prakash | 4773e77 | 2018-04-04 12:14:50 -0600 | [diff] [blame] | 617 | |
| 618 | /* Check if CPPC revision + num_ent combination is supported */ |
| 619 | static bool is_cppc_supported(int revision, int num_ent) |
| 620 | { |
| 621 | int expected_num_ent; |
| 622 | |
| 623 | switch (revision) { |
| 624 | case CPPC_V2_REV: |
| 625 | expected_num_ent = CPPC_V2_NUM_ENT; |
| 626 | break; |
| 627 | case CPPC_V3_REV: |
| 628 | expected_num_ent = CPPC_V3_NUM_ENT; |
| 629 | break; |
| 630 | default: |
| 631 | pr_debug("Firmware exports unsupported CPPC revision: %d\n", |
| 632 | revision); |
| 633 | return false; |
| 634 | } |
| 635 | |
| 636 | if (expected_num_ent != num_ent) { |
| 637 | pr_debug("Firmware exports %d entries. Expected: %d for CPPC rev:%d\n", |
| 638 | num_ent, expected_num_ent, revision); |
| 639 | return false; |
| 640 | } |
| 641 | |
| 642 | return true; |
| 643 | } |
| 644 | |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 645 | /* |
| 646 | * An example CPC table looks like the following. |
| 647 | * |
| 648 | * Name(_CPC, Package() |
| 649 | * { |
| 650 | * 17, |
| 651 | * NumEntries |
| 652 | * 1, |
| 653 | * // Revision |
| 654 | * ResourceTemplate(){Register(PCC, 32, 0, 0x120, 2)}, |
| 655 | * // Highest Performance |
| 656 | * ResourceTemplate(){Register(PCC, 32, 0, 0x124, 2)}, |
| 657 | * // Nominal Performance |
| 658 | * ResourceTemplate(){Register(PCC, 32, 0, 0x128, 2)}, |
| 659 | * // Lowest Nonlinear Performance |
| 660 | * ResourceTemplate(){Register(PCC, 32, 0, 0x12C, 2)}, |
| 661 | * // Lowest Performance |
| 662 | * ResourceTemplate(){Register(PCC, 32, 0, 0x130, 2)}, |
| 663 | * // Guaranteed Performance Register |
| 664 | * ResourceTemplate(){Register(PCC, 32, 0, 0x110, 2)}, |
| 665 | * // Desired Performance Register |
| 666 | * ResourceTemplate(){Register(SystemMemory, 0, 0, 0, 0)}, |
| 667 | * .. |
| 668 | * .. |
| 669 | * .. |
| 670 | * |
| 671 | * } |
| 672 | * Each Register() encodes how to access that specific register. |
| 673 | * e.g. a sample PCC entry has the following encoding: |
| 674 | * |
| 675 | * Register ( |
| 676 | * PCC, |
| 677 | * AddressSpaceKeyword |
| 678 | * 8, |
| 679 | * //RegisterBitWidth |
| 680 | * 8, |
| 681 | * //RegisterBitOffset |
| 682 | * 0x30, |
| 683 | * //RegisterAddress |
| 684 | * 9 |
| 685 | * //AccessSize (subspace ID) |
| 686 | * 0 |
| 687 | * ) |
| 688 | * } |
| 689 | */ |
| 690 | |
| 691 | /** |
| 692 | * acpi_cppc_processor_probe - Search for per CPU _CPC objects. |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 693 | * @pr: Ptr to acpi_processor containing this CPU's logical ID. |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 694 | * |
| 695 | * Return: 0 for success or negative value for err. |
| 696 | */ |
| 697 | int acpi_cppc_processor_probe(struct acpi_processor *pr) |
| 698 | { |
| 699 | struct acpi_buffer output = {ACPI_ALLOCATE_BUFFER, NULL}; |
| 700 | union acpi_object *out_obj, *cpc_obj; |
| 701 | struct cpc_desc *cpc_ptr; |
| 702 | struct cpc_reg *gas_t; |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 703 | struct device *cpu_dev; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 704 | acpi_handle handle = pr->handle; |
| 705 | unsigned int num_ent, i, cpc_rev; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 706 | int pcc_subspace_id = -1; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 707 | acpi_status status; |
| 708 | int ret = -EFAULT; |
| 709 | |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 710 | /* Parse the ACPI _CPC table for this CPU. */ |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 711 | status = acpi_evaluate_object_typed(handle, "_CPC", NULL, &output, |
| 712 | ACPI_TYPE_PACKAGE); |
| 713 | if (ACPI_FAILURE(status)) { |
| 714 | ret = -ENODEV; |
| 715 | goto out_buf_free; |
| 716 | } |
| 717 | |
| 718 | out_obj = (union acpi_object *) output.pointer; |
| 719 | |
| 720 | cpc_ptr = kzalloc(sizeof(struct cpc_desc), GFP_KERNEL); |
| 721 | if (!cpc_ptr) { |
| 722 | ret = -ENOMEM; |
| 723 | goto out_buf_free; |
| 724 | } |
| 725 | |
| 726 | /* First entry is NumEntries. */ |
| 727 | cpc_obj = &out_obj->package.elements[0]; |
| 728 | if (cpc_obj->type == ACPI_TYPE_INTEGER) { |
| 729 | num_ent = cpc_obj->integer.value; |
| 730 | } else { |
| 731 | pr_debug("Unexpected entry type(%d) for NumEntries\n", |
| 732 | cpc_obj->type); |
| 733 | goto out_free; |
| 734 | } |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 735 | cpc_ptr->num_entries = num_ent; |
| 736 | |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 737 | /* Second entry should be revision. */ |
| 738 | cpc_obj = &out_obj->package.elements[1]; |
| 739 | if (cpc_obj->type == ACPI_TYPE_INTEGER) { |
| 740 | cpc_rev = cpc_obj->integer.value; |
| 741 | } else { |
| 742 | pr_debug("Unexpected entry type(%d) for Revision\n", |
| 743 | cpc_obj->type); |
| 744 | goto out_free; |
| 745 | } |
Prashanth Prakash | 4773e77 | 2018-04-04 12:14:50 -0600 | [diff] [blame] | 746 | cpc_ptr->version = cpc_rev; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 747 | |
Prashanth Prakash | 4773e77 | 2018-04-04 12:14:50 -0600 | [diff] [blame] | 748 | if (!is_cppc_supported(cpc_rev, num_ent)) |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 749 | goto out_free; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 750 | |
| 751 | /* Iterate through remaining entries in _CPC */ |
| 752 | for (i = 2; i < num_ent; i++) { |
| 753 | cpc_obj = &out_obj->package.elements[i]; |
| 754 | |
| 755 | if (cpc_obj->type == ACPI_TYPE_INTEGER) { |
| 756 | cpc_ptr->cpc_regs[i-2].type = ACPI_TYPE_INTEGER; |
| 757 | cpc_ptr->cpc_regs[i-2].cpc_entry.int_value = cpc_obj->integer.value; |
| 758 | } else if (cpc_obj->type == ACPI_TYPE_BUFFER) { |
| 759 | gas_t = (struct cpc_reg *) |
| 760 | cpc_obj->buffer.pointer; |
| 761 | |
| 762 | /* |
| 763 | * The PCC Subspace index is encoded inside |
| 764 | * the CPC table entries. The same PCC index |
| 765 | * will be used for all the PCC entries, |
| 766 | * so extract it only once. |
| 767 | */ |
| 768 | if (gas_t->space_id == ACPI_ADR_SPACE_PLATFORM_COMM) { |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 769 | if (pcc_subspace_id < 0) { |
| 770 | pcc_subspace_id = gas_t->access_width; |
| 771 | if (pcc_data_alloc(pcc_subspace_id)) |
| 772 | goto out_free; |
| 773 | } else if (pcc_subspace_id != gas_t->access_width) { |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 774 | pr_debug("Mismatched PCC ids.\n"); |
| 775 | goto out_free; |
| 776 | } |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 777 | } else if (gas_t->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY) { |
| 778 | if (gas_t->address) { |
| 779 | void __iomem *addr; |
| 780 | |
| 781 | addr = ioremap(gas_t->address, gas_t->bit_width/8); |
| 782 | if (!addr) |
| 783 | goto out_free; |
| 784 | cpc_ptr->cpc_regs[i-2].sys_mem_vaddr = addr; |
| 785 | } |
| 786 | } else { |
Srinivas Pandruvada | a6cbcdd | 2016-09-01 13:37:10 -0700 | [diff] [blame] | 787 | if (gas_t->space_id != ACPI_ADR_SPACE_FIXED_HARDWARE || !cpc_ffh_supported()) { |
| 788 | /* Support only PCC ,SYS MEM and FFH type regs */ |
| 789 | pr_debug("Unsupported register type: %d\n", gas_t->space_id); |
| 790 | goto out_free; |
| 791 | } |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 792 | } |
| 793 | |
| 794 | cpc_ptr->cpc_regs[i-2].type = ACPI_TYPE_BUFFER; |
| 795 | memcpy(&cpc_ptr->cpc_regs[i-2].cpc_entry.reg, gas_t, sizeof(*gas_t)); |
| 796 | } else { |
| 797 | pr_debug("Err in entry:%d in CPC table of CPU:%d \n", i, pr->id); |
| 798 | goto out_free; |
| 799 | } |
| 800 | } |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 801 | per_cpu(cpu_pcc_subspace_idx, pr->id) = pcc_subspace_id; |
Prashanth Prakash | 4773e77 | 2018-04-04 12:14:50 -0600 | [diff] [blame] | 802 | |
| 803 | /* |
| 804 | * Initialize the remaining cpc_regs as unsupported. |
| 805 | * Example: In case FW exposes CPPC v2, the below loop will initialize |
| 806 | * LOWEST_FREQ and NOMINAL_FREQ regs as unsupported |
| 807 | */ |
| 808 | for (i = num_ent - 2; i < MAX_CPC_REG_ENT; i++) { |
| 809 | cpc_ptr->cpc_regs[i].type = ACPI_TYPE_INTEGER; |
| 810 | cpc_ptr->cpc_regs[i].cpc_entry.int_value = 0; |
| 811 | } |
| 812 | |
| 813 | |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 814 | /* Store CPU Logical ID */ |
| 815 | cpc_ptr->cpu_id = pr->id; |
| 816 | |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 817 | /* Parse PSD data for this CPU */ |
| 818 | ret = acpi_get_psd(cpc_ptr, handle); |
| 819 | if (ret) |
| 820 | goto out_free; |
| 821 | |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 822 | /* Register PCC channel once for all PCC subspace ID. */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 823 | if (pcc_subspace_id >= 0 && !pcc_data[pcc_subspace_id]->pcc_channel_acquired) { |
| 824 | ret = register_pcc_channel(pcc_subspace_id); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 825 | if (ret) |
| 826 | goto out_free; |
Prakash, Prashanth | 8482ef8 | 2016-08-16 14:39:43 -0600 | [diff] [blame] | 827 | |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 828 | init_rwsem(&pcc_data[pcc_subspace_id]->pcc_lock); |
| 829 | init_waitqueue_head(&pcc_data[pcc_subspace_id]->pcc_write_wait_q); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 830 | } |
| 831 | |
| 832 | /* Everything looks okay */ |
| 833 | pr_debug("Parsed CPC struct for CPU: %d\n", pr->id); |
| 834 | |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 835 | /* Add per logical CPU nodes for reading its feedback counters. */ |
| 836 | cpu_dev = get_cpu_device(pr->id); |
Dan Carpenter | 5016347 | 2016-11-30 22:22:54 +0300 | [diff] [blame] | 837 | if (!cpu_dev) { |
| 838 | ret = -EINVAL; |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 839 | goto out_free; |
Dan Carpenter | 5016347 | 2016-11-30 22:22:54 +0300 | [diff] [blame] | 840 | } |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 841 | |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 842 | /* Plug PSD data into this CPU's CPC descriptor. */ |
Rafael J. Wysocki | 2807648 | 2016-12-10 00:52:28 +0100 | [diff] [blame] | 843 | per_cpu(cpc_desc_ptr, pr->id) = cpc_ptr; |
| 844 | |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 845 | ret = kobject_init_and_add(&cpc_ptr->kobj, &cppc_ktype, &cpu_dev->kobj, |
| 846 | "acpi_cppc"); |
Rafael J. Wysocki | 2807648 | 2016-12-10 00:52:28 +0100 | [diff] [blame] | 847 | if (ret) { |
| 848 | per_cpu(cpc_desc_ptr, pr->id) = NULL; |
Qiushi Wu | 4d8be4b | 2020-05-27 17:35:51 -0500 | [diff] [blame] | 849 | kobject_put(&cpc_ptr->kobj); |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 850 | goto out_free; |
Rafael J. Wysocki | 2807648 | 2016-12-10 00:52:28 +0100 | [diff] [blame] | 851 | } |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 852 | |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 853 | kfree(output.pointer); |
| 854 | return 0; |
| 855 | |
| 856 | out_free: |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 857 | /* Free all the mapped sys mem areas for this CPU */ |
| 858 | for (i = 2; i < cpc_ptr->num_entries; i++) { |
| 859 | void __iomem *addr = cpc_ptr->cpc_regs[i-2].sys_mem_vaddr; |
| 860 | |
| 861 | if (addr) |
| 862 | iounmap(addr); |
| 863 | } |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 864 | kfree(cpc_ptr); |
| 865 | |
| 866 | out_buf_free: |
| 867 | kfree(output.pointer); |
| 868 | return ret; |
| 869 | } |
| 870 | EXPORT_SYMBOL_GPL(acpi_cppc_processor_probe); |
| 871 | |
| 872 | /** |
| 873 | * acpi_cppc_processor_exit - Cleanup CPC structs. |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 874 | * @pr: Ptr to acpi_processor containing this CPU's logical ID. |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 875 | * |
| 876 | * Return: Void |
| 877 | */ |
| 878 | void acpi_cppc_processor_exit(struct acpi_processor *pr) |
| 879 | { |
| 880 | struct cpc_desc *cpc_ptr; |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 881 | unsigned int i; |
| 882 | void __iomem *addr; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 883 | int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, pr->id); |
| 884 | |
| 885 | if (pcc_ss_id >=0 && pcc_data[pcc_ss_id]) { |
| 886 | if (pcc_data[pcc_ss_id]->pcc_channel_acquired) { |
| 887 | pcc_data[pcc_ss_id]->refcount--; |
| 888 | if (!pcc_data[pcc_ss_id]->refcount) { |
| 889 | pcc_mbox_free_channel(pcc_data[pcc_ss_id]->pcc_channel); |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 890 | kfree(pcc_data[pcc_ss_id]); |
John Garry | 56a0b97 | 2019-10-15 22:07:31 +0800 | [diff] [blame] | 891 | pcc_data[pcc_ss_id] = NULL; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 892 | } |
| 893 | } |
| 894 | } |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 895 | |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 896 | cpc_ptr = per_cpu(cpc_desc_ptr, pr->id); |
Sebastian Andrzej Siewior | 9e9d68d | 2016-12-07 20:06:08 +0100 | [diff] [blame] | 897 | if (!cpc_ptr) |
| 898 | return; |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 899 | |
| 900 | /* Free all the mapped sys mem areas for this CPU */ |
| 901 | for (i = 2; i < cpc_ptr->num_entries; i++) { |
| 902 | addr = cpc_ptr->cpc_regs[i-2].sys_mem_vaddr; |
| 903 | if (addr) |
| 904 | iounmap(addr); |
| 905 | } |
| 906 | |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 907 | kobject_put(&cpc_ptr->kobj); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 908 | kfree(cpc_ptr); |
| 909 | } |
| 910 | EXPORT_SYMBOL_GPL(acpi_cppc_processor_exit); |
| 911 | |
Srinivas Pandruvada | a6cbcdd | 2016-09-01 13:37:10 -0700 | [diff] [blame] | 912 | /** |
| 913 | * cpc_read_ffh() - Read FFH register |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 914 | * @cpunum: CPU number to read |
Srinivas Pandruvada | a6cbcdd | 2016-09-01 13:37:10 -0700 | [diff] [blame] | 915 | * @reg: cppc register information |
| 916 | * @val: place holder for return value |
| 917 | * |
| 918 | * Read bit_width bits from a specified address and bit_offset |
| 919 | * |
| 920 | * Return: 0 for success and error code |
| 921 | */ |
| 922 | int __weak cpc_read_ffh(int cpunum, struct cpc_reg *reg, u64 *val) |
| 923 | { |
| 924 | return -ENOTSUPP; |
| 925 | } |
| 926 | |
| 927 | /** |
| 928 | * cpc_write_ffh() - Write FFH register |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 929 | * @cpunum: CPU number to write |
Srinivas Pandruvada | a6cbcdd | 2016-09-01 13:37:10 -0700 | [diff] [blame] | 930 | * @reg: cppc register information |
| 931 | * @val: value to write |
| 932 | * |
| 933 | * Write value of bit_width bits to a specified address and bit_offset |
| 934 | * |
| 935 | * Return: 0 for success and error code |
| 936 | */ |
| 937 | int __weak cpc_write_ffh(int cpunum, struct cpc_reg *reg, u64 val) |
| 938 | { |
| 939 | return -ENOTSUPP; |
| 940 | } |
| 941 | |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 942 | /* |
| 943 | * Since cpc_read and cpc_write are called while holding pcc_lock, it should be |
| 944 | * as fast as possible. We have already mapped the PCC subspace during init, so |
| 945 | * we can directly write to it. |
| 946 | */ |
| 947 | |
Srinivas Pandruvada | a6cbcdd | 2016-09-01 13:37:10 -0700 | [diff] [blame] | 948 | static int cpc_read(int cpu, struct cpc_register_resource *reg_res, u64 *val) |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 949 | { |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 950 | int ret_val = 0; |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 951 | void __iomem *vaddr = 0; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 952 | int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpu); |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 953 | struct cpc_reg *reg = ®_res->cpc_entry.reg; |
| 954 | |
| 955 | if (reg_res->type == ACPI_TYPE_INTEGER) { |
| 956 | *val = reg_res->cpc_entry.int_value; |
| 957 | return ret_val; |
| 958 | } |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 959 | |
| 960 | *val = 0; |
George Cherian | 1ecbd71 | 2017-12-04 14:06:54 +0000 | [diff] [blame] | 961 | if (reg->space_id == ACPI_ADR_SPACE_PLATFORM_COMM && pcc_ss_id >= 0) |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 962 | vaddr = GET_PCC_VADDR(reg->address, pcc_ss_id); |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 963 | else if (reg->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY) |
| 964 | vaddr = reg_res->sys_mem_vaddr; |
Srinivas Pandruvada | a6cbcdd | 2016-09-01 13:37:10 -0700 | [diff] [blame] | 965 | else if (reg->space_id == ACPI_ADR_SPACE_FIXED_HARDWARE) |
| 966 | return cpc_read_ffh(cpu, reg, val); |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 967 | else |
| 968 | return acpi_os_read_memory((acpi_physical_address)reg->address, |
| 969 | val, reg->bit_width); |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 970 | |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 971 | switch (reg->bit_width) { |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 972 | case 8: |
Prakash, Prashanth | beee23a | 2016-02-17 13:21:02 -0700 | [diff] [blame] | 973 | *val = readb_relaxed(vaddr); |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 974 | break; |
| 975 | case 16: |
Prakash, Prashanth | beee23a | 2016-02-17 13:21:02 -0700 | [diff] [blame] | 976 | *val = readw_relaxed(vaddr); |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 977 | break; |
| 978 | case 32: |
Prakash, Prashanth | beee23a | 2016-02-17 13:21:02 -0700 | [diff] [blame] | 979 | *val = readl_relaxed(vaddr); |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 980 | break; |
| 981 | case 64: |
Prakash, Prashanth | beee23a | 2016-02-17 13:21:02 -0700 | [diff] [blame] | 982 | *val = readq_relaxed(vaddr); |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 983 | break; |
| 984 | default: |
George Cherian | d29abc8 | 2018-02-20 11:16:03 +0000 | [diff] [blame] | 985 | pr_debug("Error: Cannot read %u bit width from PCC for ss: %d\n", |
| 986 | reg->bit_width, pcc_ss_id); |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 987 | ret_val = -EFAULT; |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 988 | } |
| 989 | |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 990 | return ret_val; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 991 | } |
| 992 | |
Srinivas Pandruvada | a6cbcdd | 2016-09-01 13:37:10 -0700 | [diff] [blame] | 993 | static int cpc_write(int cpu, struct cpc_register_resource *reg_res, u64 val) |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 994 | { |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 995 | int ret_val = 0; |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 996 | void __iomem *vaddr = 0; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 997 | int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpu); |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 998 | struct cpc_reg *reg = ®_res->cpc_entry.reg; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 999 | |
George Cherian | 1ecbd71 | 2017-12-04 14:06:54 +0000 | [diff] [blame] | 1000 | if (reg->space_id == ACPI_ADR_SPACE_PLATFORM_COMM && pcc_ss_id >= 0) |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1001 | vaddr = GET_PCC_VADDR(reg->address, pcc_ss_id); |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 1002 | else if (reg->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY) |
| 1003 | vaddr = reg_res->sys_mem_vaddr; |
Srinivas Pandruvada | a6cbcdd | 2016-09-01 13:37:10 -0700 | [diff] [blame] | 1004 | else if (reg->space_id == ACPI_ADR_SPACE_FIXED_HARDWARE) |
| 1005 | return cpc_write_ffh(cpu, reg, val); |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 1006 | else |
| 1007 | return acpi_os_write_memory((acpi_physical_address)reg->address, |
| 1008 | val, reg->bit_width); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1009 | |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 1010 | switch (reg->bit_width) { |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 1011 | case 8: |
Prakash, Prashanth | beee23a | 2016-02-17 13:21:02 -0700 | [diff] [blame] | 1012 | writeb_relaxed(val, vaddr); |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 1013 | break; |
| 1014 | case 16: |
Prakash, Prashanth | beee23a | 2016-02-17 13:21:02 -0700 | [diff] [blame] | 1015 | writew_relaxed(val, vaddr); |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 1016 | break; |
| 1017 | case 32: |
Prakash, Prashanth | beee23a | 2016-02-17 13:21:02 -0700 | [diff] [blame] | 1018 | writel_relaxed(val, vaddr); |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 1019 | break; |
| 1020 | case 64: |
Prakash, Prashanth | beee23a | 2016-02-17 13:21:02 -0700 | [diff] [blame] | 1021 | writeq_relaxed(val, vaddr); |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 1022 | break; |
| 1023 | default: |
George Cherian | d29abc8 | 2018-02-20 11:16:03 +0000 | [diff] [blame] | 1024 | pr_debug("Error: Cannot write %u bit width to PCC for ss: %d\n", |
| 1025 | reg->bit_width, pcc_ss_id); |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 1026 | ret_val = -EFAULT; |
| 1027 | break; |
Ashwin Chaugule | 5bbb86a | 2016-08-16 14:39:38 -0600 | [diff] [blame] | 1028 | } |
| 1029 | |
Prakash, Prashanth | 77e3d86 | 2016-02-17 13:21:00 -0700 | [diff] [blame] | 1030 | return ret_val; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1031 | } |
| 1032 | |
| 1033 | /** |
Xiongfeng Wang | 1757d05 | 2019-02-17 11:54:14 +0800 | [diff] [blame] | 1034 | * cppc_get_desired_perf - Get the value of desired performance register. |
| 1035 | * @cpunum: CPU from which to get desired performance. |
| 1036 | * @desired_perf: address of a variable to store the returned desired performance |
| 1037 | * |
| 1038 | * Return: 0 for success, -EIO otherwise. |
| 1039 | */ |
| 1040 | int cppc_get_desired_perf(int cpunum, u64 *desired_perf) |
| 1041 | { |
| 1042 | struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpunum); |
| 1043 | int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpunum); |
| 1044 | struct cpc_register_resource *desired_reg; |
| 1045 | struct cppc_pcc_data *pcc_ss_data = NULL; |
| 1046 | |
| 1047 | desired_reg = &cpc_desc->cpc_regs[DESIRED_PERF]; |
| 1048 | |
| 1049 | if (CPC_IN_PCC(desired_reg)) { |
| 1050 | int ret = 0; |
| 1051 | |
| 1052 | if (pcc_ss_id < 0) |
| 1053 | return -EIO; |
| 1054 | |
| 1055 | pcc_ss_data = pcc_data[pcc_ss_id]; |
| 1056 | |
| 1057 | down_write(&pcc_ss_data->pcc_lock); |
| 1058 | |
| 1059 | if (send_pcc_cmd(pcc_ss_id, CMD_READ) >= 0) |
| 1060 | cpc_read(cpunum, desired_reg, desired_perf); |
| 1061 | else |
| 1062 | ret = -EIO; |
| 1063 | |
| 1064 | up_write(&pcc_ss_data->pcc_lock); |
| 1065 | |
| 1066 | return ret; |
| 1067 | } |
| 1068 | |
| 1069 | cpc_read(cpunum, desired_reg, desired_perf); |
| 1070 | |
| 1071 | return 0; |
| 1072 | } |
| 1073 | EXPORT_SYMBOL_GPL(cppc_get_desired_perf); |
| 1074 | |
| 1075 | /** |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 1076 | * cppc_get_perf_caps - Get a CPU's performance capabilities. |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1077 | * @cpunum: CPU from which to get capabilities info. |
| 1078 | * @perf_caps: ptr to cppc_perf_caps. See cppc_acpi.h |
| 1079 | * |
| 1080 | * Return: 0 for success with perf_caps populated else -ERRNO. |
| 1081 | */ |
| 1082 | int cppc_get_perf_caps(int cpunum, struct cppc_perf_caps *perf_caps) |
| 1083 | { |
| 1084 | struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpunum); |
Prakash, Prashanth | 368520a | 2017-03-29 13:49:59 -0600 | [diff] [blame] | 1085 | struct cpc_register_resource *highest_reg, *lowest_reg, |
Srinivas Pandruvada | 29523f0 | 2018-10-15 10:37:19 -0700 | [diff] [blame] | 1086 | *lowest_non_linear_reg, *nominal_reg, *guaranteed_reg, |
Prashanth Prakash | 4773e77 | 2018-04-04 12:14:50 -0600 | [diff] [blame] | 1087 | *low_freq_reg = NULL, *nom_freq_reg = NULL; |
Srinivas Pandruvada | 29523f0 | 2018-10-15 10:37:19 -0700 | [diff] [blame] | 1088 | u64 high, low, guaranteed, nom, min_nonlinear, low_f = 0, nom_f = 0; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1089 | int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpunum); |
Prashanth Prakash | 6fa12d5 | 2018-04-04 12:14:51 -0600 | [diff] [blame] | 1090 | struct cppc_pcc_data *pcc_ss_data = NULL; |
Prakash, Prashanth | 850d64a | 2016-08-16 14:39:39 -0600 | [diff] [blame] | 1091 | int ret = 0, regs_in_pcc = 0; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1092 | |
Prashanth Prakash | 6fa12d5 | 2018-04-04 12:14:51 -0600 | [diff] [blame] | 1093 | if (!cpc_desc) { |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1094 | pr_debug("No CPC descriptor for CPU:%d\n", cpunum); |
| 1095 | return -ENODEV; |
| 1096 | } |
| 1097 | |
| 1098 | highest_reg = &cpc_desc->cpc_regs[HIGHEST_PERF]; |
| 1099 | lowest_reg = &cpc_desc->cpc_regs[LOWEST_PERF]; |
Prakash, Prashanth | 368520a | 2017-03-29 13:49:59 -0600 | [diff] [blame] | 1100 | lowest_non_linear_reg = &cpc_desc->cpc_regs[LOW_NON_LINEAR_PERF]; |
| 1101 | nominal_reg = &cpc_desc->cpc_regs[NOMINAL_PERF]; |
Prashanth Prakash | 4773e77 | 2018-04-04 12:14:50 -0600 | [diff] [blame] | 1102 | low_freq_reg = &cpc_desc->cpc_regs[LOWEST_FREQ]; |
| 1103 | nom_freq_reg = &cpc_desc->cpc_regs[NOMINAL_FREQ]; |
Srinivas Pandruvada | 29523f0 | 2018-10-15 10:37:19 -0700 | [diff] [blame] | 1104 | guaranteed_reg = &cpc_desc->cpc_regs[GUARANTEED_PERF]; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1105 | |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1106 | /* Are any of the regs PCC ?*/ |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 1107 | if (CPC_IN_PCC(highest_reg) || CPC_IN_PCC(lowest_reg) || |
Prashanth Prakash | 4773e77 | 2018-04-04 12:14:50 -0600 | [diff] [blame] | 1108 | CPC_IN_PCC(lowest_non_linear_reg) || CPC_IN_PCC(nominal_reg) || |
| 1109 | CPC_IN_PCC(low_freq_reg) || CPC_IN_PCC(nom_freq_reg)) { |
Prashanth Prakash | 6fa12d5 | 2018-04-04 12:14:51 -0600 | [diff] [blame] | 1110 | if (pcc_ss_id < 0) { |
| 1111 | pr_debug("Invalid pcc_ss_id\n"); |
| 1112 | return -ENODEV; |
| 1113 | } |
| 1114 | pcc_ss_data = pcc_data[pcc_ss_id]; |
Prakash, Prashanth | 850d64a | 2016-08-16 14:39:39 -0600 | [diff] [blame] | 1115 | regs_in_pcc = 1; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1116 | down_write(&pcc_ss_data->pcc_lock); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1117 | /* Ring doorbell once to update PCC subspace */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1118 | if (send_pcc_cmd(pcc_ss_id, CMD_READ) < 0) { |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1119 | ret = -EIO; |
| 1120 | goto out_err; |
| 1121 | } |
| 1122 | } |
| 1123 | |
Srinivas Pandruvada | a6cbcdd | 2016-09-01 13:37:10 -0700 | [diff] [blame] | 1124 | cpc_read(cpunum, highest_reg, &high); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1125 | perf_caps->highest_perf = high; |
| 1126 | |
Srinivas Pandruvada | a6cbcdd | 2016-09-01 13:37:10 -0700 | [diff] [blame] | 1127 | cpc_read(cpunum, lowest_reg, &low); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1128 | perf_caps->lowest_perf = low; |
| 1129 | |
Prakash, Prashanth | 368520a | 2017-03-29 13:49:59 -0600 | [diff] [blame] | 1130 | cpc_read(cpunum, nominal_reg, &nom); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1131 | perf_caps->nominal_perf = nom; |
| 1132 | |
Srinivas Pandruvada | edef1ef | 2019-03-25 09:04:39 -0700 | [diff] [blame] | 1133 | if (guaranteed_reg->type != ACPI_TYPE_BUFFER || |
| 1134 | IS_NULL_REG(&guaranteed_reg->cpc_entry.reg)) { |
| 1135 | perf_caps->guaranteed_perf = 0; |
| 1136 | } else { |
| 1137 | cpc_read(cpunum, guaranteed_reg, &guaranteed); |
| 1138 | perf_caps->guaranteed_perf = guaranteed; |
| 1139 | } |
Srinivas Pandruvada | 29523f0 | 2018-10-15 10:37:19 -0700 | [diff] [blame] | 1140 | |
Prakash, Prashanth | 368520a | 2017-03-29 13:49:59 -0600 | [diff] [blame] | 1141 | cpc_read(cpunum, lowest_non_linear_reg, &min_nonlinear); |
| 1142 | perf_caps->lowest_nonlinear_perf = min_nonlinear; |
| 1143 | |
| 1144 | if (!high || !low || !nom || !min_nonlinear) |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1145 | ret = -EFAULT; |
| 1146 | |
Prashanth Prakash | 4773e77 | 2018-04-04 12:14:50 -0600 | [diff] [blame] | 1147 | /* Read optional lowest and nominal frequencies if present */ |
| 1148 | if (CPC_SUPPORTED(low_freq_reg)) |
| 1149 | cpc_read(cpunum, low_freq_reg, &low_f); |
| 1150 | |
| 1151 | if (CPC_SUPPORTED(nom_freq_reg)) |
| 1152 | cpc_read(cpunum, nom_freq_reg, &nom_f); |
| 1153 | |
| 1154 | perf_caps->lowest_freq = low_f; |
| 1155 | perf_caps->nominal_freq = nom_f; |
| 1156 | |
| 1157 | |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1158 | out_err: |
Prakash, Prashanth | 850d64a | 2016-08-16 14:39:39 -0600 | [diff] [blame] | 1159 | if (regs_in_pcc) |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1160 | up_write(&pcc_ss_data->pcc_lock); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1161 | return ret; |
| 1162 | } |
| 1163 | EXPORT_SYMBOL_GPL(cppc_get_perf_caps); |
| 1164 | |
| 1165 | /** |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 1166 | * cppc_get_perf_ctrs - Read a CPU's performance feedback counters. |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1167 | * @cpunum: CPU from which to read counters. |
| 1168 | * @perf_fb_ctrs: ptr to cppc_perf_fb_ctrs. See cppc_acpi.h |
| 1169 | * |
| 1170 | * Return: 0 for success with perf_fb_ctrs populated else -ERRNO. |
| 1171 | */ |
| 1172 | int cppc_get_perf_ctrs(int cpunum, struct cppc_perf_fb_ctrs *perf_fb_ctrs) |
| 1173 | { |
| 1174 | struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpunum); |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 1175 | struct cpc_register_resource *delivered_reg, *reference_reg, |
| 1176 | *ref_perf_reg, *ctr_wrap_reg; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1177 | int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpunum); |
Prashanth Prakash | 6fa12d5 | 2018-04-04 12:14:51 -0600 | [diff] [blame] | 1178 | struct cppc_pcc_data *pcc_ss_data = NULL; |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 1179 | u64 delivered, reference, ref_perf, ctr_wrap_time; |
Prakash, Prashanth | 850d64a | 2016-08-16 14:39:39 -0600 | [diff] [blame] | 1180 | int ret = 0, regs_in_pcc = 0; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1181 | |
Prashanth Prakash | 6fa12d5 | 2018-04-04 12:14:51 -0600 | [diff] [blame] | 1182 | if (!cpc_desc) { |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1183 | pr_debug("No CPC descriptor for CPU:%d\n", cpunum); |
| 1184 | return -ENODEV; |
| 1185 | } |
| 1186 | |
| 1187 | delivered_reg = &cpc_desc->cpc_regs[DELIVERED_CTR]; |
| 1188 | reference_reg = &cpc_desc->cpc_regs[REFERENCE_CTR]; |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 1189 | ref_perf_reg = &cpc_desc->cpc_regs[REFERENCE_PERF]; |
| 1190 | ctr_wrap_reg = &cpc_desc->cpc_regs[CTR_WRAP_TIME]; |
| 1191 | |
| 1192 | /* |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 1193 | * If reference perf register is not supported then we should |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 1194 | * use the nominal perf value |
| 1195 | */ |
| 1196 | if (!CPC_SUPPORTED(ref_perf_reg)) |
| 1197 | ref_perf_reg = &cpc_desc->cpc_regs[NOMINAL_PERF]; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1198 | |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1199 | /* Are any of the regs PCC ?*/ |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 1200 | if (CPC_IN_PCC(delivered_reg) || CPC_IN_PCC(reference_reg) || |
| 1201 | CPC_IN_PCC(ctr_wrap_reg) || CPC_IN_PCC(ref_perf_reg)) { |
Prashanth Prakash | 6fa12d5 | 2018-04-04 12:14:51 -0600 | [diff] [blame] | 1202 | if (pcc_ss_id < 0) { |
| 1203 | pr_debug("Invalid pcc_ss_id\n"); |
| 1204 | return -ENODEV; |
| 1205 | } |
| 1206 | pcc_ss_data = pcc_data[pcc_ss_id]; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1207 | down_write(&pcc_ss_data->pcc_lock); |
Prakash, Prashanth | 850d64a | 2016-08-16 14:39:39 -0600 | [diff] [blame] | 1208 | regs_in_pcc = 1; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1209 | /* Ring doorbell once to update PCC subspace */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1210 | if (send_pcc_cmd(pcc_ss_id, CMD_READ) < 0) { |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1211 | ret = -EIO; |
| 1212 | goto out_err; |
| 1213 | } |
| 1214 | } |
| 1215 | |
Srinivas Pandruvada | a6cbcdd | 2016-09-01 13:37:10 -0700 | [diff] [blame] | 1216 | cpc_read(cpunum, delivered_reg, &delivered); |
| 1217 | cpc_read(cpunum, reference_reg, &reference); |
| 1218 | cpc_read(cpunum, ref_perf_reg, &ref_perf); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1219 | |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 1220 | /* |
| 1221 | * Per spec, if ctr_wrap_time optional register is unsupported, then the |
| 1222 | * performance counters are assumed to never wrap during the lifetime of |
| 1223 | * platform |
| 1224 | */ |
| 1225 | ctr_wrap_time = (u64)(~((u64)0)); |
| 1226 | if (CPC_SUPPORTED(ctr_wrap_reg)) |
Srinivas Pandruvada | a6cbcdd | 2016-09-01 13:37:10 -0700 | [diff] [blame] | 1227 | cpc_read(cpunum, ctr_wrap_reg, &ctr_wrap_time); |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 1228 | |
| 1229 | if (!delivered || !reference || !ref_perf) { |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1230 | ret = -EFAULT; |
| 1231 | goto out_err; |
| 1232 | } |
| 1233 | |
| 1234 | perf_fb_ctrs->delivered = delivered; |
| 1235 | perf_fb_ctrs->reference = reference; |
Ashwin Chaugule | 158c998 | 2016-08-16 14:39:42 -0600 | [diff] [blame] | 1236 | perf_fb_ctrs->reference_perf = ref_perf; |
Prakash, Prashanth | 2c74d84 | 2017-03-29 13:50:00 -0600 | [diff] [blame] | 1237 | perf_fb_ctrs->wraparound_time = ctr_wrap_time; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1238 | out_err: |
Prakash, Prashanth | 850d64a | 2016-08-16 14:39:39 -0600 | [diff] [blame] | 1239 | if (regs_in_pcc) |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1240 | up_write(&pcc_ss_data->pcc_lock); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1241 | return ret; |
| 1242 | } |
| 1243 | EXPORT_SYMBOL_GPL(cppc_get_perf_ctrs); |
| 1244 | |
| 1245 | /** |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 1246 | * cppc_set_perf - Set a CPU's performance controls. |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1247 | * @cpu: CPU for which to set performance controls. |
| 1248 | * @perf_ctrls: ptr to cppc_perf_ctrls. See cppc_acpi.h |
| 1249 | * |
| 1250 | * Return: 0 for success, -ERRNO otherwise. |
| 1251 | */ |
| 1252 | int cppc_set_perf(int cpu, struct cppc_perf_ctrls *perf_ctrls) |
| 1253 | { |
| 1254 | struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpu); |
| 1255 | struct cpc_register_resource *desired_reg; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1256 | int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpu); |
Prashanth Prakash | 6fa12d5 | 2018-04-04 12:14:51 -0600 | [diff] [blame] | 1257 | struct cppc_pcc_data *pcc_ss_data = NULL; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1258 | int ret = 0; |
| 1259 | |
Prashanth Prakash | 6fa12d5 | 2018-04-04 12:14:51 -0600 | [diff] [blame] | 1260 | if (!cpc_desc) { |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1261 | pr_debug("No CPC descriptor for CPU:%d\n", cpu); |
| 1262 | return -ENODEV; |
| 1263 | } |
| 1264 | |
| 1265 | desired_reg = &cpc_desc->cpc_regs[DESIRED_PERF]; |
| 1266 | |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 1267 | /* |
| 1268 | * This is Phase-I where we want to write to CPC registers |
| 1269 | * -> We want all CPUs to be able to execute this phase in parallel |
| 1270 | * |
| 1271 | * Since read_lock can be acquired by multiple CPUs simultaneously we |
| 1272 | * achieve that goal here |
| 1273 | */ |
| 1274 | if (CPC_IN_PCC(desired_reg)) { |
Prashanth Prakash | 6fa12d5 | 2018-04-04 12:14:51 -0600 | [diff] [blame] | 1275 | if (pcc_ss_id < 0) { |
| 1276 | pr_debug("Invalid pcc_ss_id\n"); |
| 1277 | return -ENODEV; |
| 1278 | } |
| 1279 | pcc_ss_data = pcc_data[pcc_ss_id]; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1280 | down_read(&pcc_ss_data->pcc_lock); /* BEGIN Phase-I */ |
| 1281 | if (pcc_ss_data->platform_owns_pcc) { |
| 1282 | ret = check_pcc_chan(pcc_ss_id, false); |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 1283 | if (ret) { |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1284 | up_read(&pcc_ss_data->pcc_lock); |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 1285 | return ret; |
| 1286 | } |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 1287 | } |
Prakash, Prashanth | 139aee7 | 2016-08-16 14:39:44 -0600 | [diff] [blame] | 1288 | /* |
| 1289 | * Update the pending_write to make sure a PCC CMD_READ will not |
| 1290 | * arrive and steal the channel during the switch to write lock |
| 1291 | */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1292 | pcc_ss_data->pending_pcc_write_cmd = true; |
| 1293 | cpc_desc->write_cmd_id = pcc_ss_data->pcc_write_cnt; |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 1294 | cpc_desc->write_cmd_status = 0; |
Ashwin Chaugule | ad62e1e6 | 2016-02-17 13:20:59 -0700 | [diff] [blame] | 1295 | } |
| 1296 | |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1297 | /* |
| 1298 | * Skip writing MIN/MAX until Linux knows how to come up with |
| 1299 | * useful values. |
| 1300 | */ |
Srinivas Pandruvada | a6cbcdd | 2016-09-01 13:37:10 -0700 | [diff] [blame] | 1301 | cpc_write(cpu, desired_reg, perf_ctrls->desired_perf); |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1302 | |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 1303 | if (CPC_IN_PCC(desired_reg)) |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1304 | up_read(&pcc_ss_data->pcc_lock); /* END Phase-I */ |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 1305 | /* |
| 1306 | * This is Phase-II where we transfer the ownership of PCC to Platform |
| 1307 | * |
| 1308 | * Short Summary: Basically if we think of a group of cppc_set_perf |
| 1309 | * requests that happened in short overlapping interval. The last CPU to |
| 1310 | * come out of Phase-I will enter Phase-II and ring the doorbell. |
| 1311 | * |
| 1312 | * We have the following requirements for Phase-II: |
| 1313 | * 1. We want to execute Phase-II only when there are no CPUs |
| 1314 | * currently executing in Phase-I |
| 1315 | * 2. Once we start Phase-II we want to avoid all other CPUs from |
| 1316 | * entering Phase-I. |
| 1317 | * 3. We want only one CPU among all those who went through Phase-I |
| 1318 | * to run phase-II |
| 1319 | * |
| 1320 | * If write_trylock fails to get the lock and doesn't transfer the |
| 1321 | * PCC ownership to the platform, then one of the following will be TRUE |
| 1322 | * 1. There is at-least one CPU in Phase-I which will later execute |
| 1323 | * write_trylock, so the CPUs in Phase-I will be responsible for |
| 1324 | * executing the Phase-II. |
| 1325 | * 2. Some other CPU has beaten this CPU to successfully execute the |
| 1326 | * write_trylock and has already acquired the write_lock. We know for a |
Bjorn Helgaas | 603fadf | 2019-03-25 13:34:00 -0500 | [diff] [blame] | 1327 | * fact it (other CPU acquiring the write_lock) couldn't have happened |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 1328 | * before this CPU's Phase-I as we held the read_lock. |
| 1329 | * 3. Some other CPU executing pcc CMD_READ has stolen the |
| 1330 | * down_write, in which case, send_pcc_cmd will check for pending |
| 1331 | * CMD_WRITE commands by checking the pending_pcc_write_cmd. |
| 1332 | * So this CPU can be certain that its request will be delivered |
| 1333 | * So in all cases, this CPU knows that its request will be delivered |
| 1334 | * by another CPU and can return |
| 1335 | * |
| 1336 | * After getting the down_write we still need to check for |
| 1337 | * pending_pcc_write_cmd to take care of the following scenario |
| 1338 | * The thread running this code could be scheduled out between |
| 1339 | * Phase-I and Phase-II. Before it is scheduled back on, another CPU |
| 1340 | * could have delivered the request to Platform by triggering the |
| 1341 | * doorbell and transferred the ownership of PCC to platform. So this |
| 1342 | * avoids triggering an unnecessary doorbell and more importantly before |
| 1343 | * triggering the doorbell it makes sure that the PCC channel ownership |
| 1344 | * is still with OSPM. |
| 1345 | * pending_pcc_write_cmd can also be cleared by a different CPU, if |
| 1346 | * there was a pcc CMD_READ waiting on down_write and it steals the lock |
| 1347 | * before the pcc CMD_WRITE is completed. pcc_send_cmd checks for this |
| 1348 | * case during a CMD_READ and if there are pending writes it delivers |
| 1349 | * the write command before servicing the read command |
| 1350 | */ |
| 1351 | if (CPC_IN_PCC(desired_reg)) { |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1352 | if (down_write_trylock(&pcc_ss_data->pcc_lock)) {/* BEGIN Phase-II */ |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 1353 | /* Update only if there are pending write commands */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1354 | if (pcc_ss_data->pending_pcc_write_cmd) |
| 1355 | send_pcc_cmd(pcc_ss_id, CMD_WRITE); |
| 1356 | up_write(&pcc_ss_data->pcc_lock); /* END Phase-II */ |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 1357 | } else |
| 1358 | /* Wait until pcc_write_cnt is updated by send_pcc_cmd */ |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1359 | wait_event(pcc_ss_data->pcc_write_wait_q, |
| 1360 | cpc_desc->write_cmd_id != pcc_ss_data->pcc_write_cnt); |
Prakash, Prashanth | 80b8286 | 2016-08-16 14:39:40 -0600 | [diff] [blame] | 1361 | |
| 1362 | /* send_pcc_cmd updates the status in case of failure */ |
| 1363 | ret = cpc_desc->write_cmd_status; |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1364 | } |
Ashwin Chaugule | 337aadf | 2015-10-02 10:01:19 -0400 | [diff] [blame] | 1365 | return ret; |
| 1366 | } |
| 1367 | EXPORT_SYMBOL_GPL(cppc_set_perf); |
Prakash, Prashanth | be8b88d | 2016-08-16 14:39:41 -0600 | [diff] [blame] | 1368 | |
| 1369 | /** |
| 1370 | * cppc_get_transition_latency - returns frequency transition latency in ns |
| 1371 | * |
| 1372 | * ACPI CPPC does not explicitly specifiy how a platform can specify the |
| 1373 | * transition latency for perfromance change requests. The closest we have |
| 1374 | * is the timing information from the PCCT tables which provides the info |
| 1375 | * on the number and frequency of PCC commands the platform can handle. |
| 1376 | */ |
| 1377 | unsigned int cppc_get_transition_latency(int cpu_num) |
| 1378 | { |
| 1379 | /* |
| 1380 | * Expected transition latency is based on the PCCT timing values |
| 1381 | * Below are definition from ACPI spec: |
| 1382 | * pcc_nominal- Expected latency to process a command, in microseconds |
| 1383 | * pcc_mpar - The maximum number of periodic requests that the subspace |
| 1384 | * channel can support, reported in commands per minute. 0 |
| 1385 | * indicates no limitation. |
| 1386 | * pcc_mrtt - The minimum amount of time that OSPM must wait after the |
| 1387 | * completion of a command before issuing the next command, |
| 1388 | * in microseconds. |
| 1389 | */ |
| 1390 | unsigned int latency_ns = 0; |
| 1391 | struct cpc_desc *cpc_desc; |
| 1392 | struct cpc_register_resource *desired_reg; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1393 | int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpu_num); |
George Cherian | 1ecbd71 | 2017-12-04 14:06:54 +0000 | [diff] [blame] | 1394 | struct cppc_pcc_data *pcc_ss_data; |
Prakash, Prashanth | be8b88d | 2016-08-16 14:39:41 -0600 | [diff] [blame] | 1395 | |
| 1396 | cpc_desc = per_cpu(cpc_desc_ptr, cpu_num); |
| 1397 | if (!cpc_desc) |
| 1398 | return CPUFREQ_ETERNAL; |
| 1399 | |
| 1400 | desired_reg = &cpc_desc->cpc_regs[DESIRED_PERF]; |
| 1401 | if (!CPC_IN_PCC(desired_reg)) |
| 1402 | return CPUFREQ_ETERNAL; |
| 1403 | |
George Cherian | 1ecbd71 | 2017-12-04 14:06:54 +0000 | [diff] [blame] | 1404 | if (pcc_ss_id < 0) |
| 1405 | return CPUFREQ_ETERNAL; |
| 1406 | |
| 1407 | pcc_ss_data = pcc_data[pcc_ss_id]; |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1408 | if (pcc_ss_data->pcc_mpar) |
| 1409 | latency_ns = 60 * (1000 * 1000 * 1000 / pcc_ss_data->pcc_mpar); |
Prakash, Prashanth | be8b88d | 2016-08-16 14:39:41 -0600 | [diff] [blame] | 1410 | |
George Cherian | 85b1407 | 2017-10-11 08:54:58 +0000 | [diff] [blame] | 1411 | latency_ns = max(latency_ns, pcc_ss_data->pcc_nominal * 1000); |
| 1412 | latency_ns = max(latency_ns, pcc_ss_data->pcc_mrtt * 1000); |
Prakash, Prashanth | be8b88d | 2016-08-16 14:39:41 -0600 | [diff] [blame] | 1413 | |
| 1414 | return latency_ns; |
| 1415 | } |
| 1416 | EXPORT_SYMBOL_GPL(cppc_get_transition_latency); |