blob: 7ecf3b3801327fd08f6d865280d0a8a51b017de4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Driver for AMBA serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright 1999 ARM Limited
7 * Copyright (C) 2000 Deep Blue Solutions Ltd.
Russell King68b65f72010-12-22 17:24:39 +00008 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * This is a generic driver for ARM AMBA-type serial ports. They
25 * have a lot of 16550-like features, but are not register compatible.
26 * Note that although they do have CTS, DCD and DSR inputs, they do
27 * not have an RI input, nor do they have DTR or RTS outputs. If
28 * required, these have to be supplied via some other means (eg, GPIO)
29 * and hooked into this driver.
30 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Chanho Mincb06ff12013-03-27 18:38:11 +090032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#if defined(CONFIG_SERIAL_AMBA_PL011_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
34#define SUPPORT_SYSRQ
35#endif
36
37#include <linux/module.h>
38#include <linux/ioport.h>
39#include <linux/init.h>
40#include <linux/console.h>
41#include <linux/sysrq.h>
42#include <linux/device.h>
43#include <linux/tty.h>
44#include <linux/tty_flip.h>
45#include <linux/serial_core.h>
46#include <linux/serial.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000047#include <linux/amba/bus.h>
48#include <linux/amba/serial.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000049#include <linux/clk.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090050#include <linux/slab.h>
Russell King68b65f72010-12-22 17:24:39 +000051#include <linux/dmaengine.h>
52#include <linux/dma-mapping.h>
53#include <linux/scatterlist.h>
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +020054#include <linux/delay.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053055#include <linux/types.h>
Matthew Leach32614aa2012-08-28 16:41:28 +010056#include <linux/of.h>
57#include <linux/of_device.h>
Shawn Guo258e0552012-05-06 22:53:35 +080058#include <linux/pinctrl/consumer.h>
Alessandro Rubinicb707062012-06-24 12:46:37 +010059#include <linux/sizes.h>
Linus Walleijde609582012-10-15 13:36:01 +020060#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62#define UART_NR 14
63
64#define SERIAL_AMBA_MAJOR 204
65#define SERIAL_AMBA_MINOR 64
66#define SERIAL_AMBA_NR UART_NR
67
68#define AMBA_ISR_PASS_LIMIT 256
69
Russell Kingb63d4f02005-11-19 11:10:35 +000070#define UART_DR_ERROR (UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
71#define UART_DUMMY_DR_RX (1 << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Alessandro Rubini5926a292009-06-04 17:43:04 +010073/* There is by now at least one vendor with differing details, so handle it */
74struct vendor_data {
75 unsigned int ifls;
Linus Walleijec489aa2010-06-02 08:13:52 +010076 unsigned int lcrh_tx;
77 unsigned int lcrh_rx;
Linus Walleijac3e3fb2010-06-02 20:40:22 +010078 bool oversampling;
Russell King38d62432010-12-22 17:59:16 +000079 bool dma_threshold;
Rajanikanth H.V4fd06902012-03-26 11:17:02 +020080 bool cts_event_workaround;
Jongsung Kim78506f22013-04-15 14:45:25 +090081
Jongsung Kimea336402013-05-10 18:05:35 +090082 unsigned int (*get_fifosize)(struct amba_device *dev);
Alessandro Rubini5926a292009-06-04 17:43:04 +010083};
84
Jongsung Kimea336402013-05-10 18:05:35 +090085static unsigned int get_fifosize_arm(struct amba_device *dev)
Jongsung Kim78506f22013-04-15 14:45:25 +090086{
Jongsung Kimea336402013-05-10 18:05:35 +090087 return amba_rev(dev) < 3 ? 16 : 32;
Jongsung Kim78506f22013-04-15 14:45:25 +090088}
89
Alessandro Rubini5926a292009-06-04 17:43:04 +010090static struct vendor_data vendor_arm = {
91 .ifls = UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
Linus Walleijec489aa2010-06-02 08:13:52 +010092 .lcrh_tx = UART011_LCRH,
93 .lcrh_rx = UART011_LCRH,
Linus Walleijac3e3fb2010-06-02 20:40:22 +010094 .oversampling = false,
Russell King38d62432010-12-22 17:59:16 +000095 .dma_threshold = false,
Rajanikanth H.V4fd06902012-03-26 11:17:02 +020096 .cts_event_workaround = false,
Jongsung Kim78506f22013-04-15 14:45:25 +090097 .get_fifosize = get_fifosize_arm,
Alessandro Rubini5926a292009-06-04 17:43:04 +010098};
99
Jongsung Kimea336402013-05-10 18:05:35 +0900100static unsigned int get_fifosize_st(struct amba_device *dev)
Jongsung Kim78506f22013-04-15 14:45:25 +0900101{
102 return 64;
103}
104
Alessandro Rubini5926a292009-06-04 17:43:04 +0100105static struct vendor_data vendor_st = {
106 .ifls = UART011_IFLS_RX_HALF|UART011_IFLS_TX_HALF,
Linus Walleijec489aa2010-06-02 08:13:52 +0100107 .lcrh_tx = ST_UART011_LCRH_TX,
108 .lcrh_rx = ST_UART011_LCRH_RX,
Linus Walleijac3e3fb2010-06-02 20:40:22 +0100109 .oversampling = true,
Russell King38d62432010-12-22 17:59:16 +0000110 .dma_threshold = true,
Rajanikanth H.V4fd06902012-03-26 11:17:02 +0200111 .cts_event_workaround = true,
Jongsung Kim78506f22013-04-15 14:45:25 +0900112 .get_fifosize = get_fifosize_st,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113};
114
Russell King68b65f72010-12-22 17:24:39 +0000115/* Deals with DMA transactions */
Linus Walleijead76f322011-02-24 13:21:08 +0100116
117struct pl011_sgbuf {
118 struct scatterlist sg;
119 char *buf;
120};
121
122struct pl011_dmarx_data {
123 struct dma_chan *chan;
124 struct completion complete;
125 bool use_buf_b;
126 struct pl011_sgbuf sgbuf_a;
127 struct pl011_sgbuf sgbuf_b;
128 dma_cookie_t cookie;
129 bool running;
Chanho Mincb06ff12013-03-27 18:38:11 +0900130 struct timer_list timer;
131 unsigned int last_residue;
132 unsigned long last_jiffies;
133 bool auto_poll_rate;
134 unsigned int poll_rate;
135 unsigned int poll_timeout;
Linus Walleijead76f322011-02-24 13:21:08 +0100136};
137
Russell King68b65f72010-12-22 17:24:39 +0000138struct pl011_dmatx_data {
139 struct dma_chan *chan;
140 struct scatterlist sg;
141 char *buf;
142 bool queued;
143};
144
Russell Kingc19f12b2010-12-22 17:48:26 +0000145/*
146 * We wrap our port structure around the generic uart_port.
147 */
148struct uart_amba_port {
149 struct uart_port port;
150 struct clk *clk;
151 const struct vendor_data *vendor;
Russell King68b65f72010-12-22 17:24:39 +0000152 unsigned int dmacr; /* dma control reg */
Russell Kingc19f12b2010-12-22 17:48:26 +0000153 unsigned int im; /* interrupt mask */
154 unsigned int old_status;
Russell Kingffca2b12010-12-22 17:13:05 +0000155 unsigned int fifosize; /* vendor-specific */
Russell Kingc19f12b2010-12-22 17:48:26 +0000156 unsigned int lcrh_tx; /* vendor-specific */
157 unsigned int lcrh_rx; /* vendor-specific */
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +0530158 unsigned int old_cr; /* state during shutdown */
Russell Kingc19f12b2010-12-22 17:48:26 +0000159 bool autorts;
160 char type[12];
Russell King68b65f72010-12-22 17:24:39 +0000161#ifdef CONFIG_DMA_ENGINE
162 /* DMA stuff */
Linus Walleijead76f322011-02-24 13:21:08 +0100163 bool using_tx_dma;
164 bool using_rx_dma;
165 struct pl011_dmarx_data dmarx;
Russell King68b65f72010-12-22 17:24:39 +0000166 struct pl011_dmatx_data dmatx;
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500167 bool dma_probed;
Russell King68b65f72010-12-22 17:24:39 +0000168#endif
Russell Kingc19f12b2010-12-22 17:48:26 +0000169};
170
Russell King68b65f72010-12-22 17:24:39 +0000171/*
Linus Walleij29772c42011-02-24 13:21:36 +0100172 * Reads up to 256 characters from the FIFO or until it's empty and
173 * inserts them into the TTY layer. Returns the number of characters
174 * read from the FIFO.
175 */
176static int pl011_fifo_to_tty(struct uart_amba_port *uap)
177{
178 u16 status, ch;
179 unsigned int flag, max_count = 256;
180 int fifotaken = 0;
181
182 while (max_count--) {
183 status = readw(uap->port.membase + UART01x_FR);
184 if (status & UART01x_FR_RXFE)
185 break;
186
187 /* Take chars from the FIFO and update status */
188 ch = readw(uap->port.membase + UART01x_DR) |
189 UART_DUMMY_DR_RX;
190 flag = TTY_NORMAL;
191 uap->port.icount.rx++;
192 fifotaken++;
193
194 if (unlikely(ch & UART_DR_ERROR)) {
195 if (ch & UART011_DR_BE) {
196 ch &= ~(UART011_DR_FE | UART011_DR_PE);
197 uap->port.icount.brk++;
198 if (uart_handle_break(&uap->port))
199 continue;
200 } else if (ch & UART011_DR_PE)
201 uap->port.icount.parity++;
202 else if (ch & UART011_DR_FE)
203 uap->port.icount.frame++;
204 if (ch & UART011_DR_OE)
205 uap->port.icount.overrun++;
206
207 ch &= uap->port.read_status_mask;
208
209 if (ch & UART011_DR_BE)
210 flag = TTY_BREAK;
211 else if (ch & UART011_DR_PE)
212 flag = TTY_PARITY;
213 else if (ch & UART011_DR_FE)
214 flag = TTY_FRAME;
215 }
216
217 if (uart_handle_sysrq_char(&uap->port, ch & 255))
218 continue;
219
220 uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
221 }
222
223 return fifotaken;
224}
225
226
227/*
Russell King68b65f72010-12-22 17:24:39 +0000228 * All the DMA operation mode stuff goes inside this ifdef.
229 * This assumes that you have a generic DMA device interface,
230 * no custom DMA interfaces are supported.
231 */
232#ifdef CONFIG_DMA_ENGINE
233
234#define PL011_DMA_BUFFER_SIZE PAGE_SIZE
235
Linus Walleijead76f322011-02-24 13:21:08 +0100236static int pl011_sgbuf_init(struct dma_chan *chan, struct pl011_sgbuf *sg,
237 enum dma_data_direction dir)
238{
Chanho Mincb06ff12013-03-27 18:38:11 +0900239 dma_addr_t dma_addr;
240
241 sg->buf = dma_alloc_coherent(chan->device->dev,
242 PL011_DMA_BUFFER_SIZE, &dma_addr, GFP_KERNEL);
Linus Walleijead76f322011-02-24 13:21:08 +0100243 if (!sg->buf)
244 return -ENOMEM;
245
Chanho Mincb06ff12013-03-27 18:38:11 +0900246 sg_init_table(&sg->sg, 1);
247 sg_set_page(&sg->sg, phys_to_page(dma_addr),
248 PL011_DMA_BUFFER_SIZE, offset_in_page(dma_addr));
249 sg_dma_address(&sg->sg) = dma_addr;
Andrew Jacksonc64be922014-11-07 14:14:43 +0000250 sg_dma_len(&sg->sg) = PL011_DMA_BUFFER_SIZE;
Linus Walleijead76f322011-02-24 13:21:08 +0100251
Linus Walleijead76f322011-02-24 13:21:08 +0100252 return 0;
253}
254
255static void pl011_sgbuf_free(struct dma_chan *chan, struct pl011_sgbuf *sg,
256 enum dma_data_direction dir)
257{
258 if (sg->buf) {
Chanho Mincb06ff12013-03-27 18:38:11 +0900259 dma_free_coherent(chan->device->dev,
260 PL011_DMA_BUFFER_SIZE, sg->buf,
261 sg_dma_address(&sg->sg));
Linus Walleijead76f322011-02-24 13:21:08 +0100262 }
263}
264
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500265static void pl011_dma_probe(struct uart_amba_port *uap)
Russell King68b65f72010-12-22 17:24:39 +0000266{
267 /* DMA is the sole user of the platform data right now */
Jingoo Han574de552013-07-30 17:06:57 +0900268 struct amba_pl011_data *plat = dev_get_platdata(uap->port.dev);
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500269 struct device *dev = uap->port.dev;
Russell King68b65f72010-12-22 17:24:39 +0000270 struct dma_slave_config tx_conf = {
271 .dst_addr = uap->port.mapbase + UART01x_DR,
272 .dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Vinod Koula485df42011-10-14 10:47:38 +0530273 .direction = DMA_MEM_TO_DEV,
Russell King68b65f72010-12-22 17:24:39 +0000274 .dst_maxburst = uap->fifosize >> 1,
Viresh Kumar258aea72012-02-01 16:12:19 +0530275 .device_fc = false,
Russell King68b65f72010-12-22 17:24:39 +0000276 };
277 struct dma_chan *chan;
278 dma_cap_mask_t mask;
279
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500280 uap->dma_probed = true;
281 chan = dma_request_slave_channel_reason(dev, "tx");
282 if (IS_ERR(chan)) {
283 if (PTR_ERR(chan) == -EPROBE_DEFER) {
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500284 uap->dma_probed = false;
285 return;
286 }
Russell King68b65f72010-12-22 17:24:39 +0000287
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000288 /* We need platform data */
289 if (!plat || !plat->dma_filter) {
290 dev_info(uap->port.dev, "no DMA platform data\n");
291 return;
292 }
293
294 /* Try to acquire a generic DMA engine slave TX channel */
295 dma_cap_zero(mask);
296 dma_cap_set(DMA_SLAVE, mask);
297
298 chan = dma_request_channel(mask, plat->dma_filter,
299 plat->dma_tx_param);
300 if (!chan) {
301 dev_err(uap->port.dev, "no TX DMA channel!\n");
302 return;
303 }
Russell King68b65f72010-12-22 17:24:39 +0000304 }
305
306 dmaengine_slave_config(chan, &tx_conf);
307 uap->dmatx.chan = chan;
308
309 dev_info(uap->port.dev, "DMA channel TX %s\n",
310 dma_chan_name(uap->dmatx.chan));
Linus Walleijead76f322011-02-24 13:21:08 +0100311
312 /* Optionally make use of an RX channel as well */
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000313 chan = dma_request_slave_channel(dev, "rx");
Rob Herring0d3c6732014-04-18 17:19:57 -0500314
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000315 if (!chan && plat->dma_rx_param) {
316 chan = dma_request_channel(mask, plat->dma_filter, plat->dma_rx_param);
317
318 if (!chan) {
319 dev_err(uap->port.dev, "no RX DMA channel!\n");
320 return;
321 }
322 }
323
324 if (chan) {
Linus Walleijead76f322011-02-24 13:21:08 +0100325 struct dma_slave_config rx_conf = {
326 .src_addr = uap->port.mapbase + UART01x_DR,
327 .src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Vinod Koula485df42011-10-14 10:47:38 +0530328 .direction = DMA_DEV_TO_MEM,
Guennadi Liakhovetskib2aeb772014-04-12 19:47:17 +0200329 .src_maxburst = uap->fifosize >> 2,
Viresh Kumar258aea72012-02-01 16:12:19 +0530330 .device_fc = false,
Linus Walleijead76f322011-02-24 13:21:08 +0100331 };
Andrew Jackson2d3b7d62014-11-07 14:14:47 +0000332 struct dma_slave_caps caps;
Linus Walleijead76f322011-02-24 13:21:08 +0100333
Andrew Jackson2d3b7d62014-11-07 14:14:47 +0000334 /*
335 * Some DMA controllers provide information on their capabilities.
336 * If the controller does, check for suitable residue processing
337 * otherwise assime all is well.
338 */
339 if (0 == dma_get_slave_caps(chan, &caps)) {
340 if (caps.residue_granularity ==
341 DMA_RESIDUE_GRANULARITY_DESCRIPTOR) {
342 dma_release_channel(chan);
343 dev_info(uap->port.dev,
344 "RX DMA disabled - no residue processing\n");
345 return;
346 }
347 }
Linus Walleijead76f322011-02-24 13:21:08 +0100348 dmaengine_slave_config(chan, &rx_conf);
349 uap->dmarx.chan = chan;
350
Andrew Jackson98267d32014-11-07 14:14:23 +0000351 uap->dmarx.auto_poll_rate = false;
Greg Kroah-Hartman8f898bf2013-12-17 09:33:18 -0800352 if (plat && plat->dma_rx_poll_enable) {
Chanho Mincb06ff12013-03-27 18:38:11 +0900353 /* Set poll rate if specified. */
354 if (plat->dma_rx_poll_rate) {
355 uap->dmarx.auto_poll_rate = false;
356 uap->dmarx.poll_rate = plat->dma_rx_poll_rate;
357 } else {
358 /*
359 * 100 ms defaults to poll rate if not
360 * specified. This will be adjusted with
361 * the baud rate at set_termios.
362 */
363 uap->dmarx.auto_poll_rate = true;
364 uap->dmarx.poll_rate = 100;
365 }
366 /* 3 secs defaults poll_timeout if not specified. */
367 if (plat->dma_rx_poll_timeout)
368 uap->dmarx.poll_timeout =
369 plat->dma_rx_poll_timeout;
370 else
371 uap->dmarx.poll_timeout = 3000;
Andrew Jackson98267d32014-11-07 14:14:23 +0000372 } else if (!plat && dev->of_node) {
373 uap->dmarx.auto_poll_rate = of_property_read_bool(
374 dev->of_node, "auto-poll");
375 if (uap->dmarx.auto_poll_rate) {
376 u32 x;
Chanho Mincb06ff12013-03-27 18:38:11 +0900377
Andrew Jackson98267d32014-11-07 14:14:23 +0000378 if (0 == of_property_read_u32(dev->of_node,
379 "poll-rate-ms", &x))
380 uap->dmarx.poll_rate = x;
381 else
382 uap->dmarx.poll_rate = 100;
383 if (0 == of_property_read_u32(dev->of_node,
384 "poll-timeout-ms", &x))
385 uap->dmarx.poll_timeout = x;
386 else
387 uap->dmarx.poll_timeout = 3000;
388 }
389 }
Linus Walleijead76f322011-02-24 13:21:08 +0100390 dev_info(uap->port.dev, "DMA channel RX %s\n",
391 dma_chan_name(uap->dmarx.chan));
392 }
Russell King68b65f72010-12-22 17:24:39 +0000393}
394
Russell King68b65f72010-12-22 17:24:39 +0000395static void pl011_dma_remove(struct uart_amba_port *uap)
396{
Russell King68b65f72010-12-22 17:24:39 +0000397 if (uap->dmatx.chan)
398 dma_release_channel(uap->dmatx.chan);
Linus Walleijead76f322011-02-24 13:21:08 +0100399 if (uap->dmarx.chan)
400 dma_release_channel(uap->dmarx.chan);
Russell King68b65f72010-12-22 17:24:39 +0000401}
402
Dave Martin734745c2015-03-04 12:27:33 +0000403/* Forward declare these for the refill routine */
Russell King68b65f72010-12-22 17:24:39 +0000404static int pl011_dma_tx_refill(struct uart_amba_port *uap);
Dave Martin734745c2015-03-04 12:27:33 +0000405static void pl011_start_tx_pio(struct uart_amba_port *uap);
Russell King68b65f72010-12-22 17:24:39 +0000406
407/*
408 * The current DMA TX buffer has been sent.
409 * Try to queue up another DMA buffer.
410 */
411static void pl011_dma_tx_callback(void *data)
412{
413 struct uart_amba_port *uap = data;
414 struct pl011_dmatx_data *dmatx = &uap->dmatx;
415 unsigned long flags;
416 u16 dmacr;
417
418 spin_lock_irqsave(&uap->port.lock, flags);
419 if (uap->dmatx.queued)
420 dma_unmap_sg(dmatx->chan->device->dev, &dmatx->sg, 1,
421 DMA_TO_DEVICE);
422
423 dmacr = uap->dmacr;
424 uap->dmacr = dmacr & ~UART011_TXDMAE;
425 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
426
427 /*
428 * If TX DMA was disabled, it means that we've stopped the DMA for
429 * some reason (eg, XOFF received, or we want to send an X-char.)
430 *
431 * Note: we need to be careful here of a potential race between DMA
432 * and the rest of the driver - if the driver disables TX DMA while
433 * a TX buffer completing, we must update the tx queued status to
434 * get further refills (hence we check dmacr).
435 */
436 if (!(dmacr & UART011_TXDMAE) || uart_tx_stopped(&uap->port) ||
437 uart_circ_empty(&uap->port.state->xmit)) {
438 uap->dmatx.queued = false;
439 spin_unlock_irqrestore(&uap->port.lock, flags);
440 return;
441 }
442
Dave Martin734745c2015-03-04 12:27:33 +0000443 if (pl011_dma_tx_refill(uap) <= 0)
Russell King68b65f72010-12-22 17:24:39 +0000444 /*
445 * We didn't queue a DMA buffer for some reason, but we
446 * have data pending to be sent. Re-enable the TX IRQ.
447 */
Dave Martin734745c2015-03-04 12:27:33 +0000448 pl011_start_tx_pio(uap);
449
Russell King68b65f72010-12-22 17:24:39 +0000450 spin_unlock_irqrestore(&uap->port.lock, flags);
451}
452
453/*
454 * Try to refill the TX DMA buffer.
455 * Locking: called with port lock held and IRQs disabled.
456 * Returns:
457 * 1 if we queued up a TX DMA buffer.
458 * 0 if we didn't want to handle this by DMA
459 * <0 on error
460 */
461static int pl011_dma_tx_refill(struct uart_amba_port *uap)
462{
463 struct pl011_dmatx_data *dmatx = &uap->dmatx;
464 struct dma_chan *chan = dmatx->chan;
465 struct dma_device *dma_dev = chan->device;
466 struct dma_async_tx_descriptor *desc;
467 struct circ_buf *xmit = &uap->port.state->xmit;
468 unsigned int count;
469
470 /*
471 * Try to avoid the overhead involved in using DMA if the
472 * transaction fits in the first half of the FIFO, by using
473 * the standard interrupt handling. This ensures that we
474 * issue a uart_write_wakeup() at the appropriate time.
475 */
476 count = uart_circ_chars_pending(xmit);
477 if (count < (uap->fifosize >> 1)) {
478 uap->dmatx.queued = false;
479 return 0;
480 }
481
482 /*
483 * Bodge: don't send the last character by DMA, as this
484 * will prevent XON from notifying us to restart DMA.
485 */
486 count -= 1;
487
488 /* Else proceed to copy the TX chars to the DMA buffer and fire DMA */
489 if (count > PL011_DMA_BUFFER_SIZE)
490 count = PL011_DMA_BUFFER_SIZE;
491
492 if (xmit->tail < xmit->head)
493 memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], count);
494 else {
495 size_t first = UART_XMIT_SIZE - xmit->tail;
Andrew Jacksone2a545a2014-11-07 14:14:39 +0000496 size_t second;
497
498 if (first > count)
499 first = count;
500 second = count - first;
Russell King68b65f72010-12-22 17:24:39 +0000501
502 memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], first);
503 if (second)
504 memcpy(&dmatx->buf[first], &xmit->buf[0], second);
505 }
506
507 dmatx->sg.length = count;
508
509 if (dma_map_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE) != 1) {
510 uap->dmatx.queued = false;
511 dev_dbg(uap->port.dev, "unable to map TX DMA\n");
512 return -EBUSY;
513 }
514
Alexandre Bounine16052822012-03-08 16:11:18 -0500515 desc = dmaengine_prep_slave_sg(chan, &dmatx->sg, 1, DMA_MEM_TO_DEV,
Russell King68b65f72010-12-22 17:24:39 +0000516 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
517 if (!desc) {
518 dma_unmap_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE);
519 uap->dmatx.queued = false;
520 /*
521 * If DMA cannot be used right now, we complete this
522 * transaction via IRQ and let the TTY layer retry.
523 */
524 dev_dbg(uap->port.dev, "TX DMA busy\n");
525 return -EBUSY;
526 }
527
528 /* Some data to go along to the callback */
529 desc->callback = pl011_dma_tx_callback;
530 desc->callback_param = uap;
531
532 /* All errors should happen at prepare time */
533 dmaengine_submit(desc);
534
535 /* Fire the DMA transaction */
536 dma_dev->device_issue_pending(chan);
537
538 uap->dmacr |= UART011_TXDMAE;
539 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
540 uap->dmatx.queued = true;
541
542 /*
543 * Now we know that DMA will fire, so advance the ring buffer
544 * with the stuff we just dispatched.
545 */
546 xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
547 uap->port.icount.tx += count;
548
549 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
550 uart_write_wakeup(&uap->port);
551
552 return 1;
553}
554
555/*
556 * We received a transmit interrupt without a pending X-char but with
557 * pending characters.
558 * Locking: called with port lock held and IRQs disabled.
559 * Returns:
560 * false if we want to use PIO to transmit
561 * true if we queued a DMA buffer
562 */
563static bool pl011_dma_tx_irq(struct uart_amba_port *uap)
564{
Linus Walleijead76f322011-02-24 13:21:08 +0100565 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000566 return false;
567
568 /*
569 * If we already have a TX buffer queued, but received a
570 * TX interrupt, it will be because we've just sent an X-char.
571 * Ensure the TX DMA is enabled and the TX IRQ is disabled.
572 */
573 if (uap->dmatx.queued) {
574 uap->dmacr |= UART011_TXDMAE;
575 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
576 uap->im &= ~UART011_TXIM;
577 writew(uap->im, uap->port.membase + UART011_IMSC);
578 return true;
579 }
580
581 /*
582 * We don't have a TX buffer queued, so try to queue one.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300583 * If we successfully queued a buffer, mask the TX IRQ.
Russell King68b65f72010-12-22 17:24:39 +0000584 */
585 if (pl011_dma_tx_refill(uap) > 0) {
586 uap->im &= ~UART011_TXIM;
587 writew(uap->im, uap->port.membase + UART011_IMSC);
588 return true;
589 }
590 return false;
591}
592
593/*
594 * Stop the DMA transmit (eg, due to received XOFF).
595 * Locking: called with port lock held and IRQs disabled.
596 */
597static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
598{
599 if (uap->dmatx.queued) {
600 uap->dmacr &= ~UART011_TXDMAE;
601 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
602 }
603}
604
605/*
606 * Try to start a DMA transmit, or in the case of an XON/OFF
607 * character queued for send, try to get that character out ASAP.
608 * Locking: called with port lock held and IRQs disabled.
609 * Returns:
610 * false if we want the TX IRQ to be enabled
611 * true if we have a buffer queued
612 */
613static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
614{
615 u16 dmacr;
616
Linus Walleijead76f322011-02-24 13:21:08 +0100617 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000618 return false;
619
620 if (!uap->port.x_char) {
621 /* no X-char, try to push chars out in DMA mode */
622 bool ret = true;
623
624 if (!uap->dmatx.queued) {
625 if (pl011_dma_tx_refill(uap) > 0) {
626 uap->im &= ~UART011_TXIM;
Dave Martin734745c2015-03-04 12:27:33 +0000627 writew(uap->im, uap->port.membase +
628 UART011_IMSC);
629 } else
Russell King68b65f72010-12-22 17:24:39 +0000630 ret = false;
Russell King68b65f72010-12-22 17:24:39 +0000631 } else if (!(uap->dmacr & UART011_TXDMAE)) {
632 uap->dmacr |= UART011_TXDMAE;
633 writew(uap->dmacr,
634 uap->port.membase + UART011_DMACR);
635 }
636 return ret;
637 }
638
639 /*
640 * We have an X-char to send. Disable DMA to prevent it loading
641 * the TX fifo, and then see if we can stuff it into the FIFO.
642 */
643 dmacr = uap->dmacr;
644 uap->dmacr &= ~UART011_TXDMAE;
645 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
646
647 if (readw(uap->port.membase + UART01x_FR) & UART01x_FR_TXFF) {
648 /*
649 * No space in the FIFO, so enable the transmit interrupt
650 * so we know when there is space. Note that once we've
651 * loaded the character, we should just re-enable DMA.
652 */
653 return false;
654 }
655
656 writew(uap->port.x_char, uap->port.membase + UART01x_DR);
657 uap->port.icount.tx++;
658 uap->port.x_char = 0;
659
660 /* Success - restore the DMA state */
661 uap->dmacr = dmacr;
662 writew(dmacr, uap->port.membase + UART011_DMACR);
663
664 return true;
665}
666
667/*
668 * Flush the transmit buffer.
669 * Locking: called with port lock held and IRQs disabled.
670 */
671static void pl011_dma_flush_buffer(struct uart_port *port)
Fabio Estevamb83286b2013-08-09 17:58:51 -0300672__releases(&uap->port.lock)
673__acquires(&uap->port.lock)
Russell King68b65f72010-12-22 17:24:39 +0000674{
Daniel Thompsona5820c22014-09-03 12:51:55 +0100675 struct uart_amba_port *uap =
676 container_of(port, struct uart_amba_port, port);
Russell King68b65f72010-12-22 17:24:39 +0000677
Linus Walleijead76f322011-02-24 13:21:08 +0100678 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000679 return;
680
681 /* Avoid deadlock with the DMA engine callback */
682 spin_unlock(&uap->port.lock);
683 dmaengine_terminate_all(uap->dmatx.chan);
684 spin_lock(&uap->port.lock);
685 if (uap->dmatx.queued) {
686 dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
687 DMA_TO_DEVICE);
688 uap->dmatx.queued = false;
689 uap->dmacr &= ~UART011_TXDMAE;
690 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
691 }
692}
693
Linus Walleijead76f322011-02-24 13:21:08 +0100694static void pl011_dma_rx_callback(void *data);
695
696static int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
697{
698 struct dma_chan *rxchan = uap->dmarx.chan;
Linus Walleijead76f322011-02-24 13:21:08 +0100699 struct pl011_dmarx_data *dmarx = &uap->dmarx;
700 struct dma_async_tx_descriptor *desc;
701 struct pl011_sgbuf *sgbuf;
702
703 if (!rxchan)
704 return -EIO;
705
706 /* Start the RX DMA job */
707 sgbuf = uap->dmarx.use_buf_b ?
708 &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
Alexandre Bounine16052822012-03-08 16:11:18 -0500709 desc = dmaengine_prep_slave_sg(rxchan, &sgbuf->sg, 1,
Vinod Koula485df42011-10-14 10:47:38 +0530710 DMA_DEV_TO_MEM,
Linus Walleijead76f322011-02-24 13:21:08 +0100711 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
712 /*
713 * If the DMA engine is busy and cannot prepare a
714 * channel, no big deal, the driver will fall back
715 * to interrupt mode as a result of this error code.
716 */
717 if (!desc) {
718 uap->dmarx.running = false;
719 dmaengine_terminate_all(rxchan);
720 return -EBUSY;
721 }
722
723 /* Some data to go along to the callback */
724 desc->callback = pl011_dma_rx_callback;
725 desc->callback_param = uap;
726 dmarx->cookie = dmaengine_submit(desc);
727 dma_async_issue_pending(rxchan);
728
729 uap->dmacr |= UART011_RXDMAE;
730 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
731 uap->dmarx.running = true;
732
733 uap->im &= ~UART011_RXIM;
734 writew(uap->im, uap->port.membase + UART011_IMSC);
735
736 return 0;
737}
738
739/*
740 * This is called when either the DMA job is complete, or
741 * the FIFO timeout interrupt occurred. This must be called
742 * with the port spinlock uap->port.lock held.
743 */
744static void pl011_dma_rx_chars(struct uart_amba_port *uap,
745 u32 pending, bool use_buf_b,
746 bool readfifo)
747{
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100748 struct tty_port *port = &uap->port.state->port;
Linus Walleijead76f322011-02-24 13:21:08 +0100749 struct pl011_sgbuf *sgbuf = use_buf_b ?
750 &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
Linus Walleijead76f322011-02-24 13:21:08 +0100751 int dma_count = 0;
752 u32 fifotaken = 0; /* only used for vdbg() */
753
Chanho Mincb06ff12013-03-27 18:38:11 +0900754 struct pl011_dmarx_data *dmarx = &uap->dmarx;
755 int dmataken = 0;
756
757 if (uap->dmarx.poll_rate) {
758 /* The data can be taken by polling */
759 dmataken = sgbuf->sg.length - dmarx->last_residue;
760 /* Recalculate the pending size */
761 if (pending >= dmataken)
762 pending -= dmataken;
763 }
764
765 /* Pick the remain data from the DMA */
Linus Walleijead76f322011-02-24 13:21:08 +0100766 if (pending) {
Linus Walleijead76f322011-02-24 13:21:08 +0100767
768 /*
769 * First take all chars in the DMA pipe, then look in the FIFO.
770 * Note that tty_insert_flip_buf() tries to take as many chars
771 * as it can.
772 */
Chanho Mincb06ff12013-03-27 18:38:11 +0900773 dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
774 pending);
Linus Walleijead76f322011-02-24 13:21:08 +0100775
776 uap->port.icount.rx += dma_count;
777 if (dma_count < pending)
778 dev_warn(uap->port.dev,
779 "couldn't insert all characters (TTY is full?)\n");
780 }
781
Chanho Mincb06ff12013-03-27 18:38:11 +0900782 /* Reset the last_residue for Rx DMA poll */
783 if (uap->dmarx.poll_rate)
784 dmarx->last_residue = sgbuf->sg.length;
785
Linus Walleijead76f322011-02-24 13:21:08 +0100786 /*
787 * Only continue with trying to read the FIFO if all DMA chars have
788 * been taken first.
789 */
790 if (dma_count == pending && readfifo) {
791 /* Clear any error flags */
792 writew(UART011_OEIS | UART011_BEIS | UART011_PEIS | UART011_FEIS,
793 uap->port.membase + UART011_ICR);
794
795 /*
796 * If we read all the DMA'd characters, and we had an
Linus Walleij29772c42011-02-24 13:21:36 +0100797 * incomplete buffer, that could be due to an rx error, or
798 * maybe we just timed out. Read any pending chars and check
799 * the error status.
800 *
801 * Error conditions will only occur in the FIFO, these will
802 * trigger an immediate interrupt and stop the DMA job, so we
803 * will always find the error in the FIFO, never in the DMA
804 * buffer.
Linus Walleijead76f322011-02-24 13:21:08 +0100805 */
Linus Walleij29772c42011-02-24 13:21:36 +0100806 fifotaken = pl011_fifo_to_tty(uap);
Linus Walleijead76f322011-02-24 13:21:08 +0100807 }
808
809 spin_unlock(&uap->port.lock);
810 dev_vdbg(uap->port.dev,
811 "Took %d chars from DMA buffer and %d chars from the FIFO\n",
812 dma_count, fifotaken);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100813 tty_flip_buffer_push(port);
Linus Walleijead76f322011-02-24 13:21:08 +0100814 spin_lock(&uap->port.lock);
815}
816
817static void pl011_dma_rx_irq(struct uart_amba_port *uap)
818{
819 struct pl011_dmarx_data *dmarx = &uap->dmarx;
820 struct dma_chan *rxchan = dmarx->chan;
821 struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
822 &dmarx->sgbuf_b : &dmarx->sgbuf_a;
823 size_t pending;
824 struct dma_tx_state state;
825 enum dma_status dmastat;
826
827 /*
828 * Pause the transfer so we can trust the current counter,
829 * do this before we pause the PL011 block, else we may
830 * overflow the FIFO.
831 */
832 if (dmaengine_pause(rxchan))
833 dev_err(uap->port.dev, "unable to pause DMA transfer\n");
834 dmastat = rxchan->device->device_tx_status(rxchan,
835 dmarx->cookie, &state);
836 if (dmastat != DMA_PAUSED)
837 dev_err(uap->port.dev, "unable to pause DMA transfer\n");
838
839 /* Disable RX DMA - incoming data will wait in the FIFO */
840 uap->dmacr &= ~UART011_RXDMAE;
841 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
842 uap->dmarx.running = false;
843
844 pending = sgbuf->sg.length - state.residue;
845 BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
846 /* Then we terminate the transfer - we now know our residue */
847 dmaengine_terminate_all(rxchan);
848
849 /*
850 * This will take the chars we have so far and insert
851 * into the framework.
852 */
853 pl011_dma_rx_chars(uap, pending, dmarx->use_buf_b, true);
854
855 /* Switch buffer & re-trigger DMA job */
856 dmarx->use_buf_b = !dmarx->use_buf_b;
857 if (pl011_dma_rx_trigger_dma(uap)) {
858 dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
859 "fall back to interrupt mode\n");
860 uap->im |= UART011_RXIM;
861 writew(uap->im, uap->port.membase + UART011_IMSC);
862 }
863}
864
865static void pl011_dma_rx_callback(void *data)
866{
867 struct uart_amba_port *uap = data;
868 struct pl011_dmarx_data *dmarx = &uap->dmarx;
Chanho Min6dc01aa2012-02-20 10:24:40 +0900869 struct dma_chan *rxchan = dmarx->chan;
Linus Walleijead76f322011-02-24 13:21:08 +0100870 bool lastbuf = dmarx->use_buf_b;
Chanho Min6dc01aa2012-02-20 10:24:40 +0900871 struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
872 &dmarx->sgbuf_b : &dmarx->sgbuf_a;
873 size_t pending;
874 struct dma_tx_state state;
Linus Walleijead76f322011-02-24 13:21:08 +0100875 int ret;
876
877 /*
878 * This completion interrupt occurs typically when the
879 * RX buffer is totally stuffed but no timeout has yet
880 * occurred. When that happens, we just want the RX
881 * routine to flush out the secondary DMA buffer while
882 * we immediately trigger the next DMA job.
883 */
884 spin_lock_irq(&uap->port.lock);
Chanho Min6dc01aa2012-02-20 10:24:40 +0900885 /*
886 * Rx data can be taken by the UART interrupts during
887 * the DMA irq handler. So we check the residue here.
888 */
889 rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
890 pending = sgbuf->sg.length - state.residue;
891 BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
892 /* Then we terminate the transfer - we now know our residue */
893 dmaengine_terminate_all(rxchan);
894
Linus Walleijead76f322011-02-24 13:21:08 +0100895 uap->dmarx.running = false;
896 dmarx->use_buf_b = !lastbuf;
897 ret = pl011_dma_rx_trigger_dma(uap);
898
Chanho Min6dc01aa2012-02-20 10:24:40 +0900899 pl011_dma_rx_chars(uap, pending, lastbuf, false);
Linus Walleijead76f322011-02-24 13:21:08 +0100900 spin_unlock_irq(&uap->port.lock);
901 /*
902 * Do this check after we picked the DMA chars so we don't
903 * get some IRQ immediately from RX.
904 */
905 if (ret) {
906 dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
907 "fall back to interrupt mode\n");
908 uap->im |= UART011_RXIM;
909 writew(uap->im, uap->port.membase + UART011_IMSC);
910 }
911}
912
913/*
914 * Stop accepting received characters, when we're shutting down or
915 * suspending this port.
916 * Locking: called with port lock held and IRQs disabled.
917 */
918static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
919{
920 /* FIXME. Just disable the DMA enable */
921 uap->dmacr &= ~UART011_RXDMAE;
922 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
923}
Russell King68b65f72010-12-22 17:24:39 +0000924
Chanho Mincb06ff12013-03-27 18:38:11 +0900925/*
926 * Timer handler for Rx DMA polling.
927 * Every polling, It checks the residue in the dma buffer and transfer
928 * data to the tty. Also, last_residue is updated for the next polling.
929 */
930static void pl011_dma_rx_poll(unsigned long args)
931{
932 struct uart_amba_port *uap = (struct uart_amba_port *)args;
933 struct tty_port *port = &uap->port.state->port;
934 struct pl011_dmarx_data *dmarx = &uap->dmarx;
935 struct dma_chan *rxchan = uap->dmarx.chan;
936 unsigned long flags = 0;
937 unsigned int dmataken = 0;
938 unsigned int size = 0;
939 struct pl011_sgbuf *sgbuf;
940 int dma_count;
941 struct dma_tx_state state;
942
943 sgbuf = dmarx->use_buf_b ? &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
944 rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
945 if (likely(state.residue < dmarx->last_residue)) {
946 dmataken = sgbuf->sg.length - dmarx->last_residue;
947 size = dmarx->last_residue - state.residue;
948 dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
949 size);
950 if (dma_count == size)
951 dmarx->last_residue = state.residue;
952 dmarx->last_jiffies = jiffies;
953 }
954 tty_flip_buffer_push(port);
955
956 /*
957 * If no data is received in poll_timeout, the driver will fall back
958 * to interrupt mode. We will retrigger DMA at the first interrupt.
959 */
960 if (jiffies_to_msecs(jiffies - dmarx->last_jiffies)
961 > uap->dmarx.poll_timeout) {
962
963 spin_lock_irqsave(&uap->port.lock, flags);
964 pl011_dma_rx_stop(uap);
Guennadi Liakhovetskic25a1ad2013-12-10 14:54:47 +0100965 uap->im |= UART011_RXIM;
966 writew(uap->im, uap->port.membase + UART011_IMSC);
Chanho Mincb06ff12013-03-27 18:38:11 +0900967 spin_unlock_irqrestore(&uap->port.lock, flags);
968
969 uap->dmarx.running = false;
970 dmaengine_terminate_all(rxchan);
971 del_timer(&uap->dmarx.timer);
972 } else {
973 mod_timer(&uap->dmarx.timer,
974 jiffies + msecs_to_jiffies(uap->dmarx.poll_rate));
975 }
976}
977
Russell King68b65f72010-12-22 17:24:39 +0000978static void pl011_dma_startup(struct uart_amba_port *uap)
979{
Linus Walleijead76f322011-02-24 13:21:08 +0100980 int ret;
981
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500982 if (!uap->dma_probed)
983 pl011_dma_probe(uap);
984
Russell King68b65f72010-12-22 17:24:39 +0000985 if (!uap->dmatx.chan)
986 return;
987
Andrew Jackson4c0be452014-11-07 14:14:35 +0000988 uap->dmatx.buf = kmalloc(PL011_DMA_BUFFER_SIZE, GFP_KERNEL | __GFP_DMA);
Russell King68b65f72010-12-22 17:24:39 +0000989 if (!uap->dmatx.buf) {
990 dev_err(uap->port.dev, "no memory for DMA TX buffer\n");
991 uap->port.fifosize = uap->fifosize;
992 return;
993 }
994
995 sg_init_one(&uap->dmatx.sg, uap->dmatx.buf, PL011_DMA_BUFFER_SIZE);
996
997 /* The DMA buffer is now the FIFO the TTY subsystem can use */
998 uap->port.fifosize = PL011_DMA_BUFFER_SIZE;
Linus Walleijead76f322011-02-24 13:21:08 +0100999 uap->using_tx_dma = true;
Russell King68b65f72010-12-22 17:24:39 +00001000
Linus Walleijead76f322011-02-24 13:21:08 +01001001 if (!uap->dmarx.chan)
1002 goto skip_rx;
1003
1004 /* Allocate and map DMA RX buffers */
1005 ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
1006 DMA_FROM_DEVICE);
1007 if (ret) {
1008 dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
1009 "RX buffer A", ret);
1010 goto skip_rx;
1011 }
1012
1013 ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_b,
1014 DMA_FROM_DEVICE);
1015 if (ret) {
1016 dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
1017 "RX buffer B", ret);
1018 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
1019 DMA_FROM_DEVICE);
1020 goto skip_rx;
1021 }
1022
1023 uap->using_rx_dma = true;
1024
1025skip_rx:
Russell King68b65f72010-12-22 17:24:39 +00001026 /* Turn on DMA error (RX/TX will be enabled on demand) */
1027 uap->dmacr |= UART011_DMAONERR;
1028 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
Russell King38d62432010-12-22 17:59:16 +00001029
1030 /*
1031 * ST Micro variants has some specific dma burst threshold
1032 * compensation. Set this to 16 bytes, so burst will only
1033 * be issued above/below 16 bytes.
1034 */
1035 if (uap->vendor->dma_threshold)
1036 writew(ST_UART011_DMAWM_RX_16 | ST_UART011_DMAWM_TX_16,
1037 uap->port.membase + ST_UART011_DMAWM);
Linus Walleijead76f322011-02-24 13:21:08 +01001038
1039 if (uap->using_rx_dma) {
1040 if (pl011_dma_rx_trigger_dma(uap))
1041 dev_dbg(uap->port.dev, "could not trigger initial "
1042 "RX DMA job, fall back to interrupt mode\n");
Chanho Mincb06ff12013-03-27 18:38:11 +09001043 if (uap->dmarx.poll_rate) {
1044 init_timer(&(uap->dmarx.timer));
1045 uap->dmarx.timer.function = pl011_dma_rx_poll;
1046 uap->dmarx.timer.data = (unsigned long)uap;
1047 mod_timer(&uap->dmarx.timer,
1048 jiffies +
1049 msecs_to_jiffies(uap->dmarx.poll_rate));
1050 uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
1051 uap->dmarx.last_jiffies = jiffies;
1052 }
Linus Walleijead76f322011-02-24 13:21:08 +01001053 }
Russell King68b65f72010-12-22 17:24:39 +00001054}
1055
1056static void pl011_dma_shutdown(struct uart_amba_port *uap)
1057{
Linus Walleijead76f322011-02-24 13:21:08 +01001058 if (!(uap->using_tx_dma || uap->using_rx_dma))
Russell King68b65f72010-12-22 17:24:39 +00001059 return;
1060
1061 /* Disable RX and TX DMA */
1062 while (readw(uap->port.membase + UART01x_FR) & UART01x_FR_BUSY)
1063 barrier();
1064
1065 spin_lock_irq(&uap->port.lock);
1066 uap->dmacr &= ~(UART011_DMAONERR | UART011_RXDMAE | UART011_TXDMAE);
1067 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
1068 spin_unlock_irq(&uap->port.lock);
1069
Linus Walleijead76f322011-02-24 13:21:08 +01001070 if (uap->using_tx_dma) {
1071 /* In theory, this should already be done by pl011_dma_flush_buffer */
1072 dmaengine_terminate_all(uap->dmatx.chan);
1073 if (uap->dmatx.queued) {
1074 dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
1075 DMA_TO_DEVICE);
1076 uap->dmatx.queued = false;
1077 }
1078
1079 kfree(uap->dmatx.buf);
1080 uap->using_tx_dma = false;
Russell King68b65f72010-12-22 17:24:39 +00001081 }
1082
Linus Walleijead76f322011-02-24 13:21:08 +01001083 if (uap->using_rx_dma) {
1084 dmaengine_terminate_all(uap->dmarx.chan);
1085 /* Clean up the RX DMA */
1086 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a, DMA_FROM_DEVICE);
1087 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_b, DMA_FROM_DEVICE);
Chanho Mincb06ff12013-03-27 18:38:11 +09001088 if (uap->dmarx.poll_rate)
1089 del_timer_sync(&uap->dmarx.timer);
Linus Walleijead76f322011-02-24 13:21:08 +01001090 uap->using_rx_dma = false;
1091 }
Russell King68b65f72010-12-22 17:24:39 +00001092}
1093
Linus Walleijead76f322011-02-24 13:21:08 +01001094static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
1095{
1096 return uap->using_rx_dma;
1097}
1098
1099static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
1100{
1101 return uap->using_rx_dma && uap->dmarx.running;
1102}
1103
Russell King68b65f72010-12-22 17:24:39 +00001104#else
1105/* Blank functions if the DMA engine is not available */
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -05001106static inline void pl011_dma_probe(struct uart_amba_port *uap)
Russell King68b65f72010-12-22 17:24:39 +00001107{
1108}
1109
1110static inline void pl011_dma_remove(struct uart_amba_port *uap)
1111{
1112}
1113
1114static inline void pl011_dma_startup(struct uart_amba_port *uap)
1115{
1116}
1117
1118static inline void pl011_dma_shutdown(struct uart_amba_port *uap)
1119{
1120}
1121
1122static inline bool pl011_dma_tx_irq(struct uart_amba_port *uap)
1123{
1124 return false;
1125}
1126
1127static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
1128{
1129}
1130
1131static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
1132{
1133 return false;
1134}
1135
Linus Walleijead76f322011-02-24 13:21:08 +01001136static inline void pl011_dma_rx_irq(struct uart_amba_port *uap)
1137{
1138}
1139
1140static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
1141{
1142}
1143
1144static inline int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
1145{
1146 return -EIO;
1147}
1148
1149static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
1150{
1151 return false;
1152}
1153
1154static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
1155{
1156 return false;
1157}
1158
Russell King68b65f72010-12-22 17:24:39 +00001159#define pl011_dma_flush_buffer NULL
1160#endif
1161
Russell Kingb129a8c2005-08-31 10:12:14 +01001162static void pl011_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001164 struct uart_amba_port *uap =
1165 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
1167 uap->im &= ~UART011_TXIM;
1168 writew(uap->im, uap->port.membase + UART011_IMSC);
Russell King68b65f72010-12-22 17:24:39 +00001169 pl011_dma_tx_stop(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170}
1171
Dave Martin1e84d222015-04-27 16:49:05 +01001172static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq);
Dave Martin734745c2015-03-04 12:27:33 +00001173
1174/* Start TX with programmed I/O only (no DMA) */
1175static void pl011_start_tx_pio(struct uart_amba_port *uap)
1176{
1177 uap->im |= UART011_TXIM;
1178 writew(uap->im, uap->port.membase + UART011_IMSC);
Dave Martin1e84d222015-04-27 16:49:05 +01001179 pl011_tx_chars(uap, false);
Dave Martin734745c2015-03-04 12:27:33 +00001180}
1181
Russell Kingb129a8c2005-08-31 10:12:14 +01001182static void pl011_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001184 struct uart_amba_port *uap =
1185 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186
Dave Martin734745c2015-03-04 12:27:33 +00001187 if (!pl011_dma_tx_start(uap))
1188 pl011_start_tx_pio(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189}
1190
1191static void pl011_stop_rx(struct uart_port *port)
1192{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001193 struct uart_amba_port *uap =
1194 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
1196 uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
1197 UART011_PEIM|UART011_BEIM|UART011_OEIM);
1198 writew(uap->im, uap->port.membase + UART011_IMSC);
Linus Walleijead76f322011-02-24 13:21:08 +01001199
1200 pl011_dma_rx_stop(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201}
1202
1203static void pl011_enable_ms(struct uart_port *port)
1204{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001205 struct uart_amba_port *uap =
1206 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207
1208 uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
1209 writew(uap->im, uap->port.membase + UART011_IMSC);
1210}
1211
David Howells7d12e782006-10-05 14:55:46 +01001212static void pl011_rx_chars(struct uart_amba_port *uap)
Fabio Estevamb83286b2013-08-09 17:58:51 -03001213__releases(&uap->port.lock)
1214__acquires(&uap->port.lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215{
Linus Walleij29772c42011-02-24 13:21:36 +01001216 pl011_fifo_to_tty(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217
Thomas Gleixner2389b272007-05-29 21:53:50 +01001218 spin_unlock(&uap->port.lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +01001219 tty_flip_buffer_push(&uap->port.state->port);
Linus Walleijead76f322011-02-24 13:21:08 +01001220 /*
1221 * If we were temporarily out of DMA mode for a while,
1222 * attempt to switch back to DMA mode again.
1223 */
1224 if (pl011_dma_rx_available(uap)) {
1225 if (pl011_dma_rx_trigger_dma(uap)) {
1226 dev_dbg(uap->port.dev, "could not trigger RX DMA job "
1227 "fall back to interrupt mode again\n");
1228 uap->im |= UART011_RXIM;
Guennadi Liakhovetski30ae5852013-12-10 14:54:42 +01001229 writew(uap->im, uap->port.membase + UART011_IMSC);
Chanho Mincb06ff12013-03-27 18:38:11 +09001230 } else {
Chanho Min89fa28d2013-04-03 11:10:37 +09001231#ifdef CONFIG_DMA_ENGINE
Chanho Mincb06ff12013-03-27 18:38:11 +09001232 /* Start Rx DMA poll */
1233 if (uap->dmarx.poll_rate) {
1234 uap->dmarx.last_jiffies = jiffies;
1235 uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
1236 mod_timer(&uap->dmarx.timer,
1237 jiffies +
1238 msecs_to_jiffies(uap->dmarx.poll_rate));
1239 }
Chanho Min89fa28d2013-04-03 11:10:37 +09001240#endif
Chanho Mincb06ff12013-03-27 18:38:11 +09001241 }
Linus Walleijead76f322011-02-24 13:21:08 +01001242 }
Thomas Gleixner2389b272007-05-29 21:53:50 +01001243 spin_lock(&uap->port.lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244}
1245
Dave Martin1e84d222015-04-27 16:49:05 +01001246static bool pl011_tx_char(struct uart_amba_port *uap, unsigned char c,
1247 bool from_irq)
Dave Martin734745c2015-03-04 12:27:33 +00001248{
Dave Martin1e84d222015-04-27 16:49:05 +01001249 if (unlikely(!from_irq) &&
1250 readw(uap->port.membase + UART01x_FR) & UART01x_FR_TXFF)
1251 return false; /* unable to transmit character */
1252
Dave Martin734745c2015-03-04 12:27:33 +00001253 writew(c, uap->port.membase + UART01x_DR);
1254 uap->port.icount.tx++;
1255
Dave Martin1e84d222015-04-27 16:49:05 +01001256 return true;
Dave Martin734745c2015-03-04 12:27:33 +00001257}
1258
Dave Martin1e84d222015-04-27 16:49:05 +01001259static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260{
Alan Coxebd2c8f2009-09-19 13:13:28 -07001261 struct circ_buf *xmit = &uap->port.state->xmit;
Dave Martin1e84d222015-04-27 16:49:05 +01001262 int count = uap->fifosize >> 1;
Dave Martin734745c2015-03-04 12:27:33 +00001263
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 if (uap->port.x_char) {
Dave Martin1e84d222015-04-27 16:49:05 +01001265 if (!pl011_tx_char(uap, uap->port.x_char, from_irq))
1266 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 uap->port.x_char = 0;
Dave Martin734745c2015-03-04 12:27:33 +00001268 --count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 }
1270 if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
Russell Kingb129a8c2005-08-31 10:12:14 +01001271 pl011_stop_tx(&uap->port);
Dave Martin1e84d222015-04-27 16:49:05 +01001272 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 }
1274
Russell King68b65f72010-12-22 17:24:39 +00001275 /* If we are using DMA mode, try to send some characters. */
1276 if (pl011_dma_tx_irq(uap))
Dave Martin1e84d222015-04-27 16:49:05 +01001277 return;
Russell King68b65f72010-12-22 17:24:39 +00001278
Dave Martin1e84d222015-04-27 16:49:05 +01001279 do {
1280 if (likely(from_irq) && count-- == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 break;
Dave Martin1e84d222015-04-27 16:49:05 +01001282
1283 if (!pl011_tx_char(uap, xmit->buf[xmit->tail], from_irq))
1284 break;
1285
1286 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
1287 } while (!uart_circ_empty(xmit));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288
1289 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1290 uart_write_wakeup(&uap->port);
1291
Dave Martin1e84d222015-04-27 16:49:05 +01001292 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +01001293 pl011_stop_tx(&uap->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294}
1295
1296static void pl011_modem_status(struct uart_amba_port *uap)
1297{
1298 unsigned int status, delta;
1299
1300 status = readw(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY;
1301
1302 delta = status ^ uap->old_status;
1303 uap->old_status = status;
1304
1305 if (!delta)
1306 return;
1307
1308 if (delta & UART01x_FR_DCD)
1309 uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);
1310
1311 if (delta & UART01x_FR_DSR)
1312 uap->port.icount.dsr++;
1313
1314 if (delta & UART01x_FR_CTS)
1315 uart_handle_cts_change(&uap->port, status & UART01x_FR_CTS);
1316
Alan Coxbdc04e32009-09-19 13:13:31 -07001317 wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318}
1319
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001320static void check_apply_cts_event_workaround(struct uart_amba_port *uap)
1321{
1322 unsigned int dummy_read;
1323
1324 if (!uap->vendor->cts_event_workaround)
1325 return;
1326
1327 /* workaround to make sure that all bits are unlocked.. */
1328 writew(0x00, uap->port.membase + UART011_ICR);
1329
1330 /*
1331 * WA: introduce 26ns(1 uart clk) delay before W1C;
1332 * single apb access will incur 2 pclk(133.12Mhz) delay,
1333 * so add 2 dummy reads
1334 */
1335 dummy_read = readw(uap->port.membase + UART011_ICR);
1336 dummy_read = readw(uap->port.membase + UART011_ICR);
1337}
1338
David Howells7d12e782006-10-05 14:55:46 +01001339static irqreturn_t pl011_int(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340{
1341 struct uart_amba_port *uap = dev_id;
Russell King963cc982010-12-22 17:16:09 +00001342 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
Andre Przywara075167e2015-05-21 17:26:19 +01001344 u16 imsc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 int handled = 0;
1346
Russell King963cc982010-12-22 17:16:09 +00001347 spin_lock_irqsave(&uap->port.lock, flags);
Andre Przywara075167e2015-05-21 17:26:19 +01001348 imsc = readw(uap->port.membase + UART011_IMSC);
1349 status = readw(uap->port.membase + UART011_RIS) & imsc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 if (status) {
1351 do {
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001352 check_apply_cts_event_workaround(uap);
Rajanikanth H.V4fd06902012-03-26 11:17:02 +02001353
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 writew(status & ~(UART011_TXIS|UART011_RTIS|
1355 UART011_RXIS),
1356 uap->port.membase + UART011_ICR);
1357
Linus Walleijead76f322011-02-24 13:21:08 +01001358 if (status & (UART011_RTIS|UART011_RXIS)) {
1359 if (pl011_dma_rx_running(uap))
1360 pl011_dma_rx_irq(uap);
1361 else
1362 pl011_rx_chars(uap);
1363 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 if (status & (UART011_DSRMIS|UART011_DCDMIS|
1365 UART011_CTSMIS|UART011_RIMIS))
1366 pl011_modem_status(uap);
Dave Martin1e84d222015-04-27 16:49:05 +01001367 if (status & UART011_TXIS)
1368 pl011_tx_chars(uap, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369
Rajanikanth H.V4fd06902012-03-26 11:17:02 +02001370 if (pass_counter-- == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 break;
1372
Andre Przywara075167e2015-05-21 17:26:19 +01001373 status = readw(uap->port.membase + UART011_RIS) & imsc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 } while (status != 0);
1375 handled = 1;
1376 }
1377
Russell King963cc982010-12-22 17:16:09 +00001378 spin_unlock_irqrestore(&uap->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379
1380 return IRQ_RETVAL(handled);
1381}
1382
Linus Walleije643f872012-06-17 15:44:19 +02001383static unsigned int pl011_tx_empty(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001385 struct uart_amba_port *uap =
1386 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 unsigned int status = readw(uap->port.membase + UART01x_FR);
1388 return status & (UART01x_FR_BUSY|UART01x_FR_TXFF) ? 0 : TIOCSER_TEMT;
1389}
1390
Linus Walleije643f872012-06-17 15:44:19 +02001391static unsigned int pl011_get_mctrl(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001393 struct uart_amba_port *uap =
1394 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 unsigned int result = 0;
1396 unsigned int status = readw(uap->port.membase + UART01x_FR);
1397
Jiri Slaby5159f402007-10-18 23:40:31 -07001398#define TIOCMBIT(uartbit, tiocmbit) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 if (status & uartbit) \
1400 result |= tiocmbit
1401
Jiri Slaby5159f402007-10-18 23:40:31 -07001402 TIOCMBIT(UART01x_FR_DCD, TIOCM_CAR);
1403 TIOCMBIT(UART01x_FR_DSR, TIOCM_DSR);
1404 TIOCMBIT(UART01x_FR_CTS, TIOCM_CTS);
1405 TIOCMBIT(UART011_FR_RI, TIOCM_RNG);
1406#undef TIOCMBIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407 return result;
1408}
1409
1410static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
1411{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001412 struct uart_amba_port *uap =
1413 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 unsigned int cr;
1415
1416 cr = readw(uap->port.membase + UART011_CR);
1417
Jiri Slaby5159f402007-10-18 23:40:31 -07001418#define TIOCMBIT(tiocmbit, uartbit) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 if (mctrl & tiocmbit) \
1420 cr |= uartbit; \
1421 else \
1422 cr &= ~uartbit
1423
Jiri Slaby5159f402007-10-18 23:40:31 -07001424 TIOCMBIT(TIOCM_RTS, UART011_CR_RTS);
1425 TIOCMBIT(TIOCM_DTR, UART011_CR_DTR);
1426 TIOCMBIT(TIOCM_OUT1, UART011_CR_OUT1);
1427 TIOCMBIT(TIOCM_OUT2, UART011_CR_OUT2);
1428 TIOCMBIT(TIOCM_LOOP, UART011_CR_LBE);
Rabin Vincent3b438162010-02-12 06:43:11 +01001429
1430 if (uap->autorts) {
1431 /* We need to disable auto-RTS if we want to turn RTS off */
1432 TIOCMBIT(TIOCM_RTS, UART011_CR_RTSEN);
1433 }
Jiri Slaby5159f402007-10-18 23:40:31 -07001434#undef TIOCMBIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435
1436 writew(cr, uap->port.membase + UART011_CR);
1437}
1438
1439static void pl011_break_ctl(struct uart_port *port, int break_state)
1440{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001441 struct uart_amba_port *uap =
1442 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 unsigned long flags;
1444 unsigned int lcr_h;
1445
1446 spin_lock_irqsave(&uap->port.lock, flags);
Linus Walleijec489aa2010-06-02 08:13:52 +01001447 lcr_h = readw(uap->port.membase + uap->lcrh_tx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 if (break_state == -1)
1449 lcr_h |= UART01x_LCRH_BRK;
1450 else
1451 lcr_h &= ~UART01x_LCRH_BRK;
Linus Walleijec489aa2010-06-02 08:13:52 +01001452 writew(lcr_h, uap->port.membase + uap->lcrh_tx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 spin_unlock_irqrestore(&uap->port.lock, flags);
1454}
1455
Jason Wessel84b5ae12008-02-20 13:33:39 -06001456#ifdef CONFIG_CONSOLE_POLL
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001457
1458static void pl011_quiesce_irqs(struct uart_port *port)
1459{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001460 struct uart_amba_port *uap =
1461 container_of(port, struct uart_amba_port, port);
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001462 unsigned char __iomem *regs = uap->port.membase;
1463
1464 writew(readw(regs + UART011_MIS), regs + UART011_ICR);
1465 /*
1466 * There is no way to clear TXIM as this is "ready to transmit IRQ", so
1467 * we simply mask it. start_tx() will unmask it.
1468 *
1469 * Note we can race with start_tx(), and if the race happens, the
1470 * polling user might get another interrupt just after we clear it.
1471 * But it should be OK and can happen even w/o the race, e.g.
1472 * controller immediately got some new data and raised the IRQ.
1473 *
1474 * And whoever uses polling routines assumes that it manages the device
1475 * (including tx queue), so we're also fine with start_tx()'s caller
1476 * side.
1477 */
1478 writew(readw(regs + UART011_IMSC) & ~UART011_TXIM, regs + UART011_IMSC);
1479}
1480
Linus Walleije643f872012-06-17 15:44:19 +02001481static int pl011_get_poll_char(struct uart_port *port)
Jason Wessel84b5ae12008-02-20 13:33:39 -06001482{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001483 struct uart_amba_port *uap =
1484 container_of(port, struct uart_amba_port, port);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001485 unsigned int status;
1486
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001487 /*
1488 * The caller might need IRQs lowered, e.g. if used with KDB NMI
1489 * debugger.
1490 */
1491 pl011_quiesce_irqs(port);
1492
Jason Wesself5316b42010-05-20 21:04:22 -05001493 status = readw(uap->port.membase + UART01x_FR);
1494 if (status & UART01x_FR_RXFE)
1495 return NO_POLL_CHAR;
Jason Wessel84b5ae12008-02-20 13:33:39 -06001496
1497 return readw(uap->port.membase + UART01x_DR);
1498}
1499
Linus Walleije643f872012-06-17 15:44:19 +02001500static void pl011_put_poll_char(struct uart_port *port,
Jason Wessel84b5ae12008-02-20 13:33:39 -06001501 unsigned char ch)
1502{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001503 struct uart_amba_port *uap =
1504 container_of(port, struct uart_amba_port, port);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001505
1506 while (readw(uap->port.membase + UART01x_FR) & UART01x_FR_TXFF)
1507 barrier();
1508
1509 writew(ch, uap->port.membase + UART01x_DR);
1510}
1511
1512#endif /* CONFIG_CONSOLE_POLL */
1513
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001514static int pl011_hwinit(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001516 struct uart_amba_port *uap =
1517 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518 int retval;
1519
Linus Walleij78d80c52012-05-23 21:18:46 +02001520 /* Optionaly enable pins to be muxed in and configured */
Linus Walleij2b996fc2013-06-05 15:36:42 +02001521 pinctrl_pm_select_default_state(port->dev);
Linus Walleij78d80c52012-05-23 21:18:46 +02001522
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 /*
1524 * Try to enable the clock producer.
1525 */
Julia Lawall1c4c4392012-08-26 18:01:01 +02001526 retval = clk_prepare_enable(uap->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 if (retval)
Tushar Behera7f6d9422014-06-26 15:35:35 +05301528 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529
1530 uap->port.uartclk = clk_get_rate(uap->clk);
1531
Linus Walleij9b96fba2012-03-13 13:27:23 +01001532 /* Clear pending error and receive interrupts */
1533 writew(UART011_OEIS | UART011_BEIS | UART011_PEIS | UART011_FEIS |
1534 UART011_RTIS | UART011_RXIS, uap->port.membase + UART011_ICR);
1535
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 /*
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001537 * Save interrupts enable mask, and enable RX interrupts in case if
1538 * the interrupt is used for NMI entry.
1539 */
1540 uap->im = readw(uap->port.membase + UART011_IMSC);
1541 writew(UART011_RTIM | UART011_RXIM, uap->port.membase + UART011_IMSC);
1542
Jingoo Han574de552013-07-30 17:06:57 +09001543 if (dev_get_platdata(uap->port.dev)) {
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001544 struct amba_pl011_data *plat;
1545
Jingoo Han574de552013-07-30 17:06:57 +09001546 plat = dev_get_platdata(uap->port.dev);
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001547 if (plat->init)
1548 plat->init();
1549 }
1550 return 0;
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001551}
1552
Jon Medhurstb60f2f62013-12-10 10:18:59 +00001553static void pl011_write_lcr_h(struct uart_amba_port *uap, unsigned int lcr_h)
1554{
1555 writew(lcr_h, uap->port.membase + uap->lcrh_rx);
1556 if (uap->lcrh_rx != uap->lcrh_tx) {
1557 int i;
1558 /*
1559 * Wait 10 PCLKs before writing LCRH_TX register,
1560 * to get this delay write read only register 10 times
1561 */
1562 for (i = 0; i < 10; ++i)
1563 writew(0xff, uap->port.membase + UART011_MIS);
1564 writew(lcr_h, uap->port.membase + uap->lcrh_tx);
1565 }
1566}
1567
Andre Przywara867b8e82015-05-21 17:26:15 +01001568static int pl011_allocate_irq(struct uart_amba_port *uap)
1569{
1570 writew(uap->im, uap->port.membase + UART011_IMSC);
1571
1572 return request_irq(uap->port.irq, pl011_int, 0, "uart-pl011", uap);
1573}
1574
1575/*
1576 * Enable interrupts, only timeouts when using DMA
1577 * if initial RX DMA job failed, start in interrupt mode
1578 * as well.
1579 */
1580static void pl011_enable_interrupts(struct uart_amba_port *uap)
1581{
1582 spin_lock_irq(&uap->port.lock);
1583
1584 /* Clear out any spuriously appearing RX interrupts */
1585 writew(UART011_RTIS | UART011_RXIS,
1586 uap->port.membase + UART011_ICR);
1587 uap->im = UART011_RTIM;
1588 if (!pl011_dma_rx_running(uap))
1589 uap->im |= UART011_RXIM;
1590 writew(uap->im, uap->port.membase + UART011_IMSC);
1591 spin_unlock_irq(&uap->port.lock);
1592}
1593
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001594static int pl011_startup(struct uart_port *port)
1595{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001596 struct uart_amba_port *uap =
1597 container_of(port, struct uart_amba_port, port);
Dave Martin734745c2015-03-04 12:27:33 +00001598 unsigned int cr;
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001599 int retval;
1600
1601 retval = pl011_hwinit(port);
1602 if (retval)
1603 goto clk_dis;
1604
Andre Przywara867b8e82015-05-21 17:26:15 +01001605 retval = pl011_allocate_irq(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606 if (retval)
1607 goto clk_dis;
1608
Russell Kingc19f12b2010-12-22 17:48:26 +00001609 writew(uap->vendor->ifls, uap->port.membase + UART011_IFLS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610
Jon Medhurstfe433902013-12-10 10:18:58 +00001611 spin_lock_irq(&uap->port.lock);
1612
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301613 /* restore RTS and DTR */
1614 cr = uap->old_cr & (UART011_CR_RTS | UART011_CR_DTR);
1615 cr |= UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 writew(cr, uap->port.membase + UART011_CR);
1617
Jon Medhurstfe433902013-12-10 10:18:58 +00001618 spin_unlock_irq(&uap->port.lock);
1619
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 /*
1621 * initialise the old status of the modem signals
1622 */
1623 uap->old_status = readw(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY;
1624
Russell King68b65f72010-12-22 17:24:39 +00001625 /* Startup DMA */
1626 pl011_dma_startup(uap);
1627
Andre Przywara867b8e82015-05-21 17:26:15 +01001628 pl011_enable_interrupts(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629
1630 return 0;
1631
1632 clk_dis:
Julia Lawall1c4c4392012-08-26 18:01:01 +02001633 clk_disable_unprepare(uap->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 return retval;
1635}
1636
Linus Walleijec489aa2010-06-02 08:13:52 +01001637static void pl011_shutdown_channel(struct uart_amba_port *uap,
1638 unsigned int lcrh)
1639{
1640 unsigned long val;
1641
1642 val = readw(uap->port.membase + lcrh);
1643 val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
1644 writew(val, uap->port.membase + lcrh);
1645}
1646
Andre Przywara95166a32015-05-21 17:26:16 +01001647/*
1648 * disable the port. It should not disable RTS and DTR.
1649 * Also RTS and DTR state should be preserved to restore
1650 * it during startup().
1651 */
1652static void pl011_disable_uart(struct uart_amba_port *uap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653{
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301654 unsigned int cr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655
Rabin Vincent3b438162010-02-12 06:43:11 +01001656 uap->autorts = false;
Jon Medhurstfe433902013-12-10 10:18:58 +00001657 spin_lock_irq(&uap->port.lock);
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301658 cr = readw(uap->port.membase + UART011_CR);
1659 uap->old_cr = cr;
1660 cr &= UART011_CR_RTS | UART011_CR_DTR;
1661 cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
1662 writew(cr, uap->port.membase + UART011_CR);
Jon Medhurstfe433902013-12-10 10:18:58 +00001663 spin_unlock_irq(&uap->port.lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664
1665 /*
1666 * disable break condition and fifos
1667 */
Linus Walleijec489aa2010-06-02 08:13:52 +01001668 pl011_shutdown_channel(uap, uap->lcrh_rx);
1669 if (uap->lcrh_rx != uap->lcrh_tx)
1670 pl011_shutdown_channel(uap, uap->lcrh_tx);
Andre Przywara95166a32015-05-21 17:26:16 +01001671}
1672
1673static void pl011_disable_interrupts(struct uart_amba_port *uap)
1674{
1675 spin_lock_irq(&uap->port.lock);
1676
1677 /* mask all interrupts and clear all pending ones */
1678 uap->im = 0;
1679 writew(uap->im, uap->port.membase + UART011_IMSC);
1680 writew(0xffff, uap->port.membase + UART011_ICR);
1681
1682 spin_unlock_irq(&uap->port.lock);
1683}
1684
1685static void pl011_shutdown(struct uart_port *port)
1686{
1687 struct uart_amba_port *uap =
1688 container_of(port, struct uart_amba_port, port);
1689
1690 pl011_disable_interrupts(uap);
1691
1692 pl011_dma_shutdown(uap);
1693
1694 free_irq(uap->port.irq, uap);
1695
1696 pl011_disable_uart(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
1698 /*
1699 * Shut down the clock producer
1700 */
Julia Lawall1c4c4392012-08-26 18:01:01 +02001701 clk_disable_unprepare(uap->clk);
Linus Walleij78d80c52012-05-23 21:18:46 +02001702 /* Optionally let pins go into sleep states */
Linus Walleij2b996fc2013-06-05 15:36:42 +02001703 pinctrl_pm_select_sleep_state(port->dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001704
Jingoo Han574de552013-07-30 17:06:57 +09001705 if (dev_get_platdata(uap->port.dev)) {
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001706 struct amba_pl011_data *plat;
1707
Jingoo Han574de552013-07-30 17:06:57 +09001708 plat = dev_get_platdata(uap->port.dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001709 if (plat->exit)
1710 plat->exit();
1711 }
1712
Peter Hurley36f339d2014-11-06 09:06:12 -05001713 if (uap->port.ops->flush_buffer)
1714 uap->port.ops->flush_buffer(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715}
1716
1717static void
Andre Przywaraef5a9352015-05-21 17:26:17 +01001718pl011_setup_status_masks(struct uart_port *port, struct ktermios *termios)
1719{
1720 port->read_status_mask = UART011_DR_OE | 255;
1721 if (termios->c_iflag & INPCK)
1722 port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
1723 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
1724 port->read_status_mask |= UART011_DR_BE;
1725
1726 /*
1727 * Characters to ignore
1728 */
1729 port->ignore_status_mask = 0;
1730 if (termios->c_iflag & IGNPAR)
1731 port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
1732 if (termios->c_iflag & IGNBRK) {
1733 port->ignore_status_mask |= UART011_DR_BE;
1734 /*
1735 * If we're ignoring parity and break indicators,
1736 * ignore overruns too (for real raw support).
1737 */
1738 if (termios->c_iflag & IGNPAR)
1739 port->ignore_status_mask |= UART011_DR_OE;
1740 }
1741
1742 /*
1743 * Ignore all characters if CREAD is not set.
1744 */
1745 if ((termios->c_cflag & CREAD) == 0)
1746 port->ignore_status_mask |= UART_DUMMY_DR_RX;
1747}
1748
1749static void
Alan Cox606d0992006-12-08 02:38:45 -08001750pl011_set_termios(struct uart_port *port, struct ktermios *termios,
1751 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001753 struct uart_amba_port *uap =
1754 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 unsigned int lcr_h, old_cr;
1756 unsigned long flags;
Russell Kingc19f12b2010-12-22 17:48:26 +00001757 unsigned int baud, quot, clkdiv;
1758
1759 if (uap->vendor->oversampling)
1760 clkdiv = 8;
1761 else
1762 clkdiv = 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763
1764 /*
1765 * Ask the core to calculate the divisor for us.
1766 */
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001767 baud = uart_get_baud_rate(port, termios, old, 0,
Russell Kingc19f12b2010-12-22 17:48:26 +00001768 port->uartclk / clkdiv);
Chanho Min89fa28d2013-04-03 11:10:37 +09001769#ifdef CONFIG_DMA_ENGINE
Chanho Mincb06ff12013-03-27 18:38:11 +09001770 /*
1771 * Adjust RX DMA polling rate with baud rate if not specified.
1772 */
1773 if (uap->dmarx.auto_poll_rate)
1774 uap->dmarx.poll_rate = DIV_ROUND_UP(10000000, baud);
Chanho Min89fa28d2013-04-03 11:10:37 +09001775#endif
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001776
1777 if (baud > port->uartclk/16)
1778 quot = DIV_ROUND_CLOSEST(port->uartclk * 8, baud);
1779 else
1780 quot = DIV_ROUND_CLOSEST(port->uartclk * 4, baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781
1782 switch (termios->c_cflag & CSIZE) {
1783 case CS5:
1784 lcr_h = UART01x_LCRH_WLEN_5;
1785 break;
1786 case CS6:
1787 lcr_h = UART01x_LCRH_WLEN_6;
1788 break;
1789 case CS7:
1790 lcr_h = UART01x_LCRH_WLEN_7;
1791 break;
1792 default: // CS8
1793 lcr_h = UART01x_LCRH_WLEN_8;
1794 break;
1795 }
1796 if (termios->c_cflag & CSTOPB)
1797 lcr_h |= UART01x_LCRH_STP2;
1798 if (termios->c_cflag & PARENB) {
1799 lcr_h |= UART01x_LCRH_PEN;
1800 if (!(termios->c_cflag & PARODD))
1801 lcr_h |= UART01x_LCRH_EPS;
1802 }
Russell Kingffca2b12010-12-22 17:13:05 +00001803 if (uap->fifosize > 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 lcr_h |= UART01x_LCRH_FEN;
1805
1806 spin_lock_irqsave(&port->lock, flags);
1807
1808 /*
1809 * Update the per-port timeout.
1810 */
1811 uart_update_timeout(port, termios->c_cflag, baud);
1812
Andre Przywaraef5a9352015-05-21 17:26:17 +01001813 pl011_setup_status_masks(port, termios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814
1815 if (UART_ENABLE_MS(port, termios->c_cflag))
1816 pl011_enable_ms(port);
1817
1818 /* first, disable everything */
1819 old_cr = readw(port->membase + UART011_CR);
1820 writew(0, port->membase + UART011_CR);
1821
Rabin Vincent3b438162010-02-12 06:43:11 +01001822 if (termios->c_cflag & CRTSCTS) {
1823 if (old_cr & UART011_CR_RTS)
1824 old_cr |= UART011_CR_RTSEN;
1825
1826 old_cr |= UART011_CR_CTSEN;
1827 uap->autorts = true;
1828 } else {
1829 old_cr &= ~(UART011_CR_CTSEN | UART011_CR_RTSEN);
1830 uap->autorts = false;
1831 }
1832
Russell Kingc19f12b2010-12-22 17:48:26 +00001833 if (uap->vendor->oversampling) {
1834 if (baud > port->uartclk / 16)
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001835 old_cr |= ST_UART011_CR_OVSFACT;
1836 else
1837 old_cr &= ~ST_UART011_CR_OVSFACT;
1838 }
1839
Linus Walleijc5dd5532012-09-26 17:21:36 +02001840 /*
1841 * Workaround for the ST Micro oversampling variants to
1842 * increase the bitrate slightly, by lowering the divisor,
1843 * to avoid delayed sampling of start bit at high speeds,
1844 * else we see data corruption.
1845 */
1846 if (uap->vendor->oversampling) {
1847 if ((baud >= 3000000) && (baud < 3250000) && (quot > 1))
1848 quot -= 1;
1849 else if ((baud > 3250000) && (quot > 2))
1850 quot -= 2;
1851 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 /* Set baud rate */
1853 writew(quot & 0x3f, port->membase + UART011_FBRD);
1854 writew(quot >> 6, port->membase + UART011_IBRD);
1855
1856 /*
1857 * ----------v----------v----------v----------v-----
Linus Walleijc5dd5532012-09-26 17:21:36 +02001858 * NOTE: lcrh_tx and lcrh_rx MUST BE WRITTEN AFTER
1859 * UART011_FBRD & UART011_IBRD.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 * ----------^----------^----------^----------^-----
1861 */
Jon Medhurstb60f2f62013-12-10 10:18:59 +00001862 pl011_write_lcr_h(uap, lcr_h);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863 writew(old_cr, port->membase + UART011_CR);
1864
1865 spin_unlock_irqrestore(&port->lock, flags);
1866}
1867
1868static const char *pl011_type(struct uart_port *port)
1869{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001870 struct uart_amba_port *uap =
1871 container_of(port, struct uart_amba_port, port);
Russell Kinge8a7ba82010-12-28 09:16:54 +00001872 return uap->port.type == PORT_AMBA ? uap->type : NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873}
1874
1875/*
1876 * Release the memory region(s) being used by 'port'
1877 */
Linus Walleije643f872012-06-17 15:44:19 +02001878static void pl011_release_port(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879{
1880 release_mem_region(port->mapbase, SZ_4K);
1881}
1882
1883/*
1884 * Request the memory region(s) being used by 'port'
1885 */
Linus Walleije643f872012-06-17 15:44:19 +02001886static int pl011_request_port(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887{
1888 return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
1889 != NULL ? 0 : -EBUSY;
1890}
1891
1892/*
1893 * Configure/autoconfigure the port.
1894 */
Linus Walleije643f872012-06-17 15:44:19 +02001895static void pl011_config_port(struct uart_port *port, int flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896{
1897 if (flags & UART_CONFIG_TYPE) {
1898 port->type = PORT_AMBA;
Linus Walleije643f872012-06-17 15:44:19 +02001899 pl011_request_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 }
1901}
1902
1903/*
1904 * verify the new serial_struct (for TIOCSSERIAL).
1905 */
Linus Walleije643f872012-06-17 15:44:19 +02001906static int pl011_verify_port(struct uart_port *port, struct serial_struct *ser)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907{
1908 int ret = 0;
1909 if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
1910 ret = -EINVAL;
Yinghai Lua62c4132008-08-19 20:49:55 -07001911 if (ser->irq < 0 || ser->irq >= nr_irqs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 ret = -EINVAL;
1913 if (ser->baud_base < 9600)
1914 ret = -EINVAL;
1915 return ret;
1916}
1917
1918static struct uart_ops amba_pl011_pops = {
Linus Walleije643f872012-06-17 15:44:19 +02001919 .tx_empty = pl011_tx_empty,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 .set_mctrl = pl011_set_mctrl,
Linus Walleije643f872012-06-17 15:44:19 +02001921 .get_mctrl = pl011_get_mctrl,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 .stop_tx = pl011_stop_tx,
1923 .start_tx = pl011_start_tx,
1924 .stop_rx = pl011_stop_rx,
1925 .enable_ms = pl011_enable_ms,
1926 .break_ctl = pl011_break_ctl,
1927 .startup = pl011_startup,
1928 .shutdown = pl011_shutdown,
Russell King68b65f72010-12-22 17:24:39 +00001929 .flush_buffer = pl011_dma_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 .set_termios = pl011_set_termios,
1931 .type = pl011_type,
Linus Walleije643f872012-06-17 15:44:19 +02001932 .release_port = pl011_release_port,
1933 .request_port = pl011_request_port,
1934 .config_port = pl011_config_port,
1935 .verify_port = pl011_verify_port,
Jason Wessel84b5ae12008-02-20 13:33:39 -06001936#ifdef CONFIG_CONSOLE_POLL
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001937 .poll_init = pl011_hwinit,
Linus Walleije643f872012-06-17 15:44:19 +02001938 .poll_get_char = pl011_get_poll_char,
1939 .poll_put_char = pl011_put_poll_char,
Jason Wessel84b5ae12008-02-20 13:33:39 -06001940#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941};
1942
1943static struct uart_amba_port *amba_ports[UART_NR];
1944
1945#ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE
1946
Russell Kingd3587882006-03-20 20:00:09 +00001947static void pl011_console_putchar(struct uart_port *port, int ch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001949 struct uart_amba_port *uap =
1950 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951
Russell Kingd3587882006-03-20 20:00:09 +00001952 while (readw(uap->port.membase + UART01x_FR) & UART01x_FR_TXFF)
1953 barrier();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954 writew(ch, uap->port.membase + UART01x_DR);
1955}
1956
1957static void
1958pl011_console_write(struct console *co, const char *s, unsigned int count)
1959{
1960 struct uart_amba_port *uap = amba_ports[co->index];
1961 unsigned int status, old_cr, new_cr;
Rabin Vincentef605fd2012-01-17 11:52:28 +01001962 unsigned long flags;
1963 int locked = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964
1965 clk_enable(uap->clk);
1966
Rabin Vincentef605fd2012-01-17 11:52:28 +01001967 local_irq_save(flags);
1968 if (uap->port.sysrq)
1969 locked = 0;
1970 else if (oops_in_progress)
1971 locked = spin_trylock(&uap->port.lock);
1972 else
1973 spin_lock(&uap->port.lock);
1974
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 /*
1976 * First save the CR then disable the interrupts
1977 */
1978 old_cr = readw(uap->port.membase + UART011_CR);
1979 new_cr = old_cr & ~UART011_CR_CTSEN;
1980 new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
1981 writew(new_cr, uap->port.membase + UART011_CR);
1982
Russell Kingd3587882006-03-20 20:00:09 +00001983 uart_console_write(&uap->port, s, count, pl011_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984
1985 /*
1986 * Finally, wait for transmitter to become empty
1987 * and restore the TCR
1988 */
1989 do {
1990 status = readw(uap->port.membase + UART01x_FR);
1991 } while (status & UART01x_FR_BUSY);
1992 writew(old_cr, uap->port.membase + UART011_CR);
1993
Rabin Vincentef605fd2012-01-17 11:52:28 +01001994 if (locked)
1995 spin_unlock(&uap->port.lock);
1996 local_irq_restore(flags);
1997
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998 clk_disable(uap->clk);
1999}
2000
2001static void __init
2002pl011_console_get_options(struct uart_amba_port *uap, int *baud,
2003 int *parity, int *bits)
2004{
2005 if (readw(uap->port.membase + UART011_CR) & UART01x_CR_UARTEN) {
2006 unsigned int lcr_h, ibrd, fbrd;
2007
Linus Walleijec489aa2010-06-02 08:13:52 +01002008 lcr_h = readw(uap->port.membase + uap->lcrh_tx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009
2010 *parity = 'n';
2011 if (lcr_h & UART01x_LCRH_PEN) {
2012 if (lcr_h & UART01x_LCRH_EPS)
2013 *parity = 'e';
2014 else
2015 *parity = 'o';
2016 }
2017
2018 if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
2019 *bits = 7;
2020 else
2021 *bits = 8;
2022
2023 ibrd = readw(uap->port.membase + UART011_IBRD);
2024 fbrd = readw(uap->port.membase + UART011_FBRD);
2025
2026 *baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
Linus Walleijac3e3fb2010-06-02 20:40:22 +01002027
Russell Kingc19f12b2010-12-22 17:48:26 +00002028 if (uap->vendor->oversampling) {
Linus Walleijac3e3fb2010-06-02 20:40:22 +01002029 if (readw(uap->port.membase + UART011_CR)
2030 & ST_UART011_CR_OVSFACT)
2031 *baud *= 2;
2032 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033 }
2034}
2035
2036static int __init pl011_console_setup(struct console *co, char *options)
2037{
2038 struct uart_amba_port *uap;
2039 int baud = 38400;
2040 int bits = 8;
2041 int parity = 'n';
2042 int flow = 'n';
Russell King4b4851c2011-09-22 11:35:30 +01002043 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044
2045 /*
2046 * Check whether an invalid uart number has been specified, and
2047 * if so, search for the first available port that does have
2048 * console support.
2049 */
2050 if (co->index >= UART_NR)
2051 co->index = 0;
2052 uap = amba_ports[co->index];
Russell Kingd28122a2007-01-22 18:59:42 +00002053 if (!uap)
2054 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055
Linus Walleij78d80c52012-05-23 21:18:46 +02002056 /* Allow pins to be muxed in and configured */
Linus Walleij2b996fc2013-06-05 15:36:42 +02002057 pinctrl_pm_select_default_state(uap->port.dev);
Linus Walleij78d80c52012-05-23 21:18:46 +02002058
Russell King4b4851c2011-09-22 11:35:30 +01002059 ret = clk_prepare(uap->clk);
2060 if (ret)
2061 return ret;
2062
Jingoo Han574de552013-07-30 17:06:57 +09002063 if (dev_get_platdata(uap->port.dev)) {
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02002064 struct amba_pl011_data *plat;
2065
Jingoo Han574de552013-07-30 17:06:57 +09002066 plat = dev_get_platdata(uap->port.dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02002067 if (plat->init)
2068 plat->init();
2069 }
2070
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 uap->port.uartclk = clk_get_rate(uap->clk);
2072
2073 if (options)
2074 uart_parse_options(options, &baud, &parity, &bits, &flow);
2075 else
2076 pl011_console_get_options(uap, &baud, &parity, &bits);
2077
2078 return uart_set_options(&uap->port, co, baud, parity, bits, flow);
2079}
2080
Vincent Sanders2d934862005-09-14 22:36:03 +01002081static struct uart_driver amba_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082static struct console amba_console = {
2083 .name = "ttyAMA",
2084 .write = pl011_console_write,
2085 .device = uart_console_device,
2086 .setup = pl011_console_setup,
2087 .flags = CON_PRINTBUFFER,
2088 .index = -1,
2089 .data = &amba_reg,
2090};
2091
2092#define AMBA_CONSOLE (&amba_console)
Rob Herring0d3c6732014-04-18 17:19:57 -05002093
2094static void pl011_putc(struct uart_port *port, int c)
2095{
2096 while (readl(port->membase + UART01x_FR) & UART01x_FR_TXFF)
2097 ;
2098 writeb(c, port->membase + UART01x_DR);
2099 while (readl(port->membase + UART01x_FR) & UART01x_FR_BUSY)
2100 ;
2101}
2102
2103static void pl011_early_write(struct console *con, const char *s, unsigned n)
2104{
2105 struct earlycon_device *dev = con->data;
2106
2107 uart_console_write(&dev->port, s, n, pl011_putc);
2108}
2109
2110static int __init pl011_early_console_setup(struct earlycon_device *device,
2111 const char *opt)
2112{
2113 if (!device->port.membase)
2114 return -ENODEV;
2115
2116 device->con->write = pl011_early_write;
2117 return 0;
2118}
2119EARLYCON_DECLARE(pl011, pl011_early_console_setup);
Rob Herring45e0f0f2014-03-27 08:08:03 -05002120OF_EARLYCON_DECLARE(pl011, "arm,pl011", pl011_early_console_setup);
Rob Herring0d3c6732014-04-18 17:19:57 -05002121
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122#else
2123#define AMBA_CONSOLE NULL
2124#endif
2125
2126static struct uart_driver amba_reg = {
2127 .owner = THIS_MODULE,
2128 .driver_name = "ttyAMA",
2129 .dev_name = "ttyAMA",
2130 .major = SERIAL_AMBA_MAJOR,
2131 .minor = SERIAL_AMBA_MINOR,
2132 .nr = UART_NR,
2133 .cons = AMBA_CONSOLE,
2134};
2135
Matthew Leach32614aa2012-08-28 16:41:28 +01002136static int pl011_probe_dt_alias(int index, struct device *dev)
2137{
2138 struct device_node *np;
2139 static bool seen_dev_with_alias = false;
2140 static bool seen_dev_without_alias = false;
2141 int ret = index;
2142
2143 if (!IS_ENABLED(CONFIG_OF))
2144 return ret;
2145
2146 np = dev->of_node;
2147 if (!np)
2148 return ret;
2149
2150 ret = of_alias_get_id(np, "serial");
2151 if (IS_ERR_VALUE(ret)) {
2152 seen_dev_without_alias = true;
2153 ret = index;
2154 } else {
2155 seen_dev_with_alias = true;
2156 if (ret >= ARRAY_SIZE(amba_ports) || amba_ports[ret] != NULL) {
2157 dev_warn(dev, "requested serial port %d not available.\n", ret);
2158 ret = index;
2159 }
2160 }
2161
2162 if (seen_dev_with_alias && seen_dev_without_alias)
2163 dev_warn(dev, "aliased and non-aliased serial devices found in device tree. Serial port enumeration may be unpredictable.\n");
2164
2165 return ret;
2166}
2167
Andre Przywara49bb3c82015-05-21 17:26:14 +01002168/* unregisters the driver also if no more ports are left */
2169static void pl011_unregister_port(struct uart_amba_port *uap)
2170{
2171 int i;
2172 bool busy = false;
2173
2174 for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
2175 if (amba_ports[i] == uap)
2176 amba_ports[i] = NULL;
2177 else if (amba_ports[i])
2178 busy = true;
2179 }
2180 pl011_dma_remove(uap);
2181 if (!busy)
2182 uart_unregister_driver(&amba_reg);
2183}
2184
Andre Przywara3873e2d2015-05-21 17:26:18 +01002185static int pl011_find_free_port(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186{
Andre Przywara3873e2d2015-05-21 17:26:18 +01002187 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188
2189 for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
2190 if (amba_ports[i] == NULL)
Andre Przywara3873e2d2015-05-21 17:26:18 +01002191 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192
Andre Przywara3873e2d2015-05-21 17:26:18 +01002193 return -EBUSY;
2194}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195
Andre Przywara3873e2d2015-05-21 17:26:18 +01002196static int pl011_setup_port(struct device *dev, struct uart_amba_port *uap,
2197 struct resource *mmiobase, int index)
2198{
2199 void __iomem *base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200
Andre Przywara3873e2d2015-05-21 17:26:18 +01002201 base = devm_ioremap_resource(dev, mmiobase);
Tushar Behera7f6d9422014-06-26 15:35:35 +05302202 if (!base)
2203 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204
Andre Przywara3873e2d2015-05-21 17:26:18 +01002205 index = pl011_probe_dt_alias(index, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05302207 uap->old_cr = 0;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002208 uap->port.dev = dev;
2209 uap->port.mapbase = mmiobase->start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210 uap->port.membase = base;
2211 uap->port.iotype = UPIO_MEM;
Russell Kingffca2b12010-12-22 17:13:05 +00002212 uap->port.fifosize = uap->fifosize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213 uap->port.flags = UPF_BOOT_AUTOCONF;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002214 uap->port.line = index;
2215
2216 amba_ports[index] = uap;
2217
2218 return 0;
2219}
2220
2221static int pl011_register_port(struct uart_amba_port *uap)
2222{
2223 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224
Linus Walleijc3d8b762012-03-21 20:15:18 +01002225 /* Ensure interrupts from this UART are masked and cleared */
2226 writew(0, uap->port.membase + UART011_IMSC);
2227 writew(0xffff, uap->port.membase + UART011_ICR);
2228
Tushar Beheraef2889f2014-01-20 14:32:35 +05302229 if (!amba_reg.state) {
2230 ret = uart_register_driver(&amba_reg);
2231 if (ret < 0) {
Andre Przywara3873e2d2015-05-21 17:26:18 +01002232 dev_err(uap->port.dev,
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -05002233 "Failed to register AMBA-PL011 driver\n");
Tushar Beheraef2889f2014-01-20 14:32:35 +05302234 return ret;
2235 }
2236 }
2237
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 ret = uart_add_one_port(&amba_reg, &uap->port);
Andre Przywara49bb3c82015-05-21 17:26:14 +01002239 if (ret)
2240 pl011_unregister_port(uap);
Tushar Behera7f6d9422014-06-26 15:35:35 +05302241
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242 return ret;
2243}
2244
Andre Przywara3873e2d2015-05-21 17:26:18 +01002245static int pl011_probe(struct amba_device *dev, const struct amba_id *id)
2246{
2247 struct uart_amba_port *uap;
2248 struct vendor_data *vendor = id->data;
2249 int portnr, ret;
2250
2251 portnr = pl011_find_free_port();
2252 if (portnr < 0)
2253 return portnr;
2254
2255 uap = devm_kzalloc(&dev->dev, sizeof(struct uart_amba_port),
2256 GFP_KERNEL);
2257 if (!uap)
2258 return -ENOMEM;
2259
2260 uap->clk = devm_clk_get(&dev->dev, NULL);
2261 if (IS_ERR(uap->clk))
2262 return PTR_ERR(uap->clk);
2263
2264 uap->vendor = vendor;
2265 uap->lcrh_rx = vendor->lcrh_rx;
2266 uap->lcrh_tx = vendor->lcrh_tx;
2267 uap->fifosize = vendor->get_fifosize(dev);
2268 uap->port.irq = dev->irq[0];
2269 uap->port.ops = &amba_pl011_pops;
2270
2271 snprintf(uap->type, sizeof(uap->type), "PL011 rev%u", amba_rev(dev));
2272
2273 ret = pl011_setup_port(&dev->dev, uap, &dev->res, portnr);
2274 if (ret)
2275 return ret;
2276
2277 amba_set_drvdata(dev, uap);
2278
2279 return pl011_register_port(uap);
2280}
2281
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282static int pl011_remove(struct amba_device *dev)
2283{
2284 struct uart_amba_port *uap = amba_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286 uart_remove_one_port(&amba_reg, &uap->port);
Andre Przywara49bb3c82015-05-21 17:26:14 +01002287 pl011_unregister_port(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288 return 0;
2289}
2290
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002291#ifdef CONFIG_PM_SLEEP
2292static int pl011_suspend(struct device *dev)
Leo Chenb736b892009-07-28 23:43:33 +01002293{
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002294 struct uart_amba_port *uap = dev_get_drvdata(dev);
Leo Chenb736b892009-07-28 23:43:33 +01002295
2296 if (!uap)
2297 return -EINVAL;
2298
2299 return uart_suspend_port(&amba_reg, &uap->port);
2300}
2301
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002302static int pl011_resume(struct device *dev)
Leo Chenb736b892009-07-28 23:43:33 +01002303{
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002304 struct uart_amba_port *uap = dev_get_drvdata(dev);
Leo Chenb736b892009-07-28 23:43:33 +01002305
2306 if (!uap)
2307 return -EINVAL;
2308
2309 return uart_resume_port(&amba_reg, &uap->port);
2310}
2311#endif
2312
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002313static SIMPLE_DEV_PM_OPS(pl011_dev_pm_ops, pl011_suspend, pl011_resume);
2314
Russell King2c39c9e2010-07-27 08:50:16 +01002315static struct amba_id pl011_ids[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316 {
2317 .id = 0x00041011,
2318 .mask = 0x000fffff,
Alessandro Rubini5926a292009-06-04 17:43:04 +01002319 .data = &vendor_arm,
2320 },
2321 {
2322 .id = 0x00380802,
2323 .mask = 0x00ffffff,
2324 .data = &vendor_st,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325 },
2326 { 0, 0 },
2327};
2328
Dave Martin60f7a332011-10-05 15:15:22 +01002329MODULE_DEVICE_TABLE(amba, pl011_ids);
2330
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331static struct amba_driver pl011_driver = {
2332 .drv = {
2333 .name = "uart-pl011",
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002334 .pm = &pl011_dev_pm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335 },
2336 .id_table = pl011_ids,
2337 .probe = pl011_probe,
2338 .remove = pl011_remove,
2339};
2340
2341static int __init pl011_init(void)
2342{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343 printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");
2344
Tushar Beheraef2889f2014-01-20 14:32:35 +05302345 return amba_driver_register(&pl011_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346}
2347
2348static void __exit pl011_exit(void)
2349{
2350 amba_driver_unregister(&pl011_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351}
2352
Alessandro Rubini4dd9e742009-05-05 05:54:13 +01002353/*
2354 * While this can be a module, if builtin it's most likely the console
2355 * So let's leave module_exit but move module_init to an earlier place
2356 */
2357arch_initcall(pl011_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358module_exit(pl011_exit);
2359
2360MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
2361MODULE_DESCRIPTION("ARM AMBA serial port driver");
2362MODULE_LICENSE("GPL");