blob: a183aceb6d15265d633a3e80e0e1c14f503c8cf5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Driver for AMBA serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright 1999 ARM Limited
7 * Copyright (C) 2000 Deep Blue Solutions Ltd.
Russell King68b65f72010-12-22 17:24:39 +00008 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * This is a generic driver for ARM AMBA-type serial ports. They
25 * have a lot of 16550-like features, but are not register compatible.
26 * Note that although they do have CTS, DCD and DSR inputs, they do
27 * not have an RI input, nor do they have DTR or RTS outputs. If
28 * required, these have to be supplied via some other means (eg, GPIO)
29 * and hooked into this driver.
30 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Chanho Mincb06ff12013-03-27 18:38:11 +090032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#if defined(CONFIG_SERIAL_AMBA_PL011_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
34#define SUPPORT_SYSRQ
35#endif
36
37#include <linux/module.h>
38#include <linux/ioport.h>
39#include <linux/init.h>
40#include <linux/console.h>
41#include <linux/sysrq.h>
42#include <linux/device.h>
43#include <linux/tty.h>
44#include <linux/tty_flip.h>
45#include <linux/serial_core.h>
46#include <linux/serial.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000047#include <linux/amba/bus.h>
48#include <linux/amba/serial.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000049#include <linux/clk.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090050#include <linux/slab.h>
Russell King68b65f72010-12-22 17:24:39 +000051#include <linux/dmaengine.h>
52#include <linux/dma-mapping.h>
53#include <linux/scatterlist.h>
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +020054#include <linux/delay.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053055#include <linux/types.h>
Matthew Leach32614aa2012-08-28 16:41:28 +010056#include <linux/of.h>
57#include <linux/of_device.h>
Shawn Guo258e0552012-05-06 22:53:35 +080058#include <linux/pinctrl/consumer.h>
Alessandro Rubinicb707062012-06-24 12:46:37 +010059#include <linux/sizes.h>
Linus Walleijde609582012-10-15 13:36:01 +020060#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62#define UART_NR 14
63
64#define SERIAL_AMBA_MAJOR 204
65#define SERIAL_AMBA_MINOR 64
66#define SERIAL_AMBA_NR UART_NR
67
68#define AMBA_ISR_PASS_LIMIT 256
69
Russell Kingb63d4f02005-11-19 11:10:35 +000070#define UART_DR_ERROR (UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
71#define UART_DUMMY_DR_RX (1 << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Alessandro Rubini5926a292009-06-04 17:43:04 +010073/* There is by now at least one vendor with differing details, so handle it */
74struct vendor_data {
75 unsigned int ifls;
Linus Walleijec489aa2010-06-02 08:13:52 +010076 unsigned int lcrh_tx;
77 unsigned int lcrh_rx;
Linus Walleijac3e3fb2010-06-02 20:40:22 +010078 bool oversampling;
Russell King38d62432010-12-22 17:59:16 +000079 bool dma_threshold;
Rajanikanth H.V4fd06902012-03-26 11:17:02 +020080 bool cts_event_workaround;
Jongsung Kim78506f22013-04-15 14:45:25 +090081
Jongsung Kimea336402013-05-10 18:05:35 +090082 unsigned int (*get_fifosize)(struct amba_device *dev);
Alessandro Rubini5926a292009-06-04 17:43:04 +010083};
84
Jongsung Kimea336402013-05-10 18:05:35 +090085static unsigned int get_fifosize_arm(struct amba_device *dev)
Jongsung Kim78506f22013-04-15 14:45:25 +090086{
Jongsung Kimea336402013-05-10 18:05:35 +090087 return amba_rev(dev) < 3 ? 16 : 32;
Jongsung Kim78506f22013-04-15 14:45:25 +090088}
89
Alessandro Rubini5926a292009-06-04 17:43:04 +010090static struct vendor_data vendor_arm = {
91 .ifls = UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
Linus Walleijec489aa2010-06-02 08:13:52 +010092 .lcrh_tx = UART011_LCRH,
93 .lcrh_rx = UART011_LCRH,
Linus Walleijac3e3fb2010-06-02 20:40:22 +010094 .oversampling = false,
Russell King38d62432010-12-22 17:59:16 +000095 .dma_threshold = false,
Rajanikanth H.V4fd06902012-03-26 11:17:02 +020096 .cts_event_workaround = false,
Jongsung Kim78506f22013-04-15 14:45:25 +090097 .get_fifosize = get_fifosize_arm,
Alessandro Rubini5926a292009-06-04 17:43:04 +010098};
99
Jongsung Kimea336402013-05-10 18:05:35 +0900100static unsigned int get_fifosize_st(struct amba_device *dev)
Jongsung Kim78506f22013-04-15 14:45:25 +0900101{
102 return 64;
103}
104
Alessandro Rubini5926a292009-06-04 17:43:04 +0100105static struct vendor_data vendor_st = {
106 .ifls = UART011_IFLS_RX_HALF|UART011_IFLS_TX_HALF,
Linus Walleijec489aa2010-06-02 08:13:52 +0100107 .lcrh_tx = ST_UART011_LCRH_TX,
108 .lcrh_rx = ST_UART011_LCRH_RX,
Linus Walleijac3e3fb2010-06-02 20:40:22 +0100109 .oversampling = true,
Russell King38d62432010-12-22 17:59:16 +0000110 .dma_threshold = true,
Rajanikanth H.V4fd06902012-03-26 11:17:02 +0200111 .cts_event_workaround = true,
Jongsung Kim78506f22013-04-15 14:45:25 +0900112 .get_fifosize = get_fifosize_st,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113};
114
Russell King68b65f72010-12-22 17:24:39 +0000115/* Deals with DMA transactions */
Linus Walleijead76f322011-02-24 13:21:08 +0100116
117struct pl011_sgbuf {
118 struct scatterlist sg;
119 char *buf;
120};
121
122struct pl011_dmarx_data {
123 struct dma_chan *chan;
124 struct completion complete;
125 bool use_buf_b;
126 struct pl011_sgbuf sgbuf_a;
127 struct pl011_sgbuf sgbuf_b;
128 dma_cookie_t cookie;
129 bool running;
Chanho Mincb06ff12013-03-27 18:38:11 +0900130 struct timer_list timer;
131 unsigned int last_residue;
132 unsigned long last_jiffies;
133 bool auto_poll_rate;
134 unsigned int poll_rate;
135 unsigned int poll_timeout;
Linus Walleijead76f322011-02-24 13:21:08 +0100136};
137
Russell King68b65f72010-12-22 17:24:39 +0000138struct pl011_dmatx_data {
139 struct dma_chan *chan;
140 struct scatterlist sg;
141 char *buf;
142 bool queued;
143};
144
Russell Kingc19f12b2010-12-22 17:48:26 +0000145/*
146 * We wrap our port structure around the generic uart_port.
147 */
148struct uart_amba_port {
149 struct uart_port port;
150 struct clk *clk;
151 const struct vendor_data *vendor;
Russell King68b65f72010-12-22 17:24:39 +0000152 unsigned int dmacr; /* dma control reg */
Russell Kingc19f12b2010-12-22 17:48:26 +0000153 unsigned int im; /* interrupt mask */
154 unsigned int old_status;
Russell Kingffca2b12010-12-22 17:13:05 +0000155 unsigned int fifosize; /* vendor-specific */
Russell Kingc19f12b2010-12-22 17:48:26 +0000156 unsigned int lcrh_tx; /* vendor-specific */
157 unsigned int lcrh_rx; /* vendor-specific */
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +0530158 unsigned int old_cr; /* state during shutdown */
Russell Kingc19f12b2010-12-22 17:48:26 +0000159 bool autorts;
160 char type[12];
Russell King68b65f72010-12-22 17:24:39 +0000161#ifdef CONFIG_DMA_ENGINE
162 /* DMA stuff */
Linus Walleijead76f322011-02-24 13:21:08 +0100163 bool using_tx_dma;
164 bool using_rx_dma;
165 struct pl011_dmarx_data dmarx;
Russell King68b65f72010-12-22 17:24:39 +0000166 struct pl011_dmatx_data dmatx;
167#endif
Russell Kingc19f12b2010-12-22 17:48:26 +0000168};
169
Russell King68b65f72010-12-22 17:24:39 +0000170/*
Linus Walleij29772c42011-02-24 13:21:36 +0100171 * Reads up to 256 characters from the FIFO or until it's empty and
172 * inserts them into the TTY layer. Returns the number of characters
173 * read from the FIFO.
174 */
175static int pl011_fifo_to_tty(struct uart_amba_port *uap)
176{
177 u16 status, ch;
178 unsigned int flag, max_count = 256;
179 int fifotaken = 0;
180
181 while (max_count--) {
182 status = readw(uap->port.membase + UART01x_FR);
183 if (status & UART01x_FR_RXFE)
184 break;
185
186 /* Take chars from the FIFO and update status */
187 ch = readw(uap->port.membase + UART01x_DR) |
188 UART_DUMMY_DR_RX;
189 flag = TTY_NORMAL;
190 uap->port.icount.rx++;
191 fifotaken++;
192
193 if (unlikely(ch & UART_DR_ERROR)) {
194 if (ch & UART011_DR_BE) {
195 ch &= ~(UART011_DR_FE | UART011_DR_PE);
196 uap->port.icount.brk++;
197 if (uart_handle_break(&uap->port))
198 continue;
199 } else if (ch & UART011_DR_PE)
200 uap->port.icount.parity++;
201 else if (ch & UART011_DR_FE)
202 uap->port.icount.frame++;
203 if (ch & UART011_DR_OE)
204 uap->port.icount.overrun++;
205
206 ch &= uap->port.read_status_mask;
207
208 if (ch & UART011_DR_BE)
209 flag = TTY_BREAK;
210 else if (ch & UART011_DR_PE)
211 flag = TTY_PARITY;
212 else if (ch & UART011_DR_FE)
213 flag = TTY_FRAME;
214 }
215
216 if (uart_handle_sysrq_char(&uap->port, ch & 255))
217 continue;
218
219 uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
220 }
221
222 return fifotaken;
223}
224
225
226/*
Russell King68b65f72010-12-22 17:24:39 +0000227 * All the DMA operation mode stuff goes inside this ifdef.
228 * This assumes that you have a generic DMA device interface,
229 * no custom DMA interfaces are supported.
230 */
231#ifdef CONFIG_DMA_ENGINE
232
233#define PL011_DMA_BUFFER_SIZE PAGE_SIZE
234
Linus Walleijead76f322011-02-24 13:21:08 +0100235static int pl011_sgbuf_init(struct dma_chan *chan, struct pl011_sgbuf *sg,
236 enum dma_data_direction dir)
237{
Chanho Mincb06ff12013-03-27 18:38:11 +0900238 dma_addr_t dma_addr;
239
240 sg->buf = dma_alloc_coherent(chan->device->dev,
241 PL011_DMA_BUFFER_SIZE, &dma_addr, GFP_KERNEL);
Linus Walleijead76f322011-02-24 13:21:08 +0100242 if (!sg->buf)
243 return -ENOMEM;
244
Chanho Mincb06ff12013-03-27 18:38:11 +0900245 sg_init_table(&sg->sg, 1);
246 sg_set_page(&sg->sg, phys_to_page(dma_addr),
247 PL011_DMA_BUFFER_SIZE, offset_in_page(dma_addr));
248 sg_dma_address(&sg->sg) = dma_addr;
Linus Walleijead76f322011-02-24 13:21:08 +0100249
Linus Walleijead76f322011-02-24 13:21:08 +0100250 return 0;
251}
252
253static void pl011_sgbuf_free(struct dma_chan *chan, struct pl011_sgbuf *sg,
254 enum dma_data_direction dir)
255{
256 if (sg->buf) {
Chanho Mincb06ff12013-03-27 18:38:11 +0900257 dma_free_coherent(chan->device->dev,
258 PL011_DMA_BUFFER_SIZE, sg->buf,
259 sg_dma_address(&sg->sg));
Linus Walleijead76f322011-02-24 13:21:08 +0100260 }
261}
262
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000263static void pl011_dma_probe_initcall(struct device *dev, struct uart_amba_port *uap)
Russell King68b65f72010-12-22 17:24:39 +0000264{
265 /* DMA is the sole user of the platform data right now */
Jingoo Han574de552013-07-30 17:06:57 +0900266 struct amba_pl011_data *plat = dev_get_platdata(uap->port.dev);
Russell King68b65f72010-12-22 17:24:39 +0000267 struct dma_slave_config tx_conf = {
268 .dst_addr = uap->port.mapbase + UART01x_DR,
269 .dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Vinod Koula485df42011-10-14 10:47:38 +0530270 .direction = DMA_MEM_TO_DEV,
Russell King68b65f72010-12-22 17:24:39 +0000271 .dst_maxburst = uap->fifosize >> 1,
Viresh Kumar258aea72012-02-01 16:12:19 +0530272 .device_fc = false,
Russell King68b65f72010-12-22 17:24:39 +0000273 };
274 struct dma_chan *chan;
275 dma_cap_mask_t mask;
276
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000277 chan = dma_request_slave_channel(dev, "tx");
Russell King68b65f72010-12-22 17:24:39 +0000278
Russell King68b65f72010-12-22 17:24:39 +0000279 if (!chan) {
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000280 /* We need platform data */
281 if (!plat || !plat->dma_filter) {
282 dev_info(uap->port.dev, "no DMA platform data\n");
283 return;
284 }
285
286 /* Try to acquire a generic DMA engine slave TX channel */
287 dma_cap_zero(mask);
288 dma_cap_set(DMA_SLAVE, mask);
289
290 chan = dma_request_channel(mask, plat->dma_filter,
291 plat->dma_tx_param);
292 if (!chan) {
293 dev_err(uap->port.dev, "no TX DMA channel!\n");
294 return;
295 }
Russell King68b65f72010-12-22 17:24:39 +0000296 }
297
298 dmaengine_slave_config(chan, &tx_conf);
299 uap->dmatx.chan = chan;
300
301 dev_info(uap->port.dev, "DMA channel TX %s\n",
302 dma_chan_name(uap->dmatx.chan));
Linus Walleijead76f322011-02-24 13:21:08 +0100303
304 /* Optionally make use of an RX channel as well */
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000305 chan = dma_request_slave_channel(dev, "rx");
306
307 if (!chan && plat->dma_rx_param) {
308 chan = dma_request_channel(mask, plat->dma_filter, plat->dma_rx_param);
309
310 if (!chan) {
311 dev_err(uap->port.dev, "no RX DMA channel!\n");
312 return;
313 }
314 }
315
316 if (chan) {
Linus Walleijead76f322011-02-24 13:21:08 +0100317 struct dma_slave_config rx_conf = {
318 .src_addr = uap->port.mapbase + UART01x_DR,
319 .src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Vinod Koula485df42011-10-14 10:47:38 +0530320 .direction = DMA_DEV_TO_MEM,
Linus Walleijead76f322011-02-24 13:21:08 +0100321 .src_maxburst = uap->fifosize >> 1,
Viresh Kumar258aea72012-02-01 16:12:19 +0530322 .device_fc = false,
Linus Walleijead76f322011-02-24 13:21:08 +0100323 };
324
Linus Walleijead76f322011-02-24 13:21:08 +0100325 dmaengine_slave_config(chan, &rx_conf);
326 uap->dmarx.chan = chan;
327
Lee Jonesf6b6f522013-05-09 13:50:55 +0100328 if (plat && plat->dma_rx_poll_enable) {
Chanho Mincb06ff12013-03-27 18:38:11 +0900329 /* Set poll rate if specified. */
330 if (plat->dma_rx_poll_rate) {
331 uap->dmarx.auto_poll_rate = false;
332 uap->dmarx.poll_rate = plat->dma_rx_poll_rate;
333 } else {
334 /*
335 * 100 ms defaults to poll rate if not
336 * specified. This will be adjusted with
337 * the baud rate at set_termios.
338 */
339 uap->dmarx.auto_poll_rate = true;
340 uap->dmarx.poll_rate = 100;
341 }
342 /* 3 secs defaults poll_timeout if not specified. */
343 if (plat->dma_rx_poll_timeout)
344 uap->dmarx.poll_timeout =
345 plat->dma_rx_poll_timeout;
346 else
347 uap->dmarx.poll_timeout = 3000;
348 } else
349 uap->dmarx.auto_poll_rate = false;
350
Linus Walleijead76f322011-02-24 13:21:08 +0100351 dev_info(uap->port.dev, "DMA channel RX %s\n",
352 dma_chan_name(uap->dmarx.chan));
353 }
Russell King68b65f72010-12-22 17:24:39 +0000354}
355
356#ifndef MODULE
357/*
358 * Stack up the UARTs and let the above initcall be done at device
359 * initcall time, because the serial driver is called as an arch
360 * initcall, and at this time the DMA subsystem is not yet registered.
361 * At this point the driver will switch over to using DMA where desired.
362 */
363struct dma_uap {
364 struct list_head node;
365 struct uart_amba_port *uap;
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000366 struct device *dev;
Russell King68b65f72010-12-22 17:24:39 +0000367};
368
369static LIST_HEAD(pl011_dma_uarts);
370
371static int __init pl011_dma_initcall(void)
372{
373 struct list_head *node, *tmp;
374
375 list_for_each_safe(node, tmp, &pl011_dma_uarts) {
376 struct dma_uap *dmau = list_entry(node, struct dma_uap, node);
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000377 pl011_dma_probe_initcall(dmau->dev, dmau->uap);
Russell King68b65f72010-12-22 17:24:39 +0000378 list_del(node);
379 kfree(dmau);
380 }
381 return 0;
382}
383
384device_initcall(pl011_dma_initcall);
385
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000386static void pl011_dma_probe(struct device *dev, struct uart_amba_port *uap)
Russell King68b65f72010-12-22 17:24:39 +0000387{
388 struct dma_uap *dmau = kzalloc(sizeof(struct dma_uap), GFP_KERNEL);
389 if (dmau) {
390 dmau->uap = uap;
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000391 dmau->dev = dev;
Russell King68b65f72010-12-22 17:24:39 +0000392 list_add_tail(&dmau->node, &pl011_dma_uarts);
393 }
394}
395#else
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000396static void pl011_dma_probe(struct device *dev, struct uart_amba_port *uap)
Russell King68b65f72010-12-22 17:24:39 +0000397{
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000398 pl011_dma_probe_initcall(dev, uap);
Russell King68b65f72010-12-22 17:24:39 +0000399}
400#endif
401
402static void pl011_dma_remove(struct uart_amba_port *uap)
403{
404 /* TODO: remove the initcall if it has not yet executed */
405 if (uap->dmatx.chan)
406 dma_release_channel(uap->dmatx.chan);
Linus Walleijead76f322011-02-24 13:21:08 +0100407 if (uap->dmarx.chan)
408 dma_release_channel(uap->dmarx.chan);
Russell King68b65f72010-12-22 17:24:39 +0000409}
410
Russell King68b65f72010-12-22 17:24:39 +0000411/* Forward declare this for the refill routine */
412static int pl011_dma_tx_refill(struct uart_amba_port *uap);
413
414/*
415 * The current DMA TX buffer has been sent.
416 * Try to queue up another DMA buffer.
417 */
418static void pl011_dma_tx_callback(void *data)
419{
420 struct uart_amba_port *uap = data;
421 struct pl011_dmatx_data *dmatx = &uap->dmatx;
422 unsigned long flags;
423 u16 dmacr;
424
425 spin_lock_irqsave(&uap->port.lock, flags);
426 if (uap->dmatx.queued)
427 dma_unmap_sg(dmatx->chan->device->dev, &dmatx->sg, 1,
428 DMA_TO_DEVICE);
429
430 dmacr = uap->dmacr;
431 uap->dmacr = dmacr & ~UART011_TXDMAE;
432 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
433
434 /*
435 * If TX DMA was disabled, it means that we've stopped the DMA for
436 * some reason (eg, XOFF received, or we want to send an X-char.)
437 *
438 * Note: we need to be careful here of a potential race between DMA
439 * and the rest of the driver - if the driver disables TX DMA while
440 * a TX buffer completing, we must update the tx queued status to
441 * get further refills (hence we check dmacr).
442 */
443 if (!(dmacr & UART011_TXDMAE) || uart_tx_stopped(&uap->port) ||
444 uart_circ_empty(&uap->port.state->xmit)) {
445 uap->dmatx.queued = false;
446 spin_unlock_irqrestore(&uap->port.lock, flags);
447 return;
448 }
449
450 if (pl011_dma_tx_refill(uap) <= 0) {
451 /*
452 * We didn't queue a DMA buffer for some reason, but we
453 * have data pending to be sent. Re-enable the TX IRQ.
454 */
455 uap->im |= UART011_TXIM;
456 writew(uap->im, uap->port.membase + UART011_IMSC);
457 }
458 spin_unlock_irqrestore(&uap->port.lock, flags);
459}
460
461/*
462 * Try to refill the TX DMA buffer.
463 * Locking: called with port lock held and IRQs disabled.
464 * Returns:
465 * 1 if we queued up a TX DMA buffer.
466 * 0 if we didn't want to handle this by DMA
467 * <0 on error
468 */
469static int pl011_dma_tx_refill(struct uart_amba_port *uap)
470{
471 struct pl011_dmatx_data *dmatx = &uap->dmatx;
472 struct dma_chan *chan = dmatx->chan;
473 struct dma_device *dma_dev = chan->device;
474 struct dma_async_tx_descriptor *desc;
475 struct circ_buf *xmit = &uap->port.state->xmit;
476 unsigned int count;
477
478 /*
479 * Try to avoid the overhead involved in using DMA if the
480 * transaction fits in the first half of the FIFO, by using
481 * the standard interrupt handling. This ensures that we
482 * issue a uart_write_wakeup() at the appropriate time.
483 */
484 count = uart_circ_chars_pending(xmit);
485 if (count < (uap->fifosize >> 1)) {
486 uap->dmatx.queued = false;
487 return 0;
488 }
489
490 /*
491 * Bodge: don't send the last character by DMA, as this
492 * will prevent XON from notifying us to restart DMA.
493 */
494 count -= 1;
495
496 /* Else proceed to copy the TX chars to the DMA buffer and fire DMA */
497 if (count > PL011_DMA_BUFFER_SIZE)
498 count = PL011_DMA_BUFFER_SIZE;
499
500 if (xmit->tail < xmit->head)
501 memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], count);
502 else {
503 size_t first = UART_XMIT_SIZE - xmit->tail;
504 size_t second = xmit->head;
505
506 memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], first);
507 if (second)
508 memcpy(&dmatx->buf[first], &xmit->buf[0], second);
509 }
510
511 dmatx->sg.length = count;
512
513 if (dma_map_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE) != 1) {
514 uap->dmatx.queued = false;
515 dev_dbg(uap->port.dev, "unable to map TX DMA\n");
516 return -EBUSY;
517 }
518
Alexandre Bounine16052822012-03-08 16:11:18 -0500519 desc = dmaengine_prep_slave_sg(chan, &dmatx->sg, 1, DMA_MEM_TO_DEV,
Russell King68b65f72010-12-22 17:24:39 +0000520 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
521 if (!desc) {
522 dma_unmap_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE);
523 uap->dmatx.queued = false;
524 /*
525 * If DMA cannot be used right now, we complete this
526 * transaction via IRQ and let the TTY layer retry.
527 */
528 dev_dbg(uap->port.dev, "TX DMA busy\n");
529 return -EBUSY;
530 }
531
532 /* Some data to go along to the callback */
533 desc->callback = pl011_dma_tx_callback;
534 desc->callback_param = uap;
535
536 /* All errors should happen at prepare time */
537 dmaengine_submit(desc);
538
539 /* Fire the DMA transaction */
540 dma_dev->device_issue_pending(chan);
541
542 uap->dmacr |= UART011_TXDMAE;
543 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
544 uap->dmatx.queued = true;
545
546 /*
547 * Now we know that DMA will fire, so advance the ring buffer
548 * with the stuff we just dispatched.
549 */
550 xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
551 uap->port.icount.tx += count;
552
553 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
554 uart_write_wakeup(&uap->port);
555
556 return 1;
557}
558
559/*
560 * We received a transmit interrupt without a pending X-char but with
561 * pending characters.
562 * Locking: called with port lock held and IRQs disabled.
563 * Returns:
564 * false if we want to use PIO to transmit
565 * true if we queued a DMA buffer
566 */
567static bool pl011_dma_tx_irq(struct uart_amba_port *uap)
568{
Linus Walleijead76f322011-02-24 13:21:08 +0100569 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000570 return false;
571
572 /*
573 * If we already have a TX buffer queued, but received a
574 * TX interrupt, it will be because we've just sent an X-char.
575 * Ensure the TX DMA is enabled and the TX IRQ is disabled.
576 */
577 if (uap->dmatx.queued) {
578 uap->dmacr |= UART011_TXDMAE;
579 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
580 uap->im &= ~UART011_TXIM;
581 writew(uap->im, uap->port.membase + UART011_IMSC);
582 return true;
583 }
584
585 /*
586 * We don't have a TX buffer queued, so try to queue one.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300587 * If we successfully queued a buffer, mask the TX IRQ.
Russell King68b65f72010-12-22 17:24:39 +0000588 */
589 if (pl011_dma_tx_refill(uap) > 0) {
590 uap->im &= ~UART011_TXIM;
591 writew(uap->im, uap->port.membase + UART011_IMSC);
592 return true;
593 }
594 return false;
595}
596
597/*
598 * Stop the DMA transmit (eg, due to received XOFF).
599 * Locking: called with port lock held and IRQs disabled.
600 */
601static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
602{
603 if (uap->dmatx.queued) {
604 uap->dmacr &= ~UART011_TXDMAE;
605 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
606 }
607}
608
609/*
610 * Try to start a DMA transmit, or in the case of an XON/OFF
611 * character queued for send, try to get that character out ASAP.
612 * Locking: called with port lock held and IRQs disabled.
613 * Returns:
614 * false if we want the TX IRQ to be enabled
615 * true if we have a buffer queued
616 */
617static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
618{
619 u16 dmacr;
620
Linus Walleijead76f322011-02-24 13:21:08 +0100621 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000622 return false;
623
624 if (!uap->port.x_char) {
625 /* no X-char, try to push chars out in DMA mode */
626 bool ret = true;
627
628 if (!uap->dmatx.queued) {
629 if (pl011_dma_tx_refill(uap) > 0) {
630 uap->im &= ~UART011_TXIM;
631 ret = true;
632 } else {
633 uap->im |= UART011_TXIM;
634 ret = false;
635 }
636 writew(uap->im, uap->port.membase + UART011_IMSC);
637 } else if (!(uap->dmacr & UART011_TXDMAE)) {
638 uap->dmacr |= UART011_TXDMAE;
639 writew(uap->dmacr,
640 uap->port.membase + UART011_DMACR);
641 }
642 return ret;
643 }
644
645 /*
646 * We have an X-char to send. Disable DMA to prevent it loading
647 * the TX fifo, and then see if we can stuff it into the FIFO.
648 */
649 dmacr = uap->dmacr;
650 uap->dmacr &= ~UART011_TXDMAE;
651 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
652
653 if (readw(uap->port.membase + UART01x_FR) & UART01x_FR_TXFF) {
654 /*
655 * No space in the FIFO, so enable the transmit interrupt
656 * so we know when there is space. Note that once we've
657 * loaded the character, we should just re-enable DMA.
658 */
659 return false;
660 }
661
662 writew(uap->port.x_char, uap->port.membase + UART01x_DR);
663 uap->port.icount.tx++;
664 uap->port.x_char = 0;
665
666 /* Success - restore the DMA state */
667 uap->dmacr = dmacr;
668 writew(dmacr, uap->port.membase + UART011_DMACR);
669
670 return true;
671}
672
673/*
674 * Flush the transmit buffer.
675 * Locking: called with port lock held and IRQs disabled.
676 */
677static void pl011_dma_flush_buffer(struct uart_port *port)
Fabio Estevamb83286b2013-08-09 17:58:51 -0300678__releases(&uap->port.lock)
679__acquires(&uap->port.lock)
Russell King68b65f72010-12-22 17:24:39 +0000680{
681 struct uart_amba_port *uap = (struct uart_amba_port *)port;
682
Linus Walleijead76f322011-02-24 13:21:08 +0100683 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000684 return;
685
686 /* Avoid deadlock with the DMA engine callback */
687 spin_unlock(&uap->port.lock);
688 dmaengine_terminate_all(uap->dmatx.chan);
689 spin_lock(&uap->port.lock);
690 if (uap->dmatx.queued) {
691 dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
692 DMA_TO_DEVICE);
693 uap->dmatx.queued = false;
694 uap->dmacr &= ~UART011_TXDMAE;
695 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
696 }
697}
698
Linus Walleijead76f322011-02-24 13:21:08 +0100699static void pl011_dma_rx_callback(void *data);
700
701static int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
702{
703 struct dma_chan *rxchan = uap->dmarx.chan;
Linus Walleijead76f322011-02-24 13:21:08 +0100704 struct pl011_dmarx_data *dmarx = &uap->dmarx;
705 struct dma_async_tx_descriptor *desc;
706 struct pl011_sgbuf *sgbuf;
707
708 if (!rxchan)
709 return -EIO;
710
711 /* Start the RX DMA job */
712 sgbuf = uap->dmarx.use_buf_b ?
713 &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
Alexandre Bounine16052822012-03-08 16:11:18 -0500714 desc = dmaengine_prep_slave_sg(rxchan, &sgbuf->sg, 1,
Vinod Koula485df42011-10-14 10:47:38 +0530715 DMA_DEV_TO_MEM,
Linus Walleijead76f322011-02-24 13:21:08 +0100716 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
717 /*
718 * If the DMA engine is busy and cannot prepare a
719 * channel, no big deal, the driver will fall back
720 * to interrupt mode as a result of this error code.
721 */
722 if (!desc) {
723 uap->dmarx.running = false;
724 dmaengine_terminate_all(rxchan);
725 return -EBUSY;
726 }
727
728 /* Some data to go along to the callback */
729 desc->callback = pl011_dma_rx_callback;
730 desc->callback_param = uap;
731 dmarx->cookie = dmaengine_submit(desc);
732 dma_async_issue_pending(rxchan);
733
734 uap->dmacr |= UART011_RXDMAE;
735 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
736 uap->dmarx.running = true;
737
738 uap->im &= ~UART011_RXIM;
739 writew(uap->im, uap->port.membase + UART011_IMSC);
740
741 return 0;
742}
743
744/*
745 * This is called when either the DMA job is complete, or
746 * the FIFO timeout interrupt occurred. This must be called
747 * with the port spinlock uap->port.lock held.
748 */
749static void pl011_dma_rx_chars(struct uart_amba_port *uap,
750 u32 pending, bool use_buf_b,
751 bool readfifo)
752{
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100753 struct tty_port *port = &uap->port.state->port;
Linus Walleijead76f322011-02-24 13:21:08 +0100754 struct pl011_sgbuf *sgbuf = use_buf_b ?
755 &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
Linus Walleijead76f322011-02-24 13:21:08 +0100756 int dma_count = 0;
757 u32 fifotaken = 0; /* only used for vdbg() */
758
Chanho Mincb06ff12013-03-27 18:38:11 +0900759 struct pl011_dmarx_data *dmarx = &uap->dmarx;
760 int dmataken = 0;
761
762 if (uap->dmarx.poll_rate) {
763 /* The data can be taken by polling */
764 dmataken = sgbuf->sg.length - dmarx->last_residue;
765 /* Recalculate the pending size */
766 if (pending >= dmataken)
767 pending -= dmataken;
768 }
769
770 /* Pick the remain data from the DMA */
Linus Walleijead76f322011-02-24 13:21:08 +0100771 if (pending) {
Linus Walleijead76f322011-02-24 13:21:08 +0100772
773 /*
774 * First take all chars in the DMA pipe, then look in the FIFO.
775 * Note that tty_insert_flip_buf() tries to take as many chars
776 * as it can.
777 */
Chanho Mincb06ff12013-03-27 18:38:11 +0900778 dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
779 pending);
Linus Walleijead76f322011-02-24 13:21:08 +0100780
781 uap->port.icount.rx += dma_count;
782 if (dma_count < pending)
783 dev_warn(uap->port.dev,
784 "couldn't insert all characters (TTY is full?)\n");
785 }
786
Chanho Mincb06ff12013-03-27 18:38:11 +0900787 /* Reset the last_residue for Rx DMA poll */
788 if (uap->dmarx.poll_rate)
789 dmarx->last_residue = sgbuf->sg.length;
790
Linus Walleijead76f322011-02-24 13:21:08 +0100791 /*
792 * Only continue with trying to read the FIFO if all DMA chars have
793 * been taken first.
794 */
795 if (dma_count == pending && readfifo) {
796 /* Clear any error flags */
797 writew(UART011_OEIS | UART011_BEIS | UART011_PEIS | UART011_FEIS,
798 uap->port.membase + UART011_ICR);
799
800 /*
801 * If we read all the DMA'd characters, and we had an
Linus Walleij29772c42011-02-24 13:21:36 +0100802 * incomplete buffer, that could be due to an rx error, or
803 * maybe we just timed out. Read any pending chars and check
804 * the error status.
805 *
806 * Error conditions will only occur in the FIFO, these will
807 * trigger an immediate interrupt and stop the DMA job, so we
808 * will always find the error in the FIFO, never in the DMA
809 * buffer.
Linus Walleijead76f322011-02-24 13:21:08 +0100810 */
Linus Walleij29772c42011-02-24 13:21:36 +0100811 fifotaken = pl011_fifo_to_tty(uap);
Linus Walleijead76f322011-02-24 13:21:08 +0100812 }
813
814 spin_unlock(&uap->port.lock);
815 dev_vdbg(uap->port.dev,
816 "Took %d chars from DMA buffer and %d chars from the FIFO\n",
817 dma_count, fifotaken);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100818 tty_flip_buffer_push(port);
Linus Walleijead76f322011-02-24 13:21:08 +0100819 spin_lock(&uap->port.lock);
820}
821
822static void pl011_dma_rx_irq(struct uart_amba_port *uap)
823{
824 struct pl011_dmarx_data *dmarx = &uap->dmarx;
825 struct dma_chan *rxchan = dmarx->chan;
826 struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
827 &dmarx->sgbuf_b : &dmarx->sgbuf_a;
828 size_t pending;
829 struct dma_tx_state state;
830 enum dma_status dmastat;
831
832 /*
833 * Pause the transfer so we can trust the current counter,
834 * do this before we pause the PL011 block, else we may
835 * overflow the FIFO.
836 */
837 if (dmaengine_pause(rxchan))
838 dev_err(uap->port.dev, "unable to pause DMA transfer\n");
839 dmastat = rxchan->device->device_tx_status(rxchan,
840 dmarx->cookie, &state);
841 if (dmastat != DMA_PAUSED)
842 dev_err(uap->port.dev, "unable to pause DMA transfer\n");
843
844 /* Disable RX DMA - incoming data will wait in the FIFO */
845 uap->dmacr &= ~UART011_RXDMAE;
846 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
847 uap->dmarx.running = false;
848
849 pending = sgbuf->sg.length - state.residue;
850 BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
851 /* Then we terminate the transfer - we now know our residue */
852 dmaengine_terminate_all(rxchan);
853
854 /*
855 * This will take the chars we have so far and insert
856 * into the framework.
857 */
858 pl011_dma_rx_chars(uap, pending, dmarx->use_buf_b, true);
859
860 /* Switch buffer & re-trigger DMA job */
861 dmarx->use_buf_b = !dmarx->use_buf_b;
862 if (pl011_dma_rx_trigger_dma(uap)) {
863 dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
864 "fall back to interrupt mode\n");
865 uap->im |= UART011_RXIM;
866 writew(uap->im, uap->port.membase + UART011_IMSC);
867 }
868}
869
870static void pl011_dma_rx_callback(void *data)
871{
872 struct uart_amba_port *uap = data;
873 struct pl011_dmarx_data *dmarx = &uap->dmarx;
Chanho Min6dc01aa2012-02-20 10:24:40 +0900874 struct dma_chan *rxchan = dmarx->chan;
Linus Walleijead76f322011-02-24 13:21:08 +0100875 bool lastbuf = dmarx->use_buf_b;
Chanho Min6dc01aa2012-02-20 10:24:40 +0900876 struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
877 &dmarx->sgbuf_b : &dmarx->sgbuf_a;
878 size_t pending;
879 struct dma_tx_state state;
Linus Walleijead76f322011-02-24 13:21:08 +0100880 int ret;
881
882 /*
883 * This completion interrupt occurs typically when the
884 * RX buffer is totally stuffed but no timeout has yet
885 * occurred. When that happens, we just want the RX
886 * routine to flush out the secondary DMA buffer while
887 * we immediately trigger the next DMA job.
888 */
889 spin_lock_irq(&uap->port.lock);
Chanho Min6dc01aa2012-02-20 10:24:40 +0900890 /*
891 * Rx data can be taken by the UART interrupts during
892 * the DMA irq handler. So we check the residue here.
893 */
894 rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
895 pending = sgbuf->sg.length - state.residue;
896 BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
897 /* Then we terminate the transfer - we now know our residue */
898 dmaengine_terminate_all(rxchan);
899
Linus Walleijead76f322011-02-24 13:21:08 +0100900 uap->dmarx.running = false;
901 dmarx->use_buf_b = !lastbuf;
902 ret = pl011_dma_rx_trigger_dma(uap);
903
Chanho Min6dc01aa2012-02-20 10:24:40 +0900904 pl011_dma_rx_chars(uap, pending, lastbuf, false);
Linus Walleijead76f322011-02-24 13:21:08 +0100905 spin_unlock_irq(&uap->port.lock);
906 /*
907 * Do this check after we picked the DMA chars so we don't
908 * get some IRQ immediately from RX.
909 */
910 if (ret) {
911 dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
912 "fall back to interrupt mode\n");
913 uap->im |= UART011_RXIM;
914 writew(uap->im, uap->port.membase + UART011_IMSC);
915 }
916}
917
918/*
919 * Stop accepting received characters, when we're shutting down or
920 * suspending this port.
921 * Locking: called with port lock held and IRQs disabled.
922 */
923static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
924{
925 /* FIXME. Just disable the DMA enable */
926 uap->dmacr &= ~UART011_RXDMAE;
927 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
928}
Russell King68b65f72010-12-22 17:24:39 +0000929
Chanho Mincb06ff12013-03-27 18:38:11 +0900930/*
931 * Timer handler for Rx DMA polling.
932 * Every polling, It checks the residue in the dma buffer and transfer
933 * data to the tty. Also, last_residue is updated for the next polling.
934 */
935static void pl011_dma_rx_poll(unsigned long args)
936{
937 struct uart_amba_port *uap = (struct uart_amba_port *)args;
938 struct tty_port *port = &uap->port.state->port;
939 struct pl011_dmarx_data *dmarx = &uap->dmarx;
940 struct dma_chan *rxchan = uap->dmarx.chan;
941 unsigned long flags = 0;
942 unsigned int dmataken = 0;
943 unsigned int size = 0;
944 struct pl011_sgbuf *sgbuf;
945 int dma_count;
946 struct dma_tx_state state;
947
948 sgbuf = dmarx->use_buf_b ? &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
949 rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
950 if (likely(state.residue < dmarx->last_residue)) {
951 dmataken = sgbuf->sg.length - dmarx->last_residue;
952 size = dmarx->last_residue - state.residue;
953 dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
954 size);
955 if (dma_count == size)
956 dmarx->last_residue = state.residue;
957 dmarx->last_jiffies = jiffies;
958 }
959 tty_flip_buffer_push(port);
960
961 /*
962 * If no data is received in poll_timeout, the driver will fall back
963 * to interrupt mode. We will retrigger DMA at the first interrupt.
964 */
965 if (jiffies_to_msecs(jiffies - dmarx->last_jiffies)
966 > uap->dmarx.poll_timeout) {
967
968 spin_lock_irqsave(&uap->port.lock, flags);
969 pl011_dma_rx_stop(uap);
970 spin_unlock_irqrestore(&uap->port.lock, flags);
971
972 uap->dmarx.running = false;
973 dmaengine_terminate_all(rxchan);
974 del_timer(&uap->dmarx.timer);
975 } else {
976 mod_timer(&uap->dmarx.timer,
977 jiffies + msecs_to_jiffies(uap->dmarx.poll_rate));
978 }
979}
980
Russell King68b65f72010-12-22 17:24:39 +0000981static void pl011_dma_startup(struct uart_amba_port *uap)
982{
Linus Walleijead76f322011-02-24 13:21:08 +0100983 int ret;
984
Russell King68b65f72010-12-22 17:24:39 +0000985 if (!uap->dmatx.chan)
986 return;
987
988 uap->dmatx.buf = kmalloc(PL011_DMA_BUFFER_SIZE, GFP_KERNEL);
989 if (!uap->dmatx.buf) {
990 dev_err(uap->port.dev, "no memory for DMA TX buffer\n");
991 uap->port.fifosize = uap->fifosize;
992 return;
993 }
994
995 sg_init_one(&uap->dmatx.sg, uap->dmatx.buf, PL011_DMA_BUFFER_SIZE);
996
997 /* The DMA buffer is now the FIFO the TTY subsystem can use */
998 uap->port.fifosize = PL011_DMA_BUFFER_SIZE;
Linus Walleijead76f322011-02-24 13:21:08 +0100999 uap->using_tx_dma = true;
Russell King68b65f72010-12-22 17:24:39 +00001000
Linus Walleijead76f322011-02-24 13:21:08 +01001001 if (!uap->dmarx.chan)
1002 goto skip_rx;
1003
1004 /* Allocate and map DMA RX buffers */
1005 ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
1006 DMA_FROM_DEVICE);
1007 if (ret) {
1008 dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
1009 "RX buffer A", ret);
1010 goto skip_rx;
1011 }
1012
1013 ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_b,
1014 DMA_FROM_DEVICE);
1015 if (ret) {
1016 dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
1017 "RX buffer B", ret);
1018 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
1019 DMA_FROM_DEVICE);
1020 goto skip_rx;
1021 }
1022
1023 uap->using_rx_dma = true;
1024
1025skip_rx:
Russell King68b65f72010-12-22 17:24:39 +00001026 /* Turn on DMA error (RX/TX will be enabled on demand) */
1027 uap->dmacr |= UART011_DMAONERR;
1028 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
Russell King38d62432010-12-22 17:59:16 +00001029
1030 /*
1031 * ST Micro variants has some specific dma burst threshold
1032 * compensation. Set this to 16 bytes, so burst will only
1033 * be issued above/below 16 bytes.
1034 */
1035 if (uap->vendor->dma_threshold)
1036 writew(ST_UART011_DMAWM_RX_16 | ST_UART011_DMAWM_TX_16,
1037 uap->port.membase + ST_UART011_DMAWM);
Linus Walleijead76f322011-02-24 13:21:08 +01001038
1039 if (uap->using_rx_dma) {
1040 if (pl011_dma_rx_trigger_dma(uap))
1041 dev_dbg(uap->port.dev, "could not trigger initial "
1042 "RX DMA job, fall back to interrupt mode\n");
Chanho Mincb06ff12013-03-27 18:38:11 +09001043 if (uap->dmarx.poll_rate) {
1044 init_timer(&(uap->dmarx.timer));
1045 uap->dmarx.timer.function = pl011_dma_rx_poll;
1046 uap->dmarx.timer.data = (unsigned long)uap;
1047 mod_timer(&uap->dmarx.timer,
1048 jiffies +
1049 msecs_to_jiffies(uap->dmarx.poll_rate));
1050 uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
1051 uap->dmarx.last_jiffies = jiffies;
1052 }
Linus Walleijead76f322011-02-24 13:21:08 +01001053 }
Russell King68b65f72010-12-22 17:24:39 +00001054}
1055
1056static void pl011_dma_shutdown(struct uart_amba_port *uap)
1057{
Linus Walleijead76f322011-02-24 13:21:08 +01001058 if (!(uap->using_tx_dma || uap->using_rx_dma))
Russell King68b65f72010-12-22 17:24:39 +00001059 return;
1060
1061 /* Disable RX and TX DMA */
1062 while (readw(uap->port.membase + UART01x_FR) & UART01x_FR_BUSY)
1063 barrier();
1064
1065 spin_lock_irq(&uap->port.lock);
1066 uap->dmacr &= ~(UART011_DMAONERR | UART011_RXDMAE | UART011_TXDMAE);
1067 writew(uap->dmacr, uap->port.membase + UART011_DMACR);
1068 spin_unlock_irq(&uap->port.lock);
1069
Linus Walleijead76f322011-02-24 13:21:08 +01001070 if (uap->using_tx_dma) {
1071 /* In theory, this should already be done by pl011_dma_flush_buffer */
1072 dmaengine_terminate_all(uap->dmatx.chan);
1073 if (uap->dmatx.queued) {
1074 dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
1075 DMA_TO_DEVICE);
1076 uap->dmatx.queued = false;
1077 }
1078
1079 kfree(uap->dmatx.buf);
1080 uap->using_tx_dma = false;
Russell King68b65f72010-12-22 17:24:39 +00001081 }
1082
Linus Walleijead76f322011-02-24 13:21:08 +01001083 if (uap->using_rx_dma) {
1084 dmaengine_terminate_all(uap->dmarx.chan);
1085 /* Clean up the RX DMA */
1086 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a, DMA_FROM_DEVICE);
1087 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_b, DMA_FROM_DEVICE);
Chanho Mincb06ff12013-03-27 18:38:11 +09001088 if (uap->dmarx.poll_rate)
1089 del_timer_sync(&uap->dmarx.timer);
Linus Walleijead76f322011-02-24 13:21:08 +01001090 uap->using_rx_dma = false;
1091 }
Russell King68b65f72010-12-22 17:24:39 +00001092}
1093
Linus Walleijead76f322011-02-24 13:21:08 +01001094static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
1095{
1096 return uap->using_rx_dma;
1097}
1098
1099static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
1100{
1101 return uap->using_rx_dma && uap->dmarx.running;
1102}
1103
Russell King68b65f72010-12-22 17:24:39 +00001104#else
1105/* Blank functions if the DMA engine is not available */
Arnd Bergmannaabdd292013-04-20 09:40:33 +02001106static inline void pl011_dma_probe(struct device *dev, struct uart_amba_port *uap)
Russell King68b65f72010-12-22 17:24:39 +00001107{
1108}
1109
1110static inline void pl011_dma_remove(struct uart_amba_port *uap)
1111{
1112}
1113
1114static inline void pl011_dma_startup(struct uart_amba_port *uap)
1115{
1116}
1117
1118static inline void pl011_dma_shutdown(struct uart_amba_port *uap)
1119{
1120}
1121
1122static inline bool pl011_dma_tx_irq(struct uart_amba_port *uap)
1123{
1124 return false;
1125}
1126
1127static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
1128{
1129}
1130
1131static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
1132{
1133 return false;
1134}
1135
Linus Walleijead76f322011-02-24 13:21:08 +01001136static inline void pl011_dma_rx_irq(struct uart_amba_port *uap)
1137{
1138}
1139
1140static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
1141{
1142}
1143
1144static inline int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
1145{
1146 return -EIO;
1147}
1148
1149static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
1150{
1151 return false;
1152}
1153
1154static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
1155{
1156 return false;
1157}
1158
Russell King68b65f72010-12-22 17:24:39 +00001159#define pl011_dma_flush_buffer NULL
1160#endif
1161
Russell Kingb129a8c2005-08-31 10:12:14 +01001162static void pl011_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163{
1164 struct uart_amba_port *uap = (struct uart_amba_port *)port;
1165
1166 uap->im &= ~UART011_TXIM;
1167 writew(uap->im, uap->port.membase + UART011_IMSC);
Russell King68b65f72010-12-22 17:24:39 +00001168 pl011_dma_tx_stop(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169}
1170
Russell Kingb129a8c2005-08-31 10:12:14 +01001171static void pl011_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172{
1173 struct uart_amba_port *uap = (struct uart_amba_port *)port;
1174
Russell King68b65f72010-12-22 17:24:39 +00001175 if (!pl011_dma_tx_start(uap)) {
1176 uap->im |= UART011_TXIM;
1177 writew(uap->im, uap->port.membase + UART011_IMSC);
1178 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179}
1180
1181static void pl011_stop_rx(struct uart_port *port)
1182{
1183 struct uart_amba_port *uap = (struct uart_amba_port *)port;
1184
1185 uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
1186 UART011_PEIM|UART011_BEIM|UART011_OEIM);
1187 writew(uap->im, uap->port.membase + UART011_IMSC);
Linus Walleijead76f322011-02-24 13:21:08 +01001188
1189 pl011_dma_rx_stop(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190}
1191
1192static void pl011_enable_ms(struct uart_port *port)
1193{
1194 struct uart_amba_port *uap = (struct uart_amba_port *)port;
1195
1196 uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
1197 writew(uap->im, uap->port.membase + UART011_IMSC);
1198}
1199
David Howells7d12e782006-10-05 14:55:46 +01001200static void pl011_rx_chars(struct uart_amba_port *uap)
Fabio Estevamb83286b2013-08-09 17:58:51 -03001201__releases(&uap->port.lock)
1202__acquires(&uap->port.lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203{
Linus Walleij29772c42011-02-24 13:21:36 +01001204 pl011_fifo_to_tty(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205
Thomas Gleixner2389b272007-05-29 21:53:50 +01001206 spin_unlock(&uap->port.lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +01001207 tty_flip_buffer_push(&uap->port.state->port);
Linus Walleijead76f322011-02-24 13:21:08 +01001208 /*
1209 * If we were temporarily out of DMA mode for a while,
1210 * attempt to switch back to DMA mode again.
1211 */
1212 if (pl011_dma_rx_available(uap)) {
1213 if (pl011_dma_rx_trigger_dma(uap)) {
1214 dev_dbg(uap->port.dev, "could not trigger RX DMA job "
1215 "fall back to interrupt mode again\n");
1216 uap->im |= UART011_RXIM;
Chanho Mincb06ff12013-03-27 18:38:11 +09001217 } else {
Linus Walleijead76f322011-02-24 13:21:08 +01001218 uap->im &= ~UART011_RXIM;
Chanho Min89fa28d2013-04-03 11:10:37 +09001219#ifdef CONFIG_DMA_ENGINE
Chanho Mincb06ff12013-03-27 18:38:11 +09001220 /* Start Rx DMA poll */
1221 if (uap->dmarx.poll_rate) {
1222 uap->dmarx.last_jiffies = jiffies;
1223 uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
1224 mod_timer(&uap->dmarx.timer,
1225 jiffies +
1226 msecs_to_jiffies(uap->dmarx.poll_rate));
1227 }
Chanho Min89fa28d2013-04-03 11:10:37 +09001228#endif
Chanho Mincb06ff12013-03-27 18:38:11 +09001229 }
1230
Linus Walleijead76f322011-02-24 13:21:08 +01001231 writew(uap->im, uap->port.membase + UART011_IMSC);
1232 }
Thomas Gleixner2389b272007-05-29 21:53:50 +01001233 spin_lock(&uap->port.lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234}
1235
1236static void pl011_tx_chars(struct uart_amba_port *uap)
1237{
Alan Coxebd2c8f2009-09-19 13:13:28 -07001238 struct circ_buf *xmit = &uap->port.state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 int count;
1240
1241 if (uap->port.x_char) {
1242 writew(uap->port.x_char, uap->port.membase + UART01x_DR);
1243 uap->port.icount.tx++;
1244 uap->port.x_char = 0;
1245 return;
1246 }
1247 if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
Russell Kingb129a8c2005-08-31 10:12:14 +01001248 pl011_stop_tx(&uap->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 return;
1250 }
1251
Russell King68b65f72010-12-22 17:24:39 +00001252 /* If we are using DMA mode, try to send some characters. */
1253 if (pl011_dma_tx_irq(uap))
1254 return;
1255
Russell Kingffca2b12010-12-22 17:13:05 +00001256 count = uap->fifosize >> 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 do {
1258 writew(xmit->buf[xmit->tail], uap->port.membase + UART01x_DR);
1259 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
1260 uap->port.icount.tx++;
1261 if (uart_circ_empty(xmit))
1262 break;
1263 } while (--count > 0);
1264
1265 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1266 uart_write_wakeup(&uap->port);
1267
1268 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +01001269 pl011_stop_tx(&uap->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270}
1271
1272static void pl011_modem_status(struct uart_amba_port *uap)
1273{
1274 unsigned int status, delta;
1275
1276 status = readw(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY;
1277
1278 delta = status ^ uap->old_status;
1279 uap->old_status = status;
1280
1281 if (!delta)
1282 return;
1283
1284 if (delta & UART01x_FR_DCD)
1285 uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);
1286
1287 if (delta & UART01x_FR_DSR)
1288 uap->port.icount.dsr++;
1289
1290 if (delta & UART01x_FR_CTS)
1291 uart_handle_cts_change(&uap->port, status & UART01x_FR_CTS);
1292
Alan Coxbdc04e32009-09-19 13:13:31 -07001293 wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294}
1295
David Howells7d12e782006-10-05 14:55:46 +01001296static irqreturn_t pl011_int(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297{
1298 struct uart_amba_port *uap = dev_id;
Russell King963cc982010-12-22 17:16:09 +00001299 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
1301 int handled = 0;
Rajanikanth H.V4fd06902012-03-26 11:17:02 +02001302 unsigned int dummy_read;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
Russell King963cc982010-12-22 17:16:09 +00001304 spin_lock_irqsave(&uap->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 status = readw(uap->port.membase + UART011_MIS);
1306 if (status) {
1307 do {
Rajanikanth H.V4fd06902012-03-26 11:17:02 +02001308 if (uap->vendor->cts_event_workaround) {
1309 /* workaround to make sure that all bits are unlocked.. */
1310 writew(0x00, uap->port.membase + UART011_ICR);
1311
1312 /*
1313 * WA: introduce 26ns(1 uart clk) delay before W1C;
1314 * single apb access will incur 2 pclk(133.12Mhz) delay,
1315 * so add 2 dummy reads
1316 */
1317 dummy_read = readw(uap->port.membase + UART011_ICR);
1318 dummy_read = readw(uap->port.membase + UART011_ICR);
1319 }
1320
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 writew(status & ~(UART011_TXIS|UART011_RTIS|
1322 UART011_RXIS),
1323 uap->port.membase + UART011_ICR);
1324
Linus Walleijead76f322011-02-24 13:21:08 +01001325 if (status & (UART011_RTIS|UART011_RXIS)) {
1326 if (pl011_dma_rx_running(uap))
1327 pl011_dma_rx_irq(uap);
1328 else
1329 pl011_rx_chars(uap);
1330 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 if (status & (UART011_DSRMIS|UART011_DCDMIS|
1332 UART011_CTSMIS|UART011_RIMIS))
1333 pl011_modem_status(uap);
1334 if (status & UART011_TXIS)
1335 pl011_tx_chars(uap);
1336
Rajanikanth H.V4fd06902012-03-26 11:17:02 +02001337 if (pass_counter-- == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 break;
1339
1340 status = readw(uap->port.membase + UART011_MIS);
1341 } while (status != 0);
1342 handled = 1;
1343 }
1344
Russell King963cc982010-12-22 17:16:09 +00001345 spin_unlock_irqrestore(&uap->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
1347 return IRQ_RETVAL(handled);
1348}
1349
Linus Walleije643f872012-06-17 15:44:19 +02001350static unsigned int pl011_tx_empty(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351{
1352 struct uart_amba_port *uap = (struct uart_amba_port *)port;
1353 unsigned int status = readw(uap->port.membase + UART01x_FR);
1354 return status & (UART01x_FR_BUSY|UART01x_FR_TXFF) ? 0 : TIOCSER_TEMT;
1355}
1356
Linus Walleije643f872012-06-17 15:44:19 +02001357static unsigned int pl011_get_mctrl(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358{
1359 struct uart_amba_port *uap = (struct uart_amba_port *)port;
1360 unsigned int result = 0;
1361 unsigned int status = readw(uap->port.membase + UART01x_FR);
1362
Jiri Slaby5159f402007-10-18 23:40:31 -07001363#define TIOCMBIT(uartbit, tiocmbit) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 if (status & uartbit) \
1365 result |= tiocmbit
1366
Jiri Slaby5159f402007-10-18 23:40:31 -07001367 TIOCMBIT(UART01x_FR_DCD, TIOCM_CAR);
1368 TIOCMBIT(UART01x_FR_DSR, TIOCM_DSR);
1369 TIOCMBIT(UART01x_FR_CTS, TIOCM_CTS);
1370 TIOCMBIT(UART011_FR_RI, TIOCM_RNG);
1371#undef TIOCMBIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 return result;
1373}
1374
1375static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
1376{
1377 struct uart_amba_port *uap = (struct uart_amba_port *)port;
1378 unsigned int cr;
1379
1380 cr = readw(uap->port.membase + UART011_CR);
1381
Jiri Slaby5159f402007-10-18 23:40:31 -07001382#define TIOCMBIT(tiocmbit, uartbit) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 if (mctrl & tiocmbit) \
1384 cr |= uartbit; \
1385 else \
1386 cr &= ~uartbit
1387
Jiri Slaby5159f402007-10-18 23:40:31 -07001388 TIOCMBIT(TIOCM_RTS, UART011_CR_RTS);
1389 TIOCMBIT(TIOCM_DTR, UART011_CR_DTR);
1390 TIOCMBIT(TIOCM_OUT1, UART011_CR_OUT1);
1391 TIOCMBIT(TIOCM_OUT2, UART011_CR_OUT2);
1392 TIOCMBIT(TIOCM_LOOP, UART011_CR_LBE);
Rabin Vincent3b438162010-02-12 06:43:11 +01001393
1394 if (uap->autorts) {
1395 /* We need to disable auto-RTS if we want to turn RTS off */
1396 TIOCMBIT(TIOCM_RTS, UART011_CR_RTSEN);
1397 }
Jiri Slaby5159f402007-10-18 23:40:31 -07001398#undef TIOCMBIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399
1400 writew(cr, uap->port.membase + UART011_CR);
1401}
1402
1403static void pl011_break_ctl(struct uart_port *port, int break_state)
1404{
1405 struct uart_amba_port *uap = (struct uart_amba_port *)port;
1406 unsigned long flags;
1407 unsigned int lcr_h;
1408
1409 spin_lock_irqsave(&uap->port.lock, flags);
Linus Walleijec489aa2010-06-02 08:13:52 +01001410 lcr_h = readw(uap->port.membase + uap->lcrh_tx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 if (break_state == -1)
1412 lcr_h |= UART01x_LCRH_BRK;
1413 else
1414 lcr_h &= ~UART01x_LCRH_BRK;
Linus Walleijec489aa2010-06-02 08:13:52 +01001415 writew(lcr_h, uap->port.membase + uap->lcrh_tx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 spin_unlock_irqrestore(&uap->port.lock, flags);
1417}
1418
Jason Wessel84b5ae12008-02-20 13:33:39 -06001419#ifdef CONFIG_CONSOLE_POLL
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001420
1421static void pl011_quiesce_irqs(struct uart_port *port)
1422{
1423 struct uart_amba_port *uap = (struct uart_amba_port *)port;
1424 unsigned char __iomem *regs = uap->port.membase;
1425
1426 writew(readw(regs + UART011_MIS), regs + UART011_ICR);
1427 /*
1428 * There is no way to clear TXIM as this is "ready to transmit IRQ", so
1429 * we simply mask it. start_tx() will unmask it.
1430 *
1431 * Note we can race with start_tx(), and if the race happens, the
1432 * polling user might get another interrupt just after we clear it.
1433 * But it should be OK and can happen even w/o the race, e.g.
1434 * controller immediately got some new data and raised the IRQ.
1435 *
1436 * And whoever uses polling routines assumes that it manages the device
1437 * (including tx queue), so we're also fine with start_tx()'s caller
1438 * side.
1439 */
1440 writew(readw(regs + UART011_IMSC) & ~UART011_TXIM, regs + UART011_IMSC);
1441}
1442
Linus Walleije643f872012-06-17 15:44:19 +02001443static int pl011_get_poll_char(struct uart_port *port)
Jason Wessel84b5ae12008-02-20 13:33:39 -06001444{
1445 struct uart_amba_port *uap = (struct uart_amba_port *)port;
1446 unsigned int status;
1447
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001448 /*
1449 * The caller might need IRQs lowered, e.g. if used with KDB NMI
1450 * debugger.
1451 */
1452 pl011_quiesce_irqs(port);
1453
Jason Wesself5316b42010-05-20 21:04:22 -05001454 status = readw(uap->port.membase + UART01x_FR);
1455 if (status & UART01x_FR_RXFE)
1456 return NO_POLL_CHAR;
Jason Wessel84b5ae12008-02-20 13:33:39 -06001457
1458 return readw(uap->port.membase + UART01x_DR);
1459}
1460
Linus Walleije643f872012-06-17 15:44:19 +02001461static void pl011_put_poll_char(struct uart_port *port,
Jason Wessel84b5ae12008-02-20 13:33:39 -06001462 unsigned char ch)
1463{
1464 struct uart_amba_port *uap = (struct uart_amba_port *)port;
1465
1466 while (readw(uap->port.membase + UART01x_FR) & UART01x_FR_TXFF)
1467 barrier();
1468
1469 writew(ch, uap->port.membase + UART01x_DR);
1470}
1471
1472#endif /* CONFIG_CONSOLE_POLL */
1473
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001474static int pl011_hwinit(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475{
1476 struct uart_amba_port *uap = (struct uart_amba_port *)port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 int retval;
1478
Linus Walleij78d80c52012-05-23 21:18:46 +02001479 /* Optionaly enable pins to be muxed in and configured */
Linus Walleij2b996fc2013-06-05 15:36:42 +02001480 pinctrl_pm_select_default_state(port->dev);
Linus Walleij78d80c52012-05-23 21:18:46 +02001481
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 /*
1483 * Try to enable the clock producer.
1484 */
Julia Lawall1c4c4392012-08-26 18:01:01 +02001485 retval = clk_prepare_enable(uap->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 if (retval)
Julia Lawall1c4c4392012-08-26 18:01:01 +02001487 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488
1489 uap->port.uartclk = clk_get_rate(uap->clk);
1490
Linus Walleij9b96fba2012-03-13 13:27:23 +01001491 /* Clear pending error and receive interrupts */
1492 writew(UART011_OEIS | UART011_BEIS | UART011_PEIS | UART011_FEIS |
1493 UART011_RTIS | UART011_RXIS, uap->port.membase + UART011_ICR);
1494
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 /*
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001496 * Save interrupts enable mask, and enable RX interrupts in case if
1497 * the interrupt is used for NMI entry.
1498 */
1499 uap->im = readw(uap->port.membase + UART011_IMSC);
1500 writew(UART011_RTIM | UART011_RXIM, uap->port.membase + UART011_IMSC);
1501
Jingoo Han574de552013-07-30 17:06:57 +09001502 if (dev_get_platdata(uap->port.dev)) {
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001503 struct amba_pl011_data *plat;
1504
Jingoo Han574de552013-07-30 17:06:57 +09001505 plat = dev_get_platdata(uap->port.dev);
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001506 if (plat->init)
1507 plat->init();
1508 }
1509 return 0;
1510 out:
1511 return retval;
1512}
1513
1514static int pl011_startup(struct uart_port *port)
1515{
1516 struct uart_amba_port *uap = (struct uart_amba_port *)port;
1517 unsigned int cr;
1518 int retval;
1519
1520 retval = pl011_hwinit(port);
1521 if (retval)
1522 goto clk_dis;
1523
1524 writew(uap->im, uap->port.membase + UART011_IMSC);
1525
1526 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 * Allocate the IRQ
1528 */
1529 retval = request_irq(uap->port.irq, pl011_int, 0, "uart-pl011", uap);
1530 if (retval)
1531 goto clk_dis;
1532
Russell Kingc19f12b2010-12-22 17:48:26 +00001533 writew(uap->vendor->ifls, uap->port.membase + UART011_IFLS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
1535 /*
1536 * Provoke TX FIFO interrupt into asserting.
1537 */
1538 cr = UART01x_CR_UARTEN | UART011_CR_TXE | UART011_CR_LBE;
1539 writew(cr, uap->port.membase + UART011_CR);
1540 writew(0, uap->port.membase + UART011_FBRD);
1541 writew(1, uap->port.membase + UART011_IBRD);
Linus Walleijec489aa2010-06-02 08:13:52 +01001542 writew(0, uap->port.membase + uap->lcrh_rx);
1543 if (uap->lcrh_tx != uap->lcrh_rx) {
1544 int i;
1545 /*
1546 * Wait 10 PCLKs before writing LCRH_TX register,
1547 * to get this delay write read only register 10 times
1548 */
1549 for (i = 0; i < 10; ++i)
1550 writew(0xff, uap->port.membase + UART011_MIS);
1551 writew(0, uap->port.membase + uap->lcrh_tx);
1552 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 writew(0, uap->port.membase + UART01x_DR);
1554 while (readw(uap->port.membase + UART01x_FR) & UART01x_FR_BUSY)
1555 barrier();
1556
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301557 /* restore RTS and DTR */
1558 cr = uap->old_cr & (UART011_CR_RTS | UART011_CR_DTR);
1559 cr |= UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 writew(cr, uap->port.membase + UART011_CR);
1561
1562 /*
1563 * initialise the old status of the modem signals
1564 */
1565 uap->old_status = readw(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY;
1566
Russell King68b65f72010-12-22 17:24:39 +00001567 /* Startup DMA */
1568 pl011_dma_startup(uap);
1569
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 /*
Linus Walleijead76f322011-02-24 13:21:08 +01001571 * Finally, enable interrupts, only timeouts when using DMA
1572 * if initial RX DMA job failed, start in interrupt mode
1573 * as well.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574 */
1575 spin_lock_irq(&uap->port.lock);
Linus Walleij9b96fba2012-03-13 13:27:23 +01001576 /* Clear out any spuriously appearing RX interrupts */
1577 writew(UART011_RTIS | UART011_RXIS,
1578 uap->port.membase + UART011_ICR);
Linus Walleijead76f322011-02-24 13:21:08 +01001579 uap->im = UART011_RTIM;
1580 if (!pl011_dma_rx_running(uap))
1581 uap->im |= UART011_RXIM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582 writew(uap->im, uap->port.membase + UART011_IMSC);
1583 spin_unlock_irq(&uap->port.lock);
1584
1585 return 0;
1586
1587 clk_dis:
Julia Lawall1c4c4392012-08-26 18:01:01 +02001588 clk_disable_unprepare(uap->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 return retval;
1590}
1591
Linus Walleijec489aa2010-06-02 08:13:52 +01001592static void pl011_shutdown_channel(struct uart_amba_port *uap,
1593 unsigned int lcrh)
1594{
1595 unsigned long val;
1596
1597 val = readw(uap->port.membase + lcrh);
1598 val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
1599 writew(val, uap->port.membase + lcrh);
1600}
1601
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602static void pl011_shutdown(struct uart_port *port)
1603{
1604 struct uart_amba_port *uap = (struct uart_amba_port *)port;
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301605 unsigned int cr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606
1607 /*
1608 * disable all interrupts
1609 */
1610 spin_lock_irq(&uap->port.lock);
1611 uap->im = 0;
1612 writew(uap->im, uap->port.membase + UART011_IMSC);
1613 writew(0xffff, uap->port.membase + UART011_ICR);
1614 spin_unlock_irq(&uap->port.lock);
1615
Russell King68b65f72010-12-22 17:24:39 +00001616 pl011_dma_shutdown(uap);
1617
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 /*
1619 * Free the interrupt
1620 */
1621 free_irq(uap->port.irq, uap);
1622
1623 /*
1624 * disable the port
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301625 * disable the port. It should not disable RTS and DTR.
1626 * Also RTS and DTR state should be preserved to restore
1627 * it during startup().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 */
Rabin Vincent3b438162010-02-12 06:43:11 +01001629 uap->autorts = false;
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301630 cr = readw(uap->port.membase + UART011_CR);
1631 uap->old_cr = cr;
1632 cr &= UART011_CR_RTS | UART011_CR_DTR;
1633 cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
1634 writew(cr, uap->port.membase + UART011_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635
1636 /*
1637 * disable break condition and fifos
1638 */
Linus Walleijec489aa2010-06-02 08:13:52 +01001639 pl011_shutdown_channel(uap, uap->lcrh_rx);
1640 if (uap->lcrh_rx != uap->lcrh_tx)
1641 pl011_shutdown_channel(uap, uap->lcrh_tx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642
1643 /*
1644 * Shut down the clock producer
1645 */
Julia Lawall1c4c4392012-08-26 18:01:01 +02001646 clk_disable_unprepare(uap->clk);
Linus Walleij78d80c52012-05-23 21:18:46 +02001647 /* Optionally let pins go into sleep states */
Linus Walleij2b996fc2013-06-05 15:36:42 +02001648 pinctrl_pm_select_sleep_state(port->dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001649
Jingoo Han574de552013-07-30 17:06:57 +09001650 if (dev_get_platdata(uap->port.dev)) {
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001651 struct amba_pl011_data *plat;
1652
Jingoo Han574de552013-07-30 17:06:57 +09001653 plat = dev_get_platdata(uap->port.dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001654 if (plat->exit)
1655 plat->exit();
1656 }
1657
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658}
1659
1660static void
Alan Cox606d0992006-12-08 02:38:45 -08001661pl011_set_termios(struct uart_port *port, struct ktermios *termios,
1662 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663{
Rabin Vincent3b438162010-02-12 06:43:11 +01001664 struct uart_amba_port *uap = (struct uart_amba_port *)port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 unsigned int lcr_h, old_cr;
1666 unsigned long flags;
Russell Kingc19f12b2010-12-22 17:48:26 +00001667 unsigned int baud, quot, clkdiv;
1668
1669 if (uap->vendor->oversampling)
1670 clkdiv = 8;
1671 else
1672 clkdiv = 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673
1674 /*
1675 * Ask the core to calculate the divisor for us.
1676 */
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001677 baud = uart_get_baud_rate(port, termios, old, 0,
Russell Kingc19f12b2010-12-22 17:48:26 +00001678 port->uartclk / clkdiv);
Chanho Min89fa28d2013-04-03 11:10:37 +09001679#ifdef CONFIG_DMA_ENGINE
Chanho Mincb06ff12013-03-27 18:38:11 +09001680 /*
1681 * Adjust RX DMA polling rate with baud rate if not specified.
1682 */
1683 if (uap->dmarx.auto_poll_rate)
1684 uap->dmarx.poll_rate = DIV_ROUND_UP(10000000, baud);
Chanho Min89fa28d2013-04-03 11:10:37 +09001685#endif
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001686
1687 if (baud > port->uartclk/16)
1688 quot = DIV_ROUND_CLOSEST(port->uartclk * 8, baud);
1689 else
1690 quot = DIV_ROUND_CLOSEST(port->uartclk * 4, baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691
1692 switch (termios->c_cflag & CSIZE) {
1693 case CS5:
1694 lcr_h = UART01x_LCRH_WLEN_5;
1695 break;
1696 case CS6:
1697 lcr_h = UART01x_LCRH_WLEN_6;
1698 break;
1699 case CS7:
1700 lcr_h = UART01x_LCRH_WLEN_7;
1701 break;
1702 default: // CS8
1703 lcr_h = UART01x_LCRH_WLEN_8;
1704 break;
1705 }
1706 if (termios->c_cflag & CSTOPB)
1707 lcr_h |= UART01x_LCRH_STP2;
1708 if (termios->c_cflag & PARENB) {
1709 lcr_h |= UART01x_LCRH_PEN;
1710 if (!(termios->c_cflag & PARODD))
1711 lcr_h |= UART01x_LCRH_EPS;
1712 }
Russell Kingffca2b12010-12-22 17:13:05 +00001713 if (uap->fifosize > 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714 lcr_h |= UART01x_LCRH_FEN;
1715
1716 spin_lock_irqsave(&port->lock, flags);
1717
1718 /*
1719 * Update the per-port timeout.
1720 */
1721 uart_update_timeout(port, termios->c_cflag, baud);
1722
Russell Kingb63d4f02005-11-19 11:10:35 +00001723 port->read_status_mask = UART011_DR_OE | 255;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724 if (termios->c_iflag & INPCK)
Russell Kingb63d4f02005-11-19 11:10:35 +00001725 port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 if (termios->c_iflag & (BRKINT | PARMRK))
Russell Kingb63d4f02005-11-19 11:10:35 +00001727 port->read_status_mask |= UART011_DR_BE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
1729 /*
1730 * Characters to ignore
1731 */
1732 port->ignore_status_mask = 0;
1733 if (termios->c_iflag & IGNPAR)
Russell Kingb63d4f02005-11-19 11:10:35 +00001734 port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 if (termios->c_iflag & IGNBRK) {
Russell Kingb63d4f02005-11-19 11:10:35 +00001736 port->ignore_status_mask |= UART011_DR_BE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 /*
1738 * If we're ignoring parity and break indicators,
1739 * ignore overruns too (for real raw support).
1740 */
1741 if (termios->c_iflag & IGNPAR)
Russell Kingb63d4f02005-11-19 11:10:35 +00001742 port->ignore_status_mask |= UART011_DR_OE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 }
1744
1745 /*
1746 * Ignore all characters if CREAD is not set.
1747 */
1748 if ((termios->c_cflag & CREAD) == 0)
Russell Kingb63d4f02005-11-19 11:10:35 +00001749 port->ignore_status_mask |= UART_DUMMY_DR_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750
1751 if (UART_ENABLE_MS(port, termios->c_cflag))
1752 pl011_enable_ms(port);
1753
1754 /* first, disable everything */
1755 old_cr = readw(port->membase + UART011_CR);
1756 writew(0, port->membase + UART011_CR);
1757
Rabin Vincent3b438162010-02-12 06:43:11 +01001758 if (termios->c_cflag & CRTSCTS) {
1759 if (old_cr & UART011_CR_RTS)
1760 old_cr |= UART011_CR_RTSEN;
1761
1762 old_cr |= UART011_CR_CTSEN;
1763 uap->autorts = true;
1764 } else {
1765 old_cr &= ~(UART011_CR_CTSEN | UART011_CR_RTSEN);
1766 uap->autorts = false;
1767 }
1768
Russell Kingc19f12b2010-12-22 17:48:26 +00001769 if (uap->vendor->oversampling) {
1770 if (baud > port->uartclk / 16)
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001771 old_cr |= ST_UART011_CR_OVSFACT;
1772 else
1773 old_cr &= ~ST_UART011_CR_OVSFACT;
1774 }
1775
Linus Walleijc5dd5532012-09-26 17:21:36 +02001776 /*
1777 * Workaround for the ST Micro oversampling variants to
1778 * increase the bitrate slightly, by lowering the divisor,
1779 * to avoid delayed sampling of start bit at high speeds,
1780 * else we see data corruption.
1781 */
1782 if (uap->vendor->oversampling) {
1783 if ((baud >= 3000000) && (baud < 3250000) && (quot > 1))
1784 quot -= 1;
1785 else if ((baud > 3250000) && (quot > 2))
1786 quot -= 2;
1787 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 /* Set baud rate */
1789 writew(quot & 0x3f, port->membase + UART011_FBRD);
1790 writew(quot >> 6, port->membase + UART011_IBRD);
1791
1792 /*
1793 * ----------v----------v----------v----------v-----
Linus Walleijc5dd5532012-09-26 17:21:36 +02001794 * NOTE: lcrh_tx and lcrh_rx MUST BE WRITTEN AFTER
1795 * UART011_FBRD & UART011_IBRD.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796 * ----------^----------^----------^----------^-----
1797 */
Linus Walleijec489aa2010-06-02 08:13:52 +01001798 writew(lcr_h, port->membase + uap->lcrh_rx);
1799 if (uap->lcrh_rx != uap->lcrh_tx) {
1800 int i;
1801 /*
1802 * Wait 10 PCLKs before writing LCRH_TX register,
1803 * to get this delay write read only register 10 times
1804 */
1805 for (i = 0; i < 10; ++i)
1806 writew(0xff, uap->port.membase + UART011_MIS);
1807 writew(lcr_h, port->membase + uap->lcrh_tx);
1808 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 writew(old_cr, port->membase + UART011_CR);
1810
1811 spin_unlock_irqrestore(&port->lock, flags);
1812}
1813
1814static const char *pl011_type(struct uart_port *port)
1815{
Russell Kinge8a7ba82010-12-28 09:16:54 +00001816 struct uart_amba_port *uap = (struct uart_amba_port *)port;
1817 return uap->port.type == PORT_AMBA ? uap->type : NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818}
1819
1820/*
1821 * Release the memory region(s) being used by 'port'
1822 */
Linus Walleije643f872012-06-17 15:44:19 +02001823static void pl011_release_port(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824{
1825 release_mem_region(port->mapbase, SZ_4K);
1826}
1827
1828/*
1829 * Request the memory region(s) being used by 'port'
1830 */
Linus Walleije643f872012-06-17 15:44:19 +02001831static int pl011_request_port(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832{
1833 return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
1834 != NULL ? 0 : -EBUSY;
1835}
1836
1837/*
1838 * Configure/autoconfigure the port.
1839 */
Linus Walleije643f872012-06-17 15:44:19 +02001840static void pl011_config_port(struct uart_port *port, int flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841{
1842 if (flags & UART_CONFIG_TYPE) {
1843 port->type = PORT_AMBA;
Linus Walleije643f872012-06-17 15:44:19 +02001844 pl011_request_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 }
1846}
1847
1848/*
1849 * verify the new serial_struct (for TIOCSSERIAL).
1850 */
Linus Walleije643f872012-06-17 15:44:19 +02001851static int pl011_verify_port(struct uart_port *port, struct serial_struct *ser)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852{
1853 int ret = 0;
1854 if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
1855 ret = -EINVAL;
Yinghai Lua62c4132008-08-19 20:49:55 -07001856 if (ser->irq < 0 || ser->irq >= nr_irqs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 ret = -EINVAL;
1858 if (ser->baud_base < 9600)
1859 ret = -EINVAL;
1860 return ret;
1861}
1862
1863static struct uart_ops amba_pl011_pops = {
Linus Walleije643f872012-06-17 15:44:19 +02001864 .tx_empty = pl011_tx_empty,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 .set_mctrl = pl011_set_mctrl,
Linus Walleije643f872012-06-17 15:44:19 +02001866 .get_mctrl = pl011_get_mctrl,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 .stop_tx = pl011_stop_tx,
1868 .start_tx = pl011_start_tx,
1869 .stop_rx = pl011_stop_rx,
1870 .enable_ms = pl011_enable_ms,
1871 .break_ctl = pl011_break_ctl,
1872 .startup = pl011_startup,
1873 .shutdown = pl011_shutdown,
Russell King68b65f72010-12-22 17:24:39 +00001874 .flush_buffer = pl011_dma_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 .set_termios = pl011_set_termios,
1876 .type = pl011_type,
Linus Walleije643f872012-06-17 15:44:19 +02001877 .release_port = pl011_release_port,
1878 .request_port = pl011_request_port,
1879 .config_port = pl011_config_port,
1880 .verify_port = pl011_verify_port,
Jason Wessel84b5ae12008-02-20 13:33:39 -06001881#ifdef CONFIG_CONSOLE_POLL
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001882 .poll_init = pl011_hwinit,
Linus Walleije643f872012-06-17 15:44:19 +02001883 .poll_get_char = pl011_get_poll_char,
1884 .poll_put_char = pl011_put_poll_char,
Jason Wessel84b5ae12008-02-20 13:33:39 -06001885#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886};
1887
1888static struct uart_amba_port *amba_ports[UART_NR];
1889
1890#ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE
1891
Russell Kingd3587882006-03-20 20:00:09 +00001892static void pl011_console_putchar(struct uart_port *port, int ch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893{
Russell Kingd3587882006-03-20 20:00:09 +00001894 struct uart_amba_port *uap = (struct uart_amba_port *)port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895
Russell Kingd3587882006-03-20 20:00:09 +00001896 while (readw(uap->port.membase + UART01x_FR) & UART01x_FR_TXFF)
1897 barrier();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 writew(ch, uap->port.membase + UART01x_DR);
1899}
1900
1901static void
1902pl011_console_write(struct console *co, const char *s, unsigned int count)
1903{
1904 struct uart_amba_port *uap = amba_ports[co->index];
1905 unsigned int status, old_cr, new_cr;
Rabin Vincentef605fd2012-01-17 11:52:28 +01001906 unsigned long flags;
1907 int locked = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908
1909 clk_enable(uap->clk);
1910
Rabin Vincentef605fd2012-01-17 11:52:28 +01001911 local_irq_save(flags);
1912 if (uap->port.sysrq)
1913 locked = 0;
1914 else if (oops_in_progress)
1915 locked = spin_trylock(&uap->port.lock);
1916 else
1917 spin_lock(&uap->port.lock);
1918
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919 /*
1920 * First save the CR then disable the interrupts
1921 */
1922 old_cr = readw(uap->port.membase + UART011_CR);
1923 new_cr = old_cr & ~UART011_CR_CTSEN;
1924 new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
1925 writew(new_cr, uap->port.membase + UART011_CR);
1926
Russell Kingd3587882006-03-20 20:00:09 +00001927 uart_console_write(&uap->port, s, count, pl011_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928
1929 /*
1930 * Finally, wait for transmitter to become empty
1931 * and restore the TCR
1932 */
1933 do {
1934 status = readw(uap->port.membase + UART01x_FR);
1935 } while (status & UART01x_FR_BUSY);
1936 writew(old_cr, uap->port.membase + UART011_CR);
1937
Rabin Vincentef605fd2012-01-17 11:52:28 +01001938 if (locked)
1939 spin_unlock(&uap->port.lock);
1940 local_irq_restore(flags);
1941
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 clk_disable(uap->clk);
1943}
1944
1945static void __init
1946pl011_console_get_options(struct uart_amba_port *uap, int *baud,
1947 int *parity, int *bits)
1948{
1949 if (readw(uap->port.membase + UART011_CR) & UART01x_CR_UARTEN) {
1950 unsigned int lcr_h, ibrd, fbrd;
1951
Linus Walleijec489aa2010-06-02 08:13:52 +01001952 lcr_h = readw(uap->port.membase + uap->lcrh_tx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953
1954 *parity = 'n';
1955 if (lcr_h & UART01x_LCRH_PEN) {
1956 if (lcr_h & UART01x_LCRH_EPS)
1957 *parity = 'e';
1958 else
1959 *parity = 'o';
1960 }
1961
1962 if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
1963 *bits = 7;
1964 else
1965 *bits = 8;
1966
1967 ibrd = readw(uap->port.membase + UART011_IBRD);
1968 fbrd = readw(uap->port.membase + UART011_FBRD);
1969
1970 *baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001971
Russell Kingc19f12b2010-12-22 17:48:26 +00001972 if (uap->vendor->oversampling) {
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001973 if (readw(uap->port.membase + UART011_CR)
1974 & ST_UART011_CR_OVSFACT)
1975 *baud *= 2;
1976 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 }
1978}
1979
1980static int __init pl011_console_setup(struct console *co, char *options)
1981{
1982 struct uart_amba_port *uap;
1983 int baud = 38400;
1984 int bits = 8;
1985 int parity = 'n';
1986 int flow = 'n';
Russell King4b4851c2011-09-22 11:35:30 +01001987 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988
1989 /*
1990 * Check whether an invalid uart number has been specified, and
1991 * if so, search for the first available port that does have
1992 * console support.
1993 */
1994 if (co->index >= UART_NR)
1995 co->index = 0;
1996 uap = amba_ports[co->index];
Russell Kingd28122a2007-01-22 18:59:42 +00001997 if (!uap)
1998 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999
Linus Walleij78d80c52012-05-23 21:18:46 +02002000 /* Allow pins to be muxed in and configured */
Linus Walleij2b996fc2013-06-05 15:36:42 +02002001 pinctrl_pm_select_default_state(uap->port.dev);
Linus Walleij78d80c52012-05-23 21:18:46 +02002002
Russell King4b4851c2011-09-22 11:35:30 +01002003 ret = clk_prepare(uap->clk);
2004 if (ret)
2005 return ret;
2006
Jingoo Han574de552013-07-30 17:06:57 +09002007 if (dev_get_platdata(uap->port.dev)) {
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02002008 struct amba_pl011_data *plat;
2009
Jingoo Han574de552013-07-30 17:06:57 +09002010 plat = dev_get_platdata(uap->port.dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02002011 if (plat->init)
2012 plat->init();
2013 }
2014
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015 uap->port.uartclk = clk_get_rate(uap->clk);
2016
2017 if (options)
2018 uart_parse_options(options, &baud, &parity, &bits, &flow);
2019 else
2020 pl011_console_get_options(uap, &baud, &parity, &bits);
2021
2022 return uart_set_options(&uap->port, co, baud, parity, bits, flow);
2023}
2024
Vincent Sanders2d934862005-09-14 22:36:03 +01002025static struct uart_driver amba_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026static struct console amba_console = {
2027 .name = "ttyAMA",
2028 .write = pl011_console_write,
2029 .device = uart_console_device,
2030 .setup = pl011_console_setup,
2031 .flags = CON_PRINTBUFFER,
2032 .index = -1,
2033 .data = &amba_reg,
2034};
2035
2036#define AMBA_CONSOLE (&amba_console)
2037#else
2038#define AMBA_CONSOLE NULL
2039#endif
2040
2041static struct uart_driver amba_reg = {
2042 .owner = THIS_MODULE,
2043 .driver_name = "ttyAMA",
2044 .dev_name = "ttyAMA",
2045 .major = SERIAL_AMBA_MAJOR,
2046 .minor = SERIAL_AMBA_MINOR,
2047 .nr = UART_NR,
2048 .cons = AMBA_CONSOLE,
2049};
2050
Matthew Leach32614aa2012-08-28 16:41:28 +01002051static int pl011_probe_dt_alias(int index, struct device *dev)
2052{
2053 struct device_node *np;
2054 static bool seen_dev_with_alias = false;
2055 static bool seen_dev_without_alias = false;
2056 int ret = index;
2057
2058 if (!IS_ENABLED(CONFIG_OF))
2059 return ret;
2060
2061 np = dev->of_node;
2062 if (!np)
2063 return ret;
2064
2065 ret = of_alias_get_id(np, "serial");
2066 if (IS_ERR_VALUE(ret)) {
2067 seen_dev_without_alias = true;
2068 ret = index;
2069 } else {
2070 seen_dev_with_alias = true;
2071 if (ret >= ARRAY_SIZE(amba_ports) || amba_ports[ret] != NULL) {
2072 dev_warn(dev, "requested serial port %d not available.\n", ret);
2073 ret = index;
2074 }
2075 }
2076
2077 if (seen_dev_with_alias && seen_dev_without_alias)
2078 dev_warn(dev, "aliased and non-aliased serial devices found in device tree. Serial port enumeration may be unpredictable.\n");
2079
2080 return ret;
2081}
2082
Russell Kingaa25afa2011-02-19 15:55:00 +00002083static int pl011_probe(struct amba_device *dev, const struct amba_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084{
2085 struct uart_amba_port *uap;
Alessandro Rubini5926a292009-06-04 17:43:04 +01002086 struct vendor_data *vendor = id->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 void __iomem *base;
2088 int i, ret;
2089
2090 for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
2091 if (amba_ports[i] == NULL)
2092 break;
2093
2094 if (i == ARRAY_SIZE(amba_ports)) {
2095 ret = -EBUSY;
2096 goto out;
2097 }
2098
Linus Walleijde609582012-10-15 13:36:01 +02002099 uap = devm_kzalloc(&dev->dev, sizeof(struct uart_amba_port),
2100 GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101 if (uap == NULL) {
2102 ret = -ENOMEM;
2103 goto out;
2104 }
2105
Matthew Leach32614aa2012-08-28 16:41:28 +01002106 i = pl011_probe_dt_alias(i, &dev->dev);
2107
Linus Walleijde609582012-10-15 13:36:01 +02002108 base = devm_ioremap(&dev->dev, dev->res.start,
2109 resource_size(&dev->res));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 if (!base) {
2111 ret = -ENOMEM;
Linus Walleijde609582012-10-15 13:36:01 +02002112 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113 }
2114
Linus Walleijde609582012-10-15 13:36:01 +02002115 uap->clk = devm_clk_get(&dev->dev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116 if (IS_ERR(uap->clk)) {
2117 ret = PTR_ERR(uap->clk);
Linus Walleijde609582012-10-15 13:36:01 +02002118 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 }
2120
Russell Kingc19f12b2010-12-22 17:48:26 +00002121 uap->vendor = vendor;
Linus Walleijec489aa2010-06-02 08:13:52 +01002122 uap->lcrh_rx = vendor->lcrh_rx;
2123 uap->lcrh_tx = vendor->lcrh_tx;
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05302124 uap->old_cr = 0;
Jongsung Kimea336402013-05-10 18:05:35 +09002125 uap->fifosize = vendor->get_fifosize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126 uap->port.dev = &dev->dev;
2127 uap->port.mapbase = dev->res.start;
2128 uap->port.membase = base;
2129 uap->port.iotype = UPIO_MEM;
2130 uap->port.irq = dev->irq[0];
Russell Kingffca2b12010-12-22 17:13:05 +00002131 uap->port.fifosize = uap->fifosize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132 uap->port.ops = &amba_pl011_pops;
2133 uap->port.flags = UPF_BOOT_AUTOCONF;
2134 uap->port.line = i;
Arnd Bergmann787b0c12013-01-28 16:24:37 +00002135 pl011_dma_probe(&dev->dev, uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136
Linus Walleijc3d8b762012-03-21 20:15:18 +01002137 /* Ensure interrupts from this UART are masked and cleared */
2138 writew(0, uap->port.membase + UART011_IMSC);
2139 writew(0xffff, uap->port.membase + UART011_ICR);
2140
Russell Kinge8a7ba82010-12-28 09:16:54 +00002141 snprintf(uap->type, sizeof(uap->type), "PL011 rev%u", amba_rev(dev));
2142
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 amba_ports[i] = uap;
2144
2145 amba_set_drvdata(dev, uap);
2146 ret = uart_add_one_port(&amba_reg, &uap->port);
2147 if (ret) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148 amba_ports[i] = NULL;
Russell King68b65f72010-12-22 17:24:39 +00002149 pl011_dma_remove(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150 }
2151 out:
2152 return ret;
2153}
2154
2155static int pl011_remove(struct amba_device *dev)
2156{
2157 struct uart_amba_port *uap = amba_get_drvdata(dev);
2158 int i;
2159
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160 uart_remove_one_port(&amba_reg, &uap->port);
2161
2162 for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
2163 if (amba_ports[i] == uap)
2164 amba_ports[i] = NULL;
2165
Russell King68b65f72010-12-22 17:24:39 +00002166 pl011_dma_remove(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167 return 0;
2168}
2169
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002170#ifdef CONFIG_PM_SLEEP
2171static int pl011_suspend(struct device *dev)
Leo Chenb736b892009-07-28 23:43:33 +01002172{
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002173 struct uart_amba_port *uap = dev_get_drvdata(dev);
Leo Chenb736b892009-07-28 23:43:33 +01002174
2175 if (!uap)
2176 return -EINVAL;
2177
2178 return uart_suspend_port(&amba_reg, &uap->port);
2179}
2180
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002181static int pl011_resume(struct device *dev)
Leo Chenb736b892009-07-28 23:43:33 +01002182{
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002183 struct uart_amba_port *uap = dev_get_drvdata(dev);
Leo Chenb736b892009-07-28 23:43:33 +01002184
2185 if (!uap)
2186 return -EINVAL;
2187
2188 return uart_resume_port(&amba_reg, &uap->port);
2189}
2190#endif
2191
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002192static SIMPLE_DEV_PM_OPS(pl011_dev_pm_ops, pl011_suspend, pl011_resume);
2193
Russell King2c39c9e2010-07-27 08:50:16 +01002194static struct amba_id pl011_ids[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195 {
2196 .id = 0x00041011,
2197 .mask = 0x000fffff,
Alessandro Rubini5926a292009-06-04 17:43:04 +01002198 .data = &vendor_arm,
2199 },
2200 {
2201 .id = 0x00380802,
2202 .mask = 0x00ffffff,
2203 .data = &vendor_st,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204 },
2205 { 0, 0 },
2206};
2207
Dave Martin60f7a332011-10-05 15:15:22 +01002208MODULE_DEVICE_TABLE(amba, pl011_ids);
2209
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210static struct amba_driver pl011_driver = {
2211 .drv = {
2212 .name = "uart-pl011",
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002213 .pm = &pl011_dev_pm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214 },
2215 .id_table = pl011_ids,
2216 .probe = pl011_probe,
2217 .remove = pl011_remove,
2218};
2219
2220static int __init pl011_init(void)
2221{
2222 int ret;
2223 printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");
2224
2225 ret = uart_register_driver(&amba_reg);
2226 if (ret == 0) {
2227 ret = amba_driver_register(&pl011_driver);
2228 if (ret)
2229 uart_unregister_driver(&amba_reg);
2230 }
2231 return ret;
2232}
2233
2234static void __exit pl011_exit(void)
2235{
2236 amba_driver_unregister(&pl011_driver);
2237 uart_unregister_driver(&amba_reg);
2238}
2239
Alessandro Rubini4dd9e742009-05-05 05:54:13 +01002240/*
2241 * While this can be a module, if builtin it's most likely the console
2242 * So let's leave module_exit but move module_init to an earlier place
2243 */
2244arch_initcall(pl011_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245module_exit(pl011_exit);
2246
2247MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
2248MODULE_DESCRIPTION("ARM AMBA serial port driver");
2249MODULE_LICENSE("GPL");