blob: 586eab7b653d052c2d5e2311452022da0f4e0a9c [file] [log] [blame]
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001/*
2 * at91sam9g45.dtsi - Device Tree Include file for AT91SAM9G45 family SoC
3 * applies to AT91SAM9G45, AT91SAM9M10,
4 * AT91SAM9G46, AT91SAM9M11 SoC
5 *
6 * Copyright (C) 2011 Atmel,
7 * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>
8 *
9 * Licensed under GPLv2 or later.
10 */
11
Jean-Christophe PLAGNIOL-VILLARD6db64d22013-05-15 01:21:50 +080012#include "skeleton.dtsi"
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +020013#include <dt-bindings/dma/at91.h>
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +080014#include <dt-bindings/pinctrl/at91.h>
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080015#include <dt-bindings/interrupt-controller/irq.h>
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +080016#include <dt-bindings/gpio/gpio.h>
Alexandre Belloni6f368c32014-06-11 22:39:06 +020017#include <dt-bindings/clock/at91.h>
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020018
19/ {
20 model = "Atmel AT91SAM9G45 family SoC";
21 compatible = "atmel,at91sam9g45";
22 interrupt-parent = <&aic>;
23
24 aliases {
25 serial0 = &dbgu;
26 serial1 = &usart0;
27 serial2 = &usart1;
28 serial3 = &usart2;
29 serial4 = &usart3;
Nicolas Ferre21f81872012-02-11 15:41:40 +010030 gpio0 = &pioA;
31 gpio1 = &pioB;
32 gpio2 = &pioC;
33 gpio3 = &pioD;
34 gpio4 = &pioE;
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +010035 tcb0 = &tcb0;
36 tcb1 = &tcb1;
Ludovic Desroches05dcd362012-09-12 08:42:16 +020037 i2c0 = &i2c0;
38 i2c1 = &i2c1;
Bo Shen099343c2012-11-07 11:41:41 +080039 ssc0 = &ssc0;
40 ssc1 = &ssc1;
Bo Shenf3ab0522013-12-19 11:59:17 +080041 pwm0 = &pwm0;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020042 };
43 cpus {
Lorenzo Pieralisie757a6e2013-04-18 18:31:35 +010044 #address-cells = <0>;
45 #size-cells = <0>;
46
47 cpu {
48 compatible = "arm,arm926ej-s";
49 device_type = "cpu";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020050 };
51 };
52
Ludovic Desrochesdcce6ce2012-04-02 20:44:20 +020053 memory {
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020054 reg = <0x70000000 0x10000000>;
55 };
56
Alexandre Belloni6f368c32014-06-11 22:39:06 +020057 clocks {
58 slow_xtal: slow_xtal {
59 compatible = "fixed-clock";
60 #clock-cells = <0>;
61 clock-frequency = <0>;
62 };
63
64 main_xtal: main_xtal {
65 compatible = "fixed-clock";
66 #clock-cells = <0>;
67 clock-frequency = <0>;
68 };
69
70 adc_op_clk: adc_op_clk{
71 compatible = "fixed-clock";
72 #clock-cells = <0>;
73 clock-frequency = <300000>;
74 };
75 };
76
Alexandre Bellonif04660e2015-01-13 19:12:24 +010077 sram: sram@00300000 {
78 compatible = "mmio-sram";
79 reg = <0x00300000 0x10000>;
80 };
81
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020082 ahb {
83 compatible = "simple-bus";
84 #address-cells = <1>;
85 #size-cells = <1>;
86 ranges;
87
88 apb {
89 compatible = "simple-bus";
90 #address-cells = <1>;
91 #size-cells = <1>;
92 ranges;
93
94 aic: interrupt-controller@fffff000 {
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +020095 #interrupt-cells = <3>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020096 compatible = "atmel,at91rm9200-aic";
97 interrupt-controller;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020098 reg = <0xfffff000 0x200>;
Jean-Christophe PLAGNIOL-VILLARDc6573942012-04-09 19:36:36 +080099 atmel,external-irqs = <31>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200100 };
101
Jean-Christophe PLAGNIOL-VILLARDa7776ec2012-03-02 20:54:37 +0800102 ramc0: ramc@ffffe400 {
103 compatible = "atmel,at91sam9g45-ddramc";
Maxime Ripard1e165a72014-07-03 12:01:29 +0200104 reg = <0xffffe400 0x200>;
Nicolas Ferre464d6e12014-08-19 16:04:10 -0500105 clocks = <&ddrck>;
106 clock-names = "ddrck";
Maxime Ripard1e165a72014-07-03 12:01:29 +0200107 };
108
109 ramc1: ramc@ffffe600 {
110 compatible = "atmel,at91sam9g45-ddramc";
111 reg = <0xffffe600 0x200>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200112 clocks = <&ddrck>;
113 clock-names = "ddrck";
Jean-Christophe PLAGNIOL-VILLARDa7776ec2012-03-02 20:54:37 +0800114 };
115
Jean-Christophe PLAGNIOL-VILLARDeb5e76f2012-03-02 20:44:23 +0800116 pmc: pmc@fffffc00 {
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200117 compatible = "atmel,at91sam9g45-pmc";
Jean-Christophe PLAGNIOL-VILLARDeb5e76f2012-03-02 20:44:23 +0800118 reg = <0xfffffc00 0x100>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200119 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
120 interrupt-controller;
121 #address-cells = <1>;
122 #size-cells = <0>;
123 #interrupt-cells = <1>;
124
125 main_osc: main_osc {
126 compatible = "atmel,at91rm9200-clk-main-osc";
127 #clock-cells = <0>;
128 interrupts-extended = <&pmc AT91_PMC_MOSCS>;
129 clocks = <&main_xtal>;
130 };
131
132 main: mainck {
133 compatible = "atmel,at91rm9200-clk-main";
134 #clock-cells = <0>;
135 clocks = <&main_osc>;
136 };
137
138 plla: pllack {
139 compatible = "atmel,at91rm9200-clk-pll";
140 #clock-cells = <0>;
141 interrupts-extended = <&pmc AT91_PMC_LOCKA>;
142 clocks = <&main>;
143 reg = <0>;
144 atmel,clk-input-range = <2000000 32000000>;
145 #atmel,pll-clk-output-range-cells = <4>;
146 atmel,pll-clk-output-ranges = <745000000 800000000 0 0
147 695000000 750000000 1 0
148 645000000 700000000 2 0
149 595000000 650000000 3 0
150 545000000 600000000 0 1
151 495000000 555000000 1 1
152 445000000 500000000 2 1
153 400000000 450000000 3 1>;
154 };
155
156 plladiv: plladivck {
157 compatible = "atmel,at91sam9x5-clk-plldiv";
158 #clock-cells = <0>;
159 clocks = <&plla>;
160 };
161
162 utmi: utmick {
163 compatible = "atmel,at91sam9x5-clk-utmi";
164 #clock-cells = <0>;
165 interrupts-extended = <&pmc AT91_PMC_LOCKU>;
166 clocks = <&main>;
167 };
168
169 mck: masterck {
170 compatible = "atmel,at91rm9200-clk-master";
171 #clock-cells = <0>;
172 interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
Boris BREZILLON97735da42014-09-09 12:14:20 +0200173 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200174 atmel,clk-output-range = <0 133333333>;
175 atmel,clk-divisors = <1 2 4 3>;
176 };
177
178 usb: usbck {
179 compatible = "atmel,at91sam9x5-clk-usb";
180 #clock-cells = <0>;
181 clocks = <&plladiv>, <&utmi>;
182 };
183
184 prog: progck {
185 compatible = "atmel,at91sam9g45-clk-programmable";
186 #address-cells = <1>;
187 #size-cells = <0>;
188 interrupt-parent = <&pmc>;
Boris BREZILLON97735da42014-09-09 12:14:20 +0200189 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>, <&mck>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200190
191 prog0: prog0 {
192 #clock-cells = <0>;
193 reg = <0>;
194 interrupts = <AT91_PMC_PCKRDY(0)>;
195 };
196
197 prog1: prog1 {
198 #clock-cells = <0>;
199 reg = <1>;
200 interrupts = <AT91_PMC_PCKRDY(1)>;
201 };
202 };
203
204 systemck {
205 compatible = "atmel,at91rm9200-clk-system";
206 #address-cells = <1>;
207 #size-cells = <0>;
208
209 ddrck: ddrck {
210 #clock-cells = <0>;
211 reg = <2>;
212 clocks = <&mck>;
213 };
214
215 uhpck: uhpck {
216 #clock-cells = <0>;
217 reg = <6>;
218 clocks = <&usb>;
219 };
220
221 pck0: pck0 {
222 #clock-cells = <0>;
223 reg = <8>;
224 clocks = <&prog0>;
225 };
226
227 pck1: pck1 {
228 #clock-cells = <0>;
229 reg = <9>;
230 clocks = <&prog1>;
231 };
232 };
233
234 periphck {
235 compatible = "atmel,at91rm9200-clk-peripheral";
236 #address-cells = <1>;
237 #size-cells = <0>;
238 clocks = <&mck>;
239
240 pioA_clk: pioA_clk {
241 #clock-cells = <0>;
242 reg = <2>;
243 };
244
245 pioB_clk: pioB_clk {
246 #clock-cells = <0>;
247 reg = <3>;
248 };
249
250 pioC_clk: pioC_clk {
251 #clock-cells = <0>;
252 reg = <4>;
253 };
254
255 pioDE_clk: pioDE_clk {
256 #clock-cells = <0>;
257 reg = <5>;
258 };
259
260 trng_clk: trng_clk {
261 #clock-cells = <0>;
262 reg = <6>;
263 };
264
265 usart0_clk: usart0_clk {
266 #clock-cells = <0>;
267 reg = <7>;
268 };
269
270 usart1_clk: usart1_clk {
271 #clock-cells = <0>;
272 reg = <8>;
273 };
274
275 usart2_clk: usart2_clk {
276 #clock-cells = <0>;
277 reg = <9>;
278 };
279
280 usart3_clk: usart3_clk {
281 #clock-cells = <0>;
282 reg = <10>;
283 };
284
285 mci0_clk: mci0_clk {
286 #clock-cells = <0>;
287 reg = <11>;
288 };
289
290 twi0_clk: twi0_clk {
291 #clock-cells = <0>;
292 reg = <12>;
293 };
294
295 twi1_clk: twi1_clk {
296 #clock-cells = <0>;
297 reg = <13>;
298 };
299
300 spi0_clk: spi0_clk {
301 #clock-cells = <0>;
302 reg = <14>;
303 };
304
305 spi1_clk: spi1_clk {
306 #clock-cells = <0>;
307 reg = <15>;
308 };
309
310 ssc0_clk: ssc0_clk {
311 #clock-cells = <0>;
312 reg = <16>;
313 };
314
315 ssc1_clk: ssc1_clk {
316 #clock-cells = <0>;
317 reg = <17>;
318 };
319
320 tcb0_clk: tcb0_clk {
321 #clock-cells = <0>;
322 reg = <18>;
323 };
324
325 pwm_clk: pwm_clk {
326 #clock-cells = <0>;
327 reg = <19>;
328 };
329
330 adc_clk: adc_clk {
331 #clock-cells = <0>;
332 reg = <20>;
333 };
334
335 dma0_clk: dma0_clk {
336 #clock-cells = <0>;
337 reg = <21>;
338 };
339
340 uhphs_clk: uhphs_clk {
341 #clock-cells = <0>;
342 reg = <22>;
343 };
344
345 lcd_clk: lcd_clk {
346 #clock-cells = <0>;
347 reg = <23>;
348 };
349
350 ac97_clk: ac97_clk {
351 #clock-cells = <0>;
352 reg = <24>;
353 };
354
355 macb0_clk: macb0_clk {
356 #clock-cells = <0>;
357 reg = <25>;
358 };
359
360 isi_clk: isi_clk {
361 #clock-cells = <0>;
362 reg = <26>;
363 };
364
365 udphs_clk: udphs_clk {
366 #clock-cells = <0>;
367 reg = <27>;
368 };
369
370 aestdessha_clk: aestdessha_clk {
371 #clock-cells = <0>;
372 reg = <28>;
373 };
374
375 mci1_clk: mci1_clk {
376 #clock-cells = <0>;
377 reg = <29>;
378 };
379
380 vdec_clk: vdec_clk {
381 #clock-cells = <0>;
382 reg = <30>;
383 };
384 };
Jean-Christophe PLAGNIOL-VILLARDeb5e76f2012-03-02 20:44:23 +0800385 };
386
Jean-Christophe PLAGNIOL-VILLARDc8082d32012-03-03 03:16:27 +0800387 rstc@fffffd00 {
388 compatible = "atmel,at91sam9g45-rstc";
389 reg = <0xfffffd00 0x10>;
390 };
391
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100392 pit: timer@fffffd30 {
393 compatible = "atmel,at91sam9260-pit";
394 reg = <0xfffffd30 0xf>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800395 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200396 clocks = <&mck>;
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100397 };
398
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100399
Jean-Christophe PLAGNIOL-VILLARD82015c42012-03-02 21:01:00 +0800400 shdwc@fffffd10 {
401 compatible = "atmel,at91sam9rl-shdwc";
402 reg = <0xfffffd10 0x10>;
403 };
404
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100405 tcb0: timer@fff7c000 {
406 compatible = "atmel,at91rm9200-tcb";
407 reg = <0xfff7c000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800408 interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200409 clocks = <&tcb0_clk>, <&tcb0_clk>, <&tcb0_clk>;
410 clock-names = "t0_clk", "t1_clk", "t2_clk";
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100411 };
412
413 tcb1: timer@fffd4000 {
414 compatible = "atmel,at91rm9200-tcb";
415 reg = <0xfffd4000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800416 interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200417 clocks = <&tcb0_clk>, <&tcb0_clk>, <&tcb0_clk>;
418 clock-names = "t0_clk", "t1_clk", "t2_clk";
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100419 };
420
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200421 dma: dma-controller@ffffec00 {
422 compatible = "atmel,at91sam9g45-dma";
423 reg = <0xffffec00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800424 interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches980ce7d2013-04-16 15:03:06 +0200425 #dma-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200426 clocks = <&dma0_clk>;
427 clock-names = "dma_clk";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200428 };
429
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800430 pinctrl@fffff200 {
431 #address-cells = <1>;
432 #size-cells = <1>;
433 compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
434 ranges = <0xfffff200 0xfffff200 0xa00>;
Nicolas Ferre21f81872012-02-11 15:41:40 +0100435
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800436 atmel,mux-mask = <
437 /* A B */
438 0xffffffff 0xffc003ff /* pioA */
439 0xffffffff 0x800f8f00 /* pioB */
440 0xffffffff 0x00000e00 /* pioC */
441 0xffffffff 0xff0c1381 /* pioD */
442 0xffffffff 0x81ffff81 /* pioE */
443 >;
444
445 /* shared pinctrl settings */
Alexandre Belloni72e6cac2014-03-19 00:15:39 +0100446 adc0 {
447 pinctrl_adc0_adtrg: adc0_adtrg {
448 atmel,pins = <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
449 };
450 pinctrl_adc0_ad0: adc0_ad0 {
451 atmel,pins = <AT91_PIOD 20 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
452 };
453 pinctrl_adc0_ad1: adc0_ad1 {
454 atmel,pins = <AT91_PIOD 21 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
455 };
456 pinctrl_adc0_ad2: adc0_ad2 {
457 atmel,pins = <AT91_PIOD 22 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
458 };
459 pinctrl_adc0_ad3: adc0_ad3 {
460 atmel,pins = <AT91_PIOD 23 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
461 };
462 pinctrl_adc0_ad4: adc0_ad4 {
463 atmel,pins = <AT91_PIOD 24 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
464 };
465 pinctrl_adc0_ad5: adc0_ad5 {
466 atmel,pins = <AT91_PIOD 25 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
467 };
468 pinctrl_adc0_ad6: adc0_ad6 {
469 atmel,pins = <AT91_PIOD 26 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
470 };
471 pinctrl_adc0_ad7: adc0_ad7 {
472 atmel,pins = <AT91_PIOD 27 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
473 };
474 };
475
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800476 dbgu {
477 pinctrl_dbgu: dbgu-0 {
478 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800479 <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
480 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB13 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800481 };
482 };
483
Ludovic Desrochescd127e12013-11-22 14:49:53 +0100484 i2c0 {
485 pinctrl_i2c0: i2c0-0 {
486 atmel,pins =
487 <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA21 periph A TWCK0 */
488 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA20 periph A TWD0 */
489 };
490 };
491
492 i2c1 {
493 pinctrl_i2c1: i2c1-0 {
494 atmel,pins =
495 <AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A TWCK1 */
496 AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB10 periph A TWD1 */
497 };
498 };
499
Boris Brezillonaccda272014-09-30 18:19:47 +0200500 isi {
501 pinctrl_isi: isi-0 {
502 atmel,pins = <AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE /* D8 */
503 AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* D9 */
504 AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* D10 */
505 AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE /* D11 */
506 AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* D0 */
507 AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* D1 */
508 AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* D2 */
509 AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* D3 */
510 AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* D4 */
511 AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* D5 */
512 AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* D6 */
513 AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* D7 */
514 AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PCK */
515 AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* VSYNC */
516 AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* HSYNC */
517 AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_NONE /* MCK */>;
518 };
519 };
520
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800521 usart0 {
522 pinctrl_usart0: usart0-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800523 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800524 <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A with pullup */
525 AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800526 };
527
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800528 pinctrl_usart0_rts: usart0_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800529 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800530 <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB17 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800531 };
532
533 pinctrl_usart0_cts: usart0_cts-0 {
534 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800535 <AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800536 };
537 };
538
539 uart1 {
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800540 pinctrl_usart1: usart1-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800541 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800542 <AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB4 periph A with pullup */
543 AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800544 };
545
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800546 pinctrl_usart1_rts: usart1_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800547 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800548 <AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800549 };
550
551 pinctrl_usart1_cts: usart1_cts-0 {
552 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800553 <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD17 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800554 };
555 };
556
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800557 usart2 {
558 pinctrl_usart2: usart2-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800559 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800560 <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB6 periph A with pullup */
561 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800562 };
563
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800564 pinctrl_usart2_rts: usart2_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800565 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800566 <AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC9 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800567 };
568
569 pinctrl_usart2_cts: usart2_cts-0 {
570 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800571 <AT91_PIOC 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC11 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800572 };
573 };
574
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800575 usart3 {
576 pinctrl_usart3: usart3-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800577 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800578 <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB9 periph A with pullup */
579 AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800580 };
581
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800582 pinctrl_usart3_rts: usart3_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800583 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800584 <AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800585 };
586
587 pinctrl_usart3_cts: usart3_cts-0 {
588 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800589 <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA24 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800590 };
591 };
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800592
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800593 nand {
594 pinctrl_nand: nand-0 {
595 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800596 <AT91_PIOC 8 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC8 gpio RDY pin pull_up*/
597 AT91_PIOC 14 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PC14 gpio enable pin pull_up */
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800598 };
599 };
600
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800601 macb {
602 pinctrl_macb_rmii: macb_rmii-0 {
603 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800604 <AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */
605 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */
606 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
607 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
608 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
609 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
610 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA16 periph A */
611 AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
612 AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA18 periph A */
613 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA19 periph A */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800614 };
615
616 pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
617 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800618 <AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA6 periph B */
619 AT91_PIOA 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA7 periph B */
620 AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA8 periph B */
621 AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA9 periph B */
622 AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
623 AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
624 AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA29 periph B */
625 AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800626 };
627 };
628
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800629 mmc0 {
630 pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
631 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800632 <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A */
633 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
634 AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA2 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800635 };
636
637 pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
638 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800639 <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */
640 AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */
641 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800642 };
643
644 pinctrl_mmc0_slot0_dat4_7: mmc0_slot0_dat4_7-0 {
645 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800646 <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA6 periph A with pullup */
647 AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
648 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA8 periph A with pullup */
649 AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA9 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800650 };
651 };
652
653 mmc1 {
654 pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
655 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800656 <AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA31 periph A */
657 AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA22 periph A with pullup */
658 AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA23 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800659 };
660
661 pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
662 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800663 <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */
664 AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA25 periph A with pullup */
665 AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA26 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800666 };
667
668 pinctrl_mmc1_slot0_dat4_7: mmc1_slot0_dat4_7-0 {
669 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800670 <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA27 periph A with pullup */
671 AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */
672 AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA29 periph A with pullup */
673 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA30 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800674 };
675 };
676
Bo Shen544ae6b2013-01-11 15:08:30 +0100677 ssc0 {
678 pinctrl_ssc0_tx: ssc0_tx-0 {
679 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800680 <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A */
681 AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A */
682 AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD2 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100683 };
684
685 pinctrl_ssc0_rx: ssc0_rx-0 {
686 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800687 <AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A */
688 AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD4 periph A */
689 AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD5 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100690 };
691 };
692
693 ssc1 {
694 pinctrl_ssc1_tx: ssc1_tx-0 {
695 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800696 <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A */
697 AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A */
698 AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100699 };
700
701 pinctrl_ssc1_rx: ssc1_rx-0 {
702 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800703 <AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD13 periph A */
704 AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A */
705 AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD15 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100706 };
707 };
708
Wenyou Yanga68b7282013-04-03 14:03:52 +0800709 spi0 {
710 pinctrl_spi0: spi0-0 {
711 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800712 <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A SPI0_MISO pin */
713 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A SPI0_MOSI pin */
714 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A SPI0_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800715 };
716 };
717
718 spi1 {
719 pinctrl_spi1: spi1-0 {
720 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800721 <AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A SPI1_MISO pin */
722 AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A SPI1_MOSI pin */
723 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB16 periph A SPI1_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800724 };
725 };
726
Boris BREZILLON028633c2013-05-24 10:05:56 +0000727 tcb0 {
728 pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
729 atmel,pins = <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
730 };
731
732 pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
733 atmel,pins = <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
734 };
735
736 pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
737 atmel,pins = <AT91_PIOC 10 AT91_PERIPH_B AT91_PINCTRL_NONE>;
738 };
739
740 pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
741 atmel,pins = <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>;
742 };
743
744 pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
745 atmel,pins = <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
746 };
747
748 pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
749 atmel,pins = <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
750 };
751
752 pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
753 atmel,pins = <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;
754 };
755
756 pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
757 atmel,pins = <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
758 };
759
760 pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
761 atmel,pins = <AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>;
762 };
763 };
764
765 tcb1 {
766 pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
767 atmel,pins = <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE>;
768 };
769
770 pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
771 atmel,pins = <AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_NONE>;
772 };
773
774 pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
775 atmel,pins = <AT91_PIOD 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
776 };
777
778 pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
779 atmel,pins = <AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE>;
780 };
781
782 pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
783 atmel,pins = <AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_NONE>;
784 };
785
786 pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
787 atmel,pins = <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>;
788 };
789
790 pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
791 atmel,pins = <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>;
792 };
793
794 pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
795 atmel,pins = <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_NONE>;
796 };
797
798 pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
799 atmel,pins = <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
800 };
801 };
802
Jean-Christophe PLAGNIOL-VILLARDddee65b2013-03-29 02:10:47 +0800803 fb {
804 pinctrl_fb: fb-0 {
805 atmel,pins =
806 <AT91_PIOE 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE0 periph A */
807 AT91_PIOE 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE2 periph A */
808 AT91_PIOE 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE3 periph A */
809 AT91_PIOE 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE4 periph A */
810 AT91_PIOE 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE5 periph A */
811 AT91_PIOE 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE6 periph A */
812 AT91_PIOE 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE7 periph A */
813 AT91_PIOE 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE8 periph A */
814 AT91_PIOE 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE9 periph A */
815 AT91_PIOE 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE10 periph A */
816 AT91_PIOE 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE11 periph A */
817 AT91_PIOE 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE12 periph A */
818 AT91_PIOE 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE13 periph A */
819 AT91_PIOE 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE14 periph A */
820 AT91_PIOE 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE15 periph A */
821 AT91_PIOE 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE16 periph A */
822 AT91_PIOE 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE17 periph A */
823 AT91_PIOE 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE18 periph A */
824 AT91_PIOE 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE19 periph A */
825 AT91_PIOE 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE20 periph A */
826 AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE21 periph A */
827 AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE22 periph A */
828 AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE23 periph A */
829 AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE24 periph A */
830 AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE25 periph A */
831 AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE26 periph A */
832 AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE27 periph A */
833 AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE28 periph A */
834 AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE29 periph A */
835 AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PE30 periph A */
836 };
837 };
838
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800839 pioA: gpio@fffff200 {
840 compatible = "atmel,at91rm9200-gpio";
841 reg = <0xfffff200 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800842 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800843 #gpio-cells = <2>;
844 gpio-controller;
845 interrupt-controller;
846 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200847 clocks = <&pioA_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800848 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100849
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800850 pioB: gpio@fffff400 {
851 compatible = "atmel,at91rm9200-gpio";
852 reg = <0xfffff400 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800853 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800854 #gpio-cells = <2>;
855 gpio-controller;
856 interrupt-controller;
857 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200858 clocks = <&pioB_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800859 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100860
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800861 pioC: gpio@fffff600 {
862 compatible = "atmel,at91rm9200-gpio";
863 reg = <0xfffff600 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800864 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800865 #gpio-cells = <2>;
866 gpio-controller;
867 interrupt-controller;
868 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200869 clocks = <&pioC_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800870 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100871
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800872 pioD: gpio@fffff800 {
873 compatible = "atmel,at91rm9200-gpio";
874 reg = <0xfffff800 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800875 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800876 #gpio-cells = <2>;
877 gpio-controller;
878 interrupt-controller;
879 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200880 clocks = <&pioDE_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800881 };
882
883 pioE: gpio@fffffa00 {
884 compatible = "atmel,at91rm9200-gpio";
885 reg = <0xfffffa00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800886 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800887 #gpio-cells = <2>;
888 gpio-controller;
889 interrupt-controller;
890 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200891 clocks = <&pioDE_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800892 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100893 };
894
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200895 dbgu: serial@ffffee00 {
896 compatible = "atmel,at91sam9260-usart";
897 reg = <0xffffee00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800898 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800899 pinctrl-names = "default";
900 pinctrl-0 = <&pinctrl_dbgu>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200901 clocks = <&mck>;
902 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200903 status = "disabled";
904 };
905
906 usart0: serial@fff8c000 {
907 compatible = "atmel,at91sam9260-usart";
908 reg = <0xfff8c000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800909 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200910 atmel,use-dma-rx;
911 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800912 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800913 pinctrl-0 = <&pinctrl_usart0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200914 clocks = <&usart0_clk>;
915 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200916 status = "disabled";
917 };
918
919 usart1: serial@fff90000 {
920 compatible = "atmel,at91sam9260-usart";
921 reg = <0xfff90000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800922 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200923 atmel,use-dma-rx;
924 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800925 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800926 pinctrl-0 = <&pinctrl_usart1>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200927 clocks = <&usart1_clk>;
928 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200929 status = "disabled";
930 };
931
932 usart2: serial@fff94000 {
933 compatible = "atmel,at91sam9260-usart";
934 reg = <0xfff94000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800935 interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200936 atmel,use-dma-rx;
937 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800938 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800939 pinctrl-0 = <&pinctrl_usart2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200940 clocks = <&usart2_clk>;
941 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200942 status = "disabled";
943 };
944
945 usart3: serial@fff98000 {
946 compatible = "atmel,at91sam9260-usart";
947 reg = <0xfff98000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800948 interrupts = <10 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200949 atmel,use-dma-rx;
950 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800951 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800952 pinctrl-0 = <&pinctrl_usart3>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200953 clocks = <&usart3_clk>;
954 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200955 status = "disabled";
956 };
Nicolas Ferre0d4f99d2011-12-05 18:03:05 +0100957
958 macb0: ethernet@fffbc000 {
Boris BREZILLON9c348d42015-03-07 07:23:29 +0100959 compatible = "cdns,at91sam9260-macb", "cdns,macb";
Nicolas Ferre0d4f99d2011-12-05 18:03:05 +0100960 reg = <0xfffbc000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800961 interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800962 pinctrl-names = "default";
963 pinctrl-0 = <&pinctrl_macb_rmii>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200964 clocks = <&macb0_clk>, <&macb0_clk>;
965 clock-names = "hclk", "pclk";
Nicolas Ferre0d4f99d2011-12-05 18:03:05 +0100966 status = "disabled";
967 };
Maxime Ripard93b298b2012-05-11 15:35:38 +0200968
Boris Brezillon3e16d322014-11-20 10:43:25 +0100969 trng@fffcc000 {
970 compatible = "atmel,at91sam9g45-trng";
971 reg = <0xfffcc000 0x4000>;
972 interrupts = <6 IRQ_TYPE_LEVEL_HIGH 0>;
973 clocks = <&trng_clk>;
974 };
975
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200976 i2c0: i2c@fff84000 {
977 compatible = "atmel,at91sam9g10-i2c";
978 reg = <0xfff84000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800979 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochescd127e12013-11-22 14:49:53 +0100980 pinctrl-names = "default";
981 pinctrl-0 = <&pinctrl_i2c0>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200982 #address-cells = <1>;
983 #size-cells = <0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200984 clocks = <&twi0_clk>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200985 status = "disabled";
986 };
987
988 i2c1: i2c@fff88000 {
989 compatible = "atmel,at91sam9g10-i2c";
990 reg = <0xfff88000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800991 interrupts = <13 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochescd127e12013-11-22 14:49:53 +0100992 pinctrl-names = "default";
993 pinctrl-0 = <&pinctrl_i2c1>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200994 #address-cells = <1>;
995 #size-cells = <0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200996 clocks = <&twi1_clk>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200997 status = "disabled";
998 };
999
Bo Shen099343c2012-11-07 11:41:41 +08001000 ssc0: ssc@fff9c000 {
1001 compatible = "atmel,at91sam9g45-ssc";
1002 reg = <0xfff9c000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001003 interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
Bo Shen544ae6b2013-01-11 15:08:30 +01001004 pinctrl-names = "default";
1005 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001006 clocks = <&ssc0_clk>;
1007 clock-names = "pclk";
Bo Shen315656b2012-12-13 10:05:07 +08001008 status = "disabled";
Bo Shen099343c2012-11-07 11:41:41 +08001009 };
1010
1011 ssc1: ssc@fffa0000 {
1012 compatible = "atmel,at91sam9g45-ssc";
1013 reg = <0xfffa0000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001014 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 5>;
Bo Shen544ae6b2013-01-11 15:08:30 +01001015 pinctrl-names = "default";
1016 pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001017 clocks = <&ssc1_clk>;
1018 clock-names = "pclk";
Bo Shen315656b2012-12-13 10:05:07 +08001019 status = "disabled";
Bo Shen099343c2012-11-07 11:41:41 +08001020 };
1021
Maxime Ripard93b298b2012-05-11 15:35:38 +02001022 adc0: adc@fffb0000 {
Alexandre Bellonie1abeb72014-03-10 20:17:22 +01001023 #address-cells = <1>;
1024 #size-cells = <0>;
Alexandre Belloni72e6cac2014-03-19 00:15:39 +01001025 compatible = "atmel,at91sam9g45-adc";
Maxime Ripard93b298b2012-05-11 15:35:38 +02001026 reg = <0xfffb0000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001027 interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001028 clocks = <&adc_clk>, <&adc_op_clk>;
1029 clock-names = "adc_clk", "adc_op_clk";
Maxime Ripard93b298b2012-05-11 15:35:38 +02001030 atmel,adc-channels-used = <0xff>;
1031 atmel,adc-vref = <3300>;
Maxime Ripard93b298b2012-05-11 15:35:38 +02001032 atmel,adc-startup-time = <40>;
Ludovic Desroches4b50da652013-03-29 10:13:19 +01001033 atmel,adc-res = <8 10>;
1034 atmel,adc-res-names = "lowres", "highres";
1035 atmel,adc-use-res = "highres";
Maxime Ripard93b298b2012-05-11 15:35:38 +02001036
1037 trigger@0 {
Alexandre Bellonie1abeb72014-03-10 20:17:22 +01001038 reg = <0>;
Maxime Ripard93b298b2012-05-11 15:35:38 +02001039 trigger-name = "external-rising";
1040 trigger-value = <0x1>;
1041 trigger-external;
1042 };
1043 trigger@1 {
Alexandre Bellonie1abeb72014-03-10 20:17:22 +01001044 reg = <1>;
Maxime Ripard93b298b2012-05-11 15:35:38 +02001045 trigger-name = "external-falling";
1046 trigger-value = <0x2>;
1047 trigger-external;
1048 };
1049
1050 trigger@2 {
Alexandre Bellonie1abeb72014-03-10 20:17:22 +01001051 reg = <2>;
Maxime Ripard93b298b2012-05-11 15:35:38 +02001052 trigger-name = "external-any";
1053 trigger-value = <0x3>;
1054 trigger-external;
1055 };
1056
1057 trigger@3 {
Alexandre Bellonie1abeb72014-03-10 20:17:22 +01001058 reg = <3>;
Maxime Ripard93b298b2012-05-11 15:35:38 +02001059 trigger-name = "continuous";
1060 trigger-value = <0x6>;
1061 };
1062 };
Ludovic Desroches98731372012-11-19 12:23:36 +01001063
Boris Brezillonaccda272014-09-30 18:19:47 +02001064 isi@fffb4000 {
1065 compatible = "atmel,at91sam9g45-isi";
1066 reg = <0xfffb4000 0x4000>;
1067 interrupts = <26 IRQ_TYPE_LEVEL_HIGH 5>;
1068 clocks = <&isi_clk>;
1069 clock-names = "isi_clk";
1070 pinctrl-names = "default";
1071 pinctrl-0 = <&pinctrl_isi>;
1072 status = "disabled";
1073 };
1074
Bo Shenf3ab0522013-12-19 11:59:17 +08001075 pwm0: pwm@fffb8000 {
1076 compatible = "atmel,at91sam9rl-pwm";
1077 reg = <0xfffb8000 0x300>;
1078 interrupts = <19 IRQ_TYPE_LEVEL_HIGH 4>;
1079 #pwm-cells = <3>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001080 clocks = <&pwm_clk>;
Bo Shenf3ab0522013-12-19 11:59:17 +08001081 status = "disabled";
1082 };
1083
Ludovic Desroches98731372012-11-19 12:23:36 +01001084 mmc0: mmc@fff80000 {
1085 compatible = "atmel,hsmci";
1086 reg = <0xfff80000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001087 interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches0645b932013-11-22 14:49:52 +01001088 pinctrl-names = "default";
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +02001089 dmas = <&dma 1 AT91_DMA_CFG_PER_ID(0)>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +02001090 dma-names = "rxtx";
Ludovic Desroches98731372012-11-19 12:23:36 +01001091 #address-cells = <1>;
1092 #size-cells = <0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001093 clocks = <&mci0_clk>;
1094 clock-names = "mci_clk";
Ludovic Desroches98731372012-11-19 12:23:36 +01001095 status = "disabled";
1096 };
1097
1098 mmc1: mmc@fffd0000 {
1099 compatible = "atmel,hsmci";
1100 reg = <0xfffd0000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001101 interrupts = <29 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches0645b932013-11-22 14:49:52 +01001102 pinctrl-names = "default";
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +02001103 dmas = <&dma 1 AT91_DMA_CFG_PER_ID(13)>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +02001104 dma-names = "rxtx";
Ludovic Desroches98731372012-11-19 12:23:36 +01001105 #address-cells = <1>;
1106 #size-cells = <0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001107 clocks = <&mci1_clk>;
1108 clock-names = "mci_clk";
Ludovic Desroches98731372012-11-19 12:23:36 +01001109 status = "disabled";
1110 };
Linus Torvaldsdb5b0ae2012-12-13 10:39:26 -08001111
Fabio Porcedda7492e7c2012-11-12 09:37:26 +01001112 watchdog@fffffd40 {
1113 compatible = "atmel,at91sam9260-wdt";
1114 reg = <0xfffffd40 0x10>;
Boris BREZILLONfe46aa62013-10-04 09:24:14 +02001115 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
1116 atmel,watchdog-type = "hardware";
1117 atmel,reset-type = "all";
1118 atmel,dbg-halt;
1119 atmel,idle-halt;
Fabio Porcedda7492e7c2012-11-12 09:37:26 +01001120 status = "disabled";
1121 };
Richard Genoudd50f88a2013-04-03 14:02:18 +08001122
1123 spi0: spi@fffa4000 {
1124 #address-cells = <1>;
1125 #size-cells = <0>;
1126 compatible = "atmel,at91rm9200-spi";
1127 reg = <0xfffa4000 0x200>;
1128 interrupts = <14 4 3>;
Wenyou Yanga68b7282013-04-03 14:03:52 +08001129 pinctrl-names = "default";
1130 pinctrl-0 = <&pinctrl_spi0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001131 clocks = <&spi0_clk>;
1132 clock-names = "spi_clk";
Richard Genoudd50f88a2013-04-03 14:02:18 +08001133 status = "disabled";
1134 };
1135
1136 spi1: spi@fffa8000 {
1137 #address-cells = <1>;
1138 #size-cells = <0>;
1139 compatible = "atmel,at91rm9200-spi";
1140 reg = <0xfffa8000 0x200>;
1141 interrupts = <15 4 3>;
Wenyou Yanga68b7282013-04-03 14:03:52 +08001142 pinctrl-names = "default";
1143 pinctrl-0 = <&pinctrl_spi1>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001144 clocks = <&spi1_clk>;
1145 clock-names = "spi_clk";
Richard Genoudd50f88a2013-04-03 14:02:18 +08001146 status = "disabled";
1147 };
Jean-Christophe PLAGNIOL-VILLARD3cba4982013-05-03 20:56:01 +08001148
1149 usb2: gadget@fff78000 {
1150 #address-cells = <1>;
1151 #size-cells = <0>;
1152 compatible = "atmel,at91sam9rl-udc";
1153 reg = <0x00600000 0x80000
1154 0xfff78000 0x400>;
1155 interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001156 clocks = <&udphs_clk>, <&utmi>;
1157 clock-names = "pclk", "hclk";
Jean-Christophe PLAGNIOL-VILLARD3cba4982013-05-03 20:56:01 +08001158 status = "disabled";
1159
1160 ep0 {
1161 reg = <0>;
1162 atmel,fifo-size = <64>;
1163 atmel,nb-banks = <1>;
1164 };
1165
1166 ep1 {
1167 reg = <1>;
1168 atmel,fifo-size = <1024>;
1169 atmel,nb-banks = <2>;
1170 atmel,can-dma;
1171 atmel,can-isoc;
1172 };
1173
1174 ep2 {
1175 reg = <2>;
1176 atmel,fifo-size = <1024>;
1177 atmel,nb-banks = <2>;
1178 atmel,can-dma;
1179 atmel,can-isoc;
1180 };
1181
1182 ep3 {
1183 reg = <3>;
1184 atmel,fifo-size = <1024>;
1185 atmel,nb-banks = <3>;
1186 atmel,can-dma;
1187 };
1188
1189 ep4 {
1190 reg = <4>;
1191 atmel,fifo-size = <1024>;
1192 atmel,nb-banks = <3>;
1193 atmel,can-dma;
1194 };
1195
1196 ep5 {
1197 reg = <5>;
1198 atmel,fifo-size = <1024>;
1199 atmel,nb-banks = <3>;
1200 atmel,can-dma;
1201 atmel,can-isoc;
1202 };
1203
1204 ep6 {
1205 reg = <6>;
1206 atmel,fifo-size = <1024>;
1207 atmel,nb-banks = <3>;
1208 atmel,can-dma;
1209 atmel,can-isoc;
1210 };
1211 };
Boris BREZILLON97735da42014-09-09 12:14:20 +02001212
1213 sckc@fffffd50 {
1214 compatible = "atmel,at91sam9x5-sckc";
1215 reg = <0xfffffd50 0x4>;
1216
1217 slow_osc: slow_osc {
1218 compatible = "atmel,at91sam9x5-clk-slow-osc";
1219 #clock-cells = <0>;
1220 atmel,startup-time-usec = <1200000>;
1221 clocks = <&slow_xtal>;
1222 };
1223
1224 slow_rc_osc: slow_rc_osc {
1225 compatible = "atmel,at91sam9x5-clk-slow-rc-osc";
1226 #clock-cells = <0>;
1227 atmel,startup-time-usec = <75>;
1228 clock-frequency = <32768>;
1229 clock-accuracy = <50000000>;
1230 };
1231
1232 clk32k: slck {
1233 compatible = "atmel,at91sam9x5-clk-slow";
1234 #clock-cells = <0>;
1235 clocks = <&slow_rc_osc &slow_osc>;
1236 };
1237 };
Erik van Luijk4dd79332014-09-02 12:52:12 +02001238
Boris Brezillon9b5a0672014-11-14 11:08:49 +01001239 rtc@fffffd20 {
1240 compatible = "atmel,at91sam9260-rtt";
1241 reg = <0xfffffd20 0x10>;
1242 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
1243 clocks = <&clk32k>;
1244 status = "disabled";
1245 };
1246
Erik van Luijk4dd79332014-09-02 12:52:12 +02001247 rtc@fffffdb0 {
1248 compatible = "atmel,at91rm9200-rtc";
1249 reg = <0xfffffdb0 0x30>;
1250 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
1251 status = "disabled";
1252 };
Boris Brezillon1ff3bec2014-11-14 11:08:50 +01001253
1254 gpbr: syscon@fffffd60 {
1255 compatible = "atmel,at91sam9260-gpbr", "syscon";
1256 reg = <0xfffffd60 0x10>;
1257 status = "disabled";
1258 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001259 };
Jean-Christophe PLAGNIOL-VILLARDd6a01662012-01-26 02:11:06 +08001260
Jean-Christophe PLAGNIOL-VILLARDddee65b2013-03-29 02:10:47 +08001261 fb0: fb@0x00500000 {
1262 compatible = "atmel,at91sam9g45-lcdc";
1263 reg = <0x00500000 0x1000>;
1264 interrupts = <23 IRQ_TYPE_LEVEL_HIGH 3>;
1265 pinctrl-names = "default";
1266 pinctrl-0 = <&pinctrl_fb>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001267 clocks = <&lcd_clk>, <&lcd_clk>;
1268 clock-names = "hclk", "lcdc_clk";
Jean-Christophe PLAGNIOL-VILLARDddee65b2013-03-29 02:10:47 +08001269 status = "disabled";
1270 };
1271
Jean-Christophe PLAGNIOL-VILLARDd6a01662012-01-26 02:11:06 +08001272 nand0: nand@40000000 {
1273 compatible = "atmel,at91rm9200-nand";
1274 #address-cells = <1>;
1275 #size-cells = <1>;
1276 reg = <0x40000000 0x10000000
1277 0xffffe200 0x200
1278 >;
1279 atmel,nand-addr-offset = <21>;
1280 atmel,nand-cmd-offset = <22>;
Nicolas Ferree8b2da62013-07-01 17:05:18 +02001281 atmel,nand-has-dma;
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +08001282 pinctrl-names = "default";
1283 pinctrl-0 = <&pinctrl_nand>;
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +08001284 gpios = <&pioC 8 GPIO_ACTIVE_HIGH
1285 &pioC 14 GPIO_ACTIVE_HIGH
Jean-Christophe PLAGNIOL-VILLARDd6a01662012-01-26 02:11:06 +08001286 0
1287 >;
1288 status = "disabled";
1289 };
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +08001290
1291 usb0: ohci@00700000 {
1292 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
1293 reg = <0x00700000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001294 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001295 clocks = <&usb>, <&uhphs_clk>, <&uhphs_clk>, <&uhpck>;
1296 clock-names = "usb_clk", "ohci_clk", "hclk", "uhpck";
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +08001297 status = "disabled";
1298 };
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +08001299
1300 usb1: ehci@00800000 {
1301 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
1302 reg = <0x00800000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001303 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001304 clocks = <&usb>, <&uhphs_clk>, <&uhphs_clk>, <&uhpck>;
1305 clock-names = "usb_clk", "ehci_clk", "hclk", "uhpck";
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +08001306 status = "disabled";
1307 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001308 };
Jean-Christophe PLAGNIOL-VILLARD8f24bda2012-02-05 18:32:37 +08001309
1310 i2c@0 {
1311 compatible = "i2c-gpio";
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +08001312 gpios = <&pioA 20 GPIO_ACTIVE_HIGH /* sda */
1313 &pioA 21 GPIO_ACTIVE_HIGH /* scl */
Jean-Christophe PLAGNIOL-VILLARD8f24bda2012-02-05 18:32:37 +08001314 >;
1315 i2c-gpio,sda-open-drain;
1316 i2c-gpio,scl-open-drain;
1317 i2c-gpio,delay-us = <5>; /* ~100 kHz */
1318 #address-cells = <1>;
1319 #size-cells = <0>;
1320 status = "disabled";
1321 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001322};