blob: c13424228d062f047a40c5dd7ce7d97bd0f28649 [file] [log] [blame]
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001/*
2 * at91sam9g45.dtsi - Device Tree Include file for AT91SAM9G45 family SoC
3 * applies to AT91SAM9G45, AT91SAM9M10,
4 * AT91SAM9G46, AT91SAM9M11 SoC
5 *
6 * Copyright (C) 2011 Atmel,
7 * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>
8 *
9 * Licensed under GPLv2 or later.
10 */
11
Jean-Christophe PLAGNIOL-VILLARD6db64d22013-05-15 01:21:50 +080012#include "skeleton.dtsi"
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +020013#include <dt-bindings/dma/at91.h>
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +080014#include <dt-bindings/pinctrl/at91.h>
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080015#include <dt-bindings/interrupt-controller/irq.h>
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +080016#include <dt-bindings/gpio/gpio.h>
Alexandre Belloni6f368c32014-06-11 22:39:06 +020017#include <dt-bindings/clock/at91.h>
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020018
19/ {
20 model = "Atmel AT91SAM9G45 family SoC";
21 compatible = "atmel,at91sam9g45";
22 interrupt-parent = <&aic>;
23
24 aliases {
25 serial0 = &dbgu;
26 serial1 = &usart0;
27 serial2 = &usart1;
28 serial3 = &usart2;
29 serial4 = &usart3;
Nicolas Ferre21f81872012-02-11 15:41:40 +010030 gpio0 = &pioA;
31 gpio1 = &pioB;
32 gpio2 = &pioC;
33 gpio3 = &pioD;
34 gpio4 = &pioE;
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +010035 tcb0 = &tcb0;
36 tcb1 = &tcb1;
Ludovic Desroches05dcd362012-09-12 08:42:16 +020037 i2c0 = &i2c0;
38 i2c1 = &i2c1;
Bo Shen099343c2012-11-07 11:41:41 +080039 ssc0 = &ssc0;
40 ssc1 = &ssc1;
Bo Shenf3ab0522013-12-19 11:59:17 +080041 pwm0 = &pwm0;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020042 };
43 cpus {
Lorenzo Pieralisie757a6e2013-04-18 18:31:35 +010044 #address-cells = <0>;
45 #size-cells = <0>;
46
47 cpu {
48 compatible = "arm,arm926ej-s";
49 device_type = "cpu";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020050 };
51 };
52
Ludovic Desrochesdcce6ce2012-04-02 20:44:20 +020053 memory {
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020054 reg = <0x70000000 0x10000000>;
55 };
56
Alexandre Belloni6f368c32014-06-11 22:39:06 +020057 clocks {
58 slow_xtal: slow_xtal {
59 compatible = "fixed-clock";
60 #clock-cells = <0>;
61 clock-frequency = <0>;
62 };
63
64 main_xtal: main_xtal {
65 compatible = "fixed-clock";
66 #clock-cells = <0>;
67 clock-frequency = <0>;
68 };
69
70 adc_op_clk: adc_op_clk{
71 compatible = "fixed-clock";
72 #clock-cells = <0>;
73 clock-frequency = <300000>;
74 };
75 };
76
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020077 ahb {
78 compatible = "simple-bus";
79 #address-cells = <1>;
80 #size-cells = <1>;
81 ranges;
82
83 apb {
84 compatible = "simple-bus";
85 #address-cells = <1>;
86 #size-cells = <1>;
87 ranges;
88
89 aic: interrupt-controller@fffff000 {
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +020090 #interrupt-cells = <3>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020091 compatible = "atmel,at91rm9200-aic";
92 interrupt-controller;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020093 reg = <0xfffff000 0x200>;
Jean-Christophe PLAGNIOL-VILLARDc6573942012-04-09 19:36:36 +080094 atmel,external-irqs = <31>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020095 };
96
Jean-Christophe PLAGNIOL-VILLARDa7776ec2012-03-02 20:54:37 +080097 ramc0: ramc@ffffe400 {
98 compatible = "atmel,at91sam9g45-ddramc";
Maxime Ripard1e165a72014-07-03 12:01:29 +020099 reg = <0xffffe400 0x200>;
Nicolas Ferre464d6e12014-08-19 16:04:10 -0500100 clocks = <&ddrck>;
101 clock-names = "ddrck";
Maxime Ripard1e165a72014-07-03 12:01:29 +0200102 };
103
104 ramc1: ramc@ffffe600 {
105 compatible = "atmel,at91sam9g45-ddramc";
106 reg = <0xffffe600 0x200>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200107 clocks = <&ddrck>;
108 clock-names = "ddrck";
Jean-Christophe PLAGNIOL-VILLARDa7776ec2012-03-02 20:54:37 +0800109 };
110
Jean-Christophe PLAGNIOL-VILLARDeb5e76f2012-03-02 20:44:23 +0800111 pmc: pmc@fffffc00 {
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200112 compatible = "atmel,at91sam9g45-pmc";
Jean-Christophe PLAGNIOL-VILLARDeb5e76f2012-03-02 20:44:23 +0800113 reg = <0xfffffc00 0x100>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200114 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
115 interrupt-controller;
116 #address-cells = <1>;
117 #size-cells = <0>;
118 #interrupt-cells = <1>;
119
120 main_osc: main_osc {
121 compatible = "atmel,at91rm9200-clk-main-osc";
122 #clock-cells = <0>;
123 interrupts-extended = <&pmc AT91_PMC_MOSCS>;
124 clocks = <&main_xtal>;
125 };
126
127 main: mainck {
128 compatible = "atmel,at91rm9200-clk-main";
129 #clock-cells = <0>;
130 clocks = <&main_osc>;
131 };
132
133 plla: pllack {
134 compatible = "atmel,at91rm9200-clk-pll";
135 #clock-cells = <0>;
136 interrupts-extended = <&pmc AT91_PMC_LOCKA>;
137 clocks = <&main>;
138 reg = <0>;
139 atmel,clk-input-range = <2000000 32000000>;
140 #atmel,pll-clk-output-range-cells = <4>;
141 atmel,pll-clk-output-ranges = <745000000 800000000 0 0
142 695000000 750000000 1 0
143 645000000 700000000 2 0
144 595000000 650000000 3 0
145 545000000 600000000 0 1
146 495000000 555000000 1 1
147 445000000 500000000 2 1
148 400000000 450000000 3 1>;
149 };
150
151 plladiv: plladivck {
152 compatible = "atmel,at91sam9x5-clk-plldiv";
153 #clock-cells = <0>;
154 clocks = <&plla>;
155 };
156
157 utmi: utmick {
158 compatible = "atmel,at91sam9x5-clk-utmi";
159 #clock-cells = <0>;
160 interrupts-extended = <&pmc AT91_PMC_LOCKU>;
161 clocks = <&main>;
162 };
163
164 mck: masterck {
165 compatible = "atmel,at91rm9200-clk-master";
166 #clock-cells = <0>;
167 interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
Boris BREZILLON97735da42014-09-09 12:14:20 +0200168 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200169 atmel,clk-output-range = <0 133333333>;
170 atmel,clk-divisors = <1 2 4 3>;
171 };
172
173 usb: usbck {
174 compatible = "atmel,at91sam9x5-clk-usb";
175 #clock-cells = <0>;
176 clocks = <&plladiv>, <&utmi>;
177 };
178
179 prog: progck {
180 compatible = "atmel,at91sam9g45-clk-programmable";
181 #address-cells = <1>;
182 #size-cells = <0>;
183 interrupt-parent = <&pmc>;
Boris BREZILLON97735da42014-09-09 12:14:20 +0200184 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>, <&mck>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200185
186 prog0: prog0 {
187 #clock-cells = <0>;
188 reg = <0>;
189 interrupts = <AT91_PMC_PCKRDY(0)>;
190 };
191
192 prog1: prog1 {
193 #clock-cells = <0>;
194 reg = <1>;
195 interrupts = <AT91_PMC_PCKRDY(1)>;
196 };
197 };
198
199 systemck {
200 compatible = "atmel,at91rm9200-clk-system";
201 #address-cells = <1>;
202 #size-cells = <0>;
203
204 ddrck: ddrck {
205 #clock-cells = <0>;
206 reg = <2>;
207 clocks = <&mck>;
208 };
209
210 uhpck: uhpck {
211 #clock-cells = <0>;
212 reg = <6>;
213 clocks = <&usb>;
214 };
215
216 pck0: pck0 {
217 #clock-cells = <0>;
218 reg = <8>;
219 clocks = <&prog0>;
220 };
221
222 pck1: pck1 {
223 #clock-cells = <0>;
224 reg = <9>;
225 clocks = <&prog1>;
226 };
227 };
228
229 periphck {
230 compatible = "atmel,at91rm9200-clk-peripheral";
231 #address-cells = <1>;
232 #size-cells = <0>;
233 clocks = <&mck>;
234
235 pioA_clk: pioA_clk {
236 #clock-cells = <0>;
237 reg = <2>;
238 };
239
240 pioB_clk: pioB_clk {
241 #clock-cells = <0>;
242 reg = <3>;
243 };
244
245 pioC_clk: pioC_clk {
246 #clock-cells = <0>;
247 reg = <4>;
248 };
249
250 pioDE_clk: pioDE_clk {
251 #clock-cells = <0>;
252 reg = <5>;
253 };
254
255 trng_clk: trng_clk {
256 #clock-cells = <0>;
257 reg = <6>;
258 };
259
260 usart0_clk: usart0_clk {
261 #clock-cells = <0>;
262 reg = <7>;
263 };
264
265 usart1_clk: usart1_clk {
266 #clock-cells = <0>;
267 reg = <8>;
268 };
269
270 usart2_clk: usart2_clk {
271 #clock-cells = <0>;
272 reg = <9>;
273 };
274
275 usart3_clk: usart3_clk {
276 #clock-cells = <0>;
277 reg = <10>;
278 };
279
280 mci0_clk: mci0_clk {
281 #clock-cells = <0>;
282 reg = <11>;
283 };
284
285 twi0_clk: twi0_clk {
286 #clock-cells = <0>;
287 reg = <12>;
288 };
289
290 twi1_clk: twi1_clk {
291 #clock-cells = <0>;
292 reg = <13>;
293 };
294
295 spi0_clk: spi0_clk {
296 #clock-cells = <0>;
297 reg = <14>;
298 };
299
300 spi1_clk: spi1_clk {
301 #clock-cells = <0>;
302 reg = <15>;
303 };
304
305 ssc0_clk: ssc0_clk {
306 #clock-cells = <0>;
307 reg = <16>;
308 };
309
310 ssc1_clk: ssc1_clk {
311 #clock-cells = <0>;
312 reg = <17>;
313 };
314
315 tcb0_clk: tcb0_clk {
316 #clock-cells = <0>;
317 reg = <18>;
318 };
319
320 pwm_clk: pwm_clk {
321 #clock-cells = <0>;
322 reg = <19>;
323 };
324
325 adc_clk: adc_clk {
326 #clock-cells = <0>;
327 reg = <20>;
328 };
329
330 dma0_clk: dma0_clk {
331 #clock-cells = <0>;
332 reg = <21>;
333 };
334
335 uhphs_clk: uhphs_clk {
336 #clock-cells = <0>;
337 reg = <22>;
338 };
339
340 lcd_clk: lcd_clk {
341 #clock-cells = <0>;
342 reg = <23>;
343 };
344
345 ac97_clk: ac97_clk {
346 #clock-cells = <0>;
347 reg = <24>;
348 };
349
350 macb0_clk: macb0_clk {
351 #clock-cells = <0>;
352 reg = <25>;
353 };
354
355 isi_clk: isi_clk {
356 #clock-cells = <0>;
357 reg = <26>;
358 };
359
360 udphs_clk: udphs_clk {
361 #clock-cells = <0>;
362 reg = <27>;
363 };
364
365 aestdessha_clk: aestdessha_clk {
366 #clock-cells = <0>;
367 reg = <28>;
368 };
369
370 mci1_clk: mci1_clk {
371 #clock-cells = <0>;
372 reg = <29>;
373 };
374
375 vdec_clk: vdec_clk {
376 #clock-cells = <0>;
377 reg = <30>;
378 };
379 };
Jean-Christophe PLAGNIOL-VILLARDeb5e76f2012-03-02 20:44:23 +0800380 };
381
Jean-Christophe PLAGNIOL-VILLARDc8082d32012-03-03 03:16:27 +0800382 rstc@fffffd00 {
383 compatible = "atmel,at91sam9g45-rstc";
384 reg = <0xfffffd00 0x10>;
385 };
386
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100387 pit: timer@fffffd30 {
388 compatible = "atmel,at91sam9260-pit";
389 reg = <0xfffffd30 0xf>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800390 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200391 clocks = <&mck>;
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100392 };
393
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100394
Jean-Christophe PLAGNIOL-VILLARD82015c42012-03-02 21:01:00 +0800395 shdwc@fffffd10 {
396 compatible = "atmel,at91sam9rl-shdwc";
397 reg = <0xfffffd10 0x10>;
398 };
399
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100400 tcb0: timer@fff7c000 {
401 compatible = "atmel,at91rm9200-tcb";
402 reg = <0xfff7c000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800403 interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200404 clocks = <&tcb0_clk>, <&tcb0_clk>, <&tcb0_clk>;
405 clock-names = "t0_clk", "t1_clk", "t2_clk";
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100406 };
407
408 tcb1: timer@fffd4000 {
409 compatible = "atmel,at91rm9200-tcb";
410 reg = <0xfffd4000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800411 interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200412 clocks = <&tcb0_clk>, <&tcb0_clk>, <&tcb0_clk>;
413 clock-names = "t0_clk", "t1_clk", "t2_clk";
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100414 };
415
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200416 dma: dma-controller@ffffec00 {
417 compatible = "atmel,at91sam9g45-dma";
418 reg = <0xffffec00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800419 interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches980ce7d2013-04-16 15:03:06 +0200420 #dma-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200421 clocks = <&dma0_clk>;
422 clock-names = "dma_clk";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200423 };
424
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800425 pinctrl@fffff200 {
426 #address-cells = <1>;
427 #size-cells = <1>;
428 compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
429 ranges = <0xfffff200 0xfffff200 0xa00>;
Nicolas Ferre21f81872012-02-11 15:41:40 +0100430
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800431 atmel,mux-mask = <
432 /* A B */
433 0xffffffff 0xffc003ff /* pioA */
434 0xffffffff 0x800f8f00 /* pioB */
435 0xffffffff 0x00000e00 /* pioC */
436 0xffffffff 0xff0c1381 /* pioD */
437 0xffffffff 0x81ffff81 /* pioE */
438 >;
439
440 /* shared pinctrl settings */
Alexandre Belloni72e6cac2014-03-19 00:15:39 +0100441 adc0 {
442 pinctrl_adc0_adtrg: adc0_adtrg {
443 atmel,pins = <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
444 };
445 pinctrl_adc0_ad0: adc0_ad0 {
446 atmel,pins = <AT91_PIOD 20 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
447 };
448 pinctrl_adc0_ad1: adc0_ad1 {
449 atmel,pins = <AT91_PIOD 21 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
450 };
451 pinctrl_adc0_ad2: adc0_ad2 {
452 atmel,pins = <AT91_PIOD 22 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
453 };
454 pinctrl_adc0_ad3: adc0_ad3 {
455 atmel,pins = <AT91_PIOD 23 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
456 };
457 pinctrl_adc0_ad4: adc0_ad4 {
458 atmel,pins = <AT91_PIOD 24 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
459 };
460 pinctrl_adc0_ad5: adc0_ad5 {
461 atmel,pins = <AT91_PIOD 25 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
462 };
463 pinctrl_adc0_ad6: adc0_ad6 {
464 atmel,pins = <AT91_PIOD 26 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
465 };
466 pinctrl_adc0_ad7: adc0_ad7 {
467 atmel,pins = <AT91_PIOD 27 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
468 };
469 };
470
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800471 dbgu {
472 pinctrl_dbgu: dbgu-0 {
473 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800474 <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
475 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB13 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800476 };
477 };
478
Ludovic Desrochescd127e12013-11-22 14:49:53 +0100479 i2c0 {
480 pinctrl_i2c0: i2c0-0 {
481 atmel,pins =
482 <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA21 periph A TWCK0 */
483 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA20 periph A TWD0 */
484 };
485 };
486
487 i2c1 {
488 pinctrl_i2c1: i2c1-0 {
489 atmel,pins =
490 <AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A TWCK1 */
491 AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB10 periph A TWD1 */
492 };
493 };
494
Boris Brezillonaccda272014-09-30 18:19:47 +0200495 isi {
496 pinctrl_isi: isi-0 {
497 atmel,pins = <AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE /* D8 */
498 AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* D9 */
499 AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* D10 */
500 AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE /* D11 */
501 AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* D0 */
502 AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* D1 */
503 AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* D2 */
504 AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* D3 */
505 AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* D4 */
506 AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* D5 */
507 AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* D6 */
508 AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* D7 */
509 AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PCK */
510 AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* VSYNC */
511 AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* HSYNC */
512 AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_NONE /* MCK */>;
513 };
514 };
515
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800516 usart0 {
517 pinctrl_usart0: usart0-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800518 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800519 <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A with pullup */
520 AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800521 };
522
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800523 pinctrl_usart0_rts: usart0_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800524 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800525 <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB17 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800526 };
527
528 pinctrl_usart0_cts: usart0_cts-0 {
529 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800530 <AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800531 };
532 };
533
534 uart1 {
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800535 pinctrl_usart1: usart1-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800536 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800537 <AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB4 periph A with pullup */
538 AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800539 };
540
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800541 pinctrl_usart1_rts: usart1_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800542 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800543 <AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800544 };
545
546 pinctrl_usart1_cts: usart1_cts-0 {
547 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800548 <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD17 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800549 };
550 };
551
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800552 usart2 {
553 pinctrl_usart2: usart2-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800554 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800555 <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB6 periph A with pullup */
556 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800557 };
558
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800559 pinctrl_usart2_rts: usart2_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800560 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800561 <AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC9 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800562 };
563
564 pinctrl_usart2_cts: usart2_cts-0 {
565 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800566 <AT91_PIOC 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC11 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800567 };
568 };
569
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800570 usart3 {
571 pinctrl_usart3: usart3-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800572 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800573 <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB9 periph A with pullup */
574 AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800575 };
576
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800577 pinctrl_usart3_rts: usart3_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800578 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800579 <AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800580 };
581
582 pinctrl_usart3_cts: usart3_cts-0 {
583 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800584 <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA24 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800585 };
586 };
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800587
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800588 nand {
589 pinctrl_nand: nand-0 {
590 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800591 <AT91_PIOC 8 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC8 gpio RDY pin pull_up*/
592 AT91_PIOC 14 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PC14 gpio enable pin pull_up */
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800593 };
594 };
595
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800596 macb {
597 pinctrl_macb_rmii: macb_rmii-0 {
598 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800599 <AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */
600 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */
601 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
602 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
603 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
604 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
605 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA16 periph A */
606 AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
607 AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA18 periph A */
608 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA19 periph A */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800609 };
610
611 pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
612 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800613 <AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA6 periph B */
614 AT91_PIOA 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA7 periph B */
615 AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA8 periph B */
616 AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA9 periph B */
617 AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
618 AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
619 AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA29 periph B */
620 AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800621 };
622 };
623
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800624 mmc0 {
625 pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
626 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800627 <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A */
628 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
629 AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA2 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800630 };
631
632 pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
633 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800634 <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */
635 AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */
636 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800637 };
638
639 pinctrl_mmc0_slot0_dat4_7: mmc0_slot0_dat4_7-0 {
640 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800641 <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA6 periph A with pullup */
642 AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
643 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA8 periph A with pullup */
644 AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA9 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800645 };
646 };
647
648 mmc1 {
649 pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
650 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800651 <AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA31 periph A */
652 AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA22 periph A with pullup */
653 AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA23 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800654 };
655
656 pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
657 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800658 <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */
659 AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA25 periph A with pullup */
660 AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA26 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800661 };
662
663 pinctrl_mmc1_slot0_dat4_7: mmc1_slot0_dat4_7-0 {
664 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800665 <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA27 periph A with pullup */
666 AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */
667 AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA29 periph A with pullup */
668 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA30 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800669 };
670 };
671
Bo Shen544ae6b2013-01-11 15:08:30 +0100672 ssc0 {
673 pinctrl_ssc0_tx: ssc0_tx-0 {
674 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800675 <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A */
676 AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A */
677 AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD2 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100678 };
679
680 pinctrl_ssc0_rx: ssc0_rx-0 {
681 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800682 <AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A */
683 AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD4 periph A */
684 AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD5 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100685 };
686 };
687
688 ssc1 {
689 pinctrl_ssc1_tx: ssc1_tx-0 {
690 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800691 <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A */
692 AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A */
693 AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100694 };
695
696 pinctrl_ssc1_rx: ssc1_rx-0 {
697 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800698 <AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD13 periph A */
699 AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A */
700 AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD15 periph A */
Bo Shen544ae6b2013-01-11 15:08:30 +0100701 };
702 };
703
Wenyou Yanga68b7282013-04-03 14:03:52 +0800704 spi0 {
705 pinctrl_spi0: spi0-0 {
706 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800707 <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A SPI0_MISO pin */
708 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A SPI0_MOSI pin */
709 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A SPI0_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800710 };
711 };
712
713 spi1 {
714 pinctrl_spi1: spi1-0 {
715 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800716 <AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A SPI1_MISO pin */
717 AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A SPI1_MOSI pin */
718 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB16 periph A SPI1_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800719 };
720 };
721
Boris BREZILLON028633c2013-05-24 10:05:56 +0000722 tcb0 {
723 pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
724 atmel,pins = <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
725 };
726
727 pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
728 atmel,pins = <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
729 };
730
731 pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
732 atmel,pins = <AT91_PIOC 10 AT91_PERIPH_B AT91_PINCTRL_NONE>;
733 };
734
735 pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
736 atmel,pins = <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>;
737 };
738
739 pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
740 atmel,pins = <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
741 };
742
743 pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
744 atmel,pins = <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
745 };
746
747 pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
748 atmel,pins = <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;
749 };
750
751 pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
752 atmel,pins = <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
753 };
754
755 pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
756 atmel,pins = <AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>;
757 };
758 };
759
760 tcb1 {
761 pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
762 atmel,pins = <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE>;
763 };
764
765 pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
766 atmel,pins = <AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_NONE>;
767 };
768
769 pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
770 atmel,pins = <AT91_PIOD 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
771 };
772
773 pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
774 atmel,pins = <AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE>;
775 };
776
777 pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
778 atmel,pins = <AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_NONE>;
779 };
780
781 pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
782 atmel,pins = <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>;
783 };
784
785 pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
786 atmel,pins = <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>;
787 };
788
789 pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
790 atmel,pins = <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_NONE>;
791 };
792
793 pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
794 atmel,pins = <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
795 };
796 };
797
Jean-Christophe PLAGNIOL-VILLARDddee65b2013-03-29 02:10:47 +0800798 fb {
799 pinctrl_fb: fb-0 {
800 atmel,pins =
801 <AT91_PIOE 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE0 periph A */
802 AT91_PIOE 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE2 periph A */
803 AT91_PIOE 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE3 periph A */
804 AT91_PIOE 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE4 periph A */
805 AT91_PIOE 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE5 periph A */
806 AT91_PIOE 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE6 periph A */
807 AT91_PIOE 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE7 periph A */
808 AT91_PIOE 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE8 periph A */
809 AT91_PIOE 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE9 periph A */
810 AT91_PIOE 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE10 periph A */
811 AT91_PIOE 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE11 periph A */
812 AT91_PIOE 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE12 periph A */
813 AT91_PIOE 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE13 periph A */
814 AT91_PIOE 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE14 periph A */
815 AT91_PIOE 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE15 periph A */
816 AT91_PIOE 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE16 periph A */
817 AT91_PIOE 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE17 periph A */
818 AT91_PIOE 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE18 periph A */
819 AT91_PIOE 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE19 periph A */
820 AT91_PIOE 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE20 periph A */
821 AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE21 periph A */
822 AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE22 periph A */
823 AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE23 periph A */
824 AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE24 periph A */
825 AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE25 periph A */
826 AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE26 periph A */
827 AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE27 periph A */
828 AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE28 periph A */
829 AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE29 periph A */
830 AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PE30 periph A */
831 };
832 };
833
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800834 pioA: gpio@fffff200 {
835 compatible = "atmel,at91rm9200-gpio";
836 reg = <0xfffff200 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800837 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800838 #gpio-cells = <2>;
839 gpio-controller;
840 interrupt-controller;
841 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200842 clocks = <&pioA_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800843 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100844
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800845 pioB: gpio@fffff400 {
846 compatible = "atmel,at91rm9200-gpio";
847 reg = <0xfffff400 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800848 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800849 #gpio-cells = <2>;
850 gpio-controller;
851 interrupt-controller;
852 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200853 clocks = <&pioB_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800854 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100855
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800856 pioC: gpio@fffff600 {
857 compatible = "atmel,at91rm9200-gpio";
858 reg = <0xfffff600 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800859 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800860 #gpio-cells = <2>;
861 gpio-controller;
862 interrupt-controller;
863 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200864 clocks = <&pioC_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800865 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100866
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800867 pioD: gpio@fffff800 {
868 compatible = "atmel,at91rm9200-gpio";
869 reg = <0xfffff800 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800870 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800871 #gpio-cells = <2>;
872 gpio-controller;
873 interrupt-controller;
874 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200875 clocks = <&pioDE_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800876 };
877
878 pioE: gpio@fffffa00 {
879 compatible = "atmel,at91rm9200-gpio";
880 reg = <0xfffffa00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800881 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800882 #gpio-cells = <2>;
883 gpio-controller;
884 interrupt-controller;
885 #interrupt-cells = <2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200886 clocks = <&pioDE_clk>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800887 };
Nicolas Ferre21f81872012-02-11 15:41:40 +0100888 };
889
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200890 dbgu: serial@ffffee00 {
891 compatible = "atmel,at91sam9260-usart";
892 reg = <0xffffee00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800893 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800894 pinctrl-names = "default";
895 pinctrl-0 = <&pinctrl_dbgu>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200896 clocks = <&mck>;
897 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200898 status = "disabled";
899 };
900
901 usart0: serial@fff8c000 {
902 compatible = "atmel,at91sam9260-usart";
903 reg = <0xfff8c000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800904 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200905 atmel,use-dma-rx;
906 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800907 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800908 pinctrl-0 = <&pinctrl_usart0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200909 clocks = <&usart0_clk>;
910 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200911 status = "disabled";
912 };
913
914 usart1: serial@fff90000 {
915 compatible = "atmel,at91sam9260-usart";
916 reg = <0xfff90000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800917 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200918 atmel,use-dma-rx;
919 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800920 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800921 pinctrl-0 = <&pinctrl_usart1>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200922 clocks = <&usart1_clk>;
923 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200924 status = "disabled";
925 };
926
927 usart2: serial@fff94000 {
928 compatible = "atmel,at91sam9260-usart";
929 reg = <0xfff94000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800930 interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200931 atmel,use-dma-rx;
932 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800933 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800934 pinctrl-0 = <&pinctrl_usart2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200935 clocks = <&usart2_clk>;
936 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200937 status = "disabled";
938 };
939
940 usart3: serial@fff98000 {
941 compatible = "atmel,at91sam9260-usart";
942 reg = <0xfff98000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800943 interrupts = <10 IRQ_TYPE_LEVEL_HIGH 5>;
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200944 atmel,use-dma-rx;
945 atmel,use-dma-tx;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800946 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800947 pinctrl-0 = <&pinctrl_usart3>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200948 clocks = <&usart3_clk>;
949 clock-names = "usart";
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200950 status = "disabled";
951 };
Nicolas Ferre0d4f99d2011-12-05 18:03:05 +0100952
953 macb0: ethernet@fffbc000 {
954 compatible = "cdns,at32ap7000-macb", "cdns,macb";
955 reg = <0xfffbc000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800956 interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800957 pinctrl-names = "default";
958 pinctrl-0 = <&pinctrl_macb_rmii>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200959 clocks = <&macb0_clk>, <&macb0_clk>;
960 clock-names = "hclk", "pclk";
Nicolas Ferre0d4f99d2011-12-05 18:03:05 +0100961 status = "disabled";
962 };
Maxime Ripard93b298b2012-05-11 15:35:38 +0200963
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200964 i2c0: i2c@fff84000 {
965 compatible = "atmel,at91sam9g10-i2c";
966 reg = <0xfff84000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800967 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochescd127e12013-11-22 14:49:53 +0100968 pinctrl-names = "default";
969 pinctrl-0 = <&pinctrl_i2c0>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200970 #address-cells = <1>;
971 #size-cells = <0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200972 clocks = <&twi0_clk>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200973 status = "disabled";
974 };
975
976 i2c1: i2c@fff88000 {
977 compatible = "atmel,at91sam9g10-i2c";
978 reg = <0xfff88000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800979 interrupts = <13 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochescd127e12013-11-22 14:49:53 +0100980 pinctrl-names = "default";
981 pinctrl-0 = <&pinctrl_i2c1>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200982 #address-cells = <1>;
983 #size-cells = <0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200984 clocks = <&twi1_clk>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200985 status = "disabled";
986 };
987
Bo Shen099343c2012-11-07 11:41:41 +0800988 ssc0: ssc@fff9c000 {
989 compatible = "atmel,at91sam9g45-ssc";
990 reg = <0xfff9c000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800991 interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
Bo Shen544ae6b2013-01-11 15:08:30 +0100992 pinctrl-names = "default";
993 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +0200994 clocks = <&ssc0_clk>;
995 clock-names = "pclk";
Bo Shen315656b2012-12-13 10:05:07 +0800996 status = "disabled";
Bo Shen099343c2012-11-07 11:41:41 +0800997 };
998
999 ssc1: ssc@fffa0000 {
1000 compatible = "atmel,at91sam9g45-ssc";
1001 reg = <0xfffa0000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001002 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 5>;
Bo Shen544ae6b2013-01-11 15:08:30 +01001003 pinctrl-names = "default";
1004 pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001005 clocks = <&ssc1_clk>;
1006 clock-names = "pclk";
Bo Shen315656b2012-12-13 10:05:07 +08001007 status = "disabled";
Bo Shen099343c2012-11-07 11:41:41 +08001008 };
1009
Maxime Ripard93b298b2012-05-11 15:35:38 +02001010 adc0: adc@fffb0000 {
Alexandre Bellonie1abeb72014-03-10 20:17:22 +01001011 #address-cells = <1>;
1012 #size-cells = <0>;
Alexandre Belloni72e6cac2014-03-19 00:15:39 +01001013 compatible = "atmel,at91sam9g45-adc";
Maxime Ripard93b298b2012-05-11 15:35:38 +02001014 reg = <0xfffb0000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001015 interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001016 clocks = <&adc_clk>, <&adc_op_clk>;
1017 clock-names = "adc_clk", "adc_op_clk";
Maxime Ripard93b298b2012-05-11 15:35:38 +02001018 atmel,adc-channels-used = <0xff>;
1019 atmel,adc-vref = <3300>;
Maxime Ripard93b298b2012-05-11 15:35:38 +02001020 atmel,adc-startup-time = <40>;
Ludovic Desroches4b50da652013-03-29 10:13:19 +01001021 atmel,adc-res = <8 10>;
1022 atmel,adc-res-names = "lowres", "highres";
1023 atmel,adc-use-res = "highres";
Maxime Ripard93b298b2012-05-11 15:35:38 +02001024
1025 trigger@0 {
Alexandre Bellonie1abeb72014-03-10 20:17:22 +01001026 reg = <0>;
Maxime Ripard93b298b2012-05-11 15:35:38 +02001027 trigger-name = "external-rising";
1028 trigger-value = <0x1>;
1029 trigger-external;
1030 };
1031 trigger@1 {
Alexandre Bellonie1abeb72014-03-10 20:17:22 +01001032 reg = <1>;
Maxime Ripard93b298b2012-05-11 15:35:38 +02001033 trigger-name = "external-falling";
1034 trigger-value = <0x2>;
1035 trigger-external;
1036 };
1037
1038 trigger@2 {
Alexandre Bellonie1abeb72014-03-10 20:17:22 +01001039 reg = <2>;
Maxime Ripard93b298b2012-05-11 15:35:38 +02001040 trigger-name = "external-any";
1041 trigger-value = <0x3>;
1042 trigger-external;
1043 };
1044
1045 trigger@3 {
Alexandre Bellonie1abeb72014-03-10 20:17:22 +01001046 reg = <3>;
Maxime Ripard93b298b2012-05-11 15:35:38 +02001047 trigger-name = "continuous";
1048 trigger-value = <0x6>;
1049 };
1050 };
Ludovic Desroches98731372012-11-19 12:23:36 +01001051
Boris Brezillonaccda272014-09-30 18:19:47 +02001052 isi@fffb4000 {
1053 compatible = "atmel,at91sam9g45-isi";
1054 reg = <0xfffb4000 0x4000>;
1055 interrupts = <26 IRQ_TYPE_LEVEL_HIGH 5>;
1056 clocks = <&isi_clk>;
1057 clock-names = "isi_clk";
1058 pinctrl-names = "default";
1059 pinctrl-0 = <&pinctrl_isi>;
1060 status = "disabled";
1061 };
1062
Bo Shenf3ab0522013-12-19 11:59:17 +08001063 pwm0: pwm@fffb8000 {
1064 compatible = "atmel,at91sam9rl-pwm";
1065 reg = <0xfffb8000 0x300>;
1066 interrupts = <19 IRQ_TYPE_LEVEL_HIGH 4>;
1067 #pwm-cells = <3>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001068 clocks = <&pwm_clk>;
Bo Shenf3ab0522013-12-19 11:59:17 +08001069 status = "disabled";
1070 };
1071
Ludovic Desroches98731372012-11-19 12:23:36 +01001072 mmc0: mmc@fff80000 {
1073 compatible = "atmel,hsmci";
1074 reg = <0xfff80000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001075 interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches0645b932013-11-22 14:49:52 +01001076 pinctrl-names = "default";
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +02001077 dmas = <&dma 1 AT91_DMA_CFG_PER_ID(0)>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +02001078 dma-names = "rxtx";
Ludovic Desroches98731372012-11-19 12:23:36 +01001079 #address-cells = <1>;
1080 #size-cells = <0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001081 clocks = <&mci0_clk>;
1082 clock-names = "mci_clk";
Ludovic Desroches98731372012-11-19 12:23:36 +01001083 status = "disabled";
1084 };
1085
1086 mmc1: mmc@fffd0000 {
1087 compatible = "atmel,hsmci";
1088 reg = <0xfffd0000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001089 interrupts = <29 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches0645b932013-11-22 14:49:52 +01001090 pinctrl-names = "default";
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +02001091 dmas = <&dma 1 AT91_DMA_CFG_PER_ID(13)>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +02001092 dma-names = "rxtx";
Ludovic Desroches98731372012-11-19 12:23:36 +01001093 #address-cells = <1>;
1094 #size-cells = <0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001095 clocks = <&mci1_clk>;
1096 clock-names = "mci_clk";
Ludovic Desroches98731372012-11-19 12:23:36 +01001097 status = "disabled";
1098 };
Linus Torvaldsdb5b0ae2012-12-13 10:39:26 -08001099
Fabio Porcedda7492e7c2012-11-12 09:37:26 +01001100 watchdog@fffffd40 {
1101 compatible = "atmel,at91sam9260-wdt";
1102 reg = <0xfffffd40 0x10>;
Boris BREZILLONfe46aa62013-10-04 09:24:14 +02001103 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
1104 atmel,watchdog-type = "hardware";
1105 atmel,reset-type = "all";
1106 atmel,dbg-halt;
1107 atmel,idle-halt;
Fabio Porcedda7492e7c2012-11-12 09:37:26 +01001108 status = "disabled";
1109 };
Richard Genoudd50f88a2013-04-03 14:02:18 +08001110
1111 spi0: spi@fffa4000 {
1112 #address-cells = <1>;
1113 #size-cells = <0>;
1114 compatible = "atmel,at91rm9200-spi";
1115 reg = <0xfffa4000 0x200>;
1116 interrupts = <14 4 3>;
Wenyou Yanga68b7282013-04-03 14:03:52 +08001117 pinctrl-names = "default";
1118 pinctrl-0 = <&pinctrl_spi0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001119 clocks = <&spi0_clk>;
1120 clock-names = "spi_clk";
Richard Genoudd50f88a2013-04-03 14:02:18 +08001121 status = "disabled";
1122 };
1123
1124 spi1: spi@fffa8000 {
1125 #address-cells = <1>;
1126 #size-cells = <0>;
1127 compatible = "atmel,at91rm9200-spi";
1128 reg = <0xfffa8000 0x200>;
1129 interrupts = <15 4 3>;
Wenyou Yanga68b7282013-04-03 14:03:52 +08001130 pinctrl-names = "default";
1131 pinctrl-0 = <&pinctrl_spi1>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001132 clocks = <&spi1_clk>;
1133 clock-names = "spi_clk";
Richard Genoudd50f88a2013-04-03 14:02:18 +08001134 status = "disabled";
1135 };
Jean-Christophe PLAGNIOL-VILLARD3cba4982013-05-03 20:56:01 +08001136
1137 usb2: gadget@fff78000 {
1138 #address-cells = <1>;
1139 #size-cells = <0>;
1140 compatible = "atmel,at91sam9rl-udc";
1141 reg = <0x00600000 0x80000
1142 0xfff78000 0x400>;
1143 interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001144 clocks = <&udphs_clk>, <&utmi>;
1145 clock-names = "pclk", "hclk";
Jean-Christophe PLAGNIOL-VILLARD3cba4982013-05-03 20:56:01 +08001146 status = "disabled";
1147
1148 ep0 {
1149 reg = <0>;
1150 atmel,fifo-size = <64>;
1151 atmel,nb-banks = <1>;
1152 };
1153
1154 ep1 {
1155 reg = <1>;
1156 atmel,fifo-size = <1024>;
1157 atmel,nb-banks = <2>;
1158 atmel,can-dma;
1159 atmel,can-isoc;
1160 };
1161
1162 ep2 {
1163 reg = <2>;
1164 atmel,fifo-size = <1024>;
1165 atmel,nb-banks = <2>;
1166 atmel,can-dma;
1167 atmel,can-isoc;
1168 };
1169
1170 ep3 {
1171 reg = <3>;
1172 atmel,fifo-size = <1024>;
1173 atmel,nb-banks = <3>;
1174 atmel,can-dma;
1175 };
1176
1177 ep4 {
1178 reg = <4>;
1179 atmel,fifo-size = <1024>;
1180 atmel,nb-banks = <3>;
1181 atmel,can-dma;
1182 };
1183
1184 ep5 {
1185 reg = <5>;
1186 atmel,fifo-size = <1024>;
1187 atmel,nb-banks = <3>;
1188 atmel,can-dma;
1189 atmel,can-isoc;
1190 };
1191
1192 ep6 {
1193 reg = <6>;
1194 atmel,fifo-size = <1024>;
1195 atmel,nb-banks = <3>;
1196 atmel,can-dma;
1197 atmel,can-isoc;
1198 };
1199 };
Boris BREZILLON97735da42014-09-09 12:14:20 +02001200
1201 sckc@fffffd50 {
1202 compatible = "atmel,at91sam9x5-sckc";
1203 reg = <0xfffffd50 0x4>;
1204
1205 slow_osc: slow_osc {
1206 compatible = "atmel,at91sam9x5-clk-slow-osc";
1207 #clock-cells = <0>;
1208 atmel,startup-time-usec = <1200000>;
1209 clocks = <&slow_xtal>;
1210 };
1211
1212 slow_rc_osc: slow_rc_osc {
1213 compatible = "atmel,at91sam9x5-clk-slow-rc-osc";
1214 #clock-cells = <0>;
1215 atmel,startup-time-usec = <75>;
1216 clock-frequency = <32768>;
1217 clock-accuracy = <50000000>;
1218 };
1219
1220 clk32k: slck {
1221 compatible = "atmel,at91sam9x5-clk-slow";
1222 #clock-cells = <0>;
1223 clocks = <&slow_rc_osc &slow_osc>;
1224 };
1225 };
Erik van Luijk4dd79332014-09-02 12:52:12 +02001226
Boris Brezillon9b5a0672014-11-14 11:08:49 +01001227 rtc@fffffd20 {
1228 compatible = "atmel,at91sam9260-rtt";
1229 reg = <0xfffffd20 0x10>;
1230 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
1231 clocks = <&clk32k>;
1232 status = "disabled";
1233 };
1234
Erik van Luijk4dd79332014-09-02 12:52:12 +02001235 rtc@fffffdb0 {
1236 compatible = "atmel,at91rm9200-rtc";
1237 reg = <0xfffffdb0 0x30>;
1238 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
1239 status = "disabled";
1240 };
Boris Brezillon1ff3bec2014-11-14 11:08:50 +01001241
1242 gpbr: syscon@fffffd60 {
1243 compatible = "atmel,at91sam9260-gpbr", "syscon";
1244 reg = <0xfffffd60 0x10>;
1245 status = "disabled";
1246 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001247 };
Jean-Christophe PLAGNIOL-VILLARDd6a01662012-01-26 02:11:06 +08001248
Jean-Christophe PLAGNIOL-VILLARDddee65b2013-03-29 02:10:47 +08001249 fb0: fb@0x00500000 {
1250 compatible = "atmel,at91sam9g45-lcdc";
1251 reg = <0x00500000 0x1000>;
1252 interrupts = <23 IRQ_TYPE_LEVEL_HIGH 3>;
1253 pinctrl-names = "default";
1254 pinctrl-0 = <&pinctrl_fb>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001255 clocks = <&lcd_clk>, <&lcd_clk>;
1256 clock-names = "hclk", "lcdc_clk";
Jean-Christophe PLAGNIOL-VILLARDddee65b2013-03-29 02:10:47 +08001257 status = "disabled";
1258 };
1259
Jean-Christophe PLAGNIOL-VILLARDd6a01662012-01-26 02:11:06 +08001260 nand0: nand@40000000 {
1261 compatible = "atmel,at91rm9200-nand";
1262 #address-cells = <1>;
1263 #size-cells = <1>;
1264 reg = <0x40000000 0x10000000
1265 0xffffe200 0x200
1266 >;
1267 atmel,nand-addr-offset = <21>;
1268 atmel,nand-cmd-offset = <22>;
Nicolas Ferree8b2da62013-07-01 17:05:18 +02001269 atmel,nand-has-dma;
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +08001270 pinctrl-names = "default";
1271 pinctrl-0 = <&pinctrl_nand>;
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +08001272 gpios = <&pioC 8 GPIO_ACTIVE_HIGH
1273 &pioC 14 GPIO_ACTIVE_HIGH
Jean-Christophe PLAGNIOL-VILLARDd6a01662012-01-26 02:11:06 +08001274 0
1275 >;
1276 status = "disabled";
1277 };
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +08001278
1279 usb0: ohci@00700000 {
1280 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
1281 reg = <0x00700000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001282 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001283 //TODO
1284 clocks = <&usb>, <&uhphs_clk>, <&uhphs_clk>, <&uhpck>;
1285 clock-names = "usb_clk", "ohci_clk", "hclk", "uhpck";
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +08001286 status = "disabled";
1287 };
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +08001288
1289 usb1: ehci@00800000 {
1290 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
1291 reg = <0x00800000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001292 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
Alexandre Belloni6f368c32014-06-11 22:39:06 +02001293 //TODO
1294 clocks = <&usb>, <&uhphs_clk>, <&uhphs_clk>, <&uhpck>;
1295 clock-names = "usb_clk", "ehci_clk", "hclk", "uhpck";
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +08001296 status = "disabled";
1297 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001298 };
Jean-Christophe PLAGNIOL-VILLARD8f24bda2012-02-05 18:32:37 +08001299
1300 i2c@0 {
1301 compatible = "i2c-gpio";
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +08001302 gpios = <&pioA 20 GPIO_ACTIVE_HIGH /* sda */
1303 &pioA 21 GPIO_ACTIVE_HIGH /* scl */
Jean-Christophe PLAGNIOL-VILLARD8f24bda2012-02-05 18:32:37 +08001304 >;
1305 i2c-gpio,sda-open-drain;
1306 i2c-gpio,scl-open-drain;
1307 i2c-gpio,delay-us = <5>; /* ~100 kHz */
1308 #address-cells = <1>;
1309 #size-cells = <0>;
1310 status = "disabled";
1311 };
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001312};