blob: 183bc13f13e527fdc059457282d65c3c5dace7d8 [file] [log] [blame]
Russell King9e2697f2007-12-14 13:30:14 +00001/*
Russell King9e2697f2007-12-14 13:30:14 +00002 * Copyright (C) 2002,2003 Intrinsyc Software
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
17 *
18 * History:
19 * 31-Jul-2002 : Initial version [FB]
20 * 29-Jan-2003 : added PXA255 support [FB]
21 * 20-Apr-2003 : ported to v2.5 (Dustin McIntire, Sensoria Corp.)
22 *
23 * Note:
24 * This driver may change the memory bus clock rate, but will not do any
25 * platform specific access timing changes... for example if you have flash
26 * memory connected to CS0, you will need to register a platform specific
27 * notifier which will adjust the memory access strobes to maintain a
28 * minimum strobe width.
29 *
30 */
31
32#include <linux/kernel.h>
33#include <linux/module.h>
34#include <linux/sched.h>
35#include <linux/init.h>
36#include <linux/cpufreq.h>
Robert Jarzmik3dbeef22009-05-17 23:03:55 +020037#include <linux/err.h>
38#include <linux/regulator/consumer.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010039#include <linux/io.h>
Russell King9e2697f2007-12-14 13:30:14 +000040
Russell Kinga09e64f2008-08-05 16:14:15 +010041#include <mach/pxa2xx-regs.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010042#include <mach/smemc.h>
Russell King9e2697f2007-12-14 13:30:14 +000043
44#ifdef DEBUG
45static unsigned int freq_debug;
Randy Dunlapc710e392008-02-27 12:11:16 -080046module_param(freq_debug, uint, 0);
Russell King9e2697f2007-12-14 13:30:14 +000047MODULE_PARM_DESC(freq_debug, "Set the debug messages to on=1/off=0");
48#else
49#define freq_debug 0
50#endif
51
Robert Jarzmik3dbeef22009-05-17 23:03:55 +020052static struct regulator *vcc_core;
53
Robert Jarzmik592eb992008-05-07 20:39:06 +010054static unsigned int pxa27x_maxfreq;
55module_param(pxa27x_maxfreq, uint, 0);
56MODULE_PARM_DESC(pxa27x_maxfreq, "Set the pxa27x maxfreq in MHz"
57 "(typically 624=>pxa270, 416=>pxa271, 520=>pxa272)");
58
Russell King9e2697f2007-12-14 13:30:14 +000059typedef struct {
60 unsigned int khz;
61 unsigned int membus;
62 unsigned int cccr;
63 unsigned int div2;
Robert Jarzmik592eb992008-05-07 20:39:06 +010064 unsigned int cclkcfg;
Robert Jarzmik3dbeef22009-05-17 23:03:55 +020065 int vmin;
66 int vmax;
Russell King9e2697f2007-12-14 13:30:14 +000067} pxa_freqs_t;
68
69/* Define the refresh period in mSec for the SDRAM and the number of rows */
Robert Jarzmik36793892008-05-07 20:36:34 +010070#define SDRAM_TREF 64 /* standard 64ms SDRAM */
Philipp Zabela10c2872008-06-29 16:53:34 +020071static unsigned int sdram_rows;
Russell King9e2697f2007-12-14 13:30:14 +000072
Robert Jarzmik36793892008-05-07 20:36:34 +010073#define CCLKCFG_TURBO 0x1
74#define CCLKCFG_FCS 0x2
Robert Jarzmik592eb992008-05-07 20:39:06 +010075#define CCLKCFG_HALFTURBO 0x4
76#define CCLKCFG_FASTBUS 0x8
Robert Jarzmik36793892008-05-07 20:36:34 +010077#define MDREFR_DB2_MASK (MDREFR_K2DB2 | MDREFR_K1DB2)
78#define MDREFR_DRI_MASK 0xFFF
Russell King9e2697f2007-12-14 13:30:14 +000079
Philipp Zabela10c2872008-06-29 16:53:34 +020080#define MDCNFG_DRAC2(mdcnfg) (((mdcnfg) >> 21) & 0x3)
81#define MDCNFG_DRAC0(mdcnfg) (((mdcnfg) >> 5) & 0x3)
82
Robert Jarzmik592eb992008-05-07 20:39:06 +010083/*
84 * PXA255 definitions
85 */
Russell King9e2697f2007-12-14 13:30:14 +000086/* Use the run mode frequencies for the CPUFREQ_POLICY_PERFORMANCE policy */
Robert Jarzmik592eb992008-05-07 20:39:06 +010087#define CCLKCFG CCLKCFG_TURBO | CCLKCFG_FCS
88
Russell King9e2697f2007-12-14 13:30:14 +000089static pxa_freqs_t pxa255_run_freqs[] =
90{
Robert Jarzmik3dbeef22009-05-17 23:03:55 +020091 /* CPU MEMBUS CCCR DIV2 CCLKCFG run turbo PXbus SDRAM */
92 { 99500, 99500, 0x121, 1, CCLKCFG, -1, -1}, /* 99, 99, 50, 50 */
93 {132700, 132700, 0x123, 1, CCLKCFG, -1, -1}, /* 133, 133, 66, 66 */
94 {199100, 99500, 0x141, 0, CCLKCFG, -1, -1}, /* 199, 199, 99, 99 */
95 {265400, 132700, 0x143, 1, CCLKCFG, -1, -1}, /* 265, 265, 133, 66 */
96 {331800, 165900, 0x145, 1, CCLKCFG, -1, -1}, /* 331, 331, 166, 83 */
97 {398100, 99500, 0x161, 0, CCLKCFG, -1, -1}, /* 398, 398, 196, 99 */
Russell King9e2697f2007-12-14 13:30:14 +000098};
Russell King9e2697f2007-12-14 13:30:14 +000099
100/* Use the turbo mode frequencies for the CPUFREQ_POLICY_POWERSAVE policy */
101static pxa_freqs_t pxa255_turbo_freqs[] =
102{
Robert Jarzmik592eb992008-05-07 20:39:06 +0100103 /* CPU MEMBUS CCCR DIV2 CCLKCFG run turbo PXbus SDRAM */
Robert Jarzmik3dbeef22009-05-17 23:03:55 +0200104 { 99500, 99500, 0x121, 1, CCLKCFG, -1, -1}, /* 99, 99, 50, 50 */
105 {199100, 99500, 0x221, 0, CCLKCFG, -1, -1}, /* 99, 199, 50, 99 */
106 {298500, 99500, 0x321, 0, CCLKCFG, -1, -1}, /* 99, 287, 50, 99 */
107 {298600, 99500, 0x1c1, 0, CCLKCFG, -1, -1}, /* 199, 287, 99, 99 */
108 {398100, 99500, 0x241, 0, CCLKCFG, -1, -1}, /* 199, 398, 99, 99 */
Russell King9e2697f2007-12-14 13:30:14 +0000109};
Robert Jarzmik592eb992008-05-07 20:39:06 +0100110
111#define NUM_PXA25x_RUN_FREQS ARRAY_SIZE(pxa255_run_freqs)
112#define NUM_PXA25x_TURBO_FREQS ARRAY_SIZE(pxa255_turbo_freqs)
Russell King9e2697f2007-12-14 13:30:14 +0000113
Robert Jarzmik36793892008-05-07 20:36:34 +0100114static struct cpufreq_frequency_table
Robert Jarzmik592eb992008-05-07 20:39:06 +0100115 pxa255_run_freq_table[NUM_PXA25x_RUN_FREQS+1];
116static struct cpufreq_frequency_table
117 pxa255_turbo_freq_table[NUM_PXA25x_TURBO_FREQS+1];
118
Marc Zyngier65587f72008-11-04 13:33:25 +0100119static unsigned int pxa255_turbo_table;
120module_param(pxa255_turbo_table, uint, 0);
121MODULE_PARM_DESC(pxa255_turbo_table, "Selects the frequency table (0 = run table, !0 = turbo table)");
122
Robert Jarzmik592eb992008-05-07 20:39:06 +0100123/*
124 * PXA270 definitions
125 *
126 * For the PXA27x:
127 * Control variables are A, L, 2N for CCCR; B, HT, T for CLKCFG.
128 *
129 * A = 0 => memory controller clock from table 3-7,
130 * A = 1 => memory controller clock = system bus clock
131 * Run mode frequency = 13 MHz * L
132 * Turbo mode frequency = 13 MHz * L * N
133 * System bus frequency = 13 MHz * L / (B + 1)
134 *
135 * In CCCR:
136 * A = 1
137 * L = 16 oscillator to run mode ratio
138 * 2N = 6 2 * (turbo mode to run mode ratio)
139 *
140 * In CCLKCFG:
141 * B = 1 Fast bus mode
142 * HT = 0 Half-Turbo mode
143 * T = 1 Turbo mode
144 *
145 * For now, just support some of the combinations in table 3-7 of
146 * PXA27x Processor Family Developer's Manual to simplify frequency
147 * change sequences.
148 */
149#define PXA27x_CCCR(A, L, N2) (A << 25 | N2 << 7 | L)
150#define CCLKCFG2(B, HT, T) \
151 (CCLKCFG_FCS | \
152 ((B) ? CCLKCFG_FASTBUS : 0) | \
153 ((HT) ? CCLKCFG_HALFTURBO : 0) | \
154 ((T) ? CCLKCFG_TURBO : 0))
155
156static pxa_freqs_t pxa27x_freqs[] = {
Robert Jarzmik3dbeef22009-05-17 23:03:55 +0200157 {104000, 104000, PXA27x_CCCR(1, 8, 2), 0, CCLKCFG2(1, 0, 1), 900000, 1705000 },
Dennis O'Brien43672162009-10-10 15:08:52 +0800158 {156000, 104000, PXA27x_CCCR(1, 8, 3), 0, CCLKCFG2(1, 0, 1), 1000000, 1705000 },
Robert Jarzmik3dbeef22009-05-17 23:03:55 +0200159 {208000, 208000, PXA27x_CCCR(0, 16, 2), 1, CCLKCFG2(0, 0, 1), 1180000, 1705000 },
160 {312000, 208000, PXA27x_CCCR(1, 16, 3), 1, CCLKCFG2(1, 0, 1), 1250000, 1705000 },
161 {416000, 208000, PXA27x_CCCR(1, 16, 4), 1, CCLKCFG2(1, 0, 1), 1350000, 1705000 },
162 {520000, 208000, PXA27x_CCCR(1, 16, 5), 1, CCLKCFG2(1, 0, 1), 1450000, 1705000 },
163 {624000, 208000, PXA27x_CCCR(1, 16, 6), 1, CCLKCFG2(1, 0, 1), 1550000, 1705000 }
Robert Jarzmik592eb992008-05-07 20:39:06 +0100164};
165
166#define NUM_PXA27x_FREQS ARRAY_SIZE(pxa27x_freqs)
167static struct cpufreq_frequency_table
168 pxa27x_freq_table[NUM_PXA27x_FREQS+1];
Russell King9e2697f2007-12-14 13:30:14 +0000169
170extern unsigned get_clk_frequency_khz(int info);
171
Robert Jarzmik3dbeef22009-05-17 23:03:55 +0200172#ifdef CONFIG_REGULATOR
173
174static int pxa_cpufreq_change_voltage(pxa_freqs_t *pxa_freq)
175{
176 int ret = 0;
177 int vmin, vmax;
178
179 if (!cpu_is_pxa27x())
180 return 0;
181
182 vmin = pxa_freq->vmin;
183 vmax = pxa_freq->vmax;
184 if ((vmin == -1) || (vmax == -1))
185 return 0;
186
187 ret = regulator_set_voltage(vcc_core, vmin, vmax);
188 if (ret)
189 pr_err("cpufreq: Failed to set vcc_core in [%dmV..%dmV]\n",
190 vmin, vmax);
191 return ret;
192}
193
Hanjun Guo295dbde2013-08-13 18:20:09 +0800194static void __init pxa_cpufreq_init_voltages(void)
Robert Jarzmik3dbeef22009-05-17 23:03:55 +0200195{
196 vcc_core = regulator_get(NULL, "vcc_core");
197 if (IS_ERR(vcc_core)) {
198 pr_info("cpufreq: Didn't find vcc_core regulator\n");
199 vcc_core = NULL;
200 } else {
201 pr_info("cpufreq: Found vcc_core regulator\n");
202 }
203}
204#else
205static int pxa_cpufreq_change_voltage(pxa_freqs_t *pxa_freq)
206{
207 return 0;
208}
209
Hanjun Guo295dbde2013-08-13 18:20:09 +0800210static void __init pxa_cpufreq_init_voltages(void) { }
Robert Jarzmik3dbeef22009-05-17 23:03:55 +0200211#endif
212
Marc Zyngier65587f72008-11-04 13:33:25 +0100213static void find_freq_tables(struct cpufreq_frequency_table **freq_table,
Robert Jarzmik592eb992008-05-07 20:39:06 +0100214 pxa_freqs_t **pxa_freqs)
215{
216 if (cpu_is_pxa25x()) {
Marc Zyngier65587f72008-11-04 13:33:25 +0100217 if (!pxa255_turbo_table) {
Robert Jarzmik592eb992008-05-07 20:39:06 +0100218 *pxa_freqs = pxa255_run_freqs;
219 *freq_table = pxa255_run_freq_table;
Marc Zyngier65587f72008-11-04 13:33:25 +0100220 } else {
Robert Jarzmik592eb992008-05-07 20:39:06 +0100221 *pxa_freqs = pxa255_turbo_freqs;
222 *freq_table = pxa255_turbo_freq_table;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100223 }
Arnd Bergmann7264a2b2013-04-25 19:28:57 +0200224 } else if (cpu_is_pxa27x()) {
Robert Jarzmik592eb992008-05-07 20:39:06 +0100225 *pxa_freqs = pxa27x_freqs;
226 *freq_table = pxa27x_freq_table;
Arnd Bergmann7264a2b2013-04-25 19:28:57 +0200227 } else {
228 BUG();
Robert Jarzmik592eb992008-05-07 20:39:06 +0100229 }
230}
231
232static void pxa27x_guess_max_freq(void)
233{
234 if (!pxa27x_maxfreq) {
235 pxa27x_maxfreq = 416000;
236 printk(KERN_INFO "PXA CPU 27x max frequency not defined "
237 "(pxa27x_maxfreq), assuming pxa271 with %dkHz maxfreq\n",
238 pxa27x_maxfreq);
239 } else {
240 pxa27x_maxfreq *= 1000;
241 }
242}
243
Philipp Zabela10c2872008-06-29 16:53:34 +0200244static void init_sdram_rows(void)
245{
Marek Vasutad68bb92010-11-03 16:29:35 +0100246 uint32_t mdcnfg = __raw_readl(MDCNFG);
Philipp Zabela10c2872008-06-29 16:53:34 +0200247 unsigned int drac2 = 0, drac0 = 0;
248
249 if (mdcnfg & (MDCNFG_DE2 | MDCNFG_DE3))
250 drac2 = MDCNFG_DRAC2(mdcnfg);
251
252 if (mdcnfg & (MDCNFG_DE0 | MDCNFG_DE1))
253 drac0 = MDCNFG_DRAC0(mdcnfg);
254
255 sdram_rows = 1 << (11 + max(drac0, drac2));
256}
257
Robert Jarzmik592eb992008-05-07 20:39:06 +0100258static u32 mdrefr_dri(unsigned int freq)
259{
Marek Vasut3d3d0fb2010-06-24 15:57:12 +0200260 u32 interval = freq * SDRAM_TREF / sdram_rows;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100261
Marek Vasut3d3d0fb2010-06-24 15:57:12 +0200262 return (interval - (cpu_is_pxa27x() ? 31 : 0)) / 32;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100263}
264
Robert Jarzmik592eb992008-05-07 20:39:06 +0100265static unsigned int pxa_cpufreq_get(unsigned int cpu)
266{
267 return get_clk_frequency_khz(0);
268}
269
Viresh Kumar9c0ebcf2013-10-25 19:45:48 +0530270static int pxa_set_target(struct cpufreq_policy *policy, unsigned int idx)
Russell King9e2697f2007-12-14 13:30:14 +0000271{
272 struct cpufreq_frequency_table *pxa_freqs_table;
273 pxa_freqs_t *pxa_freq_settings;
274 struct cpufreq_freqs freqs;
Russell King9e2697f2007-12-14 13:30:14 +0000275 unsigned long flags;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100276 unsigned int new_freq_cpu, new_freq_mem;
277 unsigned int unused, preset_mdrefr, postset_mdrefr, cclkcfg;
Robert Jarzmik3dbeef22009-05-17 23:03:55 +0200278 int ret = 0;
Russell King9e2697f2007-12-14 13:30:14 +0000279
280 /* Get the current policy */
Marc Zyngier65587f72008-11-04 13:33:25 +0100281 find_freq_tables(&pxa_freqs_table, &pxa_freq_settings);
Russell King9e2697f2007-12-14 13:30:14 +0000282
Robert Jarzmik592eb992008-05-07 20:39:06 +0100283 new_freq_cpu = pxa_freq_settings[idx].khz;
284 new_freq_mem = pxa_freq_settings[idx].membus;
Russell King9e2697f2007-12-14 13:30:14 +0000285 freqs.old = policy->cur;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100286 freqs.new = new_freq_cpu;
Russell King9e2697f2007-12-14 13:30:14 +0000287
288 if (freq_debug)
Joe Perchesd4202802010-09-11 22:10:49 -0700289 pr_debug("Changing CPU frequency to %d Mhz, (SDRAM %d Mhz)\n",
Robert Jarzmik36793892008-05-07 20:36:34 +0100290 freqs.new / 1000, (pxa_freq_settings[idx].div2) ?
Robert Jarzmik592eb992008-05-07 20:39:06 +0100291 (new_freq_mem / 2000) : (new_freq_mem / 1000));
Russell King9e2697f2007-12-14 13:30:14 +0000292
Robert Jarzmik3dbeef22009-05-17 23:03:55 +0200293 if (vcc_core && freqs.new > freqs.old)
294 ret = pxa_cpufreq_change_voltage(&pxa_freq_settings[idx]);
295 if (ret)
296 return ret;
Russell King9e2697f2007-12-14 13:30:14 +0000297 /*
298 * Tell everyone what we're about to do...
299 * you should add a notify client with any platform specific
300 * Vcc changing capability
301 */
Viresh Kumarb43a7ff2013-03-24 11:56:43 +0530302 cpufreq_notify_transition(policy, &freqs, CPUFREQ_PRECHANGE);
Russell King9e2697f2007-12-14 13:30:14 +0000303
304 /* Calculate the next MDREFR. If we're slowing down the SDRAM clock
Robert Jarzmik36793892008-05-07 20:36:34 +0100305 * we need to preset the smaller DRI before the change. If we're
306 * speeding up we need to set the larger DRI value after the change.
Russell King9e2697f2007-12-14 13:30:14 +0000307 */
Marek Vasutad68bb92010-11-03 16:29:35 +0100308 preset_mdrefr = postset_mdrefr = __raw_readl(MDREFR);
309 if ((preset_mdrefr & MDREFR_DRI_MASK) > mdrefr_dri(new_freq_mem)) {
Robert Jarzmik592eb992008-05-07 20:39:06 +0100310 preset_mdrefr = (preset_mdrefr & ~MDREFR_DRI_MASK);
311 preset_mdrefr |= mdrefr_dri(new_freq_mem);
Russell King9e2697f2007-12-14 13:30:14 +0000312 }
Robert Jarzmik592eb992008-05-07 20:39:06 +0100313 postset_mdrefr =
314 (postset_mdrefr & ~MDREFR_DRI_MASK) | mdrefr_dri(new_freq_mem);
Russell King9e2697f2007-12-14 13:30:14 +0000315
316 /* If we're dividing the memory clock by two for the SDRAM clock, this
317 * must be set prior to the change. Clearing the divide must be done
318 * after the change.
319 */
320 if (pxa_freq_settings[idx].div2) {
321 preset_mdrefr |= MDREFR_DB2_MASK;
322 postset_mdrefr |= MDREFR_DB2_MASK;
323 } else {
324 postset_mdrefr &= ~MDREFR_DB2_MASK;
325 }
326
327 local_irq_save(flags);
328
Robert Jarzmik592eb992008-05-07 20:39:06 +0100329 /* Set new the CCCR and prepare CCLKCFG */
Russell King9e2697f2007-12-14 13:30:14 +0000330 CCCR = pxa_freq_settings[idx].cccr;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100331 cclkcfg = pxa_freq_settings[idx].cclkcfg;
Russell King9e2697f2007-12-14 13:30:14 +0000332
333 asm volatile(" \n\
334 ldr r4, [%1] /* load MDREFR */ \n\
335 b 2f \n\
Robert Jarzmik36793892008-05-07 20:36:34 +0100336 .align 5 \n\
Russell King9e2697f2007-12-14 13:30:14 +00003371: \n\
Robert Jarzmik592eb992008-05-07 20:39:06 +0100338 str %3, [%1] /* preset the MDREFR */ \n\
Russell King9e2697f2007-12-14 13:30:14 +0000339 mcr p14, 0, %2, c6, c0, 0 /* set CCLKCFG[FCS] */ \n\
Robert Jarzmik592eb992008-05-07 20:39:06 +0100340 str %4, [%1] /* postset the MDREFR */ \n\
Russell King9e2697f2007-12-14 13:30:14 +0000341 \n\
342 b 3f \n\
3432: b 1b \n\
3443: nop \n\
345 "
Robert Jarzmik36793892008-05-07 20:36:34 +0100346 : "=&r" (unused)
Marek Vasutad68bb92010-11-03 16:29:35 +0100347 : "r" (MDREFR), "r" (cclkcfg),
Robert Jarzmik592eb992008-05-07 20:39:06 +0100348 "r" (preset_mdrefr), "r" (postset_mdrefr)
Robert Jarzmik36793892008-05-07 20:36:34 +0100349 : "r4", "r5");
Russell King9e2697f2007-12-14 13:30:14 +0000350 local_irq_restore(flags);
351
352 /*
353 * Tell everyone what we've just done...
354 * you should add a notify client with any platform specific
355 * SDRAM refresh timer adjustments
356 */
Viresh Kumarb43a7ff2013-03-24 11:56:43 +0530357 cpufreq_notify_transition(policy, &freqs, CPUFREQ_POSTCHANGE);
Russell King9e2697f2007-12-14 13:30:14 +0000358
Robert Jarzmik3dbeef22009-05-17 23:03:55 +0200359 /*
360 * Even if voltage setting fails, we don't report it, as the frequency
361 * change succeeded. The voltage reduction is not a critical failure,
362 * only power savings will suffer from this.
363 *
364 * Note: if the voltage change fails, and a return value is returned, a
365 * bug is triggered (seems a deadlock). Should anybody find out where,
366 * the "return 0" should become a "return ret".
367 */
368 if (vcc_core && freqs.new < freqs.old)
369 ret = pxa_cpufreq_change_voltage(&pxa_freq_settings[idx]);
370
Russell King9e2697f2007-12-14 13:30:14 +0000371 return 0;
372}
373
Eric Miao50e77fc2010-08-18 11:51:13 +0800374static int pxa_cpufreq_init(struct cpufreq_policy *policy)
Russell King9e2697f2007-12-14 13:30:14 +0000375{
376 int i;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100377 unsigned int freq;
Marc Zyngier65587f72008-11-04 13:33:25 +0100378 struct cpufreq_frequency_table *pxa255_freq_table;
379 pxa_freqs_t *pxa255_freqs;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100380
381 /* try to guess pxa27x cpu */
382 if (cpu_is_pxa27x())
383 pxa27x_guess_max_freq();
Russell King9e2697f2007-12-14 13:30:14 +0000384
Robert Jarzmik3dbeef22009-05-17 23:03:55 +0200385 pxa_cpufreq_init_voltages();
386
Philipp Zabela10c2872008-06-29 16:53:34 +0200387 init_sdram_rows();
388
Russell King9e2697f2007-12-14 13:30:14 +0000389 /* set default policy and cpuinfo */
Russell King9e2697f2007-12-14 13:30:14 +0000390 policy->cpuinfo.transition_latency = 1000; /* FIXME: 1 ms, assumed */
Russell King9e2697f2007-12-14 13:30:14 +0000391
Robert Jarzmik592eb992008-05-07 20:39:06 +0100392 /* Generate pxa25x the run cpufreq_frequency_table struct */
393 for (i = 0; i < NUM_PXA25x_RUN_FREQS; i++) {
Russell King9e2697f2007-12-14 13:30:14 +0000394 pxa255_run_freq_table[i].frequency = pxa255_run_freqs[i].khz;
Viresh Kumar50701582013-03-30 16:25:15 +0530395 pxa255_run_freq_table[i].driver_data = i;
Russell King9e2697f2007-12-14 13:30:14 +0000396 }
Russell King9e2697f2007-12-14 13:30:14 +0000397 pxa255_run_freq_table[i].frequency = CPUFREQ_TABLE_END;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100398
399 /* Generate pxa25x the turbo cpufreq_frequency_table struct */
400 for (i = 0; i < NUM_PXA25x_TURBO_FREQS; i++) {
Robert Jarzmik36793892008-05-07 20:36:34 +0100401 pxa255_turbo_freq_table[i].frequency =
402 pxa255_turbo_freqs[i].khz;
Viresh Kumar50701582013-03-30 16:25:15 +0530403 pxa255_turbo_freq_table[i].driver_data = i;
Russell King9e2697f2007-12-14 13:30:14 +0000404 }
405 pxa255_turbo_freq_table[i].frequency = CPUFREQ_TABLE_END;
406
Marc Zyngier65587f72008-11-04 13:33:25 +0100407 pxa255_turbo_table = !!pxa255_turbo_table;
408
Robert Jarzmik592eb992008-05-07 20:39:06 +0100409 /* Generate the pxa27x cpufreq_frequency_table struct */
410 for (i = 0; i < NUM_PXA27x_FREQS; i++) {
411 freq = pxa27x_freqs[i].khz;
412 if (freq > pxa27x_maxfreq)
413 break;
414 pxa27x_freq_table[i].frequency = freq;
Viresh Kumar50701582013-03-30 16:25:15 +0530415 pxa27x_freq_table[i].driver_data = i;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100416 }
Viresh Kumar50701582013-03-30 16:25:15 +0530417 pxa27x_freq_table[i].driver_data = i;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100418 pxa27x_freq_table[i].frequency = CPUFREQ_TABLE_END;
419
420 /*
421 * Set the policy's minimum and maximum frequencies from the tables
422 * just constructed. This sets cpuinfo.mxx_freq, min and max.
423 */
Marc Zyngier65587f72008-11-04 13:33:25 +0100424 if (cpu_is_pxa25x()) {
425 find_freq_tables(&pxa255_freq_table, &pxa255_freqs);
426 pr_info("PXA255 cpufreq using %s frequency table\n",
427 pxa255_turbo_table ? "turbo" : "run");
Viresh Kumar6a77a1e2013-09-16 18:56:04 +0530428
Viresh Kumar15cc9212013-09-16 18:56:29 +0530429 cpufreq_table_validate_and_show(policy, pxa255_freq_table);
Marc Zyngier65587f72008-11-04 13:33:25 +0100430 }
Viresh Kumar6a77a1e2013-09-16 18:56:04 +0530431 else if (cpu_is_pxa27x()) {
Viresh Kumar15cc9212013-09-16 18:56:29 +0530432 cpufreq_table_validate_and_show(policy, pxa27x_freq_table);
Viresh Kumar6a77a1e2013-09-16 18:56:04 +0530433 }
Robert Jarzmik592eb992008-05-07 20:39:06 +0100434
Russell King9e2697f2007-12-14 13:30:14 +0000435 printk(KERN_INFO "PXA CPU frequency change support initialized\n");
436
437 return 0;
438}
439
440static struct cpufreq_driver pxa_cpufreq_driver = {
Viresh Kumarbf36e482013-10-03 20:28:20 +0530441 .verify = cpufreq_generic_frequency_table_verify,
Viresh Kumar9c0ebcf2013-10-25 19:45:48 +0530442 .target_index = pxa_set_target,
Russell King9e2697f2007-12-14 13:30:14 +0000443 .init = pxa_cpufreq_init,
Viresh Kumarbf36e482013-10-03 20:28:20 +0530444 .exit = cpufreq_generic_exit,
Holger Schurigea833f02008-02-11 16:53:15 +0100445 .get = pxa_cpufreq_get,
Robert Jarzmik592eb992008-05-07 20:39:06 +0100446 .name = "PXA2xx",
Russell King9e2697f2007-12-14 13:30:14 +0000447};
448
449static int __init pxa_cpu_init(void)
450{
451 int ret = -ENODEV;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100452 if (cpu_is_pxa25x() || cpu_is_pxa27x())
Russell King9e2697f2007-12-14 13:30:14 +0000453 ret = cpufreq_register_driver(&pxa_cpufreq_driver);
454 return ret;
455}
456
457static void __exit pxa_cpu_exit(void)
458{
Robert Jarzmik592eb992008-05-07 20:39:06 +0100459 cpufreq_unregister_driver(&pxa_cpufreq_driver);
Russell King9e2697f2007-12-14 13:30:14 +0000460}
461
462
Robert Jarzmik36793892008-05-07 20:36:34 +0100463MODULE_AUTHOR("Intrinsyc Software Inc.");
464MODULE_DESCRIPTION("CPU frequency changing driver for the PXA architecture");
Russell King9e2697f2007-12-14 13:30:14 +0000465MODULE_LICENSE("GPL");
466module_init(pxa_cpu_init);
467module_exit(pxa_cpu_exit);