Andrew Lunn | 406a436 | 2019-04-27 19:32:56 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 2 | /* |
| 3 | * net/dsa/mv88e6060.c - Driver for Marvell 88e6060 switch chips |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 4 | * Copyright (c) 2008-2009 Marvell Semiconductor |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Barry Grussling | 19b2f97 | 2013-01-08 16:05:54 +0000 | [diff] [blame] | 7 | #include <linux/delay.h> |
Vivien Didelot | 56c3ff9 | 2017-10-13 14:18:07 -0400 | [diff] [blame] | 8 | #include <linux/etherdevice.h> |
Barry Grussling | 19b2f97 | 2013-01-08 16:05:54 +0000 | [diff] [blame] | 9 | #include <linux/jiffies.h> |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 10 | #include <linux/list.h> |
Paul Gortmaker | 2bbba27 | 2012-01-24 10:41:40 +0000 | [diff] [blame] | 11 | #include <linux/module.h> |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 12 | #include <linux/netdevice.h> |
| 13 | #include <linux/phy.h> |
Ben Hutchings | c8f0b86 | 2011-11-27 17:06:08 +0000 | [diff] [blame] | 14 | #include <net/dsa.h> |
Neil Armstrong | 6a4b298 | 2015-11-10 16:51:36 +0100 | [diff] [blame] | 15 | #include "mv88e6060.h" |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 16 | |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 17 | static int reg_read(struct mv88e6060_priv *priv, int addr, int reg) |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 18 | { |
Andrew Lunn | a77d43f | 2016-04-13 02:40:42 +0200 | [diff] [blame] | 19 | return mdiobus_read_nested(priv->bus, priv->sw_addr + addr, reg); |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 20 | } |
| 21 | |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 22 | static int reg_write(struct mv88e6060_priv *priv, int addr, int reg, u16 val) |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 23 | { |
Andrew Lunn | a77d43f | 2016-04-13 02:40:42 +0200 | [diff] [blame] | 24 | return mdiobus_write_nested(priv->bus, priv->sw_addr + addr, reg, val); |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 25 | } |
| 26 | |
Vivien Didelot | 0209d14 | 2016-04-17 13:23:55 -0400 | [diff] [blame] | 27 | static const char *mv88e6060_get_name(struct mii_bus *bus, int sw_addr) |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 28 | { |
| 29 | int ret; |
| 30 | |
Neil Armstrong | 6a4b298 | 2015-11-10 16:51:36 +0100 | [diff] [blame] | 31 | ret = mdiobus_read(bus, sw_addr + REG_PORT(0), PORT_SWITCH_ID); |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 32 | if (ret >= 0) { |
Neil Armstrong | 6a4b298 | 2015-11-10 16:51:36 +0100 | [diff] [blame] | 33 | if (ret == PORT_SWITCH_ID_6060) |
Guenter Roeck | 3de6aa4c | 2014-10-29 10:44:54 -0700 | [diff] [blame] | 34 | return "Marvell 88E6060 (A0)"; |
Neil Armstrong | 6a4b298 | 2015-11-10 16:51:36 +0100 | [diff] [blame] | 35 | if (ret == PORT_SWITCH_ID_6060_R1 || |
| 36 | ret == PORT_SWITCH_ID_6060_R2) |
Guenter Roeck | 3de6aa4c | 2014-10-29 10:44:54 -0700 | [diff] [blame] | 37 | return "Marvell 88E6060 (B0)"; |
Neil Armstrong | 6a4b298 | 2015-11-10 16:51:36 +0100 | [diff] [blame] | 38 | if ((ret & PORT_SWITCH_ID_6060_MASK) == PORT_SWITCH_ID_6060) |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 39 | return "Marvell 88E6060"; |
| 40 | } |
| 41 | |
| 42 | return NULL; |
| 43 | } |
| 44 | |
Florian Fainelli | 5ed4e3e | 2017-11-10 15:22:52 -0800 | [diff] [blame] | 45 | static enum dsa_tag_protocol mv88e6060_get_tag_protocol(struct dsa_switch *ds, |
Florian Fainelli | 4d77648 | 2020-01-07 21:06:05 -0800 | [diff] [blame] | 46 | int port, |
| 47 | enum dsa_tag_protocol m) |
Andrew Lunn | 7b31436 | 2016-08-22 16:01:01 +0200 | [diff] [blame] | 48 | { |
| 49 | return DSA_TAG_PROTO_TRAILER; |
| 50 | } |
| 51 | |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 52 | static int mv88e6060_switch_reset(struct mv88e6060_priv *priv) |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 53 | { |
| 54 | int i; |
| 55 | int ret; |
Barry Grussling | 19b2f97 | 2013-01-08 16:05:54 +0000 | [diff] [blame] | 56 | unsigned long timeout; |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 57 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 58 | /* Set all ports to the disabled state. */ |
Neil Armstrong | 6a4b298 | 2015-11-10 16:51:36 +0100 | [diff] [blame] | 59 | for (i = 0; i < MV88E6060_PORTS; i++) { |
Andrew Lunn | 1ba22bf | 2019-04-27 19:32:59 +0200 | [diff] [blame] | 60 | ret = reg_read(priv, REG_PORT(i), PORT_CONTROL); |
| 61 | if (ret < 0) |
| 62 | return ret; |
Andrew Lunn | c4362c3 | 2019-04-27 19:32:58 +0200 | [diff] [blame] | 63 | ret = reg_write(priv, REG_PORT(i), PORT_CONTROL, |
| 64 | ret & ~PORT_CONTROL_STATE_MASK); |
| 65 | if (ret) |
| 66 | return ret; |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 67 | } |
| 68 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 69 | /* Wait for transmit queues to drain. */ |
Barry Grussling | 19b2f97 | 2013-01-08 16:05:54 +0000 | [diff] [blame] | 70 | usleep_range(2000, 4000); |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 71 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 72 | /* Reset the switch. */ |
Andrew Lunn | c4362c3 | 2019-04-27 19:32:58 +0200 | [diff] [blame] | 73 | ret = reg_write(priv, REG_GLOBAL, GLOBAL_ATU_CONTROL, |
| 74 | GLOBAL_ATU_CONTROL_SWRESET | |
| 75 | GLOBAL_ATU_CONTROL_LEARNDIS); |
| 76 | if (ret) |
| 77 | return ret; |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 78 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 79 | /* Wait up to one second for reset to complete. */ |
Barry Grussling | 19b2f97 | 2013-01-08 16:05:54 +0000 | [diff] [blame] | 80 | timeout = jiffies + 1 * HZ; |
| 81 | while (time_before(jiffies, timeout)) { |
Andrew Lunn | 1ba22bf | 2019-04-27 19:32:59 +0200 | [diff] [blame] | 82 | ret = reg_read(priv, REG_GLOBAL, GLOBAL_STATUS); |
| 83 | if (ret < 0) |
| 84 | return ret; |
| 85 | |
Neil Armstrong | 6a4b298 | 2015-11-10 16:51:36 +0100 | [diff] [blame] | 86 | if (ret & GLOBAL_STATUS_INIT_READY) |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 87 | break; |
| 88 | |
Barry Grussling | 19b2f97 | 2013-01-08 16:05:54 +0000 | [diff] [blame] | 89 | usleep_range(1000, 2000); |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 90 | } |
Barry Grussling | 19b2f97 | 2013-01-08 16:05:54 +0000 | [diff] [blame] | 91 | if (time_after(jiffies, timeout)) |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 92 | return -ETIMEDOUT; |
| 93 | |
| 94 | return 0; |
| 95 | } |
| 96 | |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 97 | static int mv88e6060_setup_global(struct mv88e6060_priv *priv) |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 98 | { |
Andrew Lunn | c4362c3 | 2019-04-27 19:32:58 +0200 | [diff] [blame] | 99 | int ret; |
| 100 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 101 | /* Disable discarding of frames with excessive collisions, |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 102 | * set the maximum frame size to 1536 bytes, and mask all |
| 103 | * interrupt sources. |
| 104 | */ |
Andrew Lunn | c4362c3 | 2019-04-27 19:32:58 +0200 | [diff] [blame] | 105 | ret = reg_write(priv, REG_GLOBAL, GLOBAL_CONTROL, |
| 106 | GLOBAL_CONTROL_MAX_FRAME_1536); |
| 107 | if (ret) |
| 108 | return ret; |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 109 | |
Anderson Luiz Alves | a745156 | 2018-11-30 21:58:36 -0200 | [diff] [blame] | 110 | /* Disable automatic address learning. |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 111 | */ |
Andrew Lunn | c4362c3 | 2019-04-27 19:32:58 +0200 | [diff] [blame] | 112 | return reg_write(priv, REG_GLOBAL, GLOBAL_ATU_CONTROL, |
| 113 | GLOBAL_ATU_CONTROL_LEARNDIS); |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 114 | } |
| 115 | |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 116 | static int mv88e6060_setup_port(struct mv88e6060_priv *priv, int p) |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 117 | { |
| 118 | int addr = REG_PORT(p); |
Andrew Lunn | c4362c3 | 2019-04-27 19:32:58 +0200 | [diff] [blame] | 119 | int ret; |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 120 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 121 | /* Do not force flow control, disable Ingress and Egress |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 122 | * Header tagging, disable VLAN tunneling, and set the port |
| 123 | * state to Forwarding. Additionally, if this is the CPU |
| 124 | * port, enable Ingress and Egress Trailer tagging mode. |
| 125 | */ |
Andrew Lunn | c4362c3 | 2019-04-27 19:32:58 +0200 | [diff] [blame] | 126 | ret = reg_write(priv, addr, PORT_CONTROL, |
| 127 | dsa_is_cpu_port(priv->ds, p) ? |
Neil Armstrong | 6a4b298 | 2015-11-10 16:51:36 +0100 | [diff] [blame] | 128 | PORT_CONTROL_TRAILER | |
| 129 | PORT_CONTROL_INGRESS_MODE | |
| 130 | PORT_CONTROL_STATE_FORWARDING : |
| 131 | PORT_CONTROL_STATE_FORWARDING); |
Andrew Lunn | c4362c3 | 2019-04-27 19:32:58 +0200 | [diff] [blame] | 132 | if (ret) |
| 133 | return ret; |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 134 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 135 | /* Port based VLAN map: give each port its own address |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 136 | * database, allow the CPU port to talk to each of the 'real' |
| 137 | * ports, and allow each of the 'real' ports to only talk to |
| 138 | * the CPU port. |
| 139 | */ |
Andrew Lunn | c4362c3 | 2019-04-27 19:32:58 +0200 | [diff] [blame] | 140 | ret = reg_write(priv, addr, PORT_VLAN_MAP, |
| 141 | ((p & 0xf) << PORT_VLAN_MAP_DBNUM_SHIFT) | |
| 142 | (dsa_is_cpu_port(priv->ds, p) ? |
| 143 | dsa_user_ports(priv->ds) : |
| 144 | BIT(dsa_to_port(priv->ds, p)->cpu_dp->index))); |
| 145 | if (ret) |
| 146 | return ret; |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 147 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 148 | /* Port Association Vector: when learning source addresses |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 149 | * of packets, add the address to the address database using |
| 150 | * a port bitmap that has only the bit for this port set and |
| 151 | * the other bits clear. |
| 152 | */ |
Andrew Lunn | c4362c3 | 2019-04-27 19:32:58 +0200 | [diff] [blame] | 153 | return reg_write(priv, addr, PORT_ASSOC_VECTOR, BIT(p)); |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 154 | } |
| 155 | |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 156 | static int mv88e6060_setup_addr(struct mv88e6060_priv *priv) |
Vivien Didelot | 56c3ff9 | 2017-10-13 14:18:07 -0400 | [diff] [blame] | 157 | { |
| 158 | u8 addr[ETH_ALEN]; |
Andrew Lunn | c4362c3 | 2019-04-27 19:32:58 +0200 | [diff] [blame] | 159 | int ret; |
Vivien Didelot | 56c3ff9 | 2017-10-13 14:18:07 -0400 | [diff] [blame] | 160 | u16 val; |
| 161 | |
| 162 | eth_random_addr(addr); |
| 163 | |
| 164 | val = addr[0] << 8 | addr[1]; |
| 165 | |
| 166 | /* The multicast bit is always transmitted as a zero, so the switch uses |
| 167 | * bit 8 for "DiffAddr", where 0 means all ports transmit the same SA. |
| 168 | */ |
| 169 | val &= 0xfeff; |
| 170 | |
Andrew Lunn | c4362c3 | 2019-04-27 19:32:58 +0200 | [diff] [blame] | 171 | ret = reg_write(priv, REG_GLOBAL, GLOBAL_MAC_01, val); |
| 172 | if (ret) |
| 173 | return ret; |
Vivien Didelot | 56c3ff9 | 2017-10-13 14:18:07 -0400 | [diff] [blame] | 174 | |
Andrew Lunn | c4362c3 | 2019-04-27 19:32:58 +0200 | [diff] [blame] | 175 | ret = reg_write(priv, REG_GLOBAL, GLOBAL_MAC_23, |
| 176 | (addr[2] << 8) | addr[3]); |
| 177 | if (ret) |
| 178 | return ret; |
| 179 | |
| 180 | return reg_write(priv, REG_GLOBAL, GLOBAL_MAC_45, |
| 181 | (addr[4] << 8) | addr[5]); |
Vivien Didelot | 56c3ff9 | 2017-10-13 14:18:07 -0400 | [diff] [blame] | 182 | } |
| 183 | |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 184 | static int mv88e6060_setup(struct dsa_switch *ds) |
| 185 | { |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 186 | struct mv88e6060_priv *priv = ds->priv; |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 187 | int ret; |
Andrew Lunn | a77d43f | 2016-04-13 02:40:42 +0200 | [diff] [blame] | 188 | int i; |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 189 | |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 190 | priv->ds = ds; |
| 191 | |
| 192 | ret = mv88e6060_switch_reset(priv); |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 193 | if (ret < 0) |
| 194 | return ret; |
| 195 | |
| 196 | /* @@@ initialise atu */ |
| 197 | |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 198 | ret = mv88e6060_setup_global(priv); |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 199 | if (ret < 0) |
| 200 | return ret; |
| 201 | |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 202 | ret = mv88e6060_setup_addr(priv); |
Vivien Didelot | 56c3ff9 | 2017-10-13 14:18:07 -0400 | [diff] [blame] | 203 | if (ret < 0) |
| 204 | return ret; |
| 205 | |
Neil Armstrong | 6a4b298 | 2015-11-10 16:51:36 +0100 | [diff] [blame] | 206 | for (i = 0; i < MV88E6060_PORTS; i++) { |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 207 | ret = mv88e6060_setup_port(priv, i); |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 208 | if (ret < 0) |
| 209 | return ret; |
| 210 | } |
| 211 | |
| 212 | return 0; |
| 213 | } |
| 214 | |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 215 | static int mv88e6060_port_to_phy_addr(int port) |
| 216 | { |
Neil Armstrong | 6a4b298 | 2015-11-10 16:51:36 +0100 | [diff] [blame] | 217 | if (port >= 0 && port < MV88E6060_PORTS) |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 218 | return port; |
| 219 | return -1; |
| 220 | } |
| 221 | |
| 222 | static int mv88e6060_phy_read(struct dsa_switch *ds, int port, int regnum) |
| 223 | { |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 224 | struct mv88e6060_priv *priv = ds->priv; |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 225 | int addr; |
| 226 | |
| 227 | addr = mv88e6060_port_to_phy_addr(port); |
| 228 | if (addr == -1) |
| 229 | return 0xffff; |
| 230 | |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 231 | return reg_read(priv, addr, regnum); |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 232 | } |
| 233 | |
| 234 | static int |
| 235 | mv88e6060_phy_write(struct dsa_switch *ds, int port, int regnum, u16 val) |
| 236 | { |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 237 | struct mv88e6060_priv *priv = ds->priv; |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 238 | int addr; |
| 239 | |
| 240 | addr = mv88e6060_port_to_phy_addr(port); |
| 241 | if (addr == -1) |
| 242 | return 0xffff; |
| 243 | |
Andrew Lunn | 3e8bc1b | 2019-04-27 19:32:57 +0200 | [diff] [blame] | 244 | return reg_write(priv, addr, regnum, val); |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 245 | } |
| 246 | |
Florian Fainelli | a82f67a | 2017-01-08 14:52:08 -0800 | [diff] [blame] | 247 | static const struct dsa_switch_ops mv88e6060_switch_ops = { |
Andrew Lunn | 7b31436 | 2016-08-22 16:01:01 +0200 | [diff] [blame] | 248 | .get_tag_protocol = mv88e6060_get_tag_protocol, |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 249 | .setup = mv88e6060_setup, |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 250 | .phy_read = mv88e6060_phy_read, |
| 251 | .phy_write = mv88e6060_phy_write, |
Lennert Buytenhek | 2e16a77 | 2008-10-07 13:46:22 +0000 | [diff] [blame] | 252 | }; |
| 253 | |
Andrew Lunn | 2776176 | 2019-04-28 02:56:21 +0200 | [diff] [blame] | 254 | static int mv88e6060_probe(struct mdio_device *mdiodev) |
| 255 | { |
| 256 | struct device *dev = &mdiodev->dev; |
| 257 | struct mv88e6060_priv *priv; |
| 258 | struct dsa_switch *ds; |
| 259 | const char *name; |
| 260 | |
| 261 | priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); |
| 262 | if (!priv) |
| 263 | return -ENOMEM; |
| 264 | |
| 265 | priv->bus = mdiodev->bus; |
| 266 | priv->sw_addr = mdiodev->addr; |
| 267 | |
| 268 | name = mv88e6060_get_name(priv->bus, priv->sw_addr); |
| 269 | if (!name) |
| 270 | return -ENODEV; |
| 271 | |
| 272 | dev_info(dev, "switch %s detected\n", name); |
| 273 | |
Vivien Didelot | 7e99e34 | 2019-10-21 16:51:30 -0400 | [diff] [blame] | 274 | ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL); |
Andrew Lunn | 2776176 | 2019-04-28 02:56:21 +0200 | [diff] [blame] | 275 | if (!ds) |
| 276 | return -ENOMEM; |
| 277 | |
Vivien Didelot | 7e99e34 | 2019-10-21 16:51:30 -0400 | [diff] [blame] | 278 | ds->dev = dev; |
| 279 | ds->num_ports = MV88E6060_PORTS; |
Andrew Lunn | 2776176 | 2019-04-28 02:56:21 +0200 | [diff] [blame] | 280 | ds->priv = priv; |
| 281 | ds->dev = dev; |
| 282 | ds->ops = &mv88e6060_switch_ops; |
| 283 | |
| 284 | dev_set_drvdata(dev, ds); |
| 285 | |
| 286 | return dsa_register_switch(ds); |
| 287 | } |
| 288 | |
| 289 | static void mv88e6060_remove(struct mdio_device *mdiodev) |
| 290 | { |
| 291 | struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev); |
| 292 | |
| 293 | dsa_unregister_switch(ds); |
| 294 | } |
| 295 | |
| 296 | static const struct of_device_id mv88e6060_of_match[] = { |
| 297 | { |
| 298 | .compatible = "marvell,mv88e6060", |
| 299 | }, |
| 300 | { /* sentinel */ }, |
| 301 | }; |
| 302 | |
| 303 | static struct mdio_driver mv88e6060_driver = { |
| 304 | .probe = mv88e6060_probe, |
| 305 | .remove = mv88e6060_remove, |
| 306 | .mdiodrv.driver = { |
| 307 | .name = "mv88e6060", |
| 308 | .of_match_table = mv88e6060_of_match, |
| 309 | }, |
| 310 | }; |
| 311 | |
Andrew Lunn | 2f8e7ec | 2019-04-28 02:56:22 +0200 | [diff] [blame] | 312 | mdio_module_driver(mv88e6060_driver); |
Ben Hutchings | 3d825ed | 2011-11-25 14:37:16 +0000 | [diff] [blame] | 313 | |
| 314 | MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>"); |
| 315 | MODULE_DESCRIPTION("Driver for Marvell 88E6060 ethernet switch chip"); |
| 316 | MODULE_LICENSE("GPL"); |
| 317 | MODULE_ALIAS("platform:mv88e6060"); |