blob: 24b8219fd607781d5fb042a8c24f8902b204ff0c [file] [log] [blame]
Andrew Lunn406a4362019-04-27 19:32:56 +02001// SPDX-License-Identifier: GPL-2.0+
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00002/*
3 * net/dsa/mv88e6060.c - Driver for Marvell 88e6060 switch chips
Lennert Buytenheke84665c2009-03-20 09:52:09 +00004 * Copyright (c) 2008-2009 Marvell Semiconductor
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00005 */
6
Barry Grussling19b2f972013-01-08 16:05:54 +00007#include <linux/delay.h>
Vivien Didelot56c3ff92017-10-13 14:18:07 -04008#include <linux/etherdevice.h>
Barry Grussling19b2f972013-01-08 16:05:54 +00009#include <linux/jiffies.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000010#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000011#include <linux/module.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000012#include <linux/netdevice.h>
13#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000014#include <net/dsa.h>
Neil Armstrong6a4b2982015-11-10 16:51:36 +010015#include "mv88e6060.h"
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000016
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +020017static int reg_read(struct mv88e6060_priv *priv, int addr, int reg)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000018{
Andrew Lunna77d43f2016-04-13 02:40:42 +020019 return mdiobus_read_nested(priv->bus, priv->sw_addr + addr, reg);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000020}
21
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +020022static int reg_write(struct mv88e6060_priv *priv, int addr, int reg, u16 val)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000023{
Andrew Lunna77d43f2016-04-13 02:40:42 +020024 return mdiobus_write_nested(priv->bus, priv->sw_addr + addr, reg, val);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000025}
26
Vivien Didelot0209d142016-04-17 13:23:55 -040027static const char *mv88e6060_get_name(struct mii_bus *bus, int sw_addr)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000028{
29 int ret;
30
Neil Armstrong6a4b2982015-11-10 16:51:36 +010031 ret = mdiobus_read(bus, sw_addr + REG_PORT(0), PORT_SWITCH_ID);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000032 if (ret >= 0) {
Neil Armstrong6a4b2982015-11-10 16:51:36 +010033 if (ret == PORT_SWITCH_ID_6060)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070034 return "Marvell 88E6060 (A0)";
Neil Armstrong6a4b2982015-11-10 16:51:36 +010035 if (ret == PORT_SWITCH_ID_6060_R1 ||
36 ret == PORT_SWITCH_ID_6060_R2)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070037 return "Marvell 88E6060 (B0)";
Neil Armstrong6a4b2982015-11-10 16:51:36 +010038 if ((ret & PORT_SWITCH_ID_6060_MASK) == PORT_SWITCH_ID_6060)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000039 return "Marvell 88E6060";
40 }
41
42 return NULL;
43}
44
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -080045static enum dsa_tag_protocol mv88e6060_get_tag_protocol(struct dsa_switch *ds,
Florian Fainelli4d776482020-01-07 21:06:05 -080046 int port,
47 enum dsa_tag_protocol m)
Andrew Lunn7b314362016-08-22 16:01:01 +020048{
49 return DSA_TAG_PROTO_TRAILER;
50}
51
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +020052static int mv88e6060_switch_reset(struct mv88e6060_priv *priv)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000053{
54 int i;
55 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +000056 unsigned long timeout;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000057
Barry Grussling3675c8d2013-01-08 16:05:53 +000058 /* Set all ports to the disabled state. */
Neil Armstrong6a4b2982015-11-10 16:51:36 +010059 for (i = 0; i < MV88E6060_PORTS; i++) {
Andrew Lunn1ba22bf2019-04-27 19:32:59 +020060 ret = reg_read(priv, REG_PORT(i), PORT_CONTROL);
61 if (ret < 0)
62 return ret;
Andrew Lunnc4362c32019-04-27 19:32:58 +020063 ret = reg_write(priv, REG_PORT(i), PORT_CONTROL,
64 ret & ~PORT_CONTROL_STATE_MASK);
65 if (ret)
66 return ret;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000067 }
68
Barry Grussling3675c8d2013-01-08 16:05:53 +000069 /* Wait for transmit queues to drain. */
Barry Grussling19b2f972013-01-08 16:05:54 +000070 usleep_range(2000, 4000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000071
Barry Grussling3675c8d2013-01-08 16:05:53 +000072 /* Reset the switch. */
Andrew Lunnc4362c32019-04-27 19:32:58 +020073 ret = reg_write(priv, REG_GLOBAL, GLOBAL_ATU_CONTROL,
74 GLOBAL_ATU_CONTROL_SWRESET |
75 GLOBAL_ATU_CONTROL_LEARNDIS);
76 if (ret)
77 return ret;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000078
Barry Grussling3675c8d2013-01-08 16:05:53 +000079 /* Wait up to one second for reset to complete. */
Barry Grussling19b2f972013-01-08 16:05:54 +000080 timeout = jiffies + 1 * HZ;
81 while (time_before(jiffies, timeout)) {
Andrew Lunn1ba22bf2019-04-27 19:32:59 +020082 ret = reg_read(priv, REG_GLOBAL, GLOBAL_STATUS);
83 if (ret < 0)
84 return ret;
85
Neil Armstrong6a4b2982015-11-10 16:51:36 +010086 if (ret & GLOBAL_STATUS_INIT_READY)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000087 break;
88
Barry Grussling19b2f972013-01-08 16:05:54 +000089 usleep_range(1000, 2000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000090 }
Barry Grussling19b2f972013-01-08 16:05:54 +000091 if (time_after(jiffies, timeout))
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000092 return -ETIMEDOUT;
93
94 return 0;
95}
96
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +020097static int mv88e6060_setup_global(struct mv88e6060_priv *priv)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000098{
Andrew Lunnc4362c32019-04-27 19:32:58 +020099 int ret;
100
Barry Grussling3675c8d2013-01-08 16:05:53 +0000101 /* Disable discarding of frames with excessive collisions,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000102 * set the maximum frame size to 1536 bytes, and mask all
103 * interrupt sources.
104 */
Andrew Lunnc4362c32019-04-27 19:32:58 +0200105 ret = reg_write(priv, REG_GLOBAL, GLOBAL_CONTROL,
106 GLOBAL_CONTROL_MAX_FRAME_1536);
107 if (ret)
108 return ret;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000109
Anderson Luiz Alvesa7451562018-11-30 21:58:36 -0200110 /* Disable automatic address learning.
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000111 */
Andrew Lunnc4362c32019-04-27 19:32:58 +0200112 return reg_write(priv, REG_GLOBAL, GLOBAL_ATU_CONTROL,
113 GLOBAL_ATU_CONTROL_LEARNDIS);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000114}
115
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200116static int mv88e6060_setup_port(struct mv88e6060_priv *priv, int p)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000117{
118 int addr = REG_PORT(p);
Andrew Lunnc4362c32019-04-27 19:32:58 +0200119 int ret;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000120
Barry Grussling3675c8d2013-01-08 16:05:53 +0000121 /* Do not force flow control, disable Ingress and Egress
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000122 * Header tagging, disable VLAN tunneling, and set the port
123 * state to Forwarding. Additionally, if this is the CPU
124 * port, enable Ingress and Egress Trailer tagging mode.
125 */
Andrew Lunnc4362c32019-04-27 19:32:58 +0200126 ret = reg_write(priv, addr, PORT_CONTROL,
127 dsa_is_cpu_port(priv->ds, p) ?
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100128 PORT_CONTROL_TRAILER |
129 PORT_CONTROL_INGRESS_MODE |
130 PORT_CONTROL_STATE_FORWARDING :
131 PORT_CONTROL_STATE_FORWARDING);
Andrew Lunnc4362c32019-04-27 19:32:58 +0200132 if (ret)
133 return ret;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000134
Barry Grussling3675c8d2013-01-08 16:05:53 +0000135 /* Port based VLAN map: give each port its own address
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000136 * database, allow the CPU port to talk to each of the 'real'
137 * ports, and allow each of the 'real' ports to only talk to
138 * the CPU port.
139 */
Andrew Lunnc4362c32019-04-27 19:32:58 +0200140 ret = reg_write(priv, addr, PORT_VLAN_MAP,
141 ((p & 0xf) << PORT_VLAN_MAP_DBNUM_SHIFT) |
142 (dsa_is_cpu_port(priv->ds, p) ?
143 dsa_user_ports(priv->ds) :
144 BIT(dsa_to_port(priv->ds, p)->cpu_dp->index)));
145 if (ret)
146 return ret;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000147
Barry Grussling3675c8d2013-01-08 16:05:53 +0000148 /* Port Association Vector: when learning source addresses
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000149 * of packets, add the address to the address database using
150 * a port bitmap that has only the bit for this port set and
151 * the other bits clear.
152 */
Andrew Lunnc4362c32019-04-27 19:32:58 +0200153 return reg_write(priv, addr, PORT_ASSOC_VECTOR, BIT(p));
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000154}
155
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200156static int mv88e6060_setup_addr(struct mv88e6060_priv *priv)
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400157{
158 u8 addr[ETH_ALEN];
Andrew Lunnc4362c32019-04-27 19:32:58 +0200159 int ret;
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400160 u16 val;
161
162 eth_random_addr(addr);
163
164 val = addr[0] << 8 | addr[1];
165
166 /* The multicast bit is always transmitted as a zero, so the switch uses
167 * bit 8 for "DiffAddr", where 0 means all ports transmit the same SA.
168 */
169 val &= 0xfeff;
170
Andrew Lunnc4362c32019-04-27 19:32:58 +0200171 ret = reg_write(priv, REG_GLOBAL, GLOBAL_MAC_01, val);
172 if (ret)
173 return ret;
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400174
Andrew Lunnc4362c32019-04-27 19:32:58 +0200175 ret = reg_write(priv, REG_GLOBAL, GLOBAL_MAC_23,
176 (addr[2] << 8) | addr[3]);
177 if (ret)
178 return ret;
179
180 return reg_write(priv, REG_GLOBAL, GLOBAL_MAC_45,
181 (addr[4] << 8) | addr[5]);
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400182}
183
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000184static int mv88e6060_setup(struct dsa_switch *ds)
185{
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200186 struct mv88e6060_priv *priv = ds->priv;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000187 int ret;
Andrew Lunna77d43f2016-04-13 02:40:42 +0200188 int i;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000189
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200190 priv->ds = ds;
191
192 ret = mv88e6060_switch_reset(priv);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000193 if (ret < 0)
194 return ret;
195
196 /* @@@ initialise atu */
197
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200198 ret = mv88e6060_setup_global(priv);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000199 if (ret < 0)
200 return ret;
201
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200202 ret = mv88e6060_setup_addr(priv);
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400203 if (ret < 0)
204 return ret;
205
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100206 for (i = 0; i < MV88E6060_PORTS; i++) {
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200207 ret = mv88e6060_setup_port(priv, i);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000208 if (ret < 0)
209 return ret;
210 }
211
212 return 0;
213}
214
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000215static int mv88e6060_port_to_phy_addr(int port)
216{
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100217 if (port >= 0 && port < MV88E6060_PORTS)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000218 return port;
219 return -1;
220}
221
222static int mv88e6060_phy_read(struct dsa_switch *ds, int port, int regnum)
223{
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200224 struct mv88e6060_priv *priv = ds->priv;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000225 int addr;
226
227 addr = mv88e6060_port_to_phy_addr(port);
228 if (addr == -1)
229 return 0xffff;
230
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200231 return reg_read(priv, addr, regnum);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000232}
233
234static int
235mv88e6060_phy_write(struct dsa_switch *ds, int port, int regnum, u16 val)
236{
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200237 struct mv88e6060_priv *priv = ds->priv;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000238 int addr;
239
240 addr = mv88e6060_port_to_phy_addr(port);
241 if (addr == -1)
242 return 0xffff;
243
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200244 return reg_write(priv, addr, regnum, val);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000245}
246
Florian Fainellia82f67a2017-01-08 14:52:08 -0800247static const struct dsa_switch_ops mv88e6060_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +0200248 .get_tag_protocol = mv88e6060_get_tag_protocol,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000249 .setup = mv88e6060_setup,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000250 .phy_read = mv88e6060_phy_read,
251 .phy_write = mv88e6060_phy_write,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000252};
253
Andrew Lunn27761762019-04-28 02:56:21 +0200254static int mv88e6060_probe(struct mdio_device *mdiodev)
255{
256 struct device *dev = &mdiodev->dev;
257 struct mv88e6060_priv *priv;
258 struct dsa_switch *ds;
259 const char *name;
260
261 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
262 if (!priv)
263 return -ENOMEM;
264
265 priv->bus = mdiodev->bus;
266 priv->sw_addr = mdiodev->addr;
267
268 name = mv88e6060_get_name(priv->bus, priv->sw_addr);
269 if (!name)
270 return -ENODEV;
271
272 dev_info(dev, "switch %s detected\n", name);
273
Vivien Didelot7e99e342019-10-21 16:51:30 -0400274 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
Andrew Lunn27761762019-04-28 02:56:21 +0200275 if (!ds)
276 return -ENOMEM;
277
Vivien Didelot7e99e342019-10-21 16:51:30 -0400278 ds->dev = dev;
279 ds->num_ports = MV88E6060_PORTS;
Andrew Lunn27761762019-04-28 02:56:21 +0200280 ds->priv = priv;
281 ds->dev = dev;
282 ds->ops = &mv88e6060_switch_ops;
283
284 dev_set_drvdata(dev, ds);
285
286 return dsa_register_switch(ds);
287}
288
289static void mv88e6060_remove(struct mdio_device *mdiodev)
290{
291 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
292
293 dsa_unregister_switch(ds);
294}
295
296static const struct of_device_id mv88e6060_of_match[] = {
297 {
298 .compatible = "marvell,mv88e6060",
299 },
300 { /* sentinel */ },
301};
302
303static struct mdio_driver mv88e6060_driver = {
304 .probe = mv88e6060_probe,
305 .remove = mv88e6060_remove,
306 .mdiodrv.driver = {
307 .name = "mv88e6060",
308 .of_match_table = mv88e6060_of_match,
309 },
310};
311
Andrew Lunn2f8e7ec2019-04-28 02:56:22 +0200312mdio_module_driver(mv88e6060_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +0000313
314MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
315MODULE_DESCRIPTION("Driver for Marvell 88E6060 ethernet switch chip");
316MODULE_LICENSE("GPL");
317MODULE_ALIAS("platform:mv88e6060");