blob: 0c00c87bb9dd0cf94b4145ad5c2ef1328796c085 [file] [log] [blame]
Catalin Marinasfc478972012-03-05 11:49:29 +00001/*
2 * Based on arch/arm/include/asm/io.h
3 *
4 * Copyright (C) 1996-2000 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#ifndef __ASM_IO_H
20#define __ASM_IO_H
21
22#ifdef __KERNEL__
23
24#include <linux/types.h>
25
26#include <asm/byteorder.h>
27#include <asm/barrier.h>
Mark Rutlandaa03c422015-01-22 18:20:35 +000028#include <asm/memory.h>
Catalin Marinasfc478972012-03-05 11:49:29 +000029#include <asm/pgtable.h>
Mark Salterbf4b5582014-04-07 15:39:52 -070030#include <asm/early_ioremap.h>
Andre Przywara5afaa1f2014-11-14 15:54:11 +000031#include <asm/alternative.h>
32#include <asm/cpufeature.h>
Catalin Marinasfc478972012-03-05 11:49:29 +000033
Stefano Stabellini3d1975b2013-10-25 10:33:26 +000034#include <xen/xen.h>
35
Catalin Marinasfc478972012-03-05 11:49:29 +000036/*
37 * Generic IO read/write. These perform native-endian accesses.
38 */
Thierry Reding09a57232014-07-28 17:25:48 +020039#define __raw_writeb __raw_writeb
Catalin Marinasfc478972012-03-05 11:49:29 +000040static inline void __raw_writeb(u8 val, volatile void __iomem *addr)
41{
Robin Murphyee5e41b2016-09-08 11:02:20 +010042 asm volatile("strb %w0, [%1]" : : "rZ" (val), "r" (addr));
Catalin Marinasfc478972012-03-05 11:49:29 +000043}
44
Thierry Reding09a57232014-07-28 17:25:48 +020045#define __raw_writew __raw_writew
Catalin Marinasfc478972012-03-05 11:49:29 +000046static inline void __raw_writew(u16 val, volatile void __iomem *addr)
47{
Robin Murphyee5e41b2016-09-08 11:02:20 +010048 asm volatile("strh %w0, [%1]" : : "rZ" (val), "r" (addr));
Catalin Marinasfc478972012-03-05 11:49:29 +000049}
50
Thierry Reding09a57232014-07-28 17:25:48 +020051#define __raw_writel __raw_writel
Catalin Marinasfc478972012-03-05 11:49:29 +000052static inline void __raw_writel(u32 val, volatile void __iomem *addr)
53{
Robin Murphyee5e41b2016-09-08 11:02:20 +010054 asm volatile("str %w0, [%1]" : : "rZ" (val), "r" (addr));
Catalin Marinasfc478972012-03-05 11:49:29 +000055}
56
Thierry Reding09a57232014-07-28 17:25:48 +020057#define __raw_writeq __raw_writeq
Catalin Marinasfc478972012-03-05 11:49:29 +000058static inline void __raw_writeq(u64 val, volatile void __iomem *addr)
59{
Robin Murphyee5e41b2016-09-08 11:02:20 +010060 asm volatile("str %x0, [%1]" : : "rZ" (val), "r" (addr));
Catalin Marinasfc478972012-03-05 11:49:29 +000061}
62
Thierry Reding09a57232014-07-28 17:25:48 +020063#define __raw_readb __raw_readb
Catalin Marinasfc478972012-03-05 11:49:29 +000064static inline u8 __raw_readb(const volatile void __iomem *addr)
65{
66 u8 val;
Andre Przywara5afaa1f2014-11-14 15:54:11 +000067 asm volatile(ALTERNATIVE("ldrb %w0, [%1]",
68 "ldarb %w0, [%1]",
69 ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE)
70 : "=r" (val) : "r" (addr));
Catalin Marinasfc478972012-03-05 11:49:29 +000071 return val;
72}
73
Thierry Reding09a57232014-07-28 17:25:48 +020074#define __raw_readw __raw_readw
Catalin Marinasfc478972012-03-05 11:49:29 +000075static inline u16 __raw_readw(const volatile void __iomem *addr)
76{
77 u16 val;
Andre Przywara5afaa1f2014-11-14 15:54:11 +000078
79 asm volatile(ALTERNATIVE("ldrh %w0, [%1]",
80 "ldarh %w0, [%1]",
81 ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE)
82 : "=r" (val) : "r" (addr));
Catalin Marinasfc478972012-03-05 11:49:29 +000083 return val;
84}
85
Thierry Reding09a57232014-07-28 17:25:48 +020086#define __raw_readl __raw_readl
Catalin Marinasfc478972012-03-05 11:49:29 +000087static inline u32 __raw_readl(const volatile void __iomem *addr)
88{
89 u32 val;
Andre Przywara5afaa1f2014-11-14 15:54:11 +000090 asm volatile(ALTERNATIVE("ldr %w0, [%1]",
91 "ldar %w0, [%1]",
92 ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE)
93 : "=r" (val) : "r" (addr));
Catalin Marinasfc478972012-03-05 11:49:29 +000094 return val;
95}
96
Thierry Reding09a57232014-07-28 17:25:48 +020097#define __raw_readq __raw_readq
Catalin Marinasfc478972012-03-05 11:49:29 +000098static inline u64 __raw_readq(const volatile void __iomem *addr)
99{
100 u64 val;
Andre Przywara5afaa1f2014-11-14 15:54:11 +0000101 asm volatile(ALTERNATIVE("ldr %0, [%1]",
102 "ldar %0, [%1]",
103 ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE)
104 : "=r" (val) : "r" (addr));
Catalin Marinasfc478972012-03-05 11:49:29 +0000105 return val;
106}
107
108/* IO barriers */
109#define __iormb() rmb()
110#define __iowmb() wmb()
111
112#define mmiowb() do { } while (0)
113
114/*
115 * Relaxed I/O memory access primitives. These follow the Device memory
116 * ordering rules but do not guarantee any ordering relative to Normal memory
117 * accesses.
118 */
Michal Simeke985ad12015-05-18 13:10:48 +0200119#define readb_relaxed(c) ({ u8 __r = __raw_readb(c); __r; })
120#define readw_relaxed(c) ({ u16 __r = le16_to_cpu((__force __le16)__raw_readw(c)); __r; })
121#define readl_relaxed(c) ({ u32 __r = le32_to_cpu((__force __le32)__raw_readl(c)); __r; })
122#define readq_relaxed(c) ({ u64 __r = le64_to_cpu((__force __le64)__raw_readq(c)); __r; })
Catalin Marinasfc478972012-03-05 11:49:29 +0000123
124#define writeb_relaxed(v,c) ((void)__raw_writeb((v),(c)))
125#define writew_relaxed(v,c) ((void)__raw_writew((__force u16)cpu_to_le16(v),(c)))
126#define writel_relaxed(v,c) ((void)__raw_writel((__force u32)cpu_to_le32(v),(c)))
Chen Gang12f88392013-04-19 12:24:37 +0100127#define writeq_relaxed(v,c) ((void)__raw_writeq((__force u64)cpu_to_le64(v),(c)))
Catalin Marinasfc478972012-03-05 11:49:29 +0000128
129/*
130 * I/O memory access primitives. Reads are ordered relative to any
131 * following Normal memory access. Writes are ordered relative to any prior
132 * Normal memory access.
133 */
134#define readb(c) ({ u8 __v = readb_relaxed(c); __iormb(); __v; })
135#define readw(c) ({ u16 __v = readw_relaxed(c); __iormb(); __v; })
136#define readl(c) ({ u32 __v = readl_relaxed(c); __iormb(); __v; })
Chen Gang12f88392013-04-19 12:24:37 +0100137#define readq(c) ({ u64 __v = readq_relaxed(c); __iormb(); __v; })
Catalin Marinasfc478972012-03-05 11:49:29 +0000138
139#define writeb(v,c) ({ __iowmb(); writeb_relaxed((v),(c)); })
140#define writew(v,c) ({ __iowmb(); writew_relaxed((v),(c)); })
141#define writel(v,c) ({ __iowmb(); writel_relaxed((v),(c)); })
Chen Gang12f88392013-04-19 12:24:37 +0100142#define writeq(v,c) ({ __iowmb(); writeq_relaxed((v),(c)); })
Catalin Marinasfc478972012-03-05 11:49:29 +0000143
144/*
145 * I/O port access primitives.
146 */
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100147#define arch_has_dev_port() (1)
Mark Rutlandaa03c422015-01-22 18:20:35 +0000148#define IO_SPACE_LIMIT (PCI_IO_SIZE - 1)
149#define PCI_IOBASE ((void __iomem *)PCI_IO_START)
Catalin Marinasfc478972012-03-05 11:49:29 +0000150
Catalin Marinasfc478972012-03-05 11:49:29 +0000151/*
152 * String version of I/O memory access operations.
153 */
154extern void __memcpy_fromio(void *, const volatile void __iomem *, size_t);
155extern void __memcpy_toio(volatile void __iomem *, const void *, size_t);
156extern void __memset_io(volatile void __iomem *, int, size_t);
157
158#define memset_io(c,v,l) __memset_io((c),(v),(l))
159#define memcpy_fromio(a,c,l) __memcpy_fromio((a),(c),(l))
160#define memcpy_toio(c,a,l) __memcpy_toio((c),(a),(l))
161
162/*
163 * I/O memory mapping functions.
164 */
165extern void __iomem *__ioremap(phys_addr_t phys_addr, size_t size, pgprot_t prot);
166extern void __iounmap(volatile void __iomem *addr);
Mark Salterc04e8e22013-10-24 15:54:17 +0100167extern void __iomem *ioremap_cache(phys_addr_t phys_addr, size_t size);
Catalin Marinasfc478972012-03-05 11:49:29 +0000168
Catalin Marinas489f7812012-10-23 14:24:21 +0100169#define ioremap(addr, size) __ioremap((addr), (size), __pgprot(PROT_DEVICE_nGnRE))
170#define ioremap_nocache(addr, size) __ioremap((addr), (size), __pgprot(PROT_DEVICE_nGnRE))
171#define ioremap_wc(addr, size) __ioremap((addr), (size), __pgprot(PROT_NORMAL_NC))
Toshi Kani556269c2015-06-04 18:55:16 +0200172#define ioremap_wt(addr, size) __ioremap((addr), (size), __pgprot(PROT_DEVICE_nGnRE))
Catalin Marinasfc478972012-03-05 11:49:29 +0000173#define iounmap __iounmap
174
Catalin Marinasfc478972012-03-05 11:49:29 +0000175/*
Horia Geantă2a41bfb2016-05-19 18:11:04 +0300176 * io{read,write}{16,32,64}be() macros
Catalin Marinasfc478972012-03-05 11:49:29 +0000177 */
Thierry Reding09a57232014-07-28 17:25:48 +0200178#define ioread16be(p) ({ __u16 __v = be16_to_cpu((__force __be16)__raw_readw(p)); __iormb(); __v; })
179#define ioread32be(p) ({ __u32 __v = be32_to_cpu((__force __be32)__raw_readl(p)); __iormb(); __v; })
Horia Geantă2a41bfb2016-05-19 18:11:04 +0300180#define ioread64be(p) ({ __u64 __v = be64_to_cpu((__force __be64)__raw_readq(p)); __iormb(); __v; })
Catalin Marinasfc478972012-03-05 11:49:29 +0000181
Thierry Reding09a57232014-07-28 17:25:48 +0200182#define iowrite16be(v,p) ({ __iowmb(); __raw_writew((__force __u16)cpu_to_be16(v), p); })
183#define iowrite32be(v,p) ({ __iowmb(); __raw_writel((__force __u32)cpu_to_be32(v), p); })
Horia Geantă2a41bfb2016-05-19 18:11:04 +0300184#define iowrite64be(v,p) ({ __iowmb(); __raw_writeq((__force __u64)cpu_to_be64(v), p); })
Catalin Marinasfc478972012-03-05 11:49:29 +0000185
Thierry Reding09a57232014-07-28 17:25:48 +0200186#include <asm-generic/io.h>
187
188/*
189 * More restrictive address range checking than the default implementation
190 * (PHYS_OFFSET and PHYS_MASK taken into account).
191 */
192#define ARCH_HAS_VALID_PHYS_ADDR_RANGE
193extern int valid_phys_addr_range(phys_addr_t addr, size_t size);
194extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
195
196extern int devmem_is_allowed(unsigned long pfn);
197
Stefano Stabelliniffc555b2013-11-06 12:38:28 +0000198struct bio_vec;
Stefano Stabellini3d1975b2013-10-25 10:33:26 +0000199extern bool xen_biovec_phys_mergeable(const struct bio_vec *vec1,
200 const struct bio_vec *vec2);
201#define BIOVEC_PHYS_MERGEABLE(vec1, vec2) \
202 (__BIOVEC_PHYS_MERGEABLE(vec1, vec2) && \
203 (!xen_domain() || xen_biovec_phys_mergeable(vec1, vec2)))
204
Catalin Marinasfc478972012-03-05 11:49:29 +0000205#endif /* __KERNEL__ */
206#endif /* __ASM_IO_H */