blob: 75825b63464de58f2d75cc901e4558b7fddc182d [file] [log] [blame]
Catalin Marinasfc478972012-03-05 11:49:29 +00001/*
2 * Based on arch/arm/include/asm/io.h
3 *
4 * Copyright (C) 1996-2000 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#ifndef __ASM_IO_H
20#define __ASM_IO_H
21
22#ifdef __KERNEL__
23
24#include <linux/types.h>
Stefano Stabellini3d1975b2013-10-25 10:33:26 +000025#include <linux/blk_types.h>
Catalin Marinasfc478972012-03-05 11:49:29 +000026
27#include <asm/byteorder.h>
28#include <asm/barrier.h>
29#include <asm/pgtable.h>
Mark Salterbf4b5582014-04-07 15:39:52 -070030#include <asm/early_ioremap.h>
Andre Przywara5afaa1f2014-11-14 15:54:11 +000031#include <asm/alternative.h>
32#include <asm/cpufeature.h>
Catalin Marinasfc478972012-03-05 11:49:29 +000033
Stefano Stabellini3d1975b2013-10-25 10:33:26 +000034#include <xen/xen.h>
35
Catalin Marinasfc478972012-03-05 11:49:29 +000036/*
37 * Generic IO read/write. These perform native-endian accesses.
38 */
39static inline void __raw_writeb(u8 val, volatile void __iomem *addr)
40{
41 asm volatile("strb %w0, [%1]" : : "r" (val), "r" (addr));
42}
43
44static inline void __raw_writew(u16 val, volatile void __iomem *addr)
45{
46 asm volatile("strh %w0, [%1]" : : "r" (val), "r" (addr));
47}
48
49static inline void __raw_writel(u32 val, volatile void __iomem *addr)
50{
51 asm volatile("str %w0, [%1]" : : "r" (val), "r" (addr));
52}
53
54static inline void __raw_writeq(u64 val, volatile void __iomem *addr)
55{
56 asm volatile("str %0, [%1]" : : "r" (val), "r" (addr));
57}
58
59static inline u8 __raw_readb(const volatile void __iomem *addr)
60{
61 u8 val;
Andre Przywara5afaa1f2014-11-14 15:54:11 +000062 asm volatile(ALTERNATIVE("ldrb %w0, [%1]",
63 "ldarb %w0, [%1]",
64 ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE)
65 : "=r" (val) : "r" (addr));
Catalin Marinasfc478972012-03-05 11:49:29 +000066 return val;
67}
68
69static inline u16 __raw_readw(const volatile void __iomem *addr)
70{
71 u16 val;
Andre Przywara5afaa1f2014-11-14 15:54:11 +000072
73 asm volatile(ALTERNATIVE("ldrh %w0, [%1]",
74 "ldarh %w0, [%1]",
75 ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE)
76 : "=r" (val) : "r" (addr));
Catalin Marinasfc478972012-03-05 11:49:29 +000077 return val;
78}
79
80static inline u32 __raw_readl(const volatile void __iomem *addr)
81{
82 u32 val;
Andre Przywara5afaa1f2014-11-14 15:54:11 +000083 asm volatile(ALTERNATIVE("ldr %w0, [%1]",
84 "ldar %w0, [%1]",
85 ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE)
86 : "=r" (val) : "r" (addr));
Catalin Marinasfc478972012-03-05 11:49:29 +000087 return val;
88}
89
90static inline u64 __raw_readq(const volatile void __iomem *addr)
91{
92 u64 val;
Andre Przywara5afaa1f2014-11-14 15:54:11 +000093 asm volatile(ALTERNATIVE("ldr %0, [%1]",
94 "ldar %0, [%1]",
95 ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE)
96 : "=r" (val) : "r" (addr));
Catalin Marinasfc478972012-03-05 11:49:29 +000097 return val;
98}
99
100/* IO barriers */
101#define __iormb() rmb()
102#define __iowmb() wmb()
103
104#define mmiowb() do { } while (0)
105
106/*
107 * Relaxed I/O memory access primitives. These follow the Device memory
108 * ordering rules but do not guarantee any ordering relative to Normal memory
109 * accesses.
110 */
111#define readb_relaxed(c) ({ u8 __v = __raw_readb(c); __v; })
112#define readw_relaxed(c) ({ u16 __v = le16_to_cpu((__force __le16)__raw_readw(c)); __v; })
113#define readl_relaxed(c) ({ u32 __v = le32_to_cpu((__force __le32)__raw_readl(c)); __v; })
Chen Gang12f88392013-04-19 12:24:37 +0100114#define readq_relaxed(c) ({ u64 __v = le64_to_cpu((__force __le64)__raw_readq(c)); __v; })
Catalin Marinasfc478972012-03-05 11:49:29 +0000115
116#define writeb_relaxed(v,c) ((void)__raw_writeb((v),(c)))
117#define writew_relaxed(v,c) ((void)__raw_writew((__force u16)cpu_to_le16(v),(c)))
118#define writel_relaxed(v,c) ((void)__raw_writel((__force u32)cpu_to_le32(v),(c)))
Chen Gang12f88392013-04-19 12:24:37 +0100119#define writeq_relaxed(v,c) ((void)__raw_writeq((__force u64)cpu_to_le64(v),(c)))
Catalin Marinasfc478972012-03-05 11:49:29 +0000120
121/*
122 * I/O memory access primitives. Reads are ordered relative to any
123 * following Normal memory access. Writes are ordered relative to any prior
124 * Normal memory access.
125 */
126#define readb(c) ({ u8 __v = readb_relaxed(c); __iormb(); __v; })
127#define readw(c) ({ u16 __v = readw_relaxed(c); __iormb(); __v; })
128#define readl(c) ({ u32 __v = readl_relaxed(c); __iormb(); __v; })
Chen Gang12f88392013-04-19 12:24:37 +0100129#define readq(c) ({ u64 __v = readq_relaxed(c); __iormb(); __v; })
Catalin Marinasfc478972012-03-05 11:49:29 +0000130
131#define writeb(v,c) ({ __iowmb(); writeb_relaxed((v),(c)); })
132#define writew(v,c) ({ __iowmb(); writew_relaxed((v),(c)); })
133#define writel(v,c) ({ __iowmb(); writel_relaxed((v),(c)); })
Chen Gang12f88392013-04-19 12:24:37 +0100134#define writeq(v,c) ({ __iowmb(); writeq_relaxed((v),(c)); })
Catalin Marinasfc478972012-03-05 11:49:29 +0000135
136/*
137 * I/O port access primitives.
138 */
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100139#define arch_has_dev_port() (1)
140#define IO_SPACE_LIMIT (SZ_32M - 1)
Catalin Marinas22bd1c92014-02-04 16:37:59 +0000141#define PCI_IOBASE ((void __iomem *)(MODULES_VADDR - SZ_32M))
Catalin Marinasfc478972012-03-05 11:49:29 +0000142
143static inline u8 inb(unsigned long addr)
144{
145 return readb(addr + PCI_IOBASE);
146}
147
148static inline u16 inw(unsigned long addr)
149{
150 return readw(addr + PCI_IOBASE);
151}
152
153static inline u32 inl(unsigned long addr)
154{
155 return readl(addr + PCI_IOBASE);
156}
157
158static inline void outb(u8 b, unsigned long addr)
159{
160 writeb(b, addr + PCI_IOBASE);
161}
162
163static inline void outw(u16 b, unsigned long addr)
164{
165 writew(b, addr + PCI_IOBASE);
166}
167
168static inline void outl(u32 b, unsigned long addr)
169{
170 writel(b, addr + PCI_IOBASE);
171}
172
173#define inb_p(addr) inb(addr)
174#define inw_p(addr) inw(addr)
175#define inl_p(addr) inl(addr)
176
177#define outb_p(x, addr) outb((x), (addr))
178#define outw_p(x, addr) outw((x), (addr))
179#define outl_p(x, addr) outl((x), (addr))
180
181static inline void insb(unsigned long addr, void *buffer, int count)
182{
183 u8 *buf = buffer;
184 while (count--)
185 *buf++ = __raw_readb(addr + PCI_IOBASE);
186}
187
188static inline void insw(unsigned long addr, void *buffer, int count)
189{
190 u16 *buf = buffer;
191 while (count--)
192 *buf++ = __raw_readw(addr + PCI_IOBASE);
193}
194
195static inline void insl(unsigned long addr, void *buffer, int count)
196{
197 u32 *buf = buffer;
198 while (count--)
199 *buf++ = __raw_readl(addr + PCI_IOBASE);
200}
201
202static inline void outsb(unsigned long addr, const void *buffer, int count)
203{
204 const u8 *buf = buffer;
205 while (count--)
206 __raw_writeb(*buf++, addr + PCI_IOBASE);
207}
208
209static inline void outsw(unsigned long addr, const void *buffer, int count)
210{
211 const u16 *buf = buffer;
212 while (count--)
213 __raw_writew(*buf++, addr + PCI_IOBASE);
214}
215
216static inline void outsl(unsigned long addr, const void *buffer, int count)
217{
218 const u32 *buf = buffer;
219 while (count--)
220 __raw_writel(*buf++, addr + PCI_IOBASE);
221}
222
223#define insb_p(port,to,len) insb(port,to,len)
224#define insw_p(port,to,len) insw(port,to,len)
225#define insl_p(port,to,len) insl(port,to,len)
226
227#define outsb_p(port,from,len) outsb(port,from,len)
228#define outsw_p(port,from,len) outsw(port,from,len)
229#define outsl_p(port,from,len) outsl(port,from,len)
230
231/*
232 * String version of I/O memory access operations.
233 */
234extern void __memcpy_fromio(void *, const volatile void __iomem *, size_t);
235extern void __memcpy_toio(volatile void __iomem *, const void *, size_t);
236extern void __memset_io(volatile void __iomem *, int, size_t);
237
238#define memset_io(c,v,l) __memset_io((c),(v),(l))
239#define memcpy_fromio(a,c,l) __memcpy_fromio((a),(c),(l))
240#define memcpy_toio(c,a,l) __memcpy_toio((c),(a),(l))
241
242/*
243 * I/O memory mapping functions.
244 */
245extern void __iomem *__ioremap(phys_addr_t phys_addr, size_t size, pgprot_t prot);
246extern void __iounmap(volatile void __iomem *addr);
Mark Salterc04e8e22013-10-24 15:54:17 +0100247extern void __iomem *ioremap_cache(phys_addr_t phys_addr, size_t size);
Catalin Marinasfc478972012-03-05 11:49:29 +0000248
Catalin Marinas489f7812012-10-23 14:24:21 +0100249#define ioremap(addr, size) __ioremap((addr), (size), __pgprot(PROT_DEVICE_nGnRE))
250#define ioremap_nocache(addr, size) __ioremap((addr), (size), __pgprot(PROT_DEVICE_nGnRE))
251#define ioremap_wc(addr, size) __ioremap((addr), (size), __pgprot(PROT_NORMAL_NC))
Catalin Marinasfc478972012-03-05 11:49:29 +0000252#define iounmap __iounmap
253
Catalin Marinasfc478972012-03-05 11:49:29 +0000254#define ARCH_HAS_IOREMAP_WC
255#include <asm-generic/iomap.h>
256
257/*
258 * More restrictive address range checking than the default implementation
259 * (PHYS_OFFSET and PHYS_MASK taken into account).
260 */
261#define ARCH_HAS_VALID_PHYS_ADDR_RANGE
Min-Hua Chen097cbd82014-10-02 15:56:59 +0100262extern int valid_phys_addr_range(phys_addr_t addr, size_t size);
Catalin Marinasfc478972012-03-05 11:49:29 +0000263extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
264
265extern int devmem_is_allowed(unsigned long pfn);
266
267/*
268 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
269 * access
270 */
271#define xlate_dev_mem_ptr(p) __va(p)
272
273/*
274 * Convert a virtual cached pointer to an uncached pointer
275 */
276#define xlate_dev_kmem_ptr(p) p
277
Stefano Stabelliniffc555b2013-11-06 12:38:28 +0000278struct bio_vec;
Stefano Stabellini3d1975b2013-10-25 10:33:26 +0000279extern bool xen_biovec_phys_mergeable(const struct bio_vec *vec1,
280 const struct bio_vec *vec2);
281#define BIOVEC_PHYS_MERGEABLE(vec1, vec2) \
282 (__BIOVEC_PHYS_MERGEABLE(vec1, vec2) && \
283 (!xen_domain() || xen_biovec_phys_mergeable(vec1, vec2)))
284
Catalin Marinasfc478972012-03-05 11:49:29 +0000285#endif /* __KERNEL__ */
286#endif /* __ASM_IO_H */