blob: 9421f0310999fe70242f21aff89ce96ca29bf2f0 [file] [log] [blame]
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001 /*
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05302 * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16
17#ifndef __TEGRA_CLK_H
18#define __TEGRA_CLK_H
19
20#include <linux/clk-provider.h>
21#include <linux/clkdev.h>
22
23/**
24 * struct tegra_clk_sync_source - external clock source from codec
25 *
26 * @hw: handle between common and hardware-specific interfaces
27 * @rate: input frequency from source
28 * @max_rate: max rate allowed
29 */
30struct tegra_clk_sync_source {
31 struct clk_hw hw;
32 unsigned long rate;
33 unsigned long max_rate;
34};
35
36#define to_clk_sync_source(_hw) \
37 container_of(_hw, struct tegra_clk_sync_source, hw)
38
39extern const struct clk_ops tegra_clk_sync_source_ops;
Peter De Schrijver343a6072013-09-02 15:22:02 +030040extern int *periph_clk_enb_refcnt;
41
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +053042struct clk *tegra_clk_register_sync_source(const char *name,
43 unsigned long fixed_rate, unsigned long max_rate);
44
45/**
46 * struct tegra_clk_frac_div - fractional divider clock
47 *
48 * @hw: handle between common and hardware-specific interfaces
49 * @reg: register containing divider
50 * @flags: hardware-specific flags
51 * @shift: shift to the divider bit field
52 * @width: width of the divider bit field
53 * @frac_width: width of the fractional bit field
54 * @lock: register lock
55 *
56 * Flags:
57 * TEGRA_DIVIDER_ROUND_UP - This flags indicates to round up the divider value.
58 * TEGRA_DIVIDER_FIXED - Fixed rate PLL dividers has addition override bit, this
59 * flag indicates that this divider is for fixed rate PLL.
60 * TEGRA_DIVIDER_INT - Some modules can not cope with the duty cycle when
61 * fraction bit is set. This flags indicates to calculate divider for which
62 * fracton bit will be zero.
63 * TEGRA_DIVIDER_UART - UART module divider has additional enable bit which is
64 * set when divider value is not 0. This flags indicates that the divider
65 * is for UART module.
66 */
67struct tegra_clk_frac_div {
68 struct clk_hw hw;
69 void __iomem *reg;
70 u8 flags;
71 u8 shift;
72 u8 width;
73 u8 frac_width;
74 spinlock_t *lock;
75};
76
77#define to_clk_frac_div(_hw) container_of(_hw, struct tegra_clk_frac_div, hw)
78
79#define TEGRA_DIVIDER_ROUND_UP BIT(0)
80#define TEGRA_DIVIDER_FIXED BIT(1)
81#define TEGRA_DIVIDER_INT BIT(2)
82#define TEGRA_DIVIDER_UART BIT(3)
83
84extern const struct clk_ops tegra_clk_frac_div_ops;
85struct clk *tegra_clk_register_divider(const char *name,
86 const char *parent_name, void __iomem *reg,
87 unsigned long flags, u8 clk_divider_flags, u8 shift, u8 width,
88 u8 frac_width, spinlock_t *lock);
Thierry Reding4f4f85f2014-07-29 10:17:53 +020089struct clk *tegra_clk_register_mc(const char *name, const char *parent_name,
90 void __iomem *reg, spinlock_t *lock);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +053091
92/*
93 * Tegra PLL:
94 *
95 * In general, there are 3 requirements for each PLL
96 * that SW needs to be comply with.
97 * (1) Input frequency range (REF).
98 * (2) Comparison frequency range (CF). CF = REF/DIVM.
99 * (3) VCO frequency range (VCO). VCO = CF * DIVN.
100 *
101 * The final PLL output frequency (FO) = VCO >> DIVP.
102 */
103
104/**
105 * struct tegra_clk_pll_freq_table - PLL frequecy table
106 *
107 * @input_rate: input rate from source
108 * @output_rate: output rate from PLL for the input rate
109 * @n: feedback divider
110 * @m: input divider
111 * @p: post divider
112 * @cpcon: charge pump current
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400113 * @sdm_data: fraction divider setting (0 = disabled)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530114 */
115struct tegra_clk_pll_freq_table {
116 unsigned long input_rate;
117 unsigned long output_rate;
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400118 u32 n;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530119 u16 m;
120 u8 p;
121 u8 cpcon;
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400122 u16 sdm_data;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530123};
124
125/**
Peter De Schrijver0b6525a2013-04-03 17:40:39 +0300126 * struct pdiv_map - map post divider to hw value
127 *
128 * @pdiv: post divider
129 * @hw_val: value to be written to the PLL hw
130 */
131struct pdiv_map {
132 u8 pdiv;
133 u8 hw_val;
134};
135
136/**
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +0300137 * struct div_nmp - offset and width of m,n and p fields
138 *
139 * @divn_shift: shift to the feedback divider bit field
140 * @divn_width: width of the feedback divider bit field
141 * @divm_shift: shift to the input divider bit field
142 * @divm_width: width of the input divider bit field
143 * @divp_shift: shift to the post divider bit field
144 * @divp_width: width of the post divider bit field
Peter De Schrijver7b781c72013-06-06 13:47:28 +0300145 * @override_divn_shift: shift to the feedback divider bitfield in override reg
146 * @override_divm_shift: shift to the input divider bitfield in override reg
147 * @override_divp_shift: shift to the post divider bitfield in override reg
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +0300148 */
149struct div_nmp {
150 u8 divn_shift;
151 u8 divn_width;
152 u8 divm_shift;
153 u8 divm_width;
154 u8 divp_shift;
155 u8 divp_width;
Peter De Schrijver7b781c72013-06-06 13:47:28 +0300156 u8 override_divn_shift;
157 u8 override_divm_shift;
158 u8 override_divp_shift;
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +0300159};
160
Bill Huang56fd27b2015-06-18 17:28:22 -0400161#define MAX_PLL_MISC_REG_COUNT 6
162
Bill Huangb9851142015-06-18 17:28:31 -0400163struct tegra_clk_pll;
164
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +0300165/**
Thierry Redingdb592c42015-06-18 17:28:16 -0400166 * struct tegra_clk_pll_params - PLL parameters
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530167 *
168 * @input_min: Minimum input frequency
169 * @input_max: Maximum input frequency
170 * @cf_min: Minimum comparison frequency
171 * @cf_max: Maximum comparison frequency
172 * @vco_min: Minimum VCO frequency
173 * @vco_max: Maximum VCO frequency
174 * @base_reg: PLL base reg offset
175 * @misc_reg: PLL misc reg offset
176 * @lock_reg: PLL lock reg offset
Thierry Redingdb592c42015-06-18 17:28:16 -0400177 * @lock_mask: Bitmask for PLL lock status
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530178 * @lock_enable_bit_idx: Bit index to enable PLL lock
Thierry Redingdb592c42015-06-18 17:28:16 -0400179 * @iddq_reg: PLL IDDQ register offset
180 * @iddq_bit_idx: Bit index to enable PLL IDDQ
Bill Huangfde207e2015-06-18 17:28:26 -0400181 * @reset_reg: Register offset of where RESET bit is
182 * @reset_bit_idx: Shift of reset bit in reset_reg
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400183 * @sdm_din_reg: Register offset where SDM settings are
184 * @sdm_din_mask: Mask of SDM divider bits
185 * @sdm_ctrl_reg: Register offset where SDM enable is
186 * @sdm_ctrl_en_mask: Mask of SDM enable bit
Bill Huang0ef9db62015-06-18 17:28:33 -0400187 * @ssc_ctrl_reg: Register offset where SSC settings are
188 * @ssc_ctrl_en_mask: Mask of SSC enable bit
Thierry Redingdb592c42015-06-18 17:28:16 -0400189 * @aux_reg: AUX register offset
190 * @dyn_ramp_reg: Dynamic ramp control register offset
191 * @ext_misc_reg: Miscellaneous control register offsets
192 * @pmc_divnm_reg: n, m divider PMC override register offset (PLLM)
193 * @pmc_divp_reg: p divider PMC override register offset (PLLM)
194 * @flags: PLL flags
195 * @stepa_shift: Dynamic ramp step A field shift
196 * @stepb_shift: Dynamic ramp step B field shift
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530197 * @lock_delay: Delay in us if PLL lock is not used
Thierry Redingdb592c42015-06-18 17:28:16 -0400198 * @max_p: maximum value for the p divider
Bill Huangb9851142015-06-18 17:28:31 -0400199 * @defaults_set: Boolean signaling all reg defaults for PLL set.
Thierry Redingdb592c42015-06-18 17:28:16 -0400200 * @pdiv_tohw: mapping of p divider to register values
201 * @div_nmp: offsets and widths on n, m and p fields
Rhyland Kleinfdc1fea2015-04-13 12:38:17 -0400202 * @freq_table: array of frequencies supported by PLL
203 * @fixed_rate: PLL rate if it is fixed
Rhyland Klein407254d2015-06-18 17:28:25 -0400204 * @mdiv_default: Default value for fixed mdiv for this PLL
205 * @round_p_to_pdiv: Callback used to round p to the closed pdiv
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400206 * @set_gain: Callback to adjust N div for SDM enabled
207 * PLL's based on fractional divider value.
Rhyland Klein407254d2015-06-18 17:28:25 -0400208 * @calc_rate: Callback used to change how out of table
209 * rates (dividers and multipler) are calculated.
Bill Huangb5512b42015-06-18 17:28:30 -0400210 * @adjust_vco: Callback to adjust the programming range of the
211 * divider range (if SDM is present)
Bill Huangb9851142015-06-18 17:28:31 -0400212 * @set_defaults: Callback which will try to initialize PLL
213 * registers to sane default values. This is first
214 * tried during PLL registration, but if the PLL
215 * is already enabled, it will be done the first
216 * time the rate is changed while the PLL is
217 * disabled.
Rhyland Klein17e92732015-06-18 17:28:32 -0400218 * @dyn_ramp: Callback which can be used to define a custom
219 * dynamic ramp function for a given PLL.
Rhyland Kleinfdc1fea2015-04-13 12:38:17 -0400220 *
221 * Flags:
222 * TEGRA_PLL_USE_LOCK - This flag indicated to use lock bits for
223 * PLL locking. If not set it will use lock_delay value to wait.
224 * TEGRA_PLL_HAS_CPCON - This flag indicates that CPCON value needs
225 * to be programmed to change output frequency of the PLL.
226 * TEGRA_PLL_SET_LFCON - This flag indicates that LFCON value needs
227 * to be programmed to change output frequency of the PLL.
228 * TEGRA_PLL_SET_DCCON - This flag indicates that DCCON value needs
229 * to be programmed to change output frequency of the PLL.
230 * TEGRA_PLLU - PLLU has inverted post divider. This flags indicated
231 * that it is PLLU and invert post divider value.
232 * TEGRA_PLLM - PLLM has additional override settings in PMC. This
233 * flag indicates that it is PLLM and use override settings.
234 * TEGRA_PLL_FIXED - We are not supposed to change output frequency
235 * of some plls.
236 * TEGRA_PLLE_CONFIGURE - Configure PLLE when enabling.
237 * TEGRA_PLL_LOCK_MISC - Lock bit is in the misc register instead of the
238 * base register.
239 * TEGRA_PLL_BYPASS - PLL has bypass bit
240 * TEGRA_PLL_HAS_LOCK_ENABLE - PLL has bit to enable lock monitoring
Rhyland Klein407254d2015-06-18 17:28:25 -0400241 * TEGRA_MDIV_NEW - Switch to new method for calculating fixed mdiv
242 * it may be more accurate (especially if SDM present)
Rhyland Klein69297152015-06-18 17:28:29 -0400243 * TEGRA_PLLMB - PLLMB has should be treated similar to PLLM. This
244 * flag indicated that it is PLLMB.
Rhyland Klein6b301a02015-06-18 17:28:36 -0400245 * TEGRA_PLL_VCO_OUT - Used to indicate that the PLL has a VCO output
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530246 */
247struct tegra_clk_pll_params {
248 unsigned long input_min;
249 unsigned long input_max;
250 unsigned long cf_min;
251 unsigned long cf_max;
252 unsigned long vco_min;
253 unsigned long vco_max;
254
255 u32 base_reg;
256 u32 misc_reg;
257 u32 lock_reg;
Peter De Schrijver3e727712013-04-03 17:40:40 +0300258 u32 lock_mask;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530259 u32 lock_enable_bit_idx;
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300260 u32 iddq_reg;
261 u32 iddq_bit_idx;
Bill Huangfde207e2015-06-18 17:28:26 -0400262 u32 reset_reg;
263 u32 reset_bit_idx;
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400264 u32 sdm_din_reg;
265 u32 sdm_din_mask;
266 u32 sdm_ctrl_reg;
267 u32 sdm_ctrl_en_mask;
Bill Huang0ef9db62015-06-18 17:28:33 -0400268 u32 ssc_ctrl_reg;
269 u32 ssc_ctrl_en_mask;
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300270 u32 aux_reg;
271 u32 dyn_ramp_reg;
Bill Huang56fd27b2015-06-18 17:28:22 -0400272 u32 ext_misc_reg[MAX_PLL_MISC_REG_COUNT];
Peter De Schrijver7b781c72013-06-06 13:47:28 +0300273 u32 pmc_divnm_reg;
274 u32 pmc_divp_reg;
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300275 u32 flags;
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300276 int stepa_shift;
277 int stepb_shift;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530278 int lock_delay;
Peter De Schrijver0b6525a2013-04-03 17:40:39 +0300279 int max_p;
Bill Huangb9851142015-06-18 17:28:31 -0400280 bool defaults_set;
Thierry Reding385f9ad2015-11-19 16:34:06 +0100281 const struct pdiv_map *pdiv_tohw;
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +0300282 struct div_nmp *div_nmp;
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300283 struct tegra_clk_pll_freq_table *freq_table;
284 unsigned long fixed_rate;
Rhyland Klein407254d2015-06-18 17:28:25 -0400285 u16 mdiv_default;
286 u32 (*round_p_to_pdiv)(u32 p, u32 *pdiv);
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400287 void (*set_gain)(struct tegra_clk_pll_freq_table *cfg);
Rhyland Klein407254d2015-06-18 17:28:25 -0400288 int (*calc_rate)(struct clk_hw *hw,
289 struct tegra_clk_pll_freq_table *cfg,
290 unsigned long rate, unsigned long parent_rate);
Bill Huangb5512b42015-06-18 17:28:30 -0400291 unsigned long (*adjust_vco)(struct tegra_clk_pll_params *pll_params,
292 unsigned long parent_rate);
Bill Huangb9851142015-06-18 17:28:31 -0400293 void (*set_defaults)(struct tegra_clk_pll *pll);
Rhyland Klein17e92732015-06-18 17:28:32 -0400294 int (*dyn_ramp)(struct tegra_clk_pll *pll,
295 struct tegra_clk_pll_freq_table *cfg);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530296};
297
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530298#define TEGRA_PLL_USE_LOCK BIT(0)
299#define TEGRA_PLL_HAS_CPCON BIT(1)
300#define TEGRA_PLL_SET_LFCON BIT(2)
301#define TEGRA_PLL_SET_DCCON BIT(3)
302#define TEGRA_PLLU BIT(4)
303#define TEGRA_PLLM BIT(5)
304#define TEGRA_PLL_FIXED BIT(6)
305#define TEGRA_PLLE_CONFIGURE BIT(7)
Peter De Schrijverdba40722013-04-03 17:40:36 +0300306#define TEGRA_PLL_LOCK_MISC BIT(8)
Peter De Schrijverdd935872013-04-03 17:40:37 +0300307#define TEGRA_PLL_BYPASS BIT(9)
Peter De Schrijver7ba28812013-04-03 17:40:38 +0300308#define TEGRA_PLL_HAS_LOCK_ENABLE BIT(10)
Rhyland Klein407254d2015-06-18 17:28:25 -0400309#define TEGRA_MDIV_NEW BIT(11)
Rhyland Klein69297152015-06-18 17:28:29 -0400310#define TEGRA_PLLMB BIT(12)
Rhyland Klein6b301a02015-06-18 17:28:36 -0400311#define TEGRA_PLL_VCO_OUT BIT(13)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530312
Rhyland Kleinfdc1fea2015-04-13 12:38:17 -0400313/**
314 * struct tegra_clk_pll - Tegra PLL clock
315 *
316 * @hw: handle between common and hardware-specifix interfaces
317 * @clk_base: address of CAR controller
318 * @pmc: address of PMC, required to read override bits
319 * @lock: register lock
320 * @params: PLL parameters
321 */
322struct tegra_clk_pll {
323 struct clk_hw hw;
324 void __iomem *clk_base;
325 void __iomem *pmc;
326 spinlock_t *lock;
327 struct tegra_clk_pll_params *params;
328};
329
330#define to_clk_pll(_hw) container_of(_hw, struct tegra_clk_pll, hw)
331
Rhyland Klein88d909b2015-06-18 17:28:17 -0400332/**
333 * struct tegra_audio_clk_info - Tegra Audio Clk Information
334 *
335 * @name: name for the audio pll
336 * @pll_params: pll_params for audio pll
337 * @clk_id: clk_ids for the audio pll
338 * @parent: name of the parent of the audio pll
339 */
340struct tegra_audio_clk_info {
341 char *name;
342 struct tegra_clk_pll_params *pll_params;
343 int clk_id;
344 char *parent;
345};
346
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530347extern const struct clk_ops tegra_clk_pll_ops;
348extern const struct clk_ops tegra_clk_plle_ops;
349struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
350 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300351 unsigned long flags, struct tegra_clk_pll_params *pll_params,
352 spinlock_t *lock);
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300353
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530354struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
355 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300356 unsigned long flags, struct tegra_clk_pll_params *pll_params,
357 spinlock_t *lock);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530358
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300359struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name,
360 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300361 unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300362 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300363 spinlock_t *lock);
364
Rhyland Kleindd322f02015-06-18 17:28:28 -0400365struct clk *tegra_clk_register_pllxc_tegra210(const char *name,
366 const char *parent_name, void __iomem *clk_base,
367 void __iomem *pmc, unsigned long flags,
368 struct tegra_clk_pll_params *pll_params,
369 spinlock_t *lock);
370
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300371struct clk *tegra_clk_register_pllm(const char *name, const char *parent_name,
372 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300373 unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300374 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300375 spinlock_t *lock);
376
377struct clk *tegra_clk_register_pllc(const char *name, const char *parent_name,
378 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300379 unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300380 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300381 spinlock_t *lock);
382
383struct clk *tegra_clk_register_pllre(const char *name, const char *parent_name,
384 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300385 unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300386 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300387 spinlock_t *lock, unsigned long parent_rate);
388
Rhyland Klein926655f2016-03-21 15:58:52 -0400389struct clk *tegra_clk_register_pllre_tegra210(const char *name,
390 const char *parent_name, void __iomem *clk_base,
391 void __iomem *pmc, unsigned long flags,
392 struct tegra_clk_pll_params *pll_params,
393 spinlock_t *lock, unsigned long parent_rate);
394
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300395struct clk *tegra_clk_register_plle_tegra114(const char *name,
396 const char *parent_name,
397 void __iomem *clk_base, unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300398 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300399 spinlock_t *lock);
400
Rhyland Kleindd322f02015-06-18 17:28:28 -0400401struct clk *tegra_clk_register_plle_tegra210(const char *name,
402 const char *parent_name,
403 void __iomem *clk_base, unsigned long flags,
404 struct tegra_clk_pll_params *pll_params,
405 spinlock_t *lock);
406
407struct clk *tegra_clk_register_pllc_tegra210(const char *name,
408 const char *parent_name, void __iomem *clk_base,
409 void __iomem *pmc, unsigned long flags,
410 struct tegra_clk_pll_params *pll_params,
411 spinlock_t *lock);
412
413struct clk *tegra_clk_register_pllss_tegra210(const char *name,
414 const char *parent_name, void __iomem *clk_base,
415 unsigned long flags,
416 struct tegra_clk_pll_params *pll_params,
417 spinlock_t *lock);
418
Peter De Schrijver798e9102013-09-09 13:22:55 +0300419struct clk *tegra_clk_register_pllss(const char *name, const char *parent_name,
420 void __iomem *clk_base, unsigned long flags,
421 struct tegra_clk_pll_params *pll_params,
422 spinlock_t *lock);
423
Rhyland Klein69297152015-06-18 17:28:29 -0400424struct clk *tegra_clk_register_pllmb(const char *name, const char *parent_name,
425 void __iomem *clk_base, void __iomem *pmc,
426 unsigned long flags,
427 struct tegra_clk_pll_params *pll_params,
428 spinlock_t *lock);
429
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530430/**
431 * struct tegra_clk_pll_out - PLL divider down clock
432 *
433 * @hw: handle between common and hardware-specific interfaces
434 * @reg: register containing the PLL divider
435 * @enb_bit_idx: bit to enable/disable PLL divider
436 * @rst_bit_idx: bit to reset PLL divider
437 * @lock: register lock
438 * @flags: hardware-specific flags
439 */
440struct tegra_clk_pll_out {
441 struct clk_hw hw;
442 void __iomem *reg;
443 u8 enb_bit_idx;
444 u8 rst_bit_idx;
445 spinlock_t *lock;
446 u8 flags;
447};
448
449#define to_clk_pll_out(_hw) container_of(_hw, struct tegra_clk_pll_out, hw)
450
451extern const struct clk_ops tegra_clk_pll_out_ops;
452struct clk *tegra_clk_register_pll_out(const char *name,
453 const char *parent_name, void __iomem *reg, u8 enb_bit_idx,
454 u8 rst_bit_idx, unsigned long flags, u8 pll_div_flags,
455 spinlock_t *lock);
456
457/**
458 * struct tegra_clk_periph_regs - Registers controlling peripheral clock
459 *
460 * @enb_reg: read the enable status
461 * @enb_set_reg: write 1 to enable clock
462 * @enb_clr_reg: write 1 to disable clock
463 * @rst_reg: read the reset status
464 * @rst_set_reg: write 1 to assert the reset of peripheral
465 * @rst_clr_reg: write 1 to deassert the reset of peripheral
466 */
467struct tegra_clk_periph_regs {
468 u32 enb_reg;
469 u32 enb_set_reg;
470 u32 enb_clr_reg;
471 u32 rst_reg;
472 u32 rst_set_reg;
473 u32 rst_clr_reg;
474};
475
476/**
477 * struct tegra_clk_periph_gate - peripheral gate clock
478 *
479 * @magic: magic number to validate type
480 * @hw: handle between common and hardware-specific interfaces
481 * @clk_base: address of CAR controller
482 * @regs: Registers to control the peripheral
483 * @flags: hardware-specific flags
484 * @clk_num: Clock number
485 * @enable_refcnt: array to maintain reference count of the clock
486 *
487 * Flags:
488 * TEGRA_PERIPH_NO_RESET - This flag indicates that reset is not allowed
489 * for this module.
490 * TEGRA_PERIPH_MANUAL_RESET - This flag indicates not to reset module
491 * after clock enable and driver for the module is responsible for
492 * doing reset.
493 * TEGRA_PERIPH_ON_APB - If peripheral is in the APB bus then read the
494 * bus to flush the write operation in apb bus. This flag indicates
495 * that this peripheral is in apb bus.
Peter De Schrijverfdcccbd2013-04-03 17:40:44 +0300496 * TEGRA_PERIPH_WAR_1005168 - Apply workaround for Tegra114 MSENC bug
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530497 */
498struct tegra_clk_periph_gate {
499 u32 magic;
500 struct clk_hw hw;
501 void __iomem *clk_base;
502 u8 flags;
503 int clk_num;
504 int *enable_refcnt;
Thierry Reding7e14f222015-04-20 14:38:39 +0200505 const struct tegra_clk_periph_regs *regs;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530506};
507
508#define to_clk_periph_gate(_hw) \
509 container_of(_hw, struct tegra_clk_periph_gate, hw)
510
511#define TEGRA_CLK_PERIPH_GATE_MAGIC 0x17760309
512
513#define TEGRA_PERIPH_NO_RESET BIT(0)
514#define TEGRA_PERIPH_MANUAL_RESET BIT(1)
515#define TEGRA_PERIPH_ON_APB BIT(2)
Peter De Schrijverfdcccbd2013-04-03 17:40:44 +0300516#define TEGRA_PERIPH_WAR_1005168 BIT(3)
Peter De Schrijver5bb9d262013-09-02 18:43:56 +0300517#define TEGRA_PERIPH_NO_DIV BIT(4)
Peter De Schrijverb29f9e92013-11-18 16:11:38 +0100518#define TEGRA_PERIPH_NO_GATE BIT(5)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530519
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530520extern const struct clk_ops tegra_clk_periph_gate_ops;
521struct clk *tegra_clk_register_periph_gate(const char *name,
522 const char *parent_name, u8 gate_flags, void __iomem *clk_base,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300523 unsigned long flags, int clk_num, int *enable_refcnt);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530524
Thierry Reding1ec70322015-04-20 14:34:57 +0200525struct tegra_clk_periph_fixed {
526 struct clk_hw hw;
527 void __iomem *base;
528 const struct tegra_clk_periph_regs *regs;
529 unsigned int mul;
530 unsigned int div;
531 unsigned int num;
532};
533
534struct clk *tegra_clk_register_periph_fixed(const char *name,
535 const char *parent,
536 unsigned long flags,
537 void __iomem *base,
538 unsigned int mul,
539 unsigned int div,
540 unsigned int num);
541
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530542/**
543 * struct clk-periph - peripheral clock
544 *
545 * @magic: magic number to validate type
546 * @hw: handle between common and hardware-specific interfaces
547 * @mux: mux clock
548 * @divider: divider clock
549 * @gate: gate clock
550 * @mux_ops: mux clock ops
551 * @div_ops: divider clock ops
552 * @gate_ops: gate clock ops
553 */
554struct tegra_clk_periph {
555 u32 magic;
556 struct clk_hw hw;
557 struct clk_mux mux;
558 struct tegra_clk_frac_div divider;
559 struct tegra_clk_periph_gate gate;
560
561 const struct clk_ops *mux_ops;
562 const struct clk_ops *div_ops;
563 const struct clk_ops *gate_ops;
564};
565
566#define to_clk_periph(_hw) container_of(_hw, struct tegra_clk_periph, hw)
567
568#define TEGRA_CLK_PERIPH_MAGIC 0x18221223
569
570extern const struct clk_ops tegra_clk_periph_ops;
571struct clk *tegra_clk_register_periph(const char *name,
572 const char **parent_names, int num_parents,
573 struct tegra_clk_periph *periph, void __iomem *clk_base,
Peter De Schrijvera26a0292013-04-03 17:40:42 +0300574 u32 offset, unsigned long flags);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530575struct clk *tegra_clk_register_periph_nodiv(const char *name,
576 const char **parent_names, int num_parents,
577 struct tegra_clk_periph *periph, void __iomem *clk_base,
578 u32 offset);
579
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200580#define TEGRA_CLK_PERIPH(_mux_shift, _mux_mask, _mux_flags, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530581 _div_shift, _div_width, _div_frac_width, \
Peter De Schrijver343a6072013-09-02 15:22:02 +0300582 _div_flags, _clk_num,\
Peter De Schrijverbc442752013-11-18 16:11:37 +0100583 _gate_flags, _table, _lock) \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530584 { \
585 .mux = { \
586 .flags = _mux_flags, \
587 .shift = _mux_shift, \
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200588 .mask = _mux_mask, \
589 .table = _table, \
Peter De Schrijverbc442752013-11-18 16:11:37 +0100590 .lock = _lock, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530591 }, \
592 .divider = { \
593 .flags = _div_flags, \
594 .shift = _div_shift, \
595 .width = _div_width, \
596 .frac_width = _div_frac_width, \
Peter De Schrijverbc442752013-11-18 16:11:37 +0100597 .lock = _lock, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530598 }, \
599 .gate = { \
600 .flags = _gate_flags, \
601 .clk_num = _clk_num, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530602 }, \
603 .mux_ops = &clk_mux_ops, \
604 .div_ops = &tegra_clk_frac_div_ops, \
605 .gate_ops = &tegra_clk_periph_gate_ops, \
606 }
607
608struct tegra_periph_init_data {
609 const char *name;
610 int clk_id;
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300611 union {
612 const char **parent_names;
613 const char *parent_name;
614 } p;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530615 int num_parents;
616 struct tegra_clk_periph periph;
617 u32 offset;
618 const char *con_id;
619 const char *dev_id;
Peter De Schrijvera26a0292013-04-03 17:40:42 +0300620 unsigned long flags;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530621};
622
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200623#define TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parent_names, _offset,\
624 _mux_shift, _mux_mask, _mux_flags, _div_shift, \
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300625 _div_width, _div_frac_width, _div_flags, \
Peter De Schrijver343a6072013-09-02 15:22:02 +0300626 _clk_num, _gate_flags, _clk_id, _table, \
Peter De Schrijverbc442752013-11-18 16:11:37 +0100627 _flags, _lock) \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530628 { \
629 .name = _name, \
630 .clk_id = _clk_id, \
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300631 .p.parent_names = _parent_names, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530632 .num_parents = ARRAY_SIZE(_parent_names), \
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200633 .periph = TEGRA_CLK_PERIPH(_mux_shift, _mux_mask, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530634 _mux_flags, _div_shift, \
635 _div_width, _div_frac_width, \
636 _div_flags, _clk_num, \
Peter De Schrijverbc442752013-11-18 16:11:37 +0100637 _gate_flags, _table, _lock), \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530638 .offset = _offset, \
639 .con_id = _con_id, \
640 .dev_id = _dev_id, \
Peter De Schrijvera26a0292013-04-03 17:40:42 +0300641 .flags = _flags \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530642 }
643
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200644#define TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parent_names, _offset,\
645 _mux_shift, _mux_width, _mux_flags, _div_shift, \
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300646 _div_width, _div_frac_width, _div_flags, \
Peter De Schrijver343a6072013-09-02 15:22:02 +0300647 _clk_num, _gate_flags, _clk_id) \
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200648 TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parent_names, _offset,\
649 _mux_shift, BIT(_mux_width) - 1, _mux_flags, \
650 _div_shift, _div_width, _div_frac_width, _div_flags, \
Peter De Schrijver343a6072013-09-02 15:22:02 +0300651 _clk_num, _gate_flags, _clk_id,\
Peter De Schrijverbc442752013-11-18 16:11:37 +0100652 NULL, 0, NULL)
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200653
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530654/**
655 * struct clk_super_mux - super clock
656 *
657 * @hw: handle between common and hardware-specific interfaces
658 * @reg: register controlling multiplexer
659 * @width: width of the multiplexer bit field
660 * @flags: hardware-specific flags
661 * @div2_index: bit controlling divide-by-2
662 * @pllx_index: PLLX index in the parent list
663 * @lock: register lock
664 *
665 * Flags:
666 * TEGRA_DIVIDER_2 - LP cluster has additional divider. This flag indicates
667 * that this is LP cluster clock.
668 */
669struct tegra_clk_super_mux {
670 struct clk_hw hw;
671 void __iomem *reg;
672 u8 width;
673 u8 flags;
674 u8 div2_index;
675 u8 pllx_index;
676 spinlock_t *lock;
677};
678
679#define to_clk_super_mux(_hw) container_of(_hw, struct tegra_clk_super_mux, hw)
680
681#define TEGRA_DIVIDER_2 BIT(0)
682
683extern const struct clk_ops tegra_clk_super_ops;
684struct clk *tegra_clk_register_super_mux(const char *name,
685 const char **parent_names, u8 num_parents,
686 unsigned long flags, void __iomem *reg, u8 clk_super_flags,
687 u8 width, u8 pllx_index, u8 div2_index, spinlock_t *lock);
688
689/**
Thierry Reding81064622014-08-05 13:26:12 +0200690 * struct clk_init_table - clock initialization table
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530691 * @clk_id: clock id as mentioned in device tree bindings
692 * @parent_id: parent clock id as mentioned in device tree bindings
693 * @rate: rate to set
694 * @state: enable/disable
695 */
696struct tegra_clk_init_table {
697 unsigned int clk_id;
698 unsigned int parent_id;
699 unsigned long rate;
700 int state;
701};
702
703/**
704 * struct clk_duplicate - duplicate clocks
705 * @clk_id: clock id as mentioned in device tree bindings
706 * @lookup: duplicate lookup entry for the clock
707 */
708struct tegra_clk_duplicate {
709 int clk_id;
710 struct clk_lookup lookup;
711};
712
713#define TEGRA_CLK_DUPLICATE(_clk_id, _dev, _con) \
714 { \
715 .clk_id = _clk_id, \
716 .lookup = { \
717 .dev_id = _dev, \
718 .con_id = _con, \
719 }, \
720 }
721
Peter De Schrijverb8700d52013-10-14 16:47:37 +0300722struct tegra_clk {
723 int dt_id;
724 bool present;
725};
726
Peter De Schrijver73d37e42013-10-09 14:47:57 +0300727struct tegra_devclk {
728 int dt_id;
729 char *dev_id;
730 char *con_id;
731};
732
Mikko Perttunen66b6f3d2015-05-20 09:27:05 +0300733void tegra_init_special_resets(unsigned int num, int (*assert)(unsigned long),
734 int (*deassert)(unsigned long));
735
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530736void tegra_init_from_table(struct tegra_clk_init_table *tbl,
737 struct clk *clks[], int clk_max);
738
739void tegra_init_dup_clks(struct tegra_clk_duplicate *dup_list,
740 struct clk *clks[], int clk_max);
741
Thierry Reding7e14f222015-04-20 14:38:39 +0200742const struct tegra_clk_periph_regs *get_reg_bank(int clkid);
Stephen Warren6d5b9882013-11-05 17:33:17 -0700743struct clk **tegra_clk_init(void __iomem *clk_base, int num, int periph_banks);
Peter De Schrijver343a6072013-09-02 15:22:02 +0300744
Peter De Schrijverb8700d52013-10-14 16:47:37 +0300745struct clk **tegra_lookup_dt_id(int clk_id, struct tegra_clk *tegra_clk);
746
Peter De Schrijver343a6072013-09-02 15:22:02 +0300747void tegra_add_of_provider(struct device_node *np);
Peter De Schrijver73d37e42013-10-09 14:47:57 +0300748void tegra_register_devclks(struct tegra_devclk *dev_clks, int num);
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300749
Peter De Schrijver6609dbe2013-09-17 15:42:24 +0300750void tegra_audio_clk_init(void __iomem *clk_base,
751 void __iomem *pmc_base, struct tegra_clk *tegra_clks,
Rhyland Klein88d909b2015-06-18 17:28:17 -0400752 struct tegra_audio_clk_info *audio_info,
753 unsigned int num_plls);
Peter De Schrijver6609dbe2013-09-17 15:42:24 +0300754
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300755void tegra_periph_clk_init(void __iomem *clk_base, void __iomem *pmc_base,
756 struct tegra_clk *tegra_clks,
757 struct tegra_clk_pll_params *pll_params);
758
Peter De Schrijverde4f30f2013-10-15 17:19:13 +0300759void tegra_pmc_clk_init(void __iomem *pmc_base, struct tegra_clk *tegra_clks);
760void tegra_fixed_clk_init(struct tegra_clk *tegra_clks);
Thierry Reding63cc5a42015-03-26 17:43:56 +0100761int tegra_osc_clk_init(void __iomem *clk_base, struct tegra_clk *clks,
762 unsigned long *input_freqs, unsigned int num,
763 unsigned int clk_m_div, unsigned long *osc_freq,
764 unsigned long *pll_ref_freq);
Peter De Schrijvera7c84852013-09-03 15:46:01 +0300765void tegra_super_clk_gen4_init(void __iomem *clk_base,
766 void __iomem *pmc_base, struct tegra_clk *tegra_clks,
767 struct tegra_clk_pll_params *pll_params);
Bill Huang139fd302015-06-18 17:28:35 -0400768void tegra_super_clk_gen5_init(void __iomem *clk_base,
769 void __iomem *pmc_base, struct tegra_clk *tegra_clks,
770 struct tegra_clk_pll_params *pll_params);
Peter De Schrijverde4f30f2013-10-15 17:19:13 +0300771
Thierry Reding31b52ba2015-04-01 09:10:58 +0200772#ifdef CONFIG_TEGRA_CLK_EMC
Mikko Perttunen2db04f12015-03-12 15:48:05 +0100773struct clk *tegra_clk_register_emc(void __iomem *base, struct device_node *np,
774 spinlock_t *lock);
Thierry Reding31b52ba2015-04-01 09:10:58 +0200775#else
776static inline struct clk *tegra_clk_register_emc(void __iomem *base,
777 struct device_node *np,
778 spinlock_t *lock)
779{
780 return NULL;
781}
782#endif
Mikko Perttunen2db04f12015-03-12 15:48:05 +0100783
Paul Walmsley25c9ded2013-06-07 06:18:58 -0600784void tegra114_clock_tune_cpu_trimmers_high(void);
785void tegra114_clock_tune_cpu_trimmers_low(void);
786void tegra114_clock_tune_cpu_trimmers_init(void);
Paul Walmsley1c472d82013-06-07 06:19:09 -0600787void tegra114_clock_assert_dfll_dvco_reset(void);
788void tegra114_clock_deassert_dfll_dvco_reset(void);
Paul Walmsley25c9ded2013-06-07 06:18:58 -0600789
Stephen Warren441f1992013-03-25 13:22:24 -0600790typedef void (*tegra_clk_apply_init_table_func)(void);
791extern tegra_clk_apply_init_table_func tegra_clk_apply_init_table;
Rhyland Klein6583a632015-06-18 17:28:19 -0400792int tegra_pll_wait_for_lock(struct tegra_clk_pll *pll);
Rhyland Klein407254d2015-06-18 17:28:25 -0400793u16 tegra_pll_get_fixed_mdiv(struct clk_hw *hw, unsigned long input_rate);
Rhyland Klein6b301a02015-06-18 17:28:36 -0400794int tegra_pll_p_div_to_hw(struct tegra_clk_pll *pll, u8 p_div);
Stephen Warren441f1992013-03-25 13:22:24 -0600795
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530796#endif /* TEGRA_CLK_H */