blob: cb9670ee22a63b15d69487d78276932c3dd3f114 [file] [log] [blame]
Peter De Schrijverc1d19392013-04-03 17:40:41 +03001 /*
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05302 * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16
17#ifndef __TEGRA_CLK_H
18#define __TEGRA_CLK_H
19
20#include <linux/clk-provider.h>
21#include <linux/clkdev.h>
22
23/**
24 * struct tegra_clk_sync_source - external clock source from codec
25 *
26 * @hw: handle between common and hardware-specific interfaces
27 * @rate: input frequency from source
28 * @max_rate: max rate allowed
29 */
30struct tegra_clk_sync_source {
31 struct clk_hw hw;
32 unsigned long rate;
33 unsigned long max_rate;
34};
35
36#define to_clk_sync_source(_hw) \
37 container_of(_hw, struct tegra_clk_sync_source, hw)
38
39extern const struct clk_ops tegra_clk_sync_source_ops;
Peter De Schrijver343a6072013-09-02 15:22:02 +030040extern int *periph_clk_enb_refcnt;
41
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +053042struct clk *tegra_clk_register_sync_source(const char *name,
43 unsigned long fixed_rate, unsigned long max_rate);
44
45/**
46 * struct tegra_clk_frac_div - fractional divider clock
47 *
48 * @hw: handle between common and hardware-specific interfaces
49 * @reg: register containing divider
50 * @flags: hardware-specific flags
51 * @shift: shift to the divider bit field
52 * @width: width of the divider bit field
53 * @frac_width: width of the fractional bit field
54 * @lock: register lock
55 *
56 * Flags:
57 * TEGRA_DIVIDER_ROUND_UP - This flags indicates to round up the divider value.
58 * TEGRA_DIVIDER_FIXED - Fixed rate PLL dividers has addition override bit, this
59 * flag indicates that this divider is for fixed rate PLL.
60 * TEGRA_DIVIDER_INT - Some modules can not cope with the duty cycle when
61 * fraction bit is set. This flags indicates to calculate divider for which
62 * fracton bit will be zero.
63 * TEGRA_DIVIDER_UART - UART module divider has additional enable bit which is
64 * set when divider value is not 0. This flags indicates that the divider
65 * is for UART module.
66 */
67struct tegra_clk_frac_div {
68 struct clk_hw hw;
69 void __iomem *reg;
70 u8 flags;
71 u8 shift;
72 u8 width;
73 u8 frac_width;
74 spinlock_t *lock;
75};
76
77#define to_clk_frac_div(_hw) container_of(_hw, struct tegra_clk_frac_div, hw)
78
79#define TEGRA_DIVIDER_ROUND_UP BIT(0)
80#define TEGRA_DIVIDER_FIXED BIT(1)
81#define TEGRA_DIVIDER_INT BIT(2)
82#define TEGRA_DIVIDER_UART BIT(3)
83
84extern const struct clk_ops tegra_clk_frac_div_ops;
85struct clk *tegra_clk_register_divider(const char *name,
86 const char *parent_name, void __iomem *reg,
87 unsigned long flags, u8 clk_divider_flags, u8 shift, u8 width,
88 u8 frac_width, spinlock_t *lock);
Thierry Reding4f4f85f2014-07-29 10:17:53 +020089struct clk *tegra_clk_register_mc(const char *name, const char *parent_name,
90 void __iomem *reg, spinlock_t *lock);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +053091
92/*
93 * Tegra PLL:
94 *
95 * In general, there are 3 requirements for each PLL
96 * that SW needs to be comply with.
97 * (1) Input frequency range (REF).
98 * (2) Comparison frequency range (CF). CF = REF/DIVM.
99 * (3) VCO frequency range (VCO). VCO = CF * DIVN.
100 *
101 * The final PLL output frequency (FO) = VCO >> DIVP.
102 */
103
104/**
105 * struct tegra_clk_pll_freq_table - PLL frequecy table
106 *
107 * @input_rate: input rate from source
108 * @output_rate: output rate from PLL for the input rate
109 * @n: feedback divider
110 * @m: input divider
111 * @p: post divider
112 * @cpcon: charge pump current
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400113 * @sdm_data: fraction divider setting (0 = disabled)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530114 */
115struct tegra_clk_pll_freq_table {
116 unsigned long input_rate;
117 unsigned long output_rate;
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400118 u32 n;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530119 u16 m;
120 u8 p;
121 u8 cpcon;
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400122 u16 sdm_data;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530123};
124
125/**
Peter De Schrijver0b6525a2013-04-03 17:40:39 +0300126 * struct pdiv_map - map post divider to hw value
127 *
128 * @pdiv: post divider
129 * @hw_val: value to be written to the PLL hw
130 */
131struct pdiv_map {
132 u8 pdiv;
133 u8 hw_val;
134};
135
136/**
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +0300137 * struct div_nmp - offset and width of m,n and p fields
138 *
139 * @divn_shift: shift to the feedback divider bit field
140 * @divn_width: width of the feedback divider bit field
141 * @divm_shift: shift to the input divider bit field
142 * @divm_width: width of the input divider bit field
143 * @divp_shift: shift to the post divider bit field
144 * @divp_width: width of the post divider bit field
Peter De Schrijver7b781c72013-06-06 13:47:28 +0300145 * @override_divn_shift: shift to the feedback divider bitfield in override reg
146 * @override_divm_shift: shift to the input divider bitfield in override reg
147 * @override_divp_shift: shift to the post divider bitfield in override reg
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +0300148 */
149struct div_nmp {
150 u8 divn_shift;
151 u8 divn_width;
152 u8 divm_shift;
153 u8 divm_width;
154 u8 divp_shift;
155 u8 divp_width;
Peter De Schrijver7b781c72013-06-06 13:47:28 +0300156 u8 override_divn_shift;
157 u8 override_divm_shift;
158 u8 override_divp_shift;
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +0300159};
160
Bill Huang56fd27b2015-06-18 17:28:22 -0400161#define MAX_PLL_MISC_REG_COUNT 6
162
Bill Huangb9851142015-06-18 17:28:31 -0400163struct tegra_clk_pll;
164
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +0300165/**
Thierry Redingdb592c42015-06-18 17:28:16 -0400166 * struct tegra_clk_pll_params - PLL parameters
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530167 *
168 * @input_min: Minimum input frequency
169 * @input_max: Maximum input frequency
170 * @cf_min: Minimum comparison frequency
171 * @cf_max: Maximum comparison frequency
172 * @vco_min: Minimum VCO frequency
173 * @vco_max: Maximum VCO frequency
174 * @base_reg: PLL base reg offset
175 * @misc_reg: PLL misc reg offset
176 * @lock_reg: PLL lock reg offset
Thierry Redingdb592c42015-06-18 17:28:16 -0400177 * @lock_mask: Bitmask for PLL lock status
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530178 * @lock_enable_bit_idx: Bit index to enable PLL lock
Thierry Redingdb592c42015-06-18 17:28:16 -0400179 * @iddq_reg: PLL IDDQ register offset
180 * @iddq_bit_idx: Bit index to enable PLL IDDQ
Bill Huangfde207e2015-06-18 17:28:26 -0400181 * @reset_reg: Register offset of where RESET bit is
182 * @reset_bit_idx: Shift of reset bit in reset_reg
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400183 * @sdm_din_reg: Register offset where SDM settings are
184 * @sdm_din_mask: Mask of SDM divider bits
185 * @sdm_ctrl_reg: Register offset where SDM enable is
186 * @sdm_ctrl_en_mask: Mask of SDM enable bit
Bill Huang0ef9db62015-06-18 17:28:33 -0400187 * @ssc_ctrl_reg: Register offset where SSC settings are
188 * @ssc_ctrl_en_mask: Mask of SSC enable bit
Thierry Redingdb592c42015-06-18 17:28:16 -0400189 * @aux_reg: AUX register offset
190 * @dyn_ramp_reg: Dynamic ramp control register offset
191 * @ext_misc_reg: Miscellaneous control register offsets
192 * @pmc_divnm_reg: n, m divider PMC override register offset (PLLM)
193 * @pmc_divp_reg: p divider PMC override register offset (PLLM)
194 * @flags: PLL flags
195 * @stepa_shift: Dynamic ramp step A field shift
196 * @stepb_shift: Dynamic ramp step B field shift
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530197 * @lock_delay: Delay in us if PLL lock is not used
Thierry Redingdb592c42015-06-18 17:28:16 -0400198 * @max_p: maximum value for the p divider
Bill Huangb9851142015-06-18 17:28:31 -0400199 * @defaults_set: Boolean signaling all reg defaults for PLL set.
Thierry Redingdb592c42015-06-18 17:28:16 -0400200 * @pdiv_tohw: mapping of p divider to register values
201 * @div_nmp: offsets and widths on n, m and p fields
Rhyland Kleinfdc1fea2015-04-13 12:38:17 -0400202 * @freq_table: array of frequencies supported by PLL
203 * @fixed_rate: PLL rate if it is fixed
Rhyland Klein407254d2015-06-18 17:28:25 -0400204 * @mdiv_default: Default value for fixed mdiv for this PLL
205 * @round_p_to_pdiv: Callback used to round p to the closed pdiv
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400206 * @set_gain: Callback to adjust N div for SDM enabled
207 * PLL's based on fractional divider value.
Rhyland Klein407254d2015-06-18 17:28:25 -0400208 * @calc_rate: Callback used to change how out of table
209 * rates (dividers and multipler) are calculated.
Bill Huangb5512b42015-06-18 17:28:30 -0400210 * @adjust_vco: Callback to adjust the programming range of the
211 * divider range (if SDM is present)
Bill Huangb9851142015-06-18 17:28:31 -0400212 * @set_defaults: Callback which will try to initialize PLL
213 * registers to sane default values. This is first
214 * tried during PLL registration, but if the PLL
215 * is already enabled, it will be done the first
216 * time the rate is changed while the PLL is
217 * disabled.
Rhyland Klein17e92732015-06-18 17:28:32 -0400218 * @dyn_ramp: Callback which can be used to define a custom
219 * dynamic ramp function for a given PLL.
Rhyland Kleinfdc1fea2015-04-13 12:38:17 -0400220 *
221 * Flags:
222 * TEGRA_PLL_USE_LOCK - This flag indicated to use lock bits for
223 * PLL locking. If not set it will use lock_delay value to wait.
224 * TEGRA_PLL_HAS_CPCON - This flag indicates that CPCON value needs
225 * to be programmed to change output frequency of the PLL.
226 * TEGRA_PLL_SET_LFCON - This flag indicates that LFCON value needs
227 * to be programmed to change output frequency of the PLL.
228 * TEGRA_PLL_SET_DCCON - This flag indicates that DCCON value needs
229 * to be programmed to change output frequency of the PLL.
230 * TEGRA_PLLU - PLLU has inverted post divider. This flags indicated
231 * that it is PLLU and invert post divider value.
232 * TEGRA_PLLM - PLLM has additional override settings in PMC. This
233 * flag indicates that it is PLLM and use override settings.
234 * TEGRA_PLL_FIXED - We are not supposed to change output frequency
235 * of some plls.
236 * TEGRA_PLLE_CONFIGURE - Configure PLLE when enabling.
237 * TEGRA_PLL_LOCK_MISC - Lock bit is in the misc register instead of the
238 * base register.
239 * TEGRA_PLL_BYPASS - PLL has bypass bit
240 * TEGRA_PLL_HAS_LOCK_ENABLE - PLL has bit to enable lock monitoring
Rhyland Klein407254d2015-06-18 17:28:25 -0400241 * TEGRA_MDIV_NEW - Switch to new method for calculating fixed mdiv
242 * it may be more accurate (especially if SDM present)
Rhyland Klein69297152015-06-18 17:28:29 -0400243 * TEGRA_PLLMB - PLLMB has should be treated similar to PLLM. This
244 * flag indicated that it is PLLMB.
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530245 */
246struct tegra_clk_pll_params {
247 unsigned long input_min;
248 unsigned long input_max;
249 unsigned long cf_min;
250 unsigned long cf_max;
251 unsigned long vco_min;
252 unsigned long vco_max;
253
254 u32 base_reg;
255 u32 misc_reg;
256 u32 lock_reg;
Peter De Schrijver3e727712013-04-03 17:40:40 +0300257 u32 lock_mask;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530258 u32 lock_enable_bit_idx;
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300259 u32 iddq_reg;
260 u32 iddq_bit_idx;
Bill Huangfde207e2015-06-18 17:28:26 -0400261 u32 reset_reg;
262 u32 reset_bit_idx;
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400263 u32 sdm_din_reg;
264 u32 sdm_din_mask;
265 u32 sdm_ctrl_reg;
266 u32 sdm_ctrl_en_mask;
Bill Huang0ef9db62015-06-18 17:28:33 -0400267 u32 ssc_ctrl_reg;
268 u32 ssc_ctrl_en_mask;
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300269 u32 aux_reg;
270 u32 dyn_ramp_reg;
Bill Huang56fd27b2015-06-18 17:28:22 -0400271 u32 ext_misc_reg[MAX_PLL_MISC_REG_COUNT];
Peter De Schrijver7b781c72013-06-06 13:47:28 +0300272 u32 pmc_divnm_reg;
273 u32 pmc_divp_reg;
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300274 u32 flags;
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300275 int stepa_shift;
276 int stepb_shift;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530277 int lock_delay;
Peter De Schrijver0b6525a2013-04-03 17:40:39 +0300278 int max_p;
Bill Huangb9851142015-06-18 17:28:31 -0400279 bool defaults_set;
Thierry Reding385f9ad2015-11-19 16:34:06 +0100280 const struct pdiv_map *pdiv_tohw;
Peter De Schrijveraa6fefd2013-06-05 16:51:25 +0300281 struct div_nmp *div_nmp;
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300282 struct tegra_clk_pll_freq_table *freq_table;
283 unsigned long fixed_rate;
Rhyland Klein407254d2015-06-18 17:28:25 -0400284 u16 mdiv_default;
285 u32 (*round_p_to_pdiv)(u32 p, u32 *pdiv);
Rhyland Kleind907f4b2015-06-18 17:28:24 -0400286 void (*set_gain)(struct tegra_clk_pll_freq_table *cfg);
Rhyland Klein407254d2015-06-18 17:28:25 -0400287 int (*calc_rate)(struct clk_hw *hw,
288 struct tegra_clk_pll_freq_table *cfg,
289 unsigned long rate, unsigned long parent_rate);
Bill Huangb5512b42015-06-18 17:28:30 -0400290 unsigned long (*adjust_vco)(struct tegra_clk_pll_params *pll_params,
291 unsigned long parent_rate);
Bill Huangb9851142015-06-18 17:28:31 -0400292 void (*set_defaults)(struct tegra_clk_pll *pll);
Rhyland Klein17e92732015-06-18 17:28:32 -0400293 int (*dyn_ramp)(struct tegra_clk_pll *pll,
294 struct tegra_clk_pll_freq_table *cfg);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530295};
296
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530297#define TEGRA_PLL_USE_LOCK BIT(0)
298#define TEGRA_PLL_HAS_CPCON BIT(1)
299#define TEGRA_PLL_SET_LFCON BIT(2)
300#define TEGRA_PLL_SET_DCCON BIT(3)
301#define TEGRA_PLLU BIT(4)
302#define TEGRA_PLLM BIT(5)
303#define TEGRA_PLL_FIXED BIT(6)
304#define TEGRA_PLLE_CONFIGURE BIT(7)
Peter De Schrijverdba40722013-04-03 17:40:36 +0300305#define TEGRA_PLL_LOCK_MISC BIT(8)
Peter De Schrijverdd935872013-04-03 17:40:37 +0300306#define TEGRA_PLL_BYPASS BIT(9)
Peter De Schrijver7ba28812013-04-03 17:40:38 +0300307#define TEGRA_PLL_HAS_LOCK_ENABLE BIT(10)
Rhyland Klein407254d2015-06-18 17:28:25 -0400308#define TEGRA_MDIV_NEW BIT(11)
Rhyland Klein69297152015-06-18 17:28:29 -0400309#define TEGRA_PLLMB BIT(12)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530310
Rhyland Kleinfdc1fea2015-04-13 12:38:17 -0400311/**
312 * struct tegra_clk_pll - Tegra PLL clock
313 *
314 * @hw: handle between common and hardware-specifix interfaces
315 * @clk_base: address of CAR controller
316 * @pmc: address of PMC, required to read override bits
317 * @lock: register lock
318 * @params: PLL parameters
319 */
320struct tegra_clk_pll {
321 struct clk_hw hw;
322 void __iomem *clk_base;
323 void __iomem *pmc;
324 spinlock_t *lock;
325 struct tegra_clk_pll_params *params;
326};
327
328#define to_clk_pll(_hw) container_of(_hw, struct tegra_clk_pll, hw)
329
Rhyland Klein88d909b2015-06-18 17:28:17 -0400330/**
331 * struct tegra_audio_clk_info - Tegra Audio Clk Information
332 *
333 * @name: name for the audio pll
334 * @pll_params: pll_params for audio pll
335 * @clk_id: clk_ids for the audio pll
336 * @parent: name of the parent of the audio pll
337 */
338struct tegra_audio_clk_info {
339 char *name;
340 struct tegra_clk_pll_params *pll_params;
341 int clk_id;
342 char *parent;
343};
344
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530345extern const struct clk_ops tegra_clk_pll_ops;
346extern const struct clk_ops tegra_clk_plle_ops;
347struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
348 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300349 unsigned long flags, struct tegra_clk_pll_params *pll_params,
350 spinlock_t *lock);
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300351
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530352struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
353 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300354 unsigned long flags, struct tegra_clk_pll_params *pll_params,
355 spinlock_t *lock);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530356
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300357struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name,
358 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300359 unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300360 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300361 spinlock_t *lock);
362
Rhyland Kleindd322f02015-06-18 17:28:28 -0400363struct clk *tegra_clk_register_pllxc_tegra210(const char *name,
364 const char *parent_name, void __iomem *clk_base,
365 void __iomem *pmc, unsigned long flags,
366 struct tegra_clk_pll_params *pll_params,
367 spinlock_t *lock);
368
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300369struct clk *tegra_clk_register_pllm(const char *name, const char *parent_name,
370 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300371 unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300372 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300373 spinlock_t *lock);
374
375struct clk *tegra_clk_register_pllc(const char *name, const char *parent_name,
376 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300377 unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300378 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300379 spinlock_t *lock);
380
381struct clk *tegra_clk_register_pllre(const char *name, const char *parent_name,
382 void __iomem *clk_base, void __iomem *pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300383 unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300384 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300385 spinlock_t *lock, unsigned long parent_rate);
386
387struct clk *tegra_clk_register_plle_tegra114(const char *name,
388 const char *parent_name,
389 void __iomem *clk_base, unsigned long flags,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300390 struct tegra_clk_pll_params *pll_params,
Peter De Schrijverc1d19392013-04-03 17:40:41 +0300391 spinlock_t *lock);
392
Rhyland Kleindd322f02015-06-18 17:28:28 -0400393struct clk *tegra_clk_register_plle_tegra210(const char *name,
394 const char *parent_name,
395 void __iomem *clk_base, unsigned long flags,
396 struct tegra_clk_pll_params *pll_params,
397 spinlock_t *lock);
398
399struct clk *tegra_clk_register_pllc_tegra210(const char *name,
400 const char *parent_name, void __iomem *clk_base,
401 void __iomem *pmc, unsigned long flags,
402 struct tegra_clk_pll_params *pll_params,
403 spinlock_t *lock);
404
405struct clk *tegra_clk_register_pllss_tegra210(const char *name,
406 const char *parent_name, void __iomem *clk_base,
407 unsigned long flags,
408 struct tegra_clk_pll_params *pll_params,
409 spinlock_t *lock);
410
Peter De Schrijver798e9102013-09-09 13:22:55 +0300411struct clk *tegra_clk_register_pllss(const char *name, const char *parent_name,
412 void __iomem *clk_base, unsigned long flags,
413 struct tegra_clk_pll_params *pll_params,
414 spinlock_t *lock);
415
Rhyland Klein69297152015-06-18 17:28:29 -0400416struct clk *tegra_clk_register_pllmb(const char *name, const char *parent_name,
417 void __iomem *clk_base, void __iomem *pmc,
418 unsigned long flags,
419 struct tegra_clk_pll_params *pll_params,
420 spinlock_t *lock);
421
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530422/**
423 * struct tegra_clk_pll_out - PLL divider down clock
424 *
425 * @hw: handle between common and hardware-specific interfaces
426 * @reg: register containing the PLL divider
427 * @enb_bit_idx: bit to enable/disable PLL divider
428 * @rst_bit_idx: bit to reset PLL divider
429 * @lock: register lock
430 * @flags: hardware-specific flags
431 */
432struct tegra_clk_pll_out {
433 struct clk_hw hw;
434 void __iomem *reg;
435 u8 enb_bit_idx;
436 u8 rst_bit_idx;
437 spinlock_t *lock;
438 u8 flags;
439};
440
441#define to_clk_pll_out(_hw) container_of(_hw, struct tegra_clk_pll_out, hw)
442
443extern const struct clk_ops tegra_clk_pll_out_ops;
444struct clk *tegra_clk_register_pll_out(const char *name,
445 const char *parent_name, void __iomem *reg, u8 enb_bit_idx,
446 u8 rst_bit_idx, unsigned long flags, u8 pll_div_flags,
447 spinlock_t *lock);
448
449/**
450 * struct tegra_clk_periph_regs - Registers controlling peripheral clock
451 *
452 * @enb_reg: read the enable status
453 * @enb_set_reg: write 1 to enable clock
454 * @enb_clr_reg: write 1 to disable clock
455 * @rst_reg: read the reset status
456 * @rst_set_reg: write 1 to assert the reset of peripheral
457 * @rst_clr_reg: write 1 to deassert the reset of peripheral
458 */
459struct tegra_clk_periph_regs {
460 u32 enb_reg;
461 u32 enb_set_reg;
462 u32 enb_clr_reg;
463 u32 rst_reg;
464 u32 rst_set_reg;
465 u32 rst_clr_reg;
466};
467
468/**
469 * struct tegra_clk_periph_gate - peripheral gate clock
470 *
471 * @magic: magic number to validate type
472 * @hw: handle between common and hardware-specific interfaces
473 * @clk_base: address of CAR controller
474 * @regs: Registers to control the peripheral
475 * @flags: hardware-specific flags
476 * @clk_num: Clock number
477 * @enable_refcnt: array to maintain reference count of the clock
478 *
479 * Flags:
480 * TEGRA_PERIPH_NO_RESET - This flag indicates that reset is not allowed
481 * for this module.
482 * TEGRA_PERIPH_MANUAL_RESET - This flag indicates not to reset module
483 * after clock enable and driver for the module is responsible for
484 * doing reset.
485 * TEGRA_PERIPH_ON_APB - If peripheral is in the APB bus then read the
486 * bus to flush the write operation in apb bus. This flag indicates
487 * that this peripheral is in apb bus.
Peter De Schrijverfdcccbd2013-04-03 17:40:44 +0300488 * TEGRA_PERIPH_WAR_1005168 - Apply workaround for Tegra114 MSENC bug
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530489 */
490struct tegra_clk_periph_gate {
491 u32 magic;
492 struct clk_hw hw;
493 void __iomem *clk_base;
494 u8 flags;
495 int clk_num;
496 int *enable_refcnt;
497 struct tegra_clk_periph_regs *regs;
498};
499
500#define to_clk_periph_gate(_hw) \
501 container_of(_hw, struct tegra_clk_periph_gate, hw)
502
503#define TEGRA_CLK_PERIPH_GATE_MAGIC 0x17760309
504
505#define TEGRA_PERIPH_NO_RESET BIT(0)
506#define TEGRA_PERIPH_MANUAL_RESET BIT(1)
507#define TEGRA_PERIPH_ON_APB BIT(2)
Peter De Schrijverfdcccbd2013-04-03 17:40:44 +0300508#define TEGRA_PERIPH_WAR_1005168 BIT(3)
Peter De Schrijver5bb9d262013-09-02 18:43:56 +0300509#define TEGRA_PERIPH_NO_DIV BIT(4)
Peter De Schrijverb29f9e92013-11-18 16:11:38 +0100510#define TEGRA_PERIPH_NO_GATE BIT(5)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530511
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530512extern const struct clk_ops tegra_clk_periph_gate_ops;
513struct clk *tegra_clk_register_periph_gate(const char *name,
514 const char *parent_name, u8 gate_flags, void __iomem *clk_base,
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300515 unsigned long flags, int clk_num, int *enable_refcnt);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530516
517/**
518 * struct clk-periph - peripheral clock
519 *
520 * @magic: magic number to validate type
521 * @hw: handle between common and hardware-specific interfaces
522 * @mux: mux clock
523 * @divider: divider clock
524 * @gate: gate clock
525 * @mux_ops: mux clock ops
526 * @div_ops: divider clock ops
527 * @gate_ops: gate clock ops
528 */
529struct tegra_clk_periph {
530 u32 magic;
531 struct clk_hw hw;
532 struct clk_mux mux;
533 struct tegra_clk_frac_div divider;
534 struct tegra_clk_periph_gate gate;
535
536 const struct clk_ops *mux_ops;
537 const struct clk_ops *div_ops;
538 const struct clk_ops *gate_ops;
539};
540
541#define to_clk_periph(_hw) container_of(_hw, struct tegra_clk_periph, hw)
542
543#define TEGRA_CLK_PERIPH_MAGIC 0x18221223
544
545extern const struct clk_ops tegra_clk_periph_ops;
546struct clk *tegra_clk_register_periph(const char *name,
547 const char **parent_names, int num_parents,
548 struct tegra_clk_periph *periph, void __iomem *clk_base,
Peter De Schrijvera26a0292013-04-03 17:40:42 +0300549 u32 offset, unsigned long flags);
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530550struct clk *tegra_clk_register_periph_nodiv(const char *name,
551 const char **parent_names, int num_parents,
552 struct tegra_clk_periph *periph, void __iomem *clk_base,
553 u32 offset);
554
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200555#define TEGRA_CLK_PERIPH(_mux_shift, _mux_mask, _mux_flags, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530556 _div_shift, _div_width, _div_frac_width, \
Peter De Schrijver343a6072013-09-02 15:22:02 +0300557 _div_flags, _clk_num,\
Peter De Schrijverbc442752013-11-18 16:11:37 +0100558 _gate_flags, _table, _lock) \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530559 { \
560 .mux = { \
561 .flags = _mux_flags, \
562 .shift = _mux_shift, \
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200563 .mask = _mux_mask, \
564 .table = _table, \
Peter De Schrijverbc442752013-11-18 16:11:37 +0100565 .lock = _lock, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530566 }, \
567 .divider = { \
568 .flags = _div_flags, \
569 .shift = _div_shift, \
570 .width = _div_width, \
571 .frac_width = _div_frac_width, \
Peter De Schrijverbc442752013-11-18 16:11:37 +0100572 .lock = _lock, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530573 }, \
574 .gate = { \
575 .flags = _gate_flags, \
576 .clk_num = _clk_num, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530577 }, \
578 .mux_ops = &clk_mux_ops, \
579 .div_ops = &tegra_clk_frac_div_ops, \
580 .gate_ops = &tegra_clk_periph_gate_ops, \
581 }
582
583struct tegra_periph_init_data {
584 const char *name;
585 int clk_id;
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300586 union {
587 const char **parent_names;
588 const char *parent_name;
589 } p;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530590 int num_parents;
591 struct tegra_clk_periph periph;
592 u32 offset;
593 const char *con_id;
594 const char *dev_id;
Peter De Schrijvera26a0292013-04-03 17:40:42 +0300595 unsigned long flags;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530596};
597
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200598#define TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parent_names, _offset,\
599 _mux_shift, _mux_mask, _mux_flags, _div_shift, \
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300600 _div_width, _div_frac_width, _div_flags, \
Peter De Schrijver343a6072013-09-02 15:22:02 +0300601 _clk_num, _gate_flags, _clk_id, _table, \
Peter De Schrijverbc442752013-11-18 16:11:37 +0100602 _flags, _lock) \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530603 { \
604 .name = _name, \
605 .clk_id = _clk_id, \
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300606 .p.parent_names = _parent_names, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530607 .num_parents = ARRAY_SIZE(_parent_names), \
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200608 .periph = TEGRA_CLK_PERIPH(_mux_shift, _mux_mask, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530609 _mux_flags, _div_shift, \
610 _div_width, _div_frac_width, \
611 _div_flags, _clk_num, \
Peter De Schrijverbc442752013-11-18 16:11:37 +0100612 _gate_flags, _table, _lock), \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530613 .offset = _offset, \
614 .con_id = _con_id, \
615 .dev_id = _dev_id, \
Peter De Schrijvera26a0292013-04-03 17:40:42 +0300616 .flags = _flags \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530617 }
618
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200619#define TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parent_names, _offset,\
620 _mux_shift, _mux_width, _mux_flags, _div_shift, \
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300621 _div_width, _div_frac_width, _div_flags, \
Peter De Schrijver343a6072013-09-02 15:22:02 +0300622 _clk_num, _gate_flags, _clk_id) \
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200623 TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parent_names, _offset,\
624 _mux_shift, BIT(_mux_width) - 1, _mux_flags, \
625 _div_shift, _div_width, _div_frac_width, _div_flags, \
Peter De Schrijver343a6072013-09-02 15:22:02 +0300626 _clk_num, _gate_flags, _clk_id,\
Peter De Schrijverbc442752013-11-18 16:11:37 +0100627 NULL, 0, NULL)
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200628
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530629/**
630 * struct clk_super_mux - super clock
631 *
632 * @hw: handle between common and hardware-specific interfaces
633 * @reg: register controlling multiplexer
634 * @width: width of the multiplexer bit field
635 * @flags: hardware-specific flags
636 * @div2_index: bit controlling divide-by-2
637 * @pllx_index: PLLX index in the parent list
638 * @lock: register lock
639 *
640 * Flags:
641 * TEGRA_DIVIDER_2 - LP cluster has additional divider. This flag indicates
642 * that this is LP cluster clock.
643 */
644struct tegra_clk_super_mux {
645 struct clk_hw hw;
646 void __iomem *reg;
647 u8 width;
648 u8 flags;
649 u8 div2_index;
650 u8 pllx_index;
651 spinlock_t *lock;
652};
653
654#define to_clk_super_mux(_hw) container_of(_hw, struct tegra_clk_super_mux, hw)
655
656#define TEGRA_DIVIDER_2 BIT(0)
657
658extern const struct clk_ops tegra_clk_super_ops;
659struct clk *tegra_clk_register_super_mux(const char *name,
660 const char **parent_names, u8 num_parents,
661 unsigned long flags, void __iomem *reg, u8 clk_super_flags,
662 u8 width, u8 pllx_index, u8 div2_index, spinlock_t *lock);
663
664/**
Thierry Reding81064622014-08-05 13:26:12 +0200665 * struct clk_init_table - clock initialization table
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530666 * @clk_id: clock id as mentioned in device tree bindings
667 * @parent_id: parent clock id as mentioned in device tree bindings
668 * @rate: rate to set
669 * @state: enable/disable
670 */
671struct tegra_clk_init_table {
672 unsigned int clk_id;
673 unsigned int parent_id;
674 unsigned long rate;
675 int state;
676};
677
678/**
679 * struct clk_duplicate - duplicate clocks
680 * @clk_id: clock id as mentioned in device tree bindings
681 * @lookup: duplicate lookup entry for the clock
682 */
683struct tegra_clk_duplicate {
684 int clk_id;
685 struct clk_lookup lookup;
686};
687
688#define TEGRA_CLK_DUPLICATE(_clk_id, _dev, _con) \
689 { \
690 .clk_id = _clk_id, \
691 .lookup = { \
692 .dev_id = _dev, \
693 .con_id = _con, \
694 }, \
695 }
696
Peter De Schrijverb8700d52013-10-14 16:47:37 +0300697struct tegra_clk {
698 int dt_id;
699 bool present;
700};
701
Peter De Schrijver73d37e42013-10-09 14:47:57 +0300702struct tegra_devclk {
703 int dt_id;
704 char *dev_id;
705 char *con_id;
706};
707
Mikko Perttunen66b6f3d2015-05-20 09:27:05 +0300708void tegra_init_special_resets(unsigned int num, int (*assert)(unsigned long),
709 int (*deassert)(unsigned long));
710
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530711void tegra_init_from_table(struct tegra_clk_init_table *tbl,
712 struct clk *clks[], int clk_max);
713
714void tegra_init_dup_clks(struct tegra_clk_duplicate *dup_list,
715 struct clk *clks[], int clk_max);
716
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300717struct tegra_clk_periph_regs *get_reg_bank(int clkid);
Stephen Warren6d5b9882013-11-05 17:33:17 -0700718struct clk **tegra_clk_init(void __iomem *clk_base, int num, int periph_banks);
Peter De Schrijver343a6072013-09-02 15:22:02 +0300719
Peter De Schrijverb8700d52013-10-14 16:47:37 +0300720struct clk **tegra_lookup_dt_id(int clk_id, struct tegra_clk *tegra_clk);
721
Peter De Schrijver343a6072013-09-02 15:22:02 +0300722void tegra_add_of_provider(struct device_node *np);
Peter De Schrijver73d37e42013-10-09 14:47:57 +0300723void tegra_register_devclks(struct tegra_devclk *dev_clks, int num);
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +0300724
Peter De Schrijver6609dbe2013-09-17 15:42:24 +0300725void tegra_audio_clk_init(void __iomem *clk_base,
726 void __iomem *pmc_base, struct tegra_clk *tegra_clks,
Rhyland Klein88d909b2015-06-18 17:28:17 -0400727 struct tegra_audio_clk_info *audio_info,
728 unsigned int num_plls);
Peter De Schrijver6609dbe2013-09-17 15:42:24 +0300729
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300730void tegra_periph_clk_init(void __iomem *clk_base, void __iomem *pmc_base,
731 struct tegra_clk *tegra_clks,
732 struct tegra_clk_pll_params *pll_params);
733
Peter De Schrijverde4f30f2013-10-15 17:19:13 +0300734void tegra_pmc_clk_init(void __iomem *pmc_base, struct tegra_clk *tegra_clks);
735void tegra_fixed_clk_init(struct tegra_clk *tegra_clks);
Thierry Reding63cc5a42015-03-26 17:43:56 +0100736int tegra_osc_clk_init(void __iomem *clk_base, struct tegra_clk *clks,
737 unsigned long *input_freqs, unsigned int num,
738 unsigned int clk_m_div, unsigned long *osc_freq,
739 unsigned long *pll_ref_freq);
Peter De Schrijvera7c84852013-09-03 15:46:01 +0300740void tegra_super_clk_gen4_init(void __iomem *clk_base,
741 void __iomem *pmc_base, struct tegra_clk *tegra_clks,
742 struct tegra_clk_pll_params *pll_params);
Bill Huang139fd302015-06-18 17:28:35 -0400743void tegra_super_clk_gen5_init(void __iomem *clk_base,
744 void __iomem *pmc_base, struct tegra_clk *tegra_clks,
745 struct tegra_clk_pll_params *pll_params);
Peter De Schrijverde4f30f2013-10-15 17:19:13 +0300746
Thierry Reding31b52ba2015-04-01 09:10:58 +0200747#ifdef CONFIG_TEGRA_CLK_EMC
Mikko Perttunen2db04f12015-03-12 15:48:05 +0100748struct clk *tegra_clk_register_emc(void __iomem *base, struct device_node *np,
749 spinlock_t *lock);
Thierry Reding31b52ba2015-04-01 09:10:58 +0200750#else
751static inline struct clk *tegra_clk_register_emc(void __iomem *base,
752 struct device_node *np,
753 spinlock_t *lock)
754{
755 return NULL;
756}
757#endif
Mikko Perttunen2db04f12015-03-12 15:48:05 +0100758
Paul Walmsley25c9ded2013-06-07 06:18:58 -0600759void tegra114_clock_tune_cpu_trimmers_high(void);
760void tegra114_clock_tune_cpu_trimmers_low(void);
761void tegra114_clock_tune_cpu_trimmers_init(void);
Paul Walmsley1c472d82013-06-07 06:19:09 -0600762void tegra114_clock_assert_dfll_dvco_reset(void);
763void tegra114_clock_deassert_dfll_dvco_reset(void);
Paul Walmsley25c9ded2013-06-07 06:18:58 -0600764
Stephen Warren441f1992013-03-25 13:22:24 -0600765typedef void (*tegra_clk_apply_init_table_func)(void);
766extern tegra_clk_apply_init_table_func tegra_clk_apply_init_table;
Rhyland Klein6583a632015-06-18 17:28:19 -0400767int tegra_pll_wait_for_lock(struct tegra_clk_pll *pll);
Rhyland Klein407254d2015-06-18 17:28:25 -0400768u16 tegra_pll_get_fixed_mdiv(struct clk_hw *hw, unsigned long input_rate);
Stephen Warren441f1992013-03-25 13:22:24 -0600769
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530770#endif /* TEGRA_CLK_H */