Thomas Gleixner | 3817d2b | 2019-05-29 16:58:01 -0700 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 2 | /* |
Aravind Gopalakrishnan | ea2ca36 | 2016-03-07 14:02:21 +0100 | [diff] [blame] | 3 | * (c) 2005-2016 Advanced Micro Devices, Inc. |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 4 | * |
| 5 | * Written by Jacob Shin - AMD, Inc. |
Borislav Petkov | e6d41e8 | 2012-10-29 18:40:08 +0100 | [diff] [blame] | 6 | * Maintained by: Borislav Petkov <bp@alien8.de> |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 7 | * |
Borislav Petkov | 3490c0e | 2015-05-07 12:06:43 +0200 | [diff] [blame] | 8 | * All MC4_MISCi registers are shared between cores on a node. |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 9 | */ |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 10 | #include <linux/interrupt.h> |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 11 | #include <linux/notifier.h> |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 12 | #include <linux/kobject.h> |
Hidetoshi Seto | 34fa196 | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 13 | #include <linux/percpu.h> |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 14 | #include <linux/errno.h> |
| 15 | #include <linux/sched.h> |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 16 | #include <linux/sysfs.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 17 | #include <linux/slab.h> |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 18 | #include <linux/init.h> |
| 19 | #include <linux/cpu.h> |
| 20 | #include <linux/smp.h> |
Yazen Ghannam | 87a6d40 | 2016-09-12 09:59:35 +0200 | [diff] [blame] | 21 | #include <linux/string.h> |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 22 | |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 23 | #include <asm/amd_nb.h> |
Borislav Petkov | 68b5e43 | 2018-11-09 23:13:13 +0100 | [diff] [blame] | 24 | #include <asm/traps.h> |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 25 | #include <asm/apic.h> |
| 26 | #include <asm/mce.h> |
| 27 | #include <asm/msr.h> |
Aravind Gopalakrishnan | 24fd78a | 2015-05-06 06:58:56 -0500 | [diff] [blame] | 28 | #include <asm/trace/irq_vectors.h> |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 29 | |
Borislav Petkov | 21afaf1 | 2018-11-18 15:15:05 +0100 | [diff] [blame] | 30 | #include "internal.h" |
Borislav Petkov | 262e681 | 2017-10-02 11:28:36 +0200 | [diff] [blame] | 31 | |
Aravind Gopalakrishnan | 60f116f | 2016-01-25 20:41:50 +0100 | [diff] [blame] | 32 | #define NR_BLOCKS 5 |
Jacob Shin | 2903ee8 | 2006-06-26 13:58:56 +0200 | [diff] [blame] | 33 | #define THRESHOLD_MAX 0xFFF |
| 34 | #define INT_TYPE_APIC 0x00020000 |
| 35 | #define MASK_VALID_HI 0x80000000 |
Jan Beulich | 24ce0e9 | 2007-02-13 13:26:23 +0100 | [diff] [blame] | 36 | #define MASK_CNTP_HI 0x40000000 |
| 37 | #define MASK_LOCKED_HI 0x20000000 |
Jacob Shin | 2903ee8 | 2006-06-26 13:58:56 +0200 | [diff] [blame] | 38 | #define MASK_LVTOFF_HI 0x00F00000 |
| 39 | #define MASK_COUNT_EN_HI 0x00080000 |
| 40 | #define MASK_INT_TYPE_HI 0x00060000 |
| 41 | #define MASK_OVERFLOW_HI 0x00010000 |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 42 | #define MASK_ERR_COUNT_HI 0x00000FFF |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 43 | #define MASK_BLKPTR_LO 0xFF000000 |
| 44 | #define MCG_XBLK_ADDR 0xC0000400 |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 45 | |
Aravind Gopalakrishnan | 24fd78a | 2015-05-06 06:58:56 -0500 | [diff] [blame] | 46 | /* Deferred error settings */ |
| 47 | #define MSR_CU_DEF_ERR 0xC0000410 |
| 48 | #define MASK_DEF_LVTOFF 0x000000F0 |
| 49 | #define MASK_DEF_INT_TYPE 0x00000006 |
| 50 | #define DEF_LVT_OFF 0x2 |
| 51 | #define DEF_INT_TYPE_APIC 0x2 |
| 52 | |
Aravind Gopalakrishnan | f57a1f3 | 2016-01-25 20:41:51 +0100 | [diff] [blame] | 53 | /* Scalable MCA: */ |
| 54 | |
| 55 | /* Threshold LVT offset is at MSR0xC0000410[15:12] */ |
| 56 | #define SMCA_THR_LVT_OFF 0xF000 |
| 57 | |
Borislav Petkov | 60c8144 | 2018-11-27 14:41:37 +0100 | [diff] [blame] | 58 | static bool thresholding_irq_en; |
Sebastian Andrzej Siewior | 4d7b02d | 2016-11-10 18:44:44 +0100 | [diff] [blame] | 59 | |
Borislav Petkov | 336d335 | 2012-05-04 17:05:27 +0200 | [diff] [blame] | 60 | static const char * const th_names[] = { |
| 61 | "load_store", |
| 62 | "insn_fetch", |
| 63 | "combined_unit", |
Yazen Ghannam | 29f72ce | 2017-03-30 13:17:14 +0200 | [diff] [blame] | 64 | "decode_unit", |
Borislav Petkov | 336d335 | 2012-05-04 17:05:27 +0200 | [diff] [blame] | 65 | "northbridge", |
| 66 | "execution_unit", |
| 67 | }; |
| 68 | |
Yazen Ghannam | 87a6d40 | 2016-09-12 09:59:35 +0200 | [diff] [blame] | 69 | static const char * const smca_umc_block_names[] = { |
| 70 | "dram_ecc", |
| 71 | "misc_umc" |
| 72 | }; |
| 73 | |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 74 | #define HWID_MCATYPE(hwid, mcatype) (((hwid) << 16) | (mcatype)) |
| 75 | |
| 76 | struct smca_hwid { |
| 77 | unsigned int bank_type; /* Use with smca_bank_types for easy indexing. */ |
| 78 | u32 hwid_mcatype; /* (hwid,mcatype) tuple */ |
| 79 | }; |
| 80 | |
| 81 | struct smca_bank { |
| 82 | const struct smca_hwid *hwid; |
| 83 | u32 id; /* Value of MCA_IPID[InstanceId]. */ |
| 84 | u8 sysfs_id; /* Value used for sysfs name. */ |
| 85 | }; |
| 86 | |
| 87 | static DEFINE_PER_CPU_READ_MOSTLY(struct smca_bank[MAX_NR_BANKS], smca_banks); |
| 88 | static DEFINE_PER_CPU_READ_MOSTLY(u8[N_SMCA_BANK_TYPES], smca_bank_counts); |
| 89 | |
Borislav Petkov | c09a8c4 | 2016-11-03 21:12:33 +0100 | [diff] [blame] | 90 | struct smca_bank_name { |
| 91 | const char *name; /* Short name for sysfs */ |
| 92 | const char *long_name; /* Long name for pretty-printing */ |
| 93 | }; |
| 94 | |
| 95 | static struct smca_bank_name smca_names[] = { |
Muralidhara M K | 94a311c | 2021-05-26 22:16:01 +0530 | [diff] [blame] | 96 | [SMCA_LS ... SMCA_LS_V2] = { "load_store", "Load Store Unit" }, |
| 97 | [SMCA_IF] = { "insn_fetch", "Instruction Fetch Unit" }, |
| 98 | [SMCA_L2_CACHE] = { "l2_cache", "L2 Cache" }, |
| 99 | [SMCA_DE] = { "decode_unit", "Decode Unit" }, |
| 100 | [SMCA_RESERVED] = { "reserved", "Reserved" }, |
| 101 | [SMCA_EX] = { "execution_unit", "Execution Unit" }, |
| 102 | [SMCA_FP] = { "floating_point", "Floating Point Unit" }, |
| 103 | [SMCA_L3_CACHE] = { "l3_cache", "L3 Cache" }, |
| 104 | [SMCA_CS ... SMCA_CS_V2] = { "coherent_slave", "Coherent Slave" }, |
| 105 | [SMCA_PIE] = { "pie", "Power, Interrupts, etc." }, |
| 106 | |
| 107 | /* UMC v2 is separate because both of them can exist in a single system. */ |
| 108 | [SMCA_UMC] = { "umc", "Unified Memory Controller" }, |
| 109 | [SMCA_UMC_V2] = { "umc_v2", "Unified Memory Controller v2" }, |
| 110 | [SMCA_PB] = { "param_block", "Parameter Block" }, |
| 111 | [SMCA_PSP ... SMCA_PSP_V2] = { "psp", "Platform Security Processor" }, |
| 112 | [SMCA_SMU ... SMCA_SMU_V2] = { "smu", "System Management Unit" }, |
| 113 | [SMCA_MP5] = { "mp5", "Microprocessor 5 Unit" }, |
Yazen Ghannam | 5176a93 | 2021-12-16 16:29:04 +0000 | [diff] [blame] | 114 | [SMCA_MPDMA] = { "mpdma", "MPDMA Unit" }, |
Muralidhara M K | 94a311c | 2021-05-26 22:16:01 +0530 | [diff] [blame] | 115 | [SMCA_NBIO] = { "nbio", "Northbridge IO Unit" }, |
| 116 | [SMCA_PCIE ... SMCA_PCIE_V2] = { "pcie", "PCI Express Unit" }, |
| 117 | [SMCA_XGMI_PCS] = { "xgmi_pcs", "Ext Global Memory Interconnect PCS Unit" }, |
Yazen Ghannam | 5176a93 | 2021-12-16 16:29:04 +0000 | [diff] [blame] | 118 | [SMCA_NBIF] = { "nbif", "NBIF Unit" }, |
| 119 | [SMCA_SHUB] = { "shub", "System Hub Unit" }, |
| 120 | [SMCA_SATA] = { "sata", "SATA Unit" }, |
| 121 | [SMCA_USB] = { "usb", "USB Unit" }, |
| 122 | [SMCA_GMI_PCS] = { "gmi_pcs", "Global Memory Interconnect PCS Unit" }, |
Muralidhara M K | 94a311c | 2021-05-26 22:16:01 +0530 | [diff] [blame] | 123 | [SMCA_XGMI_PHY] = { "xgmi_phy", "Ext Global Memory Interconnect PHY Unit" }, |
| 124 | [SMCA_WAFL_PHY] = { "wafl_phy", "WAFL PHY Unit" }, |
Yazen Ghannam | 5176a93 | 2021-12-16 16:29:04 +0000 | [diff] [blame] | 125 | [SMCA_GMI_PHY] = { "gmi_phy", "Global Memory Interconnect PHY Unit" }, |
Aravind Gopalakrishnan | be0aec2 | 2016-03-07 14:02:18 +0100 | [diff] [blame] | 126 | }; |
Borislav Petkov | c09a8c4 | 2016-11-03 21:12:33 +0100 | [diff] [blame] | 127 | |
Borislav Petkov | 68b5e43 | 2018-11-09 23:13:13 +0100 | [diff] [blame] | 128 | static const char *smca_get_name(enum smca_bank_types t) |
Borislav Petkov | c09a8c4 | 2016-11-03 21:12:33 +0100 | [diff] [blame] | 129 | { |
| 130 | if (t >= N_SMCA_BANK_TYPES) |
| 131 | return NULL; |
| 132 | |
| 133 | return smca_names[t].name; |
| 134 | } |
| 135 | |
| 136 | const char *smca_get_long_name(enum smca_bank_types t) |
| 137 | { |
| 138 | if (t >= N_SMCA_BANK_TYPES) |
| 139 | return NULL; |
| 140 | |
| 141 | return smca_names[t].long_name; |
| 142 | } |
| 143 | EXPORT_SYMBOL_GPL(smca_get_long_name); |
Aravind Gopalakrishnan | be0aec2 | 2016-03-07 14:02:18 +0100 | [diff] [blame] | 144 | |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 145 | enum smca_bank_types smca_get_bank_type(unsigned int cpu, unsigned int bank) |
Yazen Ghannam | 11cf887 | 2017-12-18 12:37:12 +0100 | [diff] [blame] | 146 | { |
| 147 | struct smca_bank *b; |
| 148 | |
Yazen Ghannam | e5d6a12 | 2018-02-21 11:18:57 +0100 | [diff] [blame] | 149 | if (bank >= MAX_NR_BANKS) |
Yazen Ghannam | 11cf887 | 2017-12-18 12:37:12 +0100 | [diff] [blame] | 150 | return N_SMCA_BANK_TYPES; |
| 151 | |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 152 | b = &per_cpu(smca_banks, cpu)[bank]; |
Yazen Ghannam | 11cf887 | 2017-12-18 12:37:12 +0100 | [diff] [blame] | 153 | if (!b->hwid) |
| 154 | return N_SMCA_BANK_TYPES; |
| 155 | |
| 156 | return b->hwid->bank_type; |
| 157 | } |
Mukul Joshi | f38ce91 | 2021-03-27 22:54:04 -0400 | [diff] [blame] | 158 | EXPORT_SYMBOL_GPL(smca_get_bank_type); |
Yazen Ghannam | 11cf887 | 2017-12-18 12:37:12 +0100 | [diff] [blame] | 159 | |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 160 | static const struct smca_hwid smca_hwid_mcatypes[] = { |
Yazen Ghannam | 368d188 | 2020-07-20 14:53:53 +0000 | [diff] [blame] | 161 | /* { bank_type, hwid_mcatype } */ |
Aravind Gopalakrishnan | be0aec2 | 2016-03-07 14:02:18 +0100 | [diff] [blame] | 162 | |
Yazen Ghannam | 68627a6 | 2018-02-21 11:18:58 +0100 | [diff] [blame] | 163 | /* Reserved type */ |
Yazen Ghannam | 368d188 | 2020-07-20 14:53:53 +0000 | [diff] [blame] | 164 | { SMCA_RESERVED, HWID_MCATYPE(0x00, 0x0) }, |
Yazen Ghannam | 68627a6 | 2018-02-21 11:18:58 +0100 | [diff] [blame] | 165 | |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 166 | /* ZN Core (HWID=0xB0) MCA types */ |
Yazen Ghannam | 368d188 | 2020-07-20 14:53:53 +0000 | [diff] [blame] | 167 | { SMCA_LS, HWID_MCATYPE(0xB0, 0x0) }, |
| 168 | { SMCA_LS_V2, HWID_MCATYPE(0xB0, 0x10) }, |
| 169 | { SMCA_IF, HWID_MCATYPE(0xB0, 0x1) }, |
| 170 | { SMCA_L2_CACHE, HWID_MCATYPE(0xB0, 0x2) }, |
| 171 | { SMCA_DE, HWID_MCATYPE(0xB0, 0x3) }, |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 172 | /* HWID 0xB0 MCATYPE 0x4 is Reserved */ |
Yazen Ghannam | 368d188 | 2020-07-20 14:53:53 +0000 | [diff] [blame] | 173 | { SMCA_EX, HWID_MCATYPE(0xB0, 0x5) }, |
| 174 | { SMCA_FP, HWID_MCATYPE(0xB0, 0x6) }, |
| 175 | { SMCA_L3_CACHE, HWID_MCATYPE(0xB0, 0x7) }, |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 176 | |
| 177 | /* Data Fabric MCA types */ |
Yazen Ghannam | 368d188 | 2020-07-20 14:53:53 +0000 | [diff] [blame] | 178 | { SMCA_CS, HWID_MCATYPE(0x2E, 0x0) }, |
| 179 | { SMCA_PIE, HWID_MCATYPE(0x2E, 0x1) }, |
| 180 | { SMCA_CS_V2, HWID_MCATYPE(0x2E, 0x2) }, |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 181 | |
| 182 | /* Unified Memory Controller MCA type */ |
Yazen Ghannam | 368d188 | 2020-07-20 14:53:53 +0000 | [diff] [blame] | 183 | { SMCA_UMC, HWID_MCATYPE(0x96, 0x0) }, |
Muralidhara M K | 94a311c | 2021-05-26 22:16:01 +0530 | [diff] [blame] | 184 | { SMCA_UMC_V2, HWID_MCATYPE(0x96, 0x1) }, |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 185 | |
| 186 | /* Parameter Block MCA type */ |
Yazen Ghannam | 368d188 | 2020-07-20 14:53:53 +0000 | [diff] [blame] | 187 | { SMCA_PB, HWID_MCATYPE(0x05, 0x0) }, |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 188 | |
| 189 | /* Platform Security Processor MCA type */ |
Yazen Ghannam | 368d188 | 2020-07-20 14:53:53 +0000 | [diff] [blame] | 190 | { SMCA_PSP, HWID_MCATYPE(0xFF, 0x0) }, |
| 191 | { SMCA_PSP_V2, HWID_MCATYPE(0xFF, 0x1) }, |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 192 | |
| 193 | /* System Management Unit MCA type */ |
Yazen Ghannam | 368d188 | 2020-07-20 14:53:53 +0000 | [diff] [blame] | 194 | { SMCA_SMU, HWID_MCATYPE(0x01, 0x0) }, |
| 195 | { SMCA_SMU_V2, HWID_MCATYPE(0x01, 0x1) }, |
Yazen Ghannam | cbfa447 | 2019-02-01 22:55:51 +0000 | [diff] [blame] | 196 | |
| 197 | /* Microprocessor 5 Unit MCA type */ |
Yazen Ghannam | 368d188 | 2020-07-20 14:53:53 +0000 | [diff] [blame] | 198 | { SMCA_MP5, HWID_MCATYPE(0x01, 0x2) }, |
Yazen Ghannam | cbfa447 | 2019-02-01 22:55:51 +0000 | [diff] [blame] | 199 | |
Yazen Ghannam | 5176a93 | 2021-12-16 16:29:04 +0000 | [diff] [blame] | 200 | /* MPDMA MCA type */ |
| 201 | { SMCA_MPDMA, HWID_MCATYPE(0x01, 0x3) }, |
| 202 | |
Yazen Ghannam | cbfa447 | 2019-02-01 22:55:51 +0000 | [diff] [blame] | 203 | /* Northbridge IO Unit MCA type */ |
Yazen Ghannam | 368d188 | 2020-07-20 14:53:53 +0000 | [diff] [blame] | 204 | { SMCA_NBIO, HWID_MCATYPE(0x18, 0x0) }, |
Yazen Ghannam | cbfa447 | 2019-02-01 22:55:51 +0000 | [diff] [blame] | 205 | |
| 206 | /* PCI Express Unit MCA type */ |
Yazen Ghannam | 368d188 | 2020-07-20 14:53:53 +0000 | [diff] [blame] | 207 | { SMCA_PCIE, HWID_MCATYPE(0x46, 0x0) }, |
Muralidhara M K | 94a311c | 2021-05-26 22:16:01 +0530 | [diff] [blame] | 208 | { SMCA_PCIE_V2, HWID_MCATYPE(0x46, 0x1) }, |
| 209 | |
Muralidhara M K | 94a311c | 2021-05-26 22:16:01 +0530 | [diff] [blame] | 210 | { SMCA_XGMI_PCS, HWID_MCATYPE(0x50, 0x0) }, |
Yazen Ghannam | 5176a93 | 2021-12-16 16:29:04 +0000 | [diff] [blame] | 211 | { SMCA_NBIF, HWID_MCATYPE(0x6C, 0x0) }, |
| 212 | { SMCA_SHUB, HWID_MCATYPE(0x80, 0x0) }, |
| 213 | { SMCA_SATA, HWID_MCATYPE(0xA8, 0x0) }, |
| 214 | { SMCA_USB, HWID_MCATYPE(0xAA, 0x0) }, |
| 215 | { SMCA_GMI_PCS, HWID_MCATYPE(0x241, 0x0) }, |
Muralidhara M K | 94a311c | 2021-05-26 22:16:01 +0530 | [diff] [blame] | 216 | { SMCA_XGMI_PHY, HWID_MCATYPE(0x259, 0x0) }, |
Muralidhara M K | 94a311c | 2021-05-26 22:16:01 +0530 | [diff] [blame] | 217 | { SMCA_WAFL_PHY, HWID_MCATYPE(0x267, 0x0) }, |
Yazen Ghannam | 5176a93 | 2021-12-16 16:29:04 +0000 | [diff] [blame] | 218 | { SMCA_GMI_PHY, HWID_MCATYPE(0x269, 0x0) }, |
Aravind Gopalakrishnan | be0aec2 | 2016-03-07 14:02:18 +0100 | [diff] [blame] | 219 | }; |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 220 | |
Yazen Ghannam | 87a6d40 | 2016-09-12 09:59:35 +0200 | [diff] [blame] | 221 | /* |
| 222 | * In SMCA enabled processors, we can have multiple banks for a given IP type. |
| 223 | * So to define a unique name for each bank, we use a temp c-string to append |
| 224 | * the MCA_IPID[InstanceId] to type's name in get_name(). |
| 225 | * |
| 226 | * InstanceId is 32 bits which is 8 characters. Make sure MAX_MCATYPE_NAME_LEN |
| 227 | * is greater than 8 plus 1 (for underscore) plus length of longest type name. |
| 228 | */ |
| 229 | #define MAX_MCATYPE_NAME_LEN 30 |
| 230 | static char buf_mcatype[MAX_MCATYPE_NAME_LEN]; |
| 231 | |
Boris Ostrovsky | bafcdd3 | 2013-03-14 17:10:41 -0400 | [diff] [blame] | 232 | static DEFINE_PER_CPU(struct threshold_bank **, threshold_banks); |
Thomas Gleixner | cca9cc0 | 2020-03-12 20:05:43 +0100 | [diff] [blame] | 233 | |
| 234 | /* |
| 235 | * A list of the banks enabled on each logical CPU. Controls which respective |
| 236 | * descriptors to initialize later in mce_threshold_create_device(). |
| 237 | */ |
| 238 | static DEFINE_PER_CPU(unsigned int, bank_map); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 239 | |
Yazen Ghannam | 95d057f | 2019-06-07 20:18:04 +0000 | [diff] [blame] | 240 | /* Map of banks that have more than MCA_MISC0 available. */ |
| 241 | static DEFINE_PER_CPU(u32, smca_misc_banks_map); |
| 242 | |
Andi Kleen | b276268 | 2009-02-12 13:49:31 +0100 | [diff] [blame] | 243 | static void amd_threshold_interrupt(void); |
Aravind Gopalakrishnan | 24fd78a | 2015-05-06 06:58:56 -0500 | [diff] [blame] | 244 | static void amd_deferred_error_interrupt(void); |
| 245 | |
| 246 | static void default_deferred_error_interrupt(void) |
| 247 | { |
| 248 | pr_err("Unexpected deferred interrupt at vector %x\n", DEFERRED_ERROR_VECTOR); |
| 249 | } |
| 250 | void (*deferred_error_int_vector)(void) = default_deferred_error_interrupt; |
Andi Kleen | b276268 | 2009-02-12 13:49:31 +0100 | [diff] [blame] | 251 | |
Yazen Ghannam | 95d057f | 2019-06-07 20:18:04 +0000 | [diff] [blame] | 252 | static void smca_set_misc_banks_map(unsigned int bank, unsigned int cpu) |
| 253 | { |
| 254 | u32 low, high; |
| 255 | |
| 256 | /* |
| 257 | * For SMCA enabled processors, BLKPTR field of the first MISC register |
| 258 | * (MCx_MISC0) indicates presence of additional MISC regs set (MISC1-4). |
| 259 | */ |
| 260 | if (rdmsr_safe(MSR_AMD64_SMCA_MCx_CONFIG(bank), &low, &high)) |
| 261 | return; |
| 262 | |
| 263 | if (!(low & MCI_CONFIG_MCAX)) |
| 264 | return; |
| 265 | |
| 266 | if (rdmsr_safe(MSR_AMD64_SMCA_MCx_MISC(bank), &low, &high)) |
| 267 | return; |
| 268 | |
| 269 | if (low & MASK_BLKPTR_LO) |
| 270 | per_cpu(smca_misc_banks_map, cpu) |= BIT(bank); |
| 271 | |
| 272 | } |
| 273 | |
Yazen Ghannam | 84bcc1d | 2017-05-19 11:39:15 +0200 | [diff] [blame] | 274 | static void smca_configure(unsigned int bank, unsigned int cpu) |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 275 | { |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 276 | u8 *bank_counts = this_cpu_ptr(smca_bank_counts); |
| 277 | const struct smca_hwid *s_hwid; |
Yazen Ghannam | 84bcc1d | 2017-05-19 11:39:15 +0200 | [diff] [blame] | 278 | unsigned int i, hwid_mcatype; |
Yazen Ghannam | 84bcc1d | 2017-05-19 11:39:15 +0200 | [diff] [blame] | 279 | u32 high, low; |
| 280 | u32 smca_config = MSR_AMD64_SMCA_MCx_CONFIG(bank); |
| 281 | |
| 282 | /* Set appropriate bits in MCA_CONFIG */ |
| 283 | if (!rdmsr_safe(smca_config, &low, &high)) { |
| 284 | /* |
| 285 | * OS is required to set the MCAX bit to acknowledge that it is |
| 286 | * now using the new MSR ranges and new registers under each |
| 287 | * bank. It also means that the OS will configure deferred |
| 288 | * errors in the new MCx_CONFIG register. If the bit is not set, |
| 289 | * uncorrectable errors will cause a system panic. |
| 290 | * |
| 291 | * MCA_CONFIG[MCAX] is bit 32 (0 in the high portion of the MSR.) |
| 292 | */ |
| 293 | high |= BIT(0); |
| 294 | |
| 295 | /* |
| 296 | * SMCA sets the Deferred Error Interrupt type per bank. |
| 297 | * |
| 298 | * MCA_CONFIG[DeferredIntTypeSupported] is bit 5, and tells us |
| 299 | * if the DeferredIntType bit field is available. |
| 300 | * |
| 301 | * MCA_CONFIG[DeferredIntType] is bits [38:37] ([6:5] in the |
| 302 | * high portion of the MSR). OS should set this to 0x1 to enable |
| 303 | * APIC based interrupt. First, check that no interrupt has been |
| 304 | * set. |
| 305 | */ |
| 306 | if ((low & BIT(5)) && !((high >> 5) & 0x3)) |
| 307 | high |= BIT(5); |
| 308 | |
| 309 | wrmsr(smca_config, low, high); |
| 310 | } |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 311 | |
Yazen Ghannam | 95d057f | 2019-06-07 20:18:04 +0000 | [diff] [blame] | 312 | smca_set_misc_banks_map(bank, cpu); |
| 313 | |
Konstantin Khlebnikov | 246ff09f | 2019-10-31 16:04:48 +0300 | [diff] [blame] | 314 | if (rdmsr_safe(MSR_AMD64_SMCA_MCx_IPID(bank), &low, &high)) { |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 315 | pr_warn("Failed to read MCA_IPID for bank %d\n", bank); |
| 316 | return; |
| 317 | } |
| 318 | |
Borislav Petkov | 1ce9cd7 | 2016-11-02 12:48:01 +0100 | [diff] [blame] | 319 | hwid_mcatype = HWID_MCATYPE(high & MCI_IPID_HWID, |
| 320 | (high & MCI_IPID_MCATYPE) >> 16); |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 321 | |
| 322 | for (i = 0; i < ARRAY_SIZE(smca_hwid_mcatypes); i++) { |
Borislav Petkov | 1ce9cd7 | 2016-11-02 12:48:01 +0100 | [diff] [blame] | 323 | s_hwid = &smca_hwid_mcatypes[i]; |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 324 | |
Borislav Petkov | 1ce9cd7 | 2016-11-02 12:48:01 +0100 | [diff] [blame] | 325 | if (hwid_mcatype == s_hwid->hwid_mcatype) { |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 326 | this_cpu_ptr(smca_banks)[bank].hwid = s_hwid; |
| 327 | this_cpu_ptr(smca_banks)[bank].id = low; |
| 328 | this_cpu_ptr(smca_banks)[bank].sysfs_id = bank_counts[s_hwid->bank_type]++; |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 329 | break; |
| 330 | } |
| 331 | } |
| 332 | } |
| 333 | |
Mike Travis | 4cd4601 | 2008-12-16 17:34:04 -0800 | [diff] [blame] | 334 | struct thresh_restart { |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 335 | struct threshold_block *b; |
| 336 | int reset; |
Robert Richter | 9c37c9d | 2010-10-25 16:03:35 +0200 | [diff] [blame] | 337 | int set_lvt_off; |
| 338 | int lvt_off; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 339 | u16 old_limit; |
Mike Travis | 4cd4601 | 2008-12-16 17:34:04 -0800 | [diff] [blame] | 340 | }; |
| 341 | |
Boris Ostrovsky | c76e816 | 2013-03-14 17:10:40 -0400 | [diff] [blame] | 342 | static inline bool is_shared_bank(int bank) |
| 343 | { |
Aravind Gopalakrishnan | 284b965 | 2016-01-25 20:41:49 +0100 | [diff] [blame] | 344 | /* |
| 345 | * Scalable MCA provides for only one core to have access to the MSRs of |
| 346 | * a shared bank. |
| 347 | */ |
| 348 | if (mce_flags.smca) |
| 349 | return false; |
| 350 | |
Boris Ostrovsky | c76e816 | 2013-03-14 17:10:40 -0400 | [diff] [blame] | 351 | /* Bank 4 is for northbridge reporting and is thus shared */ |
| 352 | return (bank == 4); |
| 353 | } |
| 354 | |
Jan Beulich | 2cd4c30 | 2015-01-23 08:32:01 +0000 | [diff] [blame] | 355 | static const char *bank4_names(const struct threshold_block *b) |
Borislav Petkov | 336d335 | 2012-05-04 17:05:27 +0200 | [diff] [blame] | 356 | { |
| 357 | switch (b->address) { |
| 358 | /* MSR4_MISC0 */ |
| 359 | case 0x00000413: |
| 360 | return "dram"; |
| 361 | |
| 362 | case 0xc0000408: |
| 363 | return "ht_links"; |
| 364 | |
| 365 | case 0xc0000409: |
| 366 | return "l3_cache"; |
| 367 | |
| 368 | default: |
| 369 | WARN(1, "Funny MSR: 0x%08x\n", b->address); |
| 370 | return ""; |
| 371 | } |
| 372 | }; |
| 373 | |
| 374 | |
Borislav Petkov | f227d43 | 2012-04-16 18:01:53 +0200 | [diff] [blame] | 375 | static bool lvt_interrupt_supported(unsigned int bank, u32 msr_high_bits) |
| 376 | { |
| 377 | /* |
| 378 | * bank 4 supports APIC LVT interrupts implicitly since forever. |
| 379 | */ |
| 380 | if (bank == 4) |
| 381 | return true; |
| 382 | |
| 383 | /* |
| 384 | * IntP: interrupt present; if this bit is set, the thresholding |
| 385 | * bank can generate APIC LVT interrupts |
| 386 | */ |
| 387 | return msr_high_bits & BIT(28); |
| 388 | } |
| 389 | |
Robert Richter | bbaff08 | 2010-10-25 16:03:37 +0200 | [diff] [blame] | 390 | static int lvt_off_valid(struct threshold_block *b, int apic, u32 lo, u32 hi) |
| 391 | { |
| 392 | int msr = (hi & MASK_LVTOFF_HI) >> 20; |
| 393 | |
| 394 | if (apic < 0) { |
| 395 | pr_err(FW_BUG "cpu %d, failed to setup threshold interrupt " |
| 396 | "for bank %d, block %d (MSR%08X=0x%x%08x)\n", b->cpu, |
| 397 | b->bank, b->block, b->address, hi, lo); |
| 398 | return 0; |
| 399 | } |
| 400 | |
| 401 | if (apic != msr) { |
Aravind Gopalakrishnan | f57a1f3 | 2016-01-25 20:41:51 +0100 | [diff] [blame] | 402 | /* |
| 403 | * On SMCA CPUs, LVT offset is programmed at a different MSR, and |
| 404 | * the BIOS provides the value. The original field where LVT offset |
| 405 | * was set is reserved. Return early here: |
| 406 | */ |
| 407 | if (mce_flags.smca) |
| 408 | return 0; |
| 409 | |
Robert Richter | bbaff08 | 2010-10-25 16:03:37 +0200 | [diff] [blame] | 410 | pr_err(FW_BUG "cpu %d, invalid threshold interrupt offset %d " |
| 411 | "for bank %d, block %d (MSR%08X=0x%x%08x)\n", |
| 412 | b->cpu, apic, b->bank, b->block, b->address, hi, lo); |
| 413 | return 0; |
| 414 | } |
| 415 | |
| 416 | return 1; |
| 417 | }; |
| 418 | |
Aravind Gopalakrishnan | ea2ca36 | 2016-03-07 14:02:21 +0100 | [diff] [blame] | 419 | /* Reprogram MCx_MISC MSR behind this threshold bank. */ |
Andrew Morton | a6b6a14 | 2009-03-18 10:40:25 +1030 | [diff] [blame] | 420 | static void threshold_restart_bank(void *_tr) |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 421 | { |
Mike Travis | 4cd4601 | 2008-12-16 17:34:04 -0800 | [diff] [blame] | 422 | struct thresh_restart *tr = _tr; |
Robert Richter | 7203a04 | 2010-10-25 16:03:36 +0200 | [diff] [blame] | 423 | u32 hi, lo; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 424 | |
Thomas Gleixner | a037f3c | 2020-03-31 13:16:44 +0200 | [diff] [blame] | 425 | /* sysfs write might race against an offline operation */ |
| 426 | if (this_cpu_read(threshold_banks)) |
| 427 | return; |
| 428 | |
Robert Richter | 7203a04 | 2010-10-25 16:03:36 +0200 | [diff] [blame] | 429 | rdmsr(tr->b->address, lo, hi); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 430 | |
Robert Richter | 7203a04 | 2010-10-25 16:03:36 +0200 | [diff] [blame] | 431 | if (tr->b->threshold_limit < (hi & THRESHOLD_MAX)) |
Mike Travis | 4cd4601 | 2008-12-16 17:34:04 -0800 | [diff] [blame] | 432 | tr->reset = 1; /* limit cannot be lower than err count */ |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 433 | |
Mike Travis | 4cd4601 | 2008-12-16 17:34:04 -0800 | [diff] [blame] | 434 | if (tr->reset) { /* reset err count and overflow bit */ |
Robert Richter | 7203a04 | 2010-10-25 16:03:36 +0200 | [diff] [blame] | 435 | hi = |
| 436 | (hi & ~(MASK_ERR_COUNT_HI | MASK_OVERFLOW_HI)) | |
Mike Travis | 4cd4601 | 2008-12-16 17:34:04 -0800 | [diff] [blame] | 437 | (THRESHOLD_MAX - tr->b->threshold_limit); |
| 438 | } else if (tr->old_limit) { /* change limit w/o reset */ |
Robert Richter | 7203a04 | 2010-10-25 16:03:36 +0200 | [diff] [blame] | 439 | int new_count = (hi & THRESHOLD_MAX) + |
Mike Travis | 4cd4601 | 2008-12-16 17:34:04 -0800 | [diff] [blame] | 440 | (tr->old_limit - tr->b->threshold_limit); |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 441 | |
Robert Richter | 7203a04 | 2010-10-25 16:03:36 +0200 | [diff] [blame] | 442 | hi = (hi & ~MASK_ERR_COUNT_HI) | |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 443 | (new_count & THRESHOLD_MAX); |
| 444 | } |
| 445 | |
Borislav Petkov | f227d43 | 2012-04-16 18:01:53 +0200 | [diff] [blame] | 446 | /* clear IntType */ |
| 447 | hi &= ~MASK_INT_TYPE_HI; |
| 448 | |
| 449 | if (!tr->b->interrupt_capable) |
| 450 | goto done; |
| 451 | |
Robert Richter | 9c37c9d | 2010-10-25 16:03:35 +0200 | [diff] [blame] | 452 | if (tr->set_lvt_off) { |
Robert Richter | bbaff08 | 2010-10-25 16:03:37 +0200 | [diff] [blame] | 453 | if (lvt_off_valid(tr->b, tr->lvt_off, lo, hi)) { |
| 454 | /* set new lvt offset */ |
| 455 | hi &= ~MASK_LVTOFF_HI; |
| 456 | hi |= tr->lvt_off << 20; |
| 457 | } |
Robert Richter | 9c37c9d | 2010-10-25 16:03:35 +0200 | [diff] [blame] | 458 | } |
| 459 | |
Borislav Petkov | f227d43 | 2012-04-16 18:01:53 +0200 | [diff] [blame] | 460 | if (tr->b->interrupt_enable) |
| 461 | hi |= INT_TYPE_APIC; |
| 462 | |
| 463 | done: |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 464 | |
Robert Richter | 7203a04 | 2010-10-25 16:03:36 +0200 | [diff] [blame] | 465 | hi |= MASK_COUNT_EN_HI; |
| 466 | wrmsr(tr->b->address, lo, hi); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 467 | } |
| 468 | |
Robert Richter | 9c37c9d | 2010-10-25 16:03:35 +0200 | [diff] [blame] | 469 | static void mce_threshold_block_init(struct threshold_block *b, int offset) |
| 470 | { |
| 471 | struct thresh_restart tr = { |
| 472 | .b = b, |
| 473 | .set_lvt_off = 1, |
| 474 | .lvt_off = offset, |
| 475 | }; |
| 476 | |
| 477 | b->threshold_limit = THRESHOLD_MAX; |
| 478 | threshold_restart_bank(&tr); |
| 479 | }; |
| 480 | |
Aravind Gopalakrishnan | 868c00b | 2015-05-06 06:58:58 -0500 | [diff] [blame] | 481 | static int setup_APIC_mce_threshold(int reserved, int new) |
Robert Richter | bbaff08 | 2010-10-25 16:03:37 +0200 | [diff] [blame] | 482 | { |
| 483 | if (reserved < 0 && !setup_APIC_eilvt(new, THRESHOLD_APIC_VECTOR, |
| 484 | APIC_EILVT_MSG_FIX, 0)) |
| 485 | return new; |
| 486 | |
| 487 | return reserved; |
| 488 | } |
| 489 | |
Aravind Gopalakrishnan | 24fd78a | 2015-05-06 06:58:56 -0500 | [diff] [blame] | 490 | static int setup_APIC_deferred_error(int reserved, int new) |
| 491 | { |
| 492 | if (reserved < 0 && !setup_APIC_eilvt(new, DEFERRED_ERROR_VECTOR, |
| 493 | APIC_EILVT_MSG_FIX, 0)) |
| 494 | return new; |
| 495 | |
| 496 | return reserved; |
| 497 | } |
| 498 | |
| 499 | static void deferred_error_interrupt_enable(struct cpuinfo_x86 *c) |
| 500 | { |
| 501 | u32 low = 0, high = 0; |
| 502 | int def_offset = -1, def_new; |
| 503 | |
| 504 | if (rdmsr_safe(MSR_CU_DEF_ERR, &low, &high)) |
| 505 | return; |
| 506 | |
| 507 | def_new = (low & MASK_DEF_LVTOFF) >> 4; |
| 508 | if (!(low & MASK_DEF_LVTOFF)) { |
| 509 | pr_err(FW_BUG "Your BIOS is not setting up LVT offset 0x2 for deferred error IRQs correctly.\n"); |
| 510 | def_new = DEF_LVT_OFF; |
| 511 | low = (low & ~MASK_DEF_LVTOFF) | (DEF_LVT_OFF << 4); |
| 512 | } |
| 513 | |
| 514 | def_offset = setup_APIC_deferred_error(def_offset, def_new); |
| 515 | if ((def_offset == def_new) && |
| 516 | (deferred_error_int_vector != amd_deferred_error_interrupt)) |
| 517 | deferred_error_int_vector = amd_deferred_error_interrupt; |
| 518 | |
Yazen Ghannam | c8a4364c | 2017-12-04 17:54:38 +0100 | [diff] [blame] | 519 | if (!mce_flags.smca) |
| 520 | low = (low & ~MASK_DEF_INT_TYPE) | DEF_INT_TYPE_APIC; |
| 521 | |
Aravind Gopalakrishnan | 24fd78a | 2015-05-06 06:58:56 -0500 | [diff] [blame] | 522 | wrmsr(MSR_CU_DEF_ERR, low, high); |
| 523 | } |
| 524 | |
Yazen Ghannam | 95d057f | 2019-06-07 20:18:04 +0000 | [diff] [blame] | 525 | static u32 smca_get_block_address(unsigned int bank, unsigned int block, |
| 526 | unsigned int cpu) |
Yazen Ghannam | 8a331f4 | 2018-02-21 11:19:00 +0100 | [diff] [blame] | 527 | { |
Yazen Ghannam | 8a331f4 | 2018-02-21 11:19:00 +0100 | [diff] [blame] | 528 | if (!block) |
| 529 | return MSR_AMD64_SMCA_MCx_MISC(bank); |
| 530 | |
Yazen Ghannam | 95d057f | 2019-06-07 20:18:04 +0000 | [diff] [blame] | 531 | if (!(per_cpu(smca_misc_banks_map, cpu) & BIT(bank))) |
| 532 | return 0; |
Borislav Petkov | 78ce241 | 2018-05-17 10:46:26 +0200 | [diff] [blame] | 533 | |
Yazen Ghannam | 95d057f | 2019-06-07 20:18:04 +0000 | [diff] [blame] | 534 | return MSR_AMD64_SMCA_MCx_MISCy(bank, block - 1); |
Yazen Ghannam | 8a331f4 | 2018-02-21 11:19:00 +0100 | [diff] [blame] | 535 | } |
| 536 | |
Borislav Petkov | fbf96cf | 2018-05-17 18:32:33 +0200 | [diff] [blame] | 537 | static u32 get_block_address(u32 current_addr, u32 low, u32 high, |
Yazen Ghannam | 95d057f | 2019-06-07 20:18:04 +0000 | [diff] [blame] | 538 | unsigned int bank, unsigned int block, |
| 539 | unsigned int cpu) |
Aravind Gopalakrishnan | 8dd1e17 | 2016-03-07 14:02:19 +0100 | [diff] [blame] | 540 | { |
| 541 | u32 addr = 0, offset = 0; |
| 542 | |
Yazen Ghannam | c7d314f | 2019-06-07 20:18:05 +0000 | [diff] [blame] | 543 | if ((bank >= per_cpu(mce_num_banks, cpu)) || (block >= NR_BLOCKS)) |
Yazen Ghannam | 27bd595 | 2018-02-21 11:18:59 +0100 | [diff] [blame] | 544 | return addr; |
| 545 | |
Yazen Ghannam | 8a331f4 | 2018-02-21 11:19:00 +0100 | [diff] [blame] | 546 | if (mce_flags.smca) |
Yazen Ghannam | 95d057f | 2019-06-07 20:18:04 +0000 | [diff] [blame] | 547 | return smca_get_block_address(bank, block, cpu); |
Aravind Gopalakrishnan | 8dd1e17 | 2016-03-07 14:02:19 +0100 | [diff] [blame] | 548 | |
| 549 | /* Fall back to method we used for older processors: */ |
| 550 | switch (block) { |
| 551 | case 0: |
Borislav Petkov | 8121b8f | 2021-09-02 13:33:22 +0200 | [diff] [blame] | 552 | addr = mca_msr_reg(bank, MCA_MISC); |
Aravind Gopalakrishnan | 8dd1e17 | 2016-03-07 14:02:19 +0100 | [diff] [blame] | 553 | break; |
| 554 | case 1: |
| 555 | offset = ((low & MASK_BLKPTR_LO) >> 21); |
| 556 | if (offset) |
| 557 | addr = MCG_XBLK_ADDR + offset; |
| 558 | break; |
| 559 | default: |
| 560 | addr = ++current_addr; |
| 561 | } |
| 562 | return addr; |
| 563 | } |
| 564 | |
Borislav Petkov | 429893b | 2016-01-25 20:41:52 +0100 | [diff] [blame] | 565 | static int |
| 566 | prepare_threshold_block(unsigned int bank, unsigned int block, u32 addr, |
| 567 | int offset, u32 misc_high) |
| 568 | { |
| 569 | unsigned int cpu = smp_processor_id(); |
Yazen Ghannam | 84bcc1d | 2017-05-19 11:39:15 +0200 | [diff] [blame] | 570 | u32 smca_low, smca_high; |
Borislav Petkov | 429893b | 2016-01-25 20:41:52 +0100 | [diff] [blame] | 571 | struct threshold_block b; |
| 572 | int new; |
| 573 | |
| 574 | if (!block) |
| 575 | per_cpu(bank_map, cpu) |= (1 << bank); |
| 576 | |
| 577 | memset(&b, 0, sizeof(b)); |
| 578 | b.cpu = cpu; |
| 579 | b.bank = bank; |
| 580 | b.block = block; |
| 581 | b.address = addr; |
| 582 | b.interrupt_capable = lvt_interrupt_supported(bank, misc_high); |
| 583 | |
| 584 | if (!b.interrupt_capable) |
| 585 | goto done; |
| 586 | |
| 587 | b.interrupt_enable = 1; |
| 588 | |
Borislav Petkov | e128b4f | 2016-05-11 14:58:25 +0200 | [diff] [blame] | 589 | if (!mce_flags.smca) { |
Borislav Petkov | 429893b | 2016-01-25 20:41:52 +0100 | [diff] [blame] | 590 | new = (misc_high & MASK_LVTOFF_HI) >> 20; |
Borislav Petkov | e128b4f | 2016-05-11 14:58:25 +0200 | [diff] [blame] | 591 | goto set_offset; |
Borislav Petkov | 429893b | 2016-01-25 20:41:52 +0100 | [diff] [blame] | 592 | } |
| 593 | |
Borislav Petkov | e128b4f | 2016-05-11 14:58:25 +0200 | [diff] [blame] | 594 | /* Gather LVT offset for thresholding: */ |
| 595 | if (rdmsr_safe(MSR_CU_DEF_ERR, &smca_low, &smca_high)) |
| 596 | goto out; |
| 597 | |
| 598 | new = (smca_low & SMCA_THR_LVT_OFF) >> 12; |
| 599 | |
| 600 | set_offset: |
Borislav Petkov | 429893b | 2016-01-25 20:41:52 +0100 | [diff] [blame] | 601 | offset = setup_APIC_mce_threshold(offset, new); |
Borislav Petkov | 60c8144 | 2018-11-27 14:41:37 +0100 | [diff] [blame] | 602 | if (offset == new) |
| 603 | thresholding_irq_en = true; |
Borislav Petkov | 429893b | 2016-01-25 20:41:52 +0100 | [diff] [blame] | 604 | |
| 605 | done: |
| 606 | mce_threshold_block_init(&b, offset); |
| 607 | |
| 608 | out: |
| 609 | return offset; |
| 610 | } |
| 611 | |
Yazen Ghannam | 71a8440 | 2019-03-25 16:34:22 +0000 | [diff] [blame] | 612 | bool amd_filter_mce(struct mce *m) |
Shirish S | 30aa3d2 | 2019-01-16 15:10:40 +0000 | [diff] [blame] | 613 | { |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 614 | enum smca_bank_types bank_type = smca_get_bank_type(m->extcpu, m->bank); |
Yazen Ghannam | 71a8440 | 2019-03-25 16:34:22 +0000 | [diff] [blame] | 615 | struct cpuinfo_x86 *c = &boot_cpu_data; |
Yazen Ghannam | 71a8440 | 2019-03-25 16:34:22 +0000 | [diff] [blame] | 616 | |
| 617 | /* See Family 17h Models 10h-2Fh Erratum #1114. */ |
| 618 | if (c->x86 == 0x17 && |
| 619 | c->x86_model >= 0x10 && c->x86_model <= 0x2F && |
Borislav Petkov | 3e0fdec | 2020-04-07 09:55:10 +0200 | [diff] [blame] | 620 | bank_type == SMCA_IF && XEC(m->status, 0x3f) == 10) |
Yazen Ghannam | 71a8440 | 2019-03-25 16:34:22 +0000 | [diff] [blame] | 621 | return true; |
| 622 | |
Borislav Petkov | 3e0fdec | 2020-04-07 09:55:10 +0200 | [diff] [blame] | 623 | /* NB GART TLB error reporting is disabled by default. */ |
| 624 | if (c->x86 < 0x17) { |
| 625 | if (m->bank == 4 && XEC(m->status, 0x1f) == 0x5) |
| 626 | return true; |
| 627 | } |
| 628 | |
Yazen Ghannam | 71a8440 | 2019-03-25 16:34:22 +0000 | [diff] [blame] | 629 | return false; |
| 630 | } |
| 631 | |
| 632 | /* |
| 633 | * Turn off thresholding banks for the following conditions: |
| 634 | * - MC4_MISC thresholding is not supported on Family 0x15. |
| 635 | * - Prevent possible spurious interrupts from the IF bank on Family 0x17 |
| 636 | * Models 0x10-0x2F due to Erratum #1114. |
| 637 | */ |
Borislav Petkov | 47cd84e | 2019-09-28 19:02:29 +0200 | [diff] [blame] | 638 | static void disable_err_thresholding(struct cpuinfo_x86 *c, unsigned int bank) |
Yazen Ghannam | 71a8440 | 2019-03-25 16:34:22 +0000 | [diff] [blame] | 639 | { |
| 640 | int i, num_msrs; |
Shirish S | 30aa3d2 | 2019-01-16 15:10:40 +0000 | [diff] [blame] | 641 | u64 hwcr; |
| 642 | bool need_toggle; |
Yazen Ghannam | 71a8440 | 2019-03-25 16:34:22 +0000 | [diff] [blame] | 643 | u32 msrs[NR_BLOCKS]; |
Shirish S | 30aa3d2 | 2019-01-16 15:10:40 +0000 | [diff] [blame] | 644 | |
Yazen Ghannam | 71a8440 | 2019-03-25 16:34:22 +0000 | [diff] [blame] | 645 | if (c->x86 == 0x15 && bank == 4) { |
| 646 | msrs[0] = 0x00000413; /* MC4_MISC0 */ |
| 647 | msrs[1] = 0xc0000408; /* MC4_MISC1 */ |
| 648 | num_msrs = 2; |
| 649 | } else if (c->x86 == 0x17 && |
| 650 | (c->x86_model >= 0x10 && c->x86_model <= 0x2F)) { |
| 651 | |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 652 | if (smca_get_bank_type(smp_processor_id(), bank) != SMCA_IF) |
Yazen Ghannam | 71a8440 | 2019-03-25 16:34:22 +0000 | [diff] [blame] | 653 | return; |
| 654 | |
| 655 | msrs[0] = MSR_AMD64_SMCA_MCx_MISC(bank); |
| 656 | num_msrs = 1; |
| 657 | } else { |
Shirish S | 30aa3d2 | 2019-01-16 15:10:40 +0000 | [diff] [blame] | 658 | return; |
Yazen Ghannam | 71a8440 | 2019-03-25 16:34:22 +0000 | [diff] [blame] | 659 | } |
Shirish S | 30aa3d2 | 2019-01-16 15:10:40 +0000 | [diff] [blame] | 660 | |
| 661 | rdmsrl(MSR_K7_HWCR, hwcr); |
| 662 | |
| 663 | /* McStatusWrEn has to be set */ |
| 664 | need_toggle = !(hwcr & BIT(18)); |
Shirish S | 30aa3d2 | 2019-01-16 15:10:40 +0000 | [diff] [blame] | 665 | if (need_toggle) |
| 666 | wrmsrl(MSR_K7_HWCR, hwcr | BIT(18)); |
| 667 | |
| 668 | /* Clear CntP bit safely */ |
Yazen Ghannam | 71a8440 | 2019-03-25 16:34:22 +0000 | [diff] [blame] | 669 | for (i = 0; i < num_msrs; i++) |
Shirish S | 30aa3d2 | 2019-01-16 15:10:40 +0000 | [diff] [blame] | 670 | msr_clear_bit(msrs[i], 62); |
| 671 | |
| 672 | /* restore old settings */ |
| 673 | if (need_toggle) |
| 674 | wrmsrl(MSR_K7_HWCR, hwcr); |
| 675 | } |
| 676 | |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 677 | /* cpu init entry point, called from mce.c with preempt off */ |
H. Peter Anvin | cc3ca22 | 2009-02-20 23:35:51 -0800 | [diff] [blame] | 678 | void mce_amd_feature_init(struct cpuinfo_x86 *c) |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 679 | { |
Yazen Ghannam | cfee4f6 | 2016-09-12 09:59:31 +0200 | [diff] [blame] | 680 | unsigned int bank, block, cpu = smp_processor_id(); |
Yazen Ghannam | c7d314f | 2019-06-07 20:18:05 +0000 | [diff] [blame] | 681 | u32 low = 0, high = 0, address = 0; |
Borislav Petkov | 429893b | 2016-01-25 20:41:52 +0100 | [diff] [blame] | 682 | int offset = -1; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 683 | |
Yazen Ghannam | c7d314f | 2019-06-07 20:18:05 +0000 | [diff] [blame] | 684 | |
| 685 | for (bank = 0; bank < this_cpu_read(mce_num_banks); ++bank) { |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 686 | if (mce_flags.smca) |
Yazen Ghannam | 84bcc1d | 2017-05-19 11:39:15 +0200 | [diff] [blame] | 687 | smca_configure(bank, cpu); |
Yazen Ghannam | 5896820 | 2016-09-12 09:59:34 +0200 | [diff] [blame] | 688 | |
Yazen Ghannam | 71a8440 | 2019-03-25 16:34:22 +0000 | [diff] [blame] | 689 | disable_err_thresholding(c, bank); |
| 690 | |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 691 | for (block = 0; block < NR_BLOCKS; ++block) { |
Yazen Ghannam | 95d057f | 2019-06-07 20:18:04 +0000 | [diff] [blame] | 692 | address = get_block_address(address, low, high, bank, block, cpu); |
Aravind Gopalakrishnan | 8dd1e17 | 2016-03-07 14:02:19 +0100 | [diff] [blame] | 693 | if (!address) |
| 694 | break; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 695 | |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 696 | if (rdmsr_safe(address, &low, &high)) |
Jan Beulich | 24ce0e9 | 2007-02-13 13:26:23 +0100 | [diff] [blame] | 697 | break; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 698 | |
Borislav Petkov | 6dcbfe4 | 2010-10-08 12:08:34 +0200 | [diff] [blame] | 699 | if (!(high & MASK_VALID_HI)) |
| 700 | continue; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 701 | |
Jan Beulich | 24ce0e9 | 2007-02-13 13:26:23 +0100 | [diff] [blame] | 702 | if (!(high & MASK_CNTP_HI) || |
| 703 | (high & MASK_LOCKED_HI)) |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 704 | continue; |
| 705 | |
Borislav Petkov | 429893b | 2016-01-25 20:41:52 +0100 | [diff] [blame] | 706 | offset = prepare_threshold_block(bank, block, address, offset, high); |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 707 | } |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 708 | } |
Aravind Gopalakrishnan | 24fd78a | 2015-05-06 06:58:56 -0500 | [diff] [blame] | 709 | |
| 710 | if (mce_flags.succor) |
| 711 | deferred_error_interrupt_enable(c); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 712 | } |
| 713 | |
Yazen Ghannam | c6708d5 | 2017-12-18 12:37:13 +0100 | [diff] [blame] | 714 | bool amd_mce_is_memory_error(struct mce *m) |
| 715 | { |
| 716 | /* ErrCodeExt[20:16] */ |
| 717 | u8 xec = (m->status >> 16) & 0x1f; |
| 718 | |
| 719 | if (mce_flags.smca) |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 720 | return smca_get_bank_type(m->extcpu, m->bank) == SMCA_UMC && xec == 0x0; |
Yazen Ghannam | c6708d5 | 2017-12-18 12:37:13 +0100 | [diff] [blame] | 721 | |
| 722 | return m->bank == 4 && xec == 0x8; |
| 723 | } |
| 724 | |
Yazen Ghannam | 37d43ac | 2017-05-19 11:39:14 +0200 | [diff] [blame] | 725 | static void __log_error(unsigned int bank, u64 status, u64 addr, u64 misc) |
Aravind Gopalakrishnan | afdf344 | 2015-05-06 06:58:53 -0500 | [diff] [blame] | 726 | { |
| 727 | struct mce m; |
Aravind Gopalakrishnan | afdf344 | 2015-05-06 06:58:53 -0500 | [diff] [blame] | 728 | |
| 729 | mce_setup(&m); |
| 730 | |
| 731 | m.status = status; |
Yazen Ghannam | 37d43ac | 2017-05-19 11:39:14 +0200 | [diff] [blame] | 732 | m.misc = misc; |
Borislav Petkov | 669c00f | 2017-01-23 19:35:09 +0100 | [diff] [blame] | 733 | m.bank = bank; |
| 734 | m.tsc = rdtsc(); |
Aravind Gopalakrishnan | 6e6e746 | 2015-05-06 06:58:54 -0500 | [diff] [blame] | 735 | |
Yazen Ghannam | 4f29b73 | 2016-09-12 09:59:39 +0200 | [diff] [blame] | 736 | if (m.status & MCI_STATUS_ADDRV) { |
Yazen Ghannam | 37d43ac | 2017-05-19 11:39:14 +0200 | [diff] [blame] | 737 | m.addr = addr; |
Aravind Gopalakrishnan | afdf344 | 2015-05-06 06:58:53 -0500 | [diff] [blame] | 738 | |
Yazen Ghannam | 4f29b73 | 2016-09-12 09:59:39 +0200 | [diff] [blame] | 739 | /* |
| 740 | * Extract [55:<lsb>] where lsb is the least significant |
| 741 | * *valid* bit of the address bits. |
| 742 | */ |
| 743 | if (mce_flags.smca) { |
| 744 | u8 lsb = (m.addr >> 56) & 0x3f; |
| 745 | |
| 746 | m.addr &= GENMASK_ULL(55, lsb); |
| 747 | } |
| 748 | } |
| 749 | |
Yazen Ghannam | 5828c46 | 2016-09-12 09:59:37 +0200 | [diff] [blame] | 750 | if (mce_flags.smca) { |
| 751 | rdmsrl(MSR_AMD64_SMCA_MCx_IPID(bank), m.ipid); |
| 752 | |
| 753 | if (m.status & MCI_STATUS_SYNDV) |
| 754 | rdmsrl(MSR_AMD64_SMCA_MCx_SYND(bank), m.synd); |
| 755 | } |
Yazen Ghannam | db819d6 | 2016-09-12 09:59:28 +0200 | [diff] [blame] | 756 | |
Aravind Gopalakrishnan | 6e6e746 | 2015-05-06 06:58:54 -0500 | [diff] [blame] | 757 | mce_log(&m); |
Aravind Gopalakrishnan | afdf344 | 2015-05-06 06:58:53 -0500 | [diff] [blame] | 758 | } |
| 759 | |
Thomas Gleixner | 720909a | 2020-05-21 22:05:41 +0200 | [diff] [blame] | 760 | DEFINE_IDTENTRY_SYSVEC(sysvec_deferred_error) |
Aravind Gopalakrishnan | 24fd78a | 2015-05-06 06:58:56 -0500 | [diff] [blame] | 761 | { |
Aravind Gopalakrishnan | 24fd78a | 2015-05-06 06:58:56 -0500 | [diff] [blame] | 762 | trace_deferred_error_apic_entry(DEFERRED_ERROR_VECTOR); |
Thomas Gleixner | 0f42ae2 | 2017-08-28 08:47:28 +0200 | [diff] [blame] | 763 | inc_irq_stat(irq_deferred_error_count); |
| 764 | deferred_error_int_vector(); |
Aravind Gopalakrishnan | 24fd78a | 2015-05-06 06:58:56 -0500 | [diff] [blame] | 765 | trace_deferred_error_apic_exit(DEFERRED_ERROR_VECTOR); |
Thomas Gleixner | 720909a | 2020-05-21 22:05:41 +0200 | [diff] [blame] | 766 | ack_APIC_irq(); |
Aravind Gopalakrishnan | 24fd78a | 2015-05-06 06:58:56 -0500 | [diff] [blame] | 767 | } |
| 768 | |
Yazen Ghannam | 37d43ac | 2017-05-19 11:39:14 +0200 | [diff] [blame] | 769 | /* |
| 770 | * Returns true if the logged error is deferred. False, otherwise. |
| 771 | */ |
| 772 | static inline bool |
| 773 | _log_error_bank(unsigned int bank, u32 msr_stat, u32 msr_addr, u64 misc) |
| 774 | { |
| 775 | u64 status, addr = 0; |
| 776 | |
| 777 | rdmsrl(msr_stat, status); |
| 778 | if (!(status & MCI_STATUS_VAL)) |
| 779 | return false; |
| 780 | |
| 781 | if (status & MCI_STATUS_ADDRV) |
| 782 | rdmsrl(msr_addr, addr); |
| 783 | |
| 784 | __log_error(bank, status, addr, misc); |
| 785 | |
Yazen Ghannam | a24b8c3 | 2017-06-13 18:28:28 +0200 | [diff] [blame] | 786 | wrmsrl(msr_stat, 0); |
Yazen Ghannam | 37d43ac | 2017-05-19 11:39:14 +0200 | [diff] [blame] | 787 | |
| 788 | return status & MCI_STATUS_DEFERRED; |
| 789 | } |
| 790 | |
| 791 | /* |
| 792 | * We have three scenarios for checking for Deferred errors: |
| 793 | * |
| 794 | * 1) Non-SMCA systems check MCA_STATUS and log error if found. |
| 795 | * 2) SMCA systems check MCA_STATUS. If error is found then log it and also |
| 796 | * clear MCA_DESTAT. |
| 797 | * 3) SMCA systems check MCA_DESTAT, if error was not found in MCA_STATUS, and |
| 798 | * log it. |
| 799 | */ |
| 800 | static void log_error_deferred(unsigned int bank) |
| 801 | { |
| 802 | bool defrd; |
| 803 | |
Borislav Petkov | 8121b8f | 2021-09-02 13:33:22 +0200 | [diff] [blame] | 804 | defrd = _log_error_bank(bank, mca_msr_reg(bank, MCA_STATUS), |
| 805 | mca_msr_reg(bank, MCA_ADDR), 0); |
Yazen Ghannam | 37d43ac | 2017-05-19 11:39:14 +0200 | [diff] [blame] | 806 | |
| 807 | if (!mce_flags.smca) |
| 808 | return; |
| 809 | |
| 810 | /* Clear MCA_DESTAT if we logged the deferred error from MCA_STATUS. */ |
| 811 | if (defrd) { |
| 812 | wrmsrl(MSR_AMD64_SMCA_MCx_DESTAT(bank), 0); |
| 813 | return; |
| 814 | } |
| 815 | |
| 816 | /* |
| 817 | * Only deferred errors are logged in MCA_DE{STAT,ADDR} so just check |
| 818 | * for a valid error. |
| 819 | */ |
| 820 | _log_error_bank(bank, MSR_AMD64_SMCA_MCx_DESTAT(bank), |
| 821 | MSR_AMD64_SMCA_MCx_DEADDR(bank), 0); |
| 822 | } |
| 823 | |
Aravind Gopalakrishnan | 24fd78a | 2015-05-06 06:58:56 -0500 | [diff] [blame] | 824 | /* APIC interrupt handler for deferred errors */ |
| 825 | static void amd_deferred_error_interrupt(void) |
| 826 | { |
Aravind Gopalakrishnan | 24fd78a | 2015-05-06 06:58:56 -0500 | [diff] [blame] | 827 | unsigned int bank; |
| 828 | |
Yazen Ghannam | c7d314f | 2019-06-07 20:18:05 +0000 | [diff] [blame] | 829 | for (bank = 0; bank < this_cpu_read(mce_num_banks); ++bank) |
Yazen Ghannam | 37d43ac | 2017-05-19 11:39:14 +0200 | [diff] [blame] | 830 | log_error_deferred(bank); |
| 831 | } |
Yazen Ghannam | 3410200 | 2016-05-11 14:58:23 +0200 | [diff] [blame] | 832 | |
Yazen Ghannam | 37d43ac | 2017-05-19 11:39:14 +0200 | [diff] [blame] | 833 | static void log_error_thresholding(unsigned int bank, u64 misc) |
| 834 | { |
Borislav Petkov | 8121b8f | 2021-09-02 13:33:22 +0200 | [diff] [blame] | 835 | _log_error_bank(bank, mca_msr_reg(bank, MCA_STATUS), mca_msr_reg(bank, MCA_ADDR), misc); |
Aravind Gopalakrishnan | 24fd78a | 2015-05-06 06:58:56 -0500 | [diff] [blame] | 836 | } |
| 837 | |
Yazen Ghannam | 17ef4af | 2017-06-13 18:28:29 +0200 | [diff] [blame] | 838 | static void log_and_reset_block(struct threshold_block *block) |
| 839 | { |
| 840 | struct thresh_restart tr; |
| 841 | u32 low = 0, high = 0; |
| 842 | |
| 843 | if (!block) |
| 844 | return; |
| 845 | |
| 846 | if (rdmsr_safe(block->address, &low, &high)) |
| 847 | return; |
| 848 | |
| 849 | if (!(high & MASK_OVERFLOW_HI)) |
| 850 | return; |
| 851 | |
| 852 | /* Log the MCE which caused the threshold event. */ |
| 853 | log_error_thresholding(block->bank, ((u64)high << 32) | low); |
| 854 | |
| 855 | /* Reset threshold block after logging error. */ |
| 856 | memset(&tr, 0, sizeof(tr)); |
| 857 | tr.b = block; |
| 858 | threshold_restart_bank(&tr); |
| 859 | } |
| 860 | |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 861 | /* |
Yazen Ghannam | 37d43ac | 2017-05-19 11:39:14 +0200 | [diff] [blame] | 862 | * Threshold interrupt handler will service THRESHOLD_APIC_VECTOR. The interrupt |
| 863 | * goes off when error_count reaches threshold_limit. |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 864 | */ |
Andi Kleen | b276268 | 2009-02-12 13:49:31 +0100 | [diff] [blame] | 865 | static void amd_threshold_interrupt(void) |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 866 | { |
Yazen Ghannam | 17ef4af | 2017-06-13 18:28:29 +0200 | [diff] [blame] | 867 | struct threshold_block *first_block = NULL, *block = NULL, *tmp = NULL; |
Thomas Gleixner | cca9cc0 | 2020-03-12 20:05:43 +0100 | [diff] [blame] | 868 | struct threshold_bank **bp = this_cpu_read(threshold_banks); |
Yazen Ghannam | 17ef4af | 2017-06-13 18:28:29 +0200 | [diff] [blame] | 869 | unsigned int bank, cpu = smp_processor_id(); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 870 | |
Thomas Gleixner | cca9cc0 | 2020-03-12 20:05:43 +0100 | [diff] [blame] | 871 | /* |
| 872 | * Validate that the threshold bank has been initialized already. The |
| 873 | * handler is installed at boot time, but on a hotplug event the |
| 874 | * interrupt might fire before the data has been initialized. |
| 875 | */ |
| 876 | if (!bp) |
| 877 | return; |
| 878 | |
Yazen Ghannam | c7d314f | 2019-06-07 20:18:05 +0000 | [diff] [blame] | 879 | for (bank = 0; bank < this_cpu_read(mce_num_banks); ++bank) { |
Chen Yucong | 44612a3 | 2014-10-02 14:48:19 +0200 | [diff] [blame] | 880 | if (!(per_cpu(bank_map, cpu) & (1 << bank))) |
Jan Beulich | 24ce0e9 | 2007-02-13 13:26:23 +0100 | [diff] [blame] | 881 | continue; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 882 | |
Thomas Gleixner | cca9cc0 | 2020-03-12 20:05:43 +0100 | [diff] [blame] | 883 | first_block = bp[bank]->blocks; |
Yazen Ghannam | 17ef4af | 2017-06-13 18:28:29 +0200 | [diff] [blame] | 884 | if (!first_block) |
| 885 | continue; |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 886 | |
Yazen Ghannam | 17ef4af | 2017-06-13 18:28:29 +0200 | [diff] [blame] | 887 | /* |
| 888 | * The first block is also the head of the list. Check it first |
| 889 | * before iterating over the rest. |
| 890 | */ |
| 891 | log_and_reset_block(first_block); |
| 892 | list_for_each_entry_safe(block, tmp, &first_block->miscj, miscj) |
| 893 | log_and_reset_block(block); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 894 | } |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 895 | } |
| 896 | |
| 897 | /* |
| 898 | * Sysfs Interface |
| 899 | */ |
| 900 | |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 901 | struct threshold_attr { |
Jacob Shin | 2903ee8 | 2006-06-26 13:58:56 +0200 | [diff] [blame] | 902 | struct attribute attr; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 903 | ssize_t (*show) (struct threshold_block *, char *); |
| 904 | ssize_t (*store) (struct threshold_block *, const char *, size_t count); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 905 | }; |
| 906 | |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 907 | #define SHOW_FIELDS(name) \ |
| 908 | static ssize_t show_ ## name(struct threshold_block *b, char *buf) \ |
| 909 | { \ |
Borislav Petkov | 18c20f3 | 2012-04-27 12:31:34 +0200 | [diff] [blame] | 910 | return sprintf(buf, "%lu\n", (unsigned long) b->name); \ |
Jacob Shin | 2903ee8 | 2006-06-26 13:58:56 +0200 | [diff] [blame] | 911 | } |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 912 | SHOW_FIELDS(interrupt_enable) |
| 913 | SHOW_FIELDS(threshold_limit) |
| 914 | |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 915 | static ssize_t |
Hidetoshi Seto | 9319cec | 2009-04-14 17:26:30 +0900 | [diff] [blame] | 916 | store_interrupt_enable(struct threshold_block *b, const char *buf, size_t size) |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 917 | { |
Mike Travis | 4cd4601 | 2008-12-16 17:34:04 -0800 | [diff] [blame] | 918 | struct thresh_restart tr; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 919 | unsigned long new; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 920 | |
Borislav Petkov | f227d43 | 2012-04-16 18:01:53 +0200 | [diff] [blame] | 921 | if (!b->interrupt_capable) |
| 922 | return -EINVAL; |
| 923 | |
Daniel Walter | 164109e | 2014-08-08 14:24:03 -0700 | [diff] [blame] | 924 | if (kstrtoul(buf, 0, &new) < 0) |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 925 | return -EINVAL; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 926 | |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 927 | b->interrupt_enable = !!new; |
| 928 | |
Robert Richter | 9c37c9d | 2010-10-25 16:03:35 +0200 | [diff] [blame] | 929 | memset(&tr, 0, sizeof(tr)); |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 930 | tr.b = b; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 931 | |
Thomas Gleixner | a037f3c | 2020-03-31 13:16:44 +0200 | [diff] [blame] | 932 | if (smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1)) |
| 933 | return -ENODEV; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 934 | |
Hidetoshi Seto | 9319cec | 2009-04-14 17:26:30 +0900 | [diff] [blame] | 935 | return size; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 936 | } |
| 937 | |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 938 | static ssize_t |
Hidetoshi Seto | 9319cec | 2009-04-14 17:26:30 +0900 | [diff] [blame] | 939 | store_threshold_limit(struct threshold_block *b, const char *buf, size_t size) |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 940 | { |
Mike Travis | 4cd4601 | 2008-12-16 17:34:04 -0800 | [diff] [blame] | 941 | struct thresh_restart tr; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 942 | unsigned long new; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 943 | |
Daniel Walter | 164109e | 2014-08-08 14:24:03 -0700 | [diff] [blame] | 944 | if (kstrtoul(buf, 0, &new) < 0) |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 945 | return -EINVAL; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 946 | |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 947 | if (new > THRESHOLD_MAX) |
| 948 | new = THRESHOLD_MAX; |
| 949 | if (new < 1) |
| 950 | new = 1; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 951 | |
Robert Richter | 9c37c9d | 2010-10-25 16:03:35 +0200 | [diff] [blame] | 952 | memset(&tr, 0, sizeof(tr)); |
Mike Travis | 4cd4601 | 2008-12-16 17:34:04 -0800 | [diff] [blame] | 953 | tr.old_limit = b->threshold_limit; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 954 | b->threshold_limit = new; |
Mike Travis | 4cd4601 | 2008-12-16 17:34:04 -0800 | [diff] [blame] | 955 | tr.b = b; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 956 | |
Thomas Gleixner | a037f3c | 2020-03-31 13:16:44 +0200 | [diff] [blame] | 957 | if (smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1)) |
| 958 | return -ENODEV; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 959 | |
Hidetoshi Seto | 9319cec | 2009-04-14 17:26:30 +0900 | [diff] [blame] | 960 | return size; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 961 | } |
| 962 | |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 963 | static ssize_t show_error_count(struct threshold_block *b, char *buf) |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 964 | { |
Borislav Petkov | 2c9c42f | 2012-04-27 12:53:59 +0200 | [diff] [blame] | 965 | u32 lo, hi; |
Andrew Morton | a6b6a14 | 2009-03-18 10:40:25 +1030 | [diff] [blame] | 966 | |
Thomas Gleixner | a037f3c | 2020-03-31 13:16:44 +0200 | [diff] [blame] | 967 | /* CPU might be offline by now */ |
| 968 | if (rdmsr_on_cpu(b->cpu, b->address, &lo, &hi)) |
| 969 | return -ENODEV; |
Borislav Petkov | 2c9c42f | 2012-04-27 12:53:59 +0200 | [diff] [blame] | 970 | |
| 971 | return sprintf(buf, "%u\n", ((hi & THRESHOLD_MAX) - |
| 972 | (THRESHOLD_MAX - b->threshold_limit))); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 973 | } |
| 974 | |
Borislav Petkov | 6e92736 | 2012-04-27 15:37:25 +0200 | [diff] [blame] | 975 | static struct threshold_attr error_count = { |
| 976 | .attr = {.name = __stringify(error_count), .mode = 0444 }, |
| 977 | .show = show_error_count, |
| 978 | }; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 979 | |
Hidetoshi Seto | 34fa196 | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 980 | #define RW_ATTR(val) \ |
| 981 | static struct threshold_attr val = { \ |
| 982 | .attr = {.name = __stringify(val), .mode = 0644 }, \ |
| 983 | .show = show_## val, \ |
| 984 | .store = store_## val, \ |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 985 | }; |
| 986 | |
Jacob Shin | 2903ee8 | 2006-06-26 13:58:56 +0200 | [diff] [blame] | 987 | RW_ATTR(interrupt_enable); |
| 988 | RW_ATTR(threshold_limit); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 989 | |
| 990 | static struct attribute *default_attrs[] = { |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 991 | &threshold_limit.attr, |
| 992 | &error_count.attr, |
Borislav Petkov | d26ecc4 | 2012-04-16 18:20:36 +0200 | [diff] [blame] | 993 | NULL, /* possibly interrupt_enable if supported, see below */ |
| 994 | NULL, |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 995 | }; |
| 996 | |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 997 | #define to_block(k) container_of(k, struct threshold_block, kobj) |
| 998 | #define to_attr(a) container_of(a, struct threshold_attr, attr) |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 999 | |
| 1000 | static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf) |
| 1001 | { |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1002 | struct threshold_block *b = to_block(kobj); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1003 | struct threshold_attr *a = to_attr(attr); |
| 1004 | ssize_t ret; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 1005 | |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1006 | ret = a->show ? a->show(b, buf) : -EIO; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 1007 | |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1008 | return ret; |
| 1009 | } |
| 1010 | |
| 1011 | static ssize_t store(struct kobject *kobj, struct attribute *attr, |
| 1012 | const char *buf, size_t count) |
| 1013 | { |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1014 | struct threshold_block *b = to_block(kobj); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1015 | struct threshold_attr *a = to_attr(attr); |
| 1016 | ssize_t ret; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 1017 | |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1018 | ret = a->store ? a->store(b, buf, count) : -EIO; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 1019 | |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1020 | return ret; |
| 1021 | } |
| 1022 | |
Emese Revfy | 52cf25d | 2010-01-19 02:58:23 +0100 | [diff] [blame] | 1023 | static const struct sysfs_ops threshold_ops = { |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 1024 | .show = show, |
| 1025 | .store = store, |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1026 | }; |
| 1027 | |
Thomas Gleixner | 51dede9 | 2020-02-13 19:01:34 +0100 | [diff] [blame] | 1028 | static void threshold_block_release(struct kobject *kobj); |
| 1029 | |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1030 | static struct kobj_type threshold_ktype = { |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 1031 | .sysfs_ops = &threshold_ops, |
| 1032 | .default_attrs = default_attrs, |
Thomas Gleixner | 51dede9 | 2020-02-13 19:01:34 +0100 | [diff] [blame] | 1033 | .release = threshold_block_release, |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1034 | }; |
| 1035 | |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 1036 | static const char *get_name(unsigned int cpu, unsigned int bank, struct threshold_block *b) |
Yazen Ghannam | 87a6d40 | 2016-09-12 09:59:35 +0200 | [diff] [blame] | 1037 | { |
Yazen Ghannam | e5d6a12 | 2018-02-21 11:18:57 +0100 | [diff] [blame] | 1038 | enum smca_bank_types bank_type; |
Yazen Ghannam | 87a6d40 | 2016-09-12 09:59:35 +0200 | [diff] [blame] | 1039 | |
| 1040 | if (!mce_flags.smca) { |
| 1041 | if (b && bank == 4) |
| 1042 | return bank4_names(b); |
| 1043 | |
| 1044 | return th_names[bank]; |
| 1045 | } |
| 1046 | |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 1047 | bank_type = smca_get_bank_type(cpu, bank); |
Yazen Ghannam | e5d6a12 | 2018-02-21 11:18:57 +0100 | [diff] [blame] | 1048 | if (bank_type >= N_SMCA_BANK_TYPES) |
Yazen Ghannam | 87a6d40 | 2016-09-12 09:59:35 +0200 | [diff] [blame] | 1049 | return NULL; |
| 1050 | |
Yazen Ghannam | 87a6d40 | 2016-09-12 09:59:35 +0200 | [diff] [blame] | 1051 | if (b && bank_type == SMCA_UMC) { |
| 1052 | if (b->block < ARRAY_SIZE(smca_umc_block_names)) |
| 1053 | return smca_umc_block_names[b->block]; |
| 1054 | return NULL; |
| 1055 | } |
| 1056 | |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 1057 | if (per_cpu(smca_bank_counts, cpu)[bank_type] == 1) |
Yazen Ghannam | 0b737a9 | 2017-01-23 19:35:08 +0100 | [diff] [blame] | 1058 | return smca_get_name(bank_type); |
| 1059 | |
Yazen Ghannam | 87a6d40 | 2016-09-12 09:59:35 +0200 | [diff] [blame] | 1060 | snprintf(buf_mcatype, MAX_MCATYPE_NAME_LEN, |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 1061 | "%s_%u", smca_get_name(bank_type), |
| 1062 | per_cpu(smca_banks, cpu)[bank].sysfs_id); |
Yazen Ghannam | 87a6d40 | 2016-09-12 09:59:35 +0200 | [diff] [blame] | 1063 | return buf_mcatype; |
| 1064 | } |
| 1065 | |
Borislav Petkov | 6e5cf31 | 2020-02-04 13:28:41 +0100 | [diff] [blame] | 1066 | static int allocate_threshold_blocks(unsigned int cpu, struct threshold_bank *tb, |
| 1067 | unsigned int bank, unsigned int block, |
| 1068 | u32 address) |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1069 | { |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1070 | struct threshold_block *b = NULL; |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 1071 | u32 low, high; |
| 1072 | int err; |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1073 | |
Thomas Gleixner | 6458de9 | 2020-03-30 20:30:45 +0200 | [diff] [blame] | 1074 | if ((bank >= this_cpu_read(mce_num_banks)) || (block >= NR_BLOCKS)) |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1075 | return 0; |
| 1076 | |
Thomas Gleixner | 6458de9 | 2020-03-30 20:30:45 +0200 | [diff] [blame] | 1077 | if (rdmsr_safe(address, &low, &high)) |
Jan Beulich | 24ce0e9 | 2007-02-13 13:26:23 +0100 | [diff] [blame] | 1078 | return 0; |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1079 | |
| 1080 | if (!(high & MASK_VALID_HI)) { |
| 1081 | if (block) |
| 1082 | goto recurse; |
| 1083 | else |
| 1084 | return 0; |
| 1085 | } |
| 1086 | |
Jan Beulich | 24ce0e9 | 2007-02-13 13:26:23 +0100 | [diff] [blame] | 1087 | if (!(high & MASK_CNTP_HI) || |
| 1088 | (high & MASK_LOCKED_HI)) |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1089 | goto recurse; |
| 1090 | |
| 1091 | b = kzalloc(sizeof(struct threshold_block), GFP_KERNEL); |
| 1092 | if (!b) |
| 1093 | return -ENOMEM; |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1094 | |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 1095 | b->block = block; |
| 1096 | b->bank = bank; |
| 1097 | b->cpu = cpu; |
| 1098 | b->address = address; |
| 1099 | b->interrupt_enable = 0; |
Borislav Petkov | f227d43 | 2012-04-16 18:01:53 +0200 | [diff] [blame] | 1100 | b->interrupt_capable = lvt_interrupt_supported(bank, high); |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 1101 | b->threshold_limit = THRESHOLD_MAX; |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1102 | |
Aravind Gopalakrishnan | d79f931 | 2015-02-02 11:02:41 -0600 | [diff] [blame] | 1103 | if (b->interrupt_capable) { |
Borislav Petkov | d26ecc4 | 2012-04-16 18:20:36 +0200 | [diff] [blame] | 1104 | threshold_ktype.default_attrs[2] = &interrupt_enable.attr; |
Aravind Gopalakrishnan | d79f931 | 2015-02-02 11:02:41 -0600 | [diff] [blame] | 1105 | b->interrupt_enable = 1; |
| 1106 | } else { |
Borislav Petkov | d26ecc4 | 2012-04-16 18:20:36 +0200 | [diff] [blame] | 1107 | threshold_ktype.default_attrs[2] = NULL; |
Aravind Gopalakrishnan | d79f931 | 2015-02-02 11:02:41 -0600 | [diff] [blame] | 1108 | } |
Borislav Petkov | d26ecc4 | 2012-04-16 18:20:36 +0200 | [diff] [blame] | 1109 | |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1110 | INIT_LIST_HEAD(&b->miscj); |
| 1111 | |
Thomas Gleixner | cca9cc0 | 2020-03-12 20:05:43 +0100 | [diff] [blame] | 1112 | /* This is safe as @tb is not visible yet */ |
Borislav Petkov | 6e5cf31 | 2020-02-04 13:28:41 +0100 | [diff] [blame] | 1113 | if (tb->blocks) |
| 1114 | list_add(&b->miscj, &tb->blocks->miscj); |
| 1115 | else |
| 1116 | tb->blocks = b; |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1117 | |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 1118 | err = kobject_init_and_add(&b->kobj, &threshold_ktype, tb->kobj, get_name(cpu, bank, b)); |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1119 | if (err) |
| 1120 | goto out_free; |
| 1121 | recurse: |
Yazen Ghannam | 95d057f | 2019-06-07 20:18:04 +0000 | [diff] [blame] | 1122 | address = get_block_address(address, low, high, bank, ++block, cpu); |
Aravind Gopalakrishnan | 8dd1e17 | 2016-03-07 14:02:19 +0100 | [diff] [blame] | 1123 | if (!address) |
| 1124 | return 0; |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1125 | |
Borislav Petkov | 6e5cf31 | 2020-02-04 13:28:41 +0100 | [diff] [blame] | 1126 | err = allocate_threshold_blocks(cpu, tb, bank, block, address); |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1127 | if (err) |
| 1128 | goto out_free; |
| 1129 | |
Greg KH | 213eca7f | 2008-01-30 13:29:58 +0100 | [diff] [blame] | 1130 | if (b) |
| 1131 | kobject_uevent(&b->kobj, KOBJ_ADD); |
Greg Kroah-Hartman | 542eb75 | 2007-12-19 09:23:20 -0800 | [diff] [blame] | 1132 | |
Thomas Gleixner | ada018b | 2020-02-14 18:32:43 +0100 | [diff] [blame] | 1133 | return 0; |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1134 | |
| 1135 | out_free: |
| 1136 | if (b) { |
Julia Lawall | d9a5ac9 | 2011-05-13 15:52:09 +0200 | [diff] [blame] | 1137 | list_del(&b->miscj); |
Thomas Gleixner | ada018b | 2020-02-14 18:32:43 +0100 | [diff] [blame] | 1138 | kobject_put(&b->kobj); |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1139 | } |
| 1140 | return err; |
| 1141 | } |
| 1142 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 1143 | static int __threshold_add_blocks(struct threshold_bank *b) |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 1144 | { |
| 1145 | struct list_head *head = &b->blocks->miscj; |
| 1146 | struct threshold_block *pos = NULL; |
| 1147 | struct threshold_block *tmp = NULL; |
| 1148 | int err = 0; |
| 1149 | |
| 1150 | err = kobject_add(&b->blocks->kobj, b->kobj, b->blocks->kobj.name); |
| 1151 | if (err) |
| 1152 | return err; |
| 1153 | |
| 1154 | list_for_each_entry_safe(pos, tmp, head, miscj) { |
| 1155 | |
| 1156 | err = kobject_add(&pos->kobj, b->kobj, pos->kobj.name); |
| 1157 | if (err) { |
| 1158 | list_for_each_entry_safe_reverse(pos, tmp, head, miscj) |
| 1159 | kobject_del(&pos->kobj); |
| 1160 | |
| 1161 | return err; |
| 1162 | } |
| 1163 | } |
| 1164 | return err; |
| 1165 | } |
| 1166 | |
Thomas Gleixner | 6458de9 | 2020-03-30 20:30:45 +0200 | [diff] [blame] | 1167 | static int threshold_create_bank(struct threshold_bank **bp, unsigned int cpu, |
| 1168 | unsigned int bank) |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1169 | { |
Thomas Gleixner | 6458de9 | 2020-03-30 20:30:45 +0200 | [diff] [blame] | 1170 | struct device *dev = this_cpu_read(mce_device); |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 1171 | struct amd_northbridge *nb = NULL; |
Borislav Petkov | 92e26e2 | 2012-05-02 16:20:49 +0200 | [diff] [blame] | 1172 | struct threshold_bank *b = NULL; |
Yazen Ghannam | 91f75eb | 2021-12-16 16:29:05 +0000 | [diff] [blame^] | 1173 | const char *name = get_name(cpu, bank, NULL); |
Borislav Petkov | 92e26e2 | 2012-05-02 16:20:49 +0200 | [diff] [blame] | 1174 | int err = 0; |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1175 | |
Thomas Gleixner | 0dad3a3 | 2016-12-26 22:58:20 +0100 | [diff] [blame] | 1176 | if (!dev) |
| 1177 | return -ENODEV; |
| 1178 | |
Boris Ostrovsky | c76e816 | 2013-03-14 17:10:40 -0400 | [diff] [blame] | 1179 | if (is_shared_bank(bank)) { |
Yazen Ghannam | db970bd2 | 2020-11-09 21:06:57 +0000 | [diff] [blame] | 1180 | nb = node_to_amd_nb(topology_die_id(cpu)); |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 1181 | |
| 1182 | /* threshold descriptor already initialized on this node? */ |
Daniel J Blueman | 21c5e50 | 2012-10-01 14:42:05 +0800 | [diff] [blame] | 1183 | if (nb && nb->bank4) { |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 1184 | /* yes, use it */ |
| 1185 | b = nb->bank4; |
| 1186 | err = kobject_add(b->kobj, &dev->kobj, name); |
| 1187 | if (err) |
| 1188 | goto out; |
| 1189 | |
Thomas Gleixner | 6458de9 | 2020-03-30 20:30:45 +0200 | [diff] [blame] | 1190 | bp[bank] = b; |
Elena Reshetova | 473e90b | 2017-05-19 11:39:13 +0200 | [diff] [blame] | 1191 | refcount_inc(&b->cpus); |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 1192 | |
| 1193 | err = __threshold_add_blocks(b); |
| 1194 | |
| 1195 | goto out; |
| 1196 | } |
| 1197 | } |
| 1198 | |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1199 | b = kzalloc(sizeof(struct threshold_bank), GFP_KERNEL); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1200 | if (!b) { |
| 1201 | err = -ENOMEM; |
| 1202 | goto out; |
| 1203 | } |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1204 | |
Thomas Gleixner | ada018b | 2020-02-14 18:32:43 +0100 | [diff] [blame] | 1205 | /* Associate the bank with the per-CPU MCE device */ |
Greg Kroah-Hartman | e032d807 | 2012-01-16 14:40:28 -0800 | [diff] [blame] | 1206 | b->kobj = kobject_create_and_add(name, &dev->kobj); |
Borislav Petkov | 92e26e2 | 2012-05-02 16:20:49 +0200 | [diff] [blame] | 1207 | if (!b->kobj) { |
| 1208 | err = -EINVAL; |
Greg Kroah-Hartman | a521cf2 | 2007-12-19 09:23:20 -0800 | [diff] [blame] | 1209 | goto out_free; |
Borislav Petkov | 92e26e2 | 2012-05-02 16:20:49 +0200 | [diff] [blame] | 1210 | } |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1211 | |
Boris Ostrovsky | c76e816 | 2013-03-14 17:10:40 -0400 | [diff] [blame] | 1212 | if (is_shared_bank(bank)) { |
Thomas Gleixner | f26d258 | 2020-03-31 10:53:18 +0200 | [diff] [blame] | 1213 | b->shared = 1; |
Elena Reshetova | 473e90b | 2017-05-19 11:39:13 +0200 | [diff] [blame] | 1214 | refcount_set(&b->cpus, 1); |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 1215 | |
| 1216 | /* nb is already initialized, see above */ |
Daniel J Blueman | 21c5e50 | 2012-10-01 14:42:05 +0800 | [diff] [blame] | 1217 | if (nb) { |
| 1218 | WARN_ON(nb->bank4); |
| 1219 | nb->bank4 = b; |
| 1220 | } |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 1221 | } |
| 1222 | |
Borislav Petkov | 8121b8f | 2021-09-02 13:33:22 +0200 | [diff] [blame] | 1223 | err = allocate_threshold_blocks(cpu, b, bank, 0, mca_msr_reg(bank, MCA_MISC)); |
Borislav Petkov | 6e5cf31 | 2020-02-04 13:28:41 +0100 | [diff] [blame] | 1224 | if (err) |
Thomas Gleixner | ada018b | 2020-02-14 18:32:43 +0100 | [diff] [blame] | 1225 | goto out_kobj; |
Borislav Petkov | 6e5cf31 | 2020-02-04 13:28:41 +0100 | [diff] [blame] | 1226 | |
Thomas Gleixner | 6458de9 | 2020-03-30 20:30:45 +0200 | [diff] [blame] | 1227 | bp[bank] = b; |
Borislav Petkov | 6e5cf31 | 2020-02-04 13:28:41 +0100 | [diff] [blame] | 1228 | return 0; |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1229 | |
Thomas Gleixner | ada018b | 2020-02-14 18:32:43 +0100 | [diff] [blame] | 1230 | out_kobj: |
| 1231 | kobject_put(b->kobj); |
| 1232 | out_free: |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1233 | kfree(b); |
Thomas Gleixner | ada018b | 2020-02-14 18:32:43 +0100 | [diff] [blame] | 1234 | out: |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1235 | return err; |
| 1236 | } |
| 1237 | |
Thomas Gleixner | 51dede9 | 2020-02-13 19:01:34 +0100 | [diff] [blame] | 1238 | static void threshold_block_release(struct kobject *kobj) |
| 1239 | { |
| 1240 | kfree(to_block(kobj)); |
| 1241 | } |
| 1242 | |
Thomas Gleixner | f26d258 | 2020-03-31 10:53:18 +0200 | [diff] [blame] | 1243 | static void deallocate_threshold_blocks(struct threshold_bank *bank) |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1244 | { |
Thomas Gleixner | f26d258 | 2020-03-31 10:53:18 +0200 | [diff] [blame] | 1245 | struct threshold_block *pos, *tmp; |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1246 | |
Thomas Gleixner | f26d258 | 2020-03-31 10:53:18 +0200 | [diff] [blame] | 1247 | list_for_each_entry_safe(pos, tmp, &bank->blocks->miscj, miscj) { |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1248 | list_del(&pos->miscj); |
Thomas Gleixner | 51dede9 | 2020-02-13 19:01:34 +0100 | [diff] [blame] | 1249 | kobject_put(&pos->kobj); |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1250 | } |
| 1251 | |
Thomas Gleixner | f26d258 | 2020-03-31 10:53:18 +0200 | [diff] [blame] | 1252 | kobject_put(&bank->blocks->kobj); |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1253 | } |
| 1254 | |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 1255 | static void __threshold_remove_blocks(struct threshold_bank *b) |
| 1256 | { |
| 1257 | struct threshold_block *pos = NULL; |
| 1258 | struct threshold_block *tmp = NULL; |
| 1259 | |
| 1260 | kobject_del(b->kobj); |
| 1261 | |
| 1262 | list_for_each_entry_safe(pos, tmp, &b->blocks->miscj, miscj) |
| 1263 | kobject_del(&pos->kobj); |
| 1264 | } |
| 1265 | |
Thomas Gleixner | f26d258 | 2020-03-31 10:53:18 +0200 | [diff] [blame] | 1266 | static void threshold_remove_bank(struct threshold_bank *bank) |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1267 | { |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 1268 | struct amd_northbridge *nb; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1269 | |
Thomas Gleixner | f26d258 | 2020-03-31 10:53:18 +0200 | [diff] [blame] | 1270 | if (!bank->blocks) |
| 1271 | goto out_free; |
| 1272 | |
| 1273 | if (!bank->shared) |
| 1274 | goto out_dealloc; |
| 1275 | |
| 1276 | if (!refcount_dec_and_test(&bank->cpus)) { |
| 1277 | __threshold_remove_blocks(bank); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1278 | return; |
Thomas Gleixner | f26d258 | 2020-03-31 10:53:18 +0200 | [diff] [blame] | 1279 | } else { |
| 1280 | /* |
| 1281 | * The last CPU on this node using the shared bank is going |
| 1282 | * away, remove that bank now. |
| 1283 | */ |
Yazen Ghannam | db970bd2 | 2020-11-09 21:06:57 +0000 | [diff] [blame] | 1284 | nb = node_to_amd_nb(topology_die_id(smp_processor_id())); |
Thomas Gleixner | f26d258 | 2020-03-31 10:53:18 +0200 | [diff] [blame] | 1285 | nb->bank4 = NULL; |
Borislav Petkov | 019f34f | 2012-05-02 17:16:59 +0200 | [diff] [blame] | 1286 | } |
| 1287 | |
Thomas Gleixner | f26d258 | 2020-03-31 10:53:18 +0200 | [diff] [blame] | 1288 | out_dealloc: |
| 1289 | deallocate_threshold_blocks(bank); |
Jacob Shin | 9526866 | 2006-06-26 13:58:53 +0200 | [diff] [blame] | 1290 | |
Thomas Gleixner | f26d258 | 2020-03-31 10:53:18 +0200 | [diff] [blame] | 1291 | out_free: |
| 1292 | kobject_put(bank->kobj); |
| 1293 | kfree(bank); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1294 | } |
| 1295 | |
Sebastian Andrzej Siewior | 4d7b02d | 2016-11-10 18:44:44 +0100 | [diff] [blame] | 1296 | int mce_threshold_remove_device(unsigned int cpu) |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1297 | { |
Thomas Gleixner | c9bf318 | 2020-02-12 00:34:01 +0100 | [diff] [blame] | 1298 | struct threshold_bank **bp = this_cpu_read(threshold_banks); |
Thomas Gleixner | f26d258 | 2020-03-31 10:53:18 +0200 | [diff] [blame] | 1299 | unsigned int bank, numbanks = this_cpu_read(mce_num_banks); |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1300 | |
Thomas Gleixner | c9bf318 | 2020-02-12 00:34:01 +0100 | [diff] [blame] | 1301 | if (!bp) |
| 1302 | return 0; |
| 1303 | |
Thomas Gleixner | f26d258 | 2020-03-31 10:53:18 +0200 | [diff] [blame] | 1304 | /* |
| 1305 | * Clear the pointer before cleaning up, so that the interrupt won't |
| 1306 | * touch anything of this. |
| 1307 | */ |
Thomas Gleixner | c9bf318 | 2020-02-12 00:34:01 +0100 | [diff] [blame] | 1308 | this_cpu_write(threshold_banks, NULL); |
Thomas Gleixner | f26d258 | 2020-03-31 10:53:18 +0200 | [diff] [blame] | 1309 | |
| 1310 | for (bank = 0; bank < numbanks; bank++) { |
| 1311 | if (bp[bank]) { |
| 1312 | threshold_remove_bank(bp[bank]); |
| 1313 | bp[bank] = NULL; |
| 1314 | } |
| 1315 | } |
Thomas Gleixner | c9bf318 | 2020-02-12 00:34:01 +0100 | [diff] [blame] | 1316 | kfree(bp); |
Sebastian Andrzej Siewior | 4d7b02d | 2016-11-10 18:44:44 +0100 | [diff] [blame] | 1317 | return 0; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1318 | } |
| 1319 | |
Thomas Gleixner | 6e7a41c | 2020-03-30 16:21:54 +0200 | [diff] [blame] | 1320 | /** |
| 1321 | * mce_threshold_create_device - Create the per-CPU MCE threshold device |
| 1322 | * @cpu: The plugged in CPU |
| 1323 | * |
| 1324 | * Create directories and files for all valid threshold banks. |
| 1325 | * |
| 1326 | * This is invoked from the CPU hotplug callback which was installed in |
| 1327 | * mcheck_init_device(). The invocation happens in context of the hotplug |
| 1328 | * thread running on @cpu. The callback is invoked on all CPUs which are |
| 1329 | * online when the callback is installed or during a real hotplug event. |
| 1330 | */ |
Sebastian Andrzej Siewior | 4d7b02d | 2016-11-10 18:44:44 +0100 | [diff] [blame] | 1331 | int mce_threshold_create_device(unsigned int cpu) |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1332 | { |
Thomas Gleixner | 6458de9 | 2020-03-30 20:30:45 +0200 | [diff] [blame] | 1333 | unsigned int numbanks, bank; |
Sebastian Andrzej Siewior | 0943637 | 2016-11-10 18:44:41 +0100 | [diff] [blame] | 1334 | struct threshold_bank **bp; |
Thomas Gleixner | 6e7a41c | 2020-03-30 16:21:54 +0200 | [diff] [blame] | 1335 | int err; |
Sebastian Andrzej Siewior | 0943637 | 2016-11-10 18:44:41 +0100 | [diff] [blame] | 1336 | |
Thomas Gleixner | c9bf318 | 2020-02-12 00:34:01 +0100 | [diff] [blame] | 1337 | if (!mce_flags.amd_threshold) |
| 1338 | return 0; |
| 1339 | |
Thomas Gleixner | 6458de9 | 2020-03-30 20:30:45 +0200 | [diff] [blame] | 1340 | bp = this_cpu_read(threshold_banks); |
Sebastian Andrzej Siewior | 7f34b93 | 2016-11-10 18:44:43 +0100 | [diff] [blame] | 1341 | if (bp) |
| 1342 | return 0; |
| 1343 | |
Thomas Gleixner | 6458de9 | 2020-03-30 20:30:45 +0200 | [diff] [blame] | 1344 | numbanks = this_cpu_read(mce_num_banks); |
| 1345 | bp = kcalloc(numbanks, sizeof(*bp), GFP_KERNEL); |
Sebastian Andrzej Siewior | 0943637 | 2016-11-10 18:44:41 +0100 | [diff] [blame] | 1346 | if (!bp) |
| 1347 | return -ENOMEM; |
| 1348 | |
Thomas Gleixner | 6458de9 | 2020-03-30 20:30:45 +0200 | [diff] [blame] | 1349 | for (bank = 0; bank < numbanks; ++bank) { |
| 1350 | if (!(this_cpu_read(bank_map) & (1 << bank))) |
Sebastian Andrzej Siewior | 0943637 | 2016-11-10 18:44:41 +0100 | [diff] [blame] | 1351 | continue; |
Thomas Gleixner | 6458de9 | 2020-03-30 20:30:45 +0200 | [diff] [blame] | 1352 | err = threshold_create_bank(bp, cpu, bank); |
Sebastian Andrzej Siewior | 0943637 | 2016-11-10 18:44:41 +0100 | [diff] [blame] | 1353 | if (err) |
Thomas Gleixner | 6e7a41c | 2020-03-30 16:21:54 +0200 | [diff] [blame] | 1354 | goto out_err; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1355 | } |
Thomas Gleixner | 6458de9 | 2020-03-30 20:30:45 +0200 | [diff] [blame] | 1356 | this_cpu_write(threshold_banks, bp); |
Ingo Molnar | 1cb2a8e | 2009-04-08 12:31:18 +0200 | [diff] [blame] | 1357 | |
Borislav Petkov | 60c8144 | 2018-11-27 14:41:37 +0100 | [diff] [blame] | 1358 | if (thresholding_irq_en) |
| 1359 | mce_threshold_vector = amd_threshold_interrupt; |
Jacob Shin | fff2e89 | 2006-06-26 13:58:50 +0200 | [diff] [blame] | 1360 | return 0; |
Thomas Gleixner | 6e7a41c | 2020-03-30 16:21:54 +0200 | [diff] [blame] | 1361 | out_err: |
| 1362 | mce_threshold_remove_device(cpu); |
| 1363 | return err; |
Jacob Shin | 89b831e | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 1364 | } |