blob: e7313e5c497cccaf23db52331e5f4611482b0a9d [file] [log] [blame]
Thomas Gleixner3817d2b2019-05-29 16:58:01 -07001// SPDX-License-Identifier: GPL-2.0-only
Jacob Shin89b831e2005-11-05 17:25:53 +01002/*
Aravind Gopalakrishnanea2ca362016-03-07 14:02:21 +01003 * (c) 2005-2016 Advanced Micro Devices, Inc.
Jacob Shin89b831e2005-11-05 17:25:53 +01004 *
5 * Written by Jacob Shin - AMD, Inc.
Borislav Petkove6d41e82012-10-29 18:40:08 +01006 * Maintained by: Borislav Petkov <bp@alien8.de>
Jacob Shin89b831e2005-11-05 17:25:53 +01007 *
Borislav Petkov3490c0e2015-05-07 12:06:43 +02008 * All MC4_MISCi registers are shared between cores on a node.
Jacob Shin89b831e2005-11-05 17:25:53 +01009 */
Jacob Shin89b831e2005-11-05 17:25:53 +010010#include <linux/interrupt.h>
Jacob Shin89b831e2005-11-05 17:25:53 +010011#include <linux/notifier.h>
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +020012#include <linux/kobject.h>
Hidetoshi Seto34fa1962009-04-08 12:31:18 +020013#include <linux/percpu.h>
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +020014#include <linux/errno.h>
15#include <linux/sched.h>
Jacob Shin89b831e2005-11-05 17:25:53 +010016#include <linux/sysfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +020018#include <linux/init.h>
19#include <linux/cpu.h>
20#include <linux/smp.h>
Yazen Ghannam87a6d402016-09-12 09:59:35 +020021#include <linux/string.h>
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +020022
Borislav Petkov019f34f2012-05-02 17:16:59 +020023#include <asm/amd_nb.h>
Borislav Petkov68b5e432018-11-09 23:13:13 +010024#include <asm/traps.h>
Jacob Shin89b831e2005-11-05 17:25:53 +010025#include <asm/apic.h>
26#include <asm/mce.h>
27#include <asm/msr.h>
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -050028#include <asm/trace/irq_vectors.h>
Jacob Shin89b831e2005-11-05 17:25:53 +010029
Borislav Petkov21afaf12018-11-18 15:15:05 +010030#include "internal.h"
Borislav Petkov262e6812017-10-02 11:28:36 +020031
Aravind Gopalakrishnan60f116f2016-01-25 20:41:50 +010032#define NR_BLOCKS 5
Jacob Shin2903ee82006-06-26 13:58:56 +020033#define THRESHOLD_MAX 0xFFF
34#define INT_TYPE_APIC 0x00020000
35#define MASK_VALID_HI 0x80000000
Jan Beulich24ce0e92007-02-13 13:26:23 +010036#define MASK_CNTP_HI 0x40000000
37#define MASK_LOCKED_HI 0x20000000
Jacob Shin2903ee82006-06-26 13:58:56 +020038#define MASK_LVTOFF_HI 0x00F00000
39#define MASK_COUNT_EN_HI 0x00080000
40#define MASK_INT_TYPE_HI 0x00060000
41#define MASK_OVERFLOW_HI 0x00010000
Jacob Shin89b831e2005-11-05 17:25:53 +010042#define MASK_ERR_COUNT_HI 0x00000FFF
Jacob Shin95268662006-06-26 13:58:53 +020043#define MASK_BLKPTR_LO 0xFF000000
44#define MCG_XBLK_ADDR 0xC0000400
Jacob Shin89b831e2005-11-05 17:25:53 +010045
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -050046/* Deferred error settings */
47#define MSR_CU_DEF_ERR 0xC0000410
48#define MASK_DEF_LVTOFF 0x000000F0
49#define MASK_DEF_INT_TYPE 0x00000006
50#define DEF_LVT_OFF 0x2
51#define DEF_INT_TYPE_APIC 0x2
52
Aravind Gopalakrishnanf57a1f32016-01-25 20:41:51 +010053/* Scalable MCA: */
54
55/* Threshold LVT offset is at MSR0xC0000410[15:12] */
56#define SMCA_THR_LVT_OFF 0xF000
57
Borislav Petkov60c81442018-11-27 14:41:37 +010058static bool thresholding_irq_en;
Sebastian Andrzej Siewior4d7b02d2016-11-10 18:44:44 +010059
Borislav Petkov336d3352012-05-04 17:05:27 +020060static const char * const th_names[] = {
61 "load_store",
62 "insn_fetch",
63 "combined_unit",
Yazen Ghannam29f72ce2017-03-30 13:17:14 +020064 "decode_unit",
Borislav Petkov336d3352012-05-04 17:05:27 +020065 "northbridge",
66 "execution_unit",
67};
68
Yazen Ghannam87a6d402016-09-12 09:59:35 +020069static const char * const smca_umc_block_names[] = {
70 "dram_ecc",
71 "misc_umc"
72};
73
Borislav Petkovc09a8c42016-11-03 21:12:33 +010074struct smca_bank_name {
75 const char *name; /* Short name for sysfs */
76 const char *long_name; /* Long name for pretty-printing */
77};
78
79static struct smca_bank_name smca_names[] = {
Yazen Ghannam58968202016-09-12 09:59:34 +020080 [SMCA_LS] = { "load_store", "Load Store Unit" },
Yazen Ghannam89a76172020-01-10 01:56:47 +000081 [SMCA_LS_V2] = { "load_store", "Load Store Unit" },
Yazen Ghannam58968202016-09-12 09:59:34 +020082 [SMCA_IF] = { "insn_fetch", "Instruction Fetch Unit" },
83 [SMCA_L2_CACHE] = { "l2_cache", "L2 Cache" },
84 [SMCA_DE] = { "decode_unit", "Decode Unit" },
Yazen Ghannam68627a62018-02-21 11:18:58 +010085 [SMCA_RESERVED] = { "reserved", "Reserved" },
Yazen Ghannam58968202016-09-12 09:59:34 +020086 [SMCA_EX] = { "execution_unit", "Execution Unit" },
87 [SMCA_FP] = { "floating_point", "Floating Point Unit" },
88 [SMCA_L3_CACHE] = { "l3_cache", "L3 Cache" },
89 [SMCA_CS] = { "coherent_slave", "Coherent Slave" },
Yazen Ghannam3ad7e742019-02-01 22:55:52 +000090 [SMCA_CS_V2] = { "coherent_slave", "Coherent Slave" },
Yazen Ghannam58968202016-09-12 09:59:34 +020091 [SMCA_PIE] = { "pie", "Power, Interrupts, etc." },
92 [SMCA_UMC] = { "umc", "Unified Memory Controller" },
93 [SMCA_PB] = { "param_block", "Parameter Block" },
94 [SMCA_PSP] = { "psp", "Platform Security Processor" },
Yazen Ghannam3ad7e742019-02-01 22:55:52 +000095 [SMCA_PSP_V2] = { "psp", "Platform Security Processor" },
Yazen Ghannam58968202016-09-12 09:59:34 +020096 [SMCA_SMU] = { "smu", "System Management Unit" },
Yazen Ghannam3ad7e742019-02-01 22:55:52 +000097 [SMCA_SMU_V2] = { "smu", "System Management Unit" },
Yazen Ghannamcbfa4472019-02-01 22:55:51 +000098 [SMCA_MP5] = { "mp5", "Microprocessor 5 Unit" },
99 [SMCA_NBIO] = { "nbio", "Northbridge IO Unit" },
100 [SMCA_PCIE] = { "pcie", "PCI Express Unit" },
Aravind Gopalakrishnanbe0aec22016-03-07 14:02:18 +0100101};
Borislav Petkovc09a8c42016-11-03 21:12:33 +0100102
Borislav Petkov68b5e432018-11-09 23:13:13 +0100103static const char *smca_get_name(enum smca_bank_types t)
Borislav Petkovc09a8c42016-11-03 21:12:33 +0100104{
105 if (t >= N_SMCA_BANK_TYPES)
106 return NULL;
107
108 return smca_names[t].name;
109}
110
111const char *smca_get_long_name(enum smca_bank_types t)
112{
113 if (t >= N_SMCA_BANK_TYPES)
114 return NULL;
115
116 return smca_names[t].long_name;
117}
118EXPORT_SYMBOL_GPL(smca_get_long_name);
Aravind Gopalakrishnanbe0aec22016-03-07 14:02:18 +0100119
Yazen Ghanname5d6a122018-02-21 11:18:57 +0100120static enum smca_bank_types smca_get_bank_type(unsigned int bank)
Yazen Ghannam11cf8872017-12-18 12:37:12 +0100121{
122 struct smca_bank *b;
123
Yazen Ghanname5d6a122018-02-21 11:18:57 +0100124 if (bank >= MAX_NR_BANKS)
Yazen Ghannam11cf8872017-12-18 12:37:12 +0100125 return N_SMCA_BANK_TYPES;
126
Yazen Ghanname5d6a122018-02-21 11:18:57 +0100127 b = &smca_banks[bank];
Yazen Ghannam11cf8872017-12-18 12:37:12 +0100128 if (!b->hwid)
129 return N_SMCA_BANK_TYPES;
130
131 return b->hwid->bank_type;
132}
133
Borislav Petkov1ce9cd72016-11-02 12:48:01 +0100134static struct smca_hwid smca_hwid_mcatypes[] = {
Yazen Ghannam58968202016-09-12 09:59:34 +0200135 /* { bank_type, hwid_mcatype, xec_bitmap } */
Aravind Gopalakrishnanbe0aec22016-03-07 14:02:18 +0100136
Yazen Ghannam68627a62018-02-21 11:18:58 +0100137 /* Reserved type */
138 { SMCA_RESERVED, HWID_MCATYPE(0x00, 0x0), 0x0 },
139
Yazen Ghannam58968202016-09-12 09:59:34 +0200140 /* ZN Core (HWID=0xB0) MCA types */
Yazen Ghannam8a5dd2c2019-02-01 22:55:52 +0000141 { SMCA_LS, HWID_MCATYPE(0xB0, 0x0), 0x1FFFFF },
Yazen Ghannam89a76172020-01-10 01:56:47 +0000142 { SMCA_LS_V2, HWID_MCATYPE(0xB0, 0x10), 0xFFFFFF },
Yazen Ghannam58968202016-09-12 09:59:34 +0200143 { SMCA_IF, HWID_MCATYPE(0xB0, 0x1), 0x3FFF },
144 { SMCA_L2_CACHE, HWID_MCATYPE(0xB0, 0x2), 0xF },
145 { SMCA_DE, HWID_MCATYPE(0xB0, 0x3), 0x1FF },
146 /* HWID 0xB0 MCATYPE 0x4 is Reserved */
Yazen Ghannam8a5dd2c2019-02-01 22:55:52 +0000147 { SMCA_EX, HWID_MCATYPE(0xB0, 0x5), 0xFFF },
Yazen Ghannam58968202016-09-12 09:59:34 +0200148 { SMCA_FP, HWID_MCATYPE(0xB0, 0x6), 0x7F },
149 { SMCA_L3_CACHE, HWID_MCATYPE(0xB0, 0x7), 0xFF },
150
151 /* Data Fabric MCA types */
152 { SMCA_CS, HWID_MCATYPE(0x2E, 0x0), 0x1FF },
Yazen Ghannam8a5dd2c2019-02-01 22:55:52 +0000153 { SMCA_PIE, HWID_MCATYPE(0x2E, 0x1), 0x1F },
Yazen Ghannam3ad7e742019-02-01 22:55:52 +0000154 { SMCA_CS_V2, HWID_MCATYPE(0x2E, 0x2), 0x3FFF },
Yazen Ghannam58968202016-09-12 09:59:34 +0200155
156 /* Unified Memory Controller MCA type */
Yazen Ghannam8a5dd2c2019-02-01 22:55:52 +0000157 { SMCA_UMC, HWID_MCATYPE(0x96, 0x0), 0xFF },
Yazen Ghannam58968202016-09-12 09:59:34 +0200158
159 /* Parameter Block MCA type */
160 { SMCA_PB, HWID_MCATYPE(0x05, 0x0), 0x1 },
161
162 /* Platform Security Processor MCA type */
163 { SMCA_PSP, HWID_MCATYPE(0xFF, 0x0), 0x1 },
Yazen Ghannam3ad7e742019-02-01 22:55:52 +0000164 { SMCA_PSP_V2, HWID_MCATYPE(0xFF, 0x1), 0x3FFFF },
Yazen Ghannam58968202016-09-12 09:59:34 +0200165
166 /* System Management Unit MCA type */
167 { SMCA_SMU, HWID_MCATYPE(0x01, 0x0), 0x1 },
Yazen Ghannam3ad7e742019-02-01 22:55:52 +0000168 { SMCA_SMU_V2, HWID_MCATYPE(0x01, 0x1), 0x7FF },
Yazen Ghannamcbfa4472019-02-01 22:55:51 +0000169
170 /* Microprocessor 5 Unit MCA type */
171 { SMCA_MP5, HWID_MCATYPE(0x01, 0x2), 0x3FF },
172
173 /* Northbridge IO Unit MCA type */
174 { SMCA_NBIO, HWID_MCATYPE(0x18, 0x0), 0x1F },
175
176 /* PCI Express Unit MCA type */
177 { SMCA_PCIE, HWID_MCATYPE(0x46, 0x0), 0x1F },
Aravind Gopalakrishnanbe0aec22016-03-07 14:02:18 +0100178};
Yazen Ghannam58968202016-09-12 09:59:34 +0200179
Borislav Petkov79349f52016-11-01 17:33:00 +0100180struct smca_bank smca_banks[MAX_NR_BANKS];
Yazen Ghannam58968202016-09-12 09:59:34 +0200181EXPORT_SYMBOL_GPL(smca_banks);
Aravind Gopalakrishnanbe0aec22016-03-07 14:02:18 +0100182
Yazen Ghannam87a6d402016-09-12 09:59:35 +0200183/*
184 * In SMCA enabled processors, we can have multiple banks for a given IP type.
185 * So to define a unique name for each bank, we use a temp c-string to append
186 * the MCA_IPID[InstanceId] to type's name in get_name().
187 *
188 * InstanceId is 32 bits which is 8 characters. Make sure MAX_MCATYPE_NAME_LEN
189 * is greater than 8 plus 1 (for underscore) plus length of longest type name.
190 */
191#define MAX_MCATYPE_NAME_LEN 30
192static char buf_mcatype[MAX_MCATYPE_NAME_LEN];
193
Boris Ostrovskybafcdd32013-03-14 17:10:41 -0400194static DEFINE_PER_CPU(struct threshold_bank **, threshold_banks);
Aravind Gopalakrishnan955d1422016-07-08 11:09:38 +0200195static DEFINE_PER_CPU(unsigned int, bank_map); /* see which banks are on */
Jacob Shin89b831e2005-11-05 17:25:53 +0100196
Yazen Ghannam95d057f2019-06-07 20:18:04 +0000197/* Map of banks that have more than MCA_MISC0 available. */
198static DEFINE_PER_CPU(u32, smca_misc_banks_map);
199
Andi Kleenb2762682009-02-12 13:49:31 +0100200static void amd_threshold_interrupt(void);
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500201static void amd_deferred_error_interrupt(void);
202
203static void default_deferred_error_interrupt(void)
204{
205 pr_err("Unexpected deferred interrupt at vector %x\n", DEFERRED_ERROR_VECTOR);
206}
207void (*deferred_error_int_vector)(void) = default_deferred_error_interrupt;
Andi Kleenb2762682009-02-12 13:49:31 +0100208
Yazen Ghannam95d057f2019-06-07 20:18:04 +0000209static void smca_set_misc_banks_map(unsigned int bank, unsigned int cpu)
210{
211 u32 low, high;
212
213 /*
214 * For SMCA enabled processors, BLKPTR field of the first MISC register
215 * (MCx_MISC0) indicates presence of additional MISC regs set (MISC1-4).
216 */
217 if (rdmsr_safe(MSR_AMD64_SMCA_MCx_CONFIG(bank), &low, &high))
218 return;
219
220 if (!(low & MCI_CONFIG_MCAX))
221 return;
222
223 if (rdmsr_safe(MSR_AMD64_SMCA_MCx_MISC(bank), &low, &high))
224 return;
225
226 if (low & MASK_BLKPTR_LO)
227 per_cpu(smca_misc_banks_map, cpu) |= BIT(bank);
228
229}
230
Yazen Ghannam84bcc1d2017-05-19 11:39:15 +0200231static void smca_configure(unsigned int bank, unsigned int cpu)
Yazen Ghannam58968202016-09-12 09:59:34 +0200232{
Yazen Ghannam84bcc1d2017-05-19 11:39:15 +0200233 unsigned int i, hwid_mcatype;
Borislav Petkov1ce9cd72016-11-02 12:48:01 +0100234 struct smca_hwid *s_hwid;
Yazen Ghannam84bcc1d2017-05-19 11:39:15 +0200235 u32 high, low;
236 u32 smca_config = MSR_AMD64_SMCA_MCx_CONFIG(bank);
237
238 /* Set appropriate bits in MCA_CONFIG */
239 if (!rdmsr_safe(smca_config, &low, &high)) {
240 /*
241 * OS is required to set the MCAX bit to acknowledge that it is
242 * now using the new MSR ranges and new registers under each
243 * bank. It also means that the OS will configure deferred
244 * errors in the new MCx_CONFIG register. If the bit is not set,
245 * uncorrectable errors will cause a system panic.
246 *
247 * MCA_CONFIG[MCAX] is bit 32 (0 in the high portion of the MSR.)
248 */
249 high |= BIT(0);
250
251 /*
252 * SMCA sets the Deferred Error Interrupt type per bank.
253 *
254 * MCA_CONFIG[DeferredIntTypeSupported] is bit 5, and tells us
255 * if the DeferredIntType bit field is available.
256 *
257 * MCA_CONFIG[DeferredIntType] is bits [38:37] ([6:5] in the
258 * high portion of the MSR). OS should set this to 0x1 to enable
259 * APIC based interrupt. First, check that no interrupt has been
260 * set.
261 */
262 if ((low & BIT(5)) && !((high >> 5) & 0x3))
263 high |= BIT(5);
264
265 wrmsr(smca_config, low, high);
266 }
Yazen Ghannam58968202016-09-12 09:59:34 +0200267
Yazen Ghannam95d057f2019-06-07 20:18:04 +0000268 smca_set_misc_banks_map(bank, cpu);
269
Yazen Ghannam9662d432017-07-24 12:12:28 +0200270 /* Return early if this bank was already initialized. */
Yazen Ghannam966af202019-11-21 08:15:08 -0600271 if (smca_banks[bank].hwid && smca_banks[bank].hwid->hwid_mcatype != 0)
Yazen Ghannam58968202016-09-12 09:59:34 +0200272 return;
273
Konstantin Khlebnikov246ff09f2019-10-31 16:04:48 +0300274 if (rdmsr_safe(MSR_AMD64_SMCA_MCx_IPID(bank), &low, &high)) {
Yazen Ghannam58968202016-09-12 09:59:34 +0200275 pr_warn("Failed to read MCA_IPID for bank %d\n", bank);
276 return;
277 }
278
Borislav Petkov1ce9cd72016-11-02 12:48:01 +0100279 hwid_mcatype = HWID_MCATYPE(high & MCI_IPID_HWID,
280 (high & MCI_IPID_MCATYPE) >> 16);
Yazen Ghannam58968202016-09-12 09:59:34 +0200281
282 for (i = 0; i < ARRAY_SIZE(smca_hwid_mcatypes); i++) {
Borislav Petkov1ce9cd72016-11-02 12:48:01 +0100283 s_hwid = &smca_hwid_mcatypes[i];
284 if (hwid_mcatype == s_hwid->hwid_mcatype) {
285 smca_banks[bank].hwid = s_hwid;
Yazen Ghannam84bcc1d2017-05-19 11:39:15 +0200286 smca_banks[bank].id = low;
Yazen Ghannam0b737a92017-01-23 19:35:08 +0100287 smca_banks[bank].sysfs_id = s_hwid->count++;
Yazen Ghannam58968202016-09-12 09:59:34 +0200288 break;
289 }
290 }
291}
292
Mike Travis4cd46012008-12-16 17:34:04 -0800293struct thresh_restart {
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +0200294 struct threshold_block *b;
295 int reset;
Robert Richter9c37c9d2010-10-25 16:03:35 +0200296 int set_lvt_off;
297 int lvt_off;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +0200298 u16 old_limit;
Mike Travis4cd46012008-12-16 17:34:04 -0800299};
300
Boris Ostrovskyc76e8162013-03-14 17:10:40 -0400301static inline bool is_shared_bank(int bank)
302{
Aravind Gopalakrishnan284b9652016-01-25 20:41:49 +0100303 /*
304 * Scalable MCA provides for only one core to have access to the MSRs of
305 * a shared bank.
306 */
307 if (mce_flags.smca)
308 return false;
309
Boris Ostrovskyc76e8162013-03-14 17:10:40 -0400310 /* Bank 4 is for northbridge reporting and is thus shared */
311 return (bank == 4);
312}
313
Jan Beulich2cd4c302015-01-23 08:32:01 +0000314static const char *bank4_names(const struct threshold_block *b)
Borislav Petkov336d3352012-05-04 17:05:27 +0200315{
316 switch (b->address) {
317 /* MSR4_MISC0 */
318 case 0x00000413:
319 return "dram";
320
321 case 0xc0000408:
322 return "ht_links";
323
324 case 0xc0000409:
325 return "l3_cache";
326
327 default:
328 WARN(1, "Funny MSR: 0x%08x\n", b->address);
329 return "";
330 }
331};
332
333
Borislav Petkovf227d432012-04-16 18:01:53 +0200334static bool lvt_interrupt_supported(unsigned int bank, u32 msr_high_bits)
335{
336 /*
337 * bank 4 supports APIC LVT interrupts implicitly since forever.
338 */
339 if (bank == 4)
340 return true;
341
342 /*
343 * IntP: interrupt present; if this bit is set, the thresholding
344 * bank can generate APIC LVT interrupts
345 */
346 return msr_high_bits & BIT(28);
347}
348
Robert Richterbbaff082010-10-25 16:03:37 +0200349static int lvt_off_valid(struct threshold_block *b, int apic, u32 lo, u32 hi)
350{
351 int msr = (hi & MASK_LVTOFF_HI) >> 20;
352
353 if (apic < 0) {
354 pr_err(FW_BUG "cpu %d, failed to setup threshold interrupt "
355 "for bank %d, block %d (MSR%08X=0x%x%08x)\n", b->cpu,
356 b->bank, b->block, b->address, hi, lo);
357 return 0;
358 }
359
360 if (apic != msr) {
Aravind Gopalakrishnanf57a1f32016-01-25 20:41:51 +0100361 /*
362 * On SMCA CPUs, LVT offset is programmed at a different MSR, and
363 * the BIOS provides the value. The original field where LVT offset
364 * was set is reserved. Return early here:
365 */
366 if (mce_flags.smca)
367 return 0;
368
Robert Richterbbaff082010-10-25 16:03:37 +0200369 pr_err(FW_BUG "cpu %d, invalid threshold interrupt offset %d "
370 "for bank %d, block %d (MSR%08X=0x%x%08x)\n",
371 b->cpu, apic, b->bank, b->block, b->address, hi, lo);
372 return 0;
373 }
374
375 return 1;
376};
377
Aravind Gopalakrishnanea2ca362016-03-07 14:02:21 +0100378/* Reprogram MCx_MISC MSR behind this threshold bank. */
Andrew Mortona6b6a142009-03-18 10:40:25 +1030379static void threshold_restart_bank(void *_tr)
Jacob Shin89b831e2005-11-05 17:25:53 +0100380{
Mike Travis4cd46012008-12-16 17:34:04 -0800381 struct thresh_restart *tr = _tr;
Robert Richter7203a042010-10-25 16:03:36 +0200382 u32 hi, lo;
Jacob Shin89b831e2005-11-05 17:25:53 +0100383
Robert Richter7203a042010-10-25 16:03:36 +0200384 rdmsr(tr->b->address, lo, hi);
Jacob Shin89b831e2005-11-05 17:25:53 +0100385
Robert Richter7203a042010-10-25 16:03:36 +0200386 if (tr->b->threshold_limit < (hi & THRESHOLD_MAX))
Mike Travis4cd46012008-12-16 17:34:04 -0800387 tr->reset = 1; /* limit cannot be lower than err count */
Jacob Shin89b831e2005-11-05 17:25:53 +0100388
Mike Travis4cd46012008-12-16 17:34:04 -0800389 if (tr->reset) { /* reset err count and overflow bit */
Robert Richter7203a042010-10-25 16:03:36 +0200390 hi =
391 (hi & ~(MASK_ERR_COUNT_HI | MASK_OVERFLOW_HI)) |
Mike Travis4cd46012008-12-16 17:34:04 -0800392 (THRESHOLD_MAX - tr->b->threshold_limit);
393 } else if (tr->old_limit) { /* change limit w/o reset */
Robert Richter7203a042010-10-25 16:03:36 +0200394 int new_count = (hi & THRESHOLD_MAX) +
Mike Travis4cd46012008-12-16 17:34:04 -0800395 (tr->old_limit - tr->b->threshold_limit);
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +0200396
Robert Richter7203a042010-10-25 16:03:36 +0200397 hi = (hi & ~MASK_ERR_COUNT_HI) |
Jacob Shin89b831e2005-11-05 17:25:53 +0100398 (new_count & THRESHOLD_MAX);
399 }
400
Borislav Petkovf227d432012-04-16 18:01:53 +0200401 /* clear IntType */
402 hi &= ~MASK_INT_TYPE_HI;
403
404 if (!tr->b->interrupt_capable)
405 goto done;
406
Robert Richter9c37c9d2010-10-25 16:03:35 +0200407 if (tr->set_lvt_off) {
Robert Richterbbaff082010-10-25 16:03:37 +0200408 if (lvt_off_valid(tr->b, tr->lvt_off, lo, hi)) {
409 /* set new lvt offset */
410 hi &= ~MASK_LVTOFF_HI;
411 hi |= tr->lvt_off << 20;
412 }
Robert Richter9c37c9d2010-10-25 16:03:35 +0200413 }
414
Borislav Petkovf227d432012-04-16 18:01:53 +0200415 if (tr->b->interrupt_enable)
416 hi |= INT_TYPE_APIC;
417
418 done:
Jacob Shin89b831e2005-11-05 17:25:53 +0100419
Robert Richter7203a042010-10-25 16:03:36 +0200420 hi |= MASK_COUNT_EN_HI;
421 wrmsr(tr->b->address, lo, hi);
Jacob Shin89b831e2005-11-05 17:25:53 +0100422}
423
Robert Richter9c37c9d2010-10-25 16:03:35 +0200424static void mce_threshold_block_init(struct threshold_block *b, int offset)
425{
426 struct thresh_restart tr = {
427 .b = b,
428 .set_lvt_off = 1,
429 .lvt_off = offset,
430 };
431
432 b->threshold_limit = THRESHOLD_MAX;
433 threshold_restart_bank(&tr);
434};
435
Aravind Gopalakrishnan868c00b2015-05-06 06:58:58 -0500436static int setup_APIC_mce_threshold(int reserved, int new)
Robert Richterbbaff082010-10-25 16:03:37 +0200437{
438 if (reserved < 0 && !setup_APIC_eilvt(new, THRESHOLD_APIC_VECTOR,
439 APIC_EILVT_MSG_FIX, 0))
440 return new;
441
442 return reserved;
443}
444
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500445static int setup_APIC_deferred_error(int reserved, int new)
446{
447 if (reserved < 0 && !setup_APIC_eilvt(new, DEFERRED_ERROR_VECTOR,
448 APIC_EILVT_MSG_FIX, 0))
449 return new;
450
451 return reserved;
452}
453
454static void deferred_error_interrupt_enable(struct cpuinfo_x86 *c)
455{
456 u32 low = 0, high = 0;
457 int def_offset = -1, def_new;
458
459 if (rdmsr_safe(MSR_CU_DEF_ERR, &low, &high))
460 return;
461
462 def_new = (low & MASK_DEF_LVTOFF) >> 4;
463 if (!(low & MASK_DEF_LVTOFF)) {
464 pr_err(FW_BUG "Your BIOS is not setting up LVT offset 0x2 for deferred error IRQs correctly.\n");
465 def_new = DEF_LVT_OFF;
466 low = (low & ~MASK_DEF_LVTOFF) | (DEF_LVT_OFF << 4);
467 }
468
469 def_offset = setup_APIC_deferred_error(def_offset, def_new);
470 if ((def_offset == def_new) &&
471 (deferred_error_int_vector != amd_deferred_error_interrupt))
472 deferred_error_int_vector = amd_deferred_error_interrupt;
473
Yazen Ghannamc8a4364c2017-12-04 17:54:38 +0100474 if (!mce_flags.smca)
475 low = (low & ~MASK_DEF_INT_TYPE) | DEF_INT_TYPE_APIC;
476
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500477 wrmsr(MSR_CU_DEF_ERR, low, high);
478}
479
Yazen Ghannam95d057f2019-06-07 20:18:04 +0000480static u32 smca_get_block_address(unsigned int bank, unsigned int block,
481 unsigned int cpu)
Yazen Ghannam8a331f42018-02-21 11:19:00 +0100482{
Yazen Ghannam8a331f42018-02-21 11:19:00 +0100483 if (!block)
484 return MSR_AMD64_SMCA_MCx_MISC(bank);
485
Yazen Ghannam95d057f2019-06-07 20:18:04 +0000486 if (!(per_cpu(smca_misc_banks_map, cpu) & BIT(bank)))
487 return 0;
Borislav Petkov78ce2412018-05-17 10:46:26 +0200488
Yazen Ghannam95d057f2019-06-07 20:18:04 +0000489 return MSR_AMD64_SMCA_MCx_MISCy(bank, block - 1);
Yazen Ghannam8a331f42018-02-21 11:19:00 +0100490}
491
Borislav Petkovfbf96cf2018-05-17 18:32:33 +0200492static u32 get_block_address(u32 current_addr, u32 low, u32 high,
Yazen Ghannam95d057f2019-06-07 20:18:04 +0000493 unsigned int bank, unsigned int block,
494 unsigned int cpu)
Aravind Gopalakrishnan8dd1e172016-03-07 14:02:19 +0100495{
496 u32 addr = 0, offset = 0;
497
Yazen Ghannamc7d314f2019-06-07 20:18:05 +0000498 if ((bank >= per_cpu(mce_num_banks, cpu)) || (block >= NR_BLOCKS))
Yazen Ghannam27bd5952018-02-21 11:18:59 +0100499 return addr;
500
Yazen Ghannam8a331f42018-02-21 11:19:00 +0100501 if (mce_flags.smca)
Yazen Ghannam95d057f2019-06-07 20:18:04 +0000502 return smca_get_block_address(bank, block, cpu);
Aravind Gopalakrishnan8dd1e172016-03-07 14:02:19 +0100503
504 /* Fall back to method we used for older processors: */
505 switch (block) {
506 case 0:
Yazen Ghannamd9d73fc2016-04-30 14:33:55 +0200507 addr = msr_ops.misc(bank);
Aravind Gopalakrishnan8dd1e172016-03-07 14:02:19 +0100508 break;
509 case 1:
510 offset = ((low & MASK_BLKPTR_LO) >> 21);
511 if (offset)
512 addr = MCG_XBLK_ADDR + offset;
513 break;
514 default:
515 addr = ++current_addr;
516 }
517 return addr;
518}
519
Borislav Petkov429893b2016-01-25 20:41:52 +0100520static int
521prepare_threshold_block(unsigned int bank, unsigned int block, u32 addr,
522 int offset, u32 misc_high)
523{
524 unsigned int cpu = smp_processor_id();
Yazen Ghannam84bcc1d2017-05-19 11:39:15 +0200525 u32 smca_low, smca_high;
Borislav Petkov429893b2016-01-25 20:41:52 +0100526 struct threshold_block b;
527 int new;
528
529 if (!block)
530 per_cpu(bank_map, cpu) |= (1 << bank);
531
532 memset(&b, 0, sizeof(b));
533 b.cpu = cpu;
534 b.bank = bank;
535 b.block = block;
536 b.address = addr;
537 b.interrupt_capable = lvt_interrupt_supported(bank, misc_high);
538
539 if (!b.interrupt_capable)
540 goto done;
541
542 b.interrupt_enable = 1;
543
Borislav Petkove128b4f2016-05-11 14:58:25 +0200544 if (!mce_flags.smca) {
Borislav Petkov429893b2016-01-25 20:41:52 +0100545 new = (misc_high & MASK_LVTOFF_HI) >> 20;
Borislav Petkove128b4f2016-05-11 14:58:25 +0200546 goto set_offset;
Borislav Petkov429893b2016-01-25 20:41:52 +0100547 }
548
Borislav Petkove128b4f2016-05-11 14:58:25 +0200549 /* Gather LVT offset for thresholding: */
550 if (rdmsr_safe(MSR_CU_DEF_ERR, &smca_low, &smca_high))
551 goto out;
552
553 new = (smca_low & SMCA_THR_LVT_OFF) >> 12;
554
555set_offset:
Borislav Petkov429893b2016-01-25 20:41:52 +0100556 offset = setup_APIC_mce_threshold(offset, new);
Borislav Petkov60c81442018-11-27 14:41:37 +0100557 if (offset == new)
558 thresholding_irq_en = true;
Borislav Petkov429893b2016-01-25 20:41:52 +0100559
560done:
561 mce_threshold_block_init(&b, offset);
562
563out:
564 return offset;
565}
566
Yazen Ghannam71a84402019-03-25 16:34:22 +0000567bool amd_filter_mce(struct mce *m)
Shirish S30aa3d22019-01-16 15:10:40 +0000568{
Yazen Ghannam71a84402019-03-25 16:34:22 +0000569 enum smca_bank_types bank_type = smca_get_bank_type(m->bank);
570 struct cpuinfo_x86 *c = &boot_cpu_data;
571 u8 xec = (m->status >> 16) & 0x3F;
572
573 /* See Family 17h Models 10h-2Fh Erratum #1114. */
574 if (c->x86 == 0x17 &&
575 c->x86_model >= 0x10 && c->x86_model <= 0x2F &&
576 bank_type == SMCA_IF && xec == 10)
577 return true;
578
579 return false;
580}
581
582/*
583 * Turn off thresholding banks for the following conditions:
584 * - MC4_MISC thresholding is not supported on Family 0x15.
585 * - Prevent possible spurious interrupts from the IF bank on Family 0x17
586 * Models 0x10-0x2F due to Erratum #1114.
587 */
Borislav Petkov47cd84e2019-09-28 19:02:29 +0200588static void disable_err_thresholding(struct cpuinfo_x86 *c, unsigned int bank)
Yazen Ghannam71a84402019-03-25 16:34:22 +0000589{
590 int i, num_msrs;
Shirish S30aa3d22019-01-16 15:10:40 +0000591 u64 hwcr;
592 bool need_toggle;
Yazen Ghannam71a84402019-03-25 16:34:22 +0000593 u32 msrs[NR_BLOCKS];
Shirish S30aa3d22019-01-16 15:10:40 +0000594
Yazen Ghannam71a84402019-03-25 16:34:22 +0000595 if (c->x86 == 0x15 && bank == 4) {
596 msrs[0] = 0x00000413; /* MC4_MISC0 */
597 msrs[1] = 0xc0000408; /* MC4_MISC1 */
598 num_msrs = 2;
599 } else if (c->x86 == 0x17 &&
600 (c->x86_model >= 0x10 && c->x86_model <= 0x2F)) {
601
602 if (smca_get_bank_type(bank) != SMCA_IF)
603 return;
604
605 msrs[0] = MSR_AMD64_SMCA_MCx_MISC(bank);
606 num_msrs = 1;
607 } else {
Shirish S30aa3d22019-01-16 15:10:40 +0000608 return;
Yazen Ghannam71a84402019-03-25 16:34:22 +0000609 }
Shirish S30aa3d22019-01-16 15:10:40 +0000610
611 rdmsrl(MSR_K7_HWCR, hwcr);
612
613 /* McStatusWrEn has to be set */
614 need_toggle = !(hwcr & BIT(18));
Shirish S30aa3d22019-01-16 15:10:40 +0000615 if (need_toggle)
616 wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
617
618 /* Clear CntP bit safely */
Yazen Ghannam71a84402019-03-25 16:34:22 +0000619 for (i = 0; i < num_msrs; i++)
Shirish S30aa3d22019-01-16 15:10:40 +0000620 msr_clear_bit(msrs[i], 62);
621
622 /* restore old settings */
623 if (need_toggle)
624 wrmsrl(MSR_K7_HWCR, hwcr);
625}
626
Jacob Shin95268662006-06-26 13:58:53 +0200627/* cpu init entry point, called from mce.c with preempt off */
H. Peter Anvincc3ca222009-02-20 23:35:51 -0800628void mce_amd_feature_init(struct cpuinfo_x86 *c)
Jacob Shin89b831e2005-11-05 17:25:53 +0100629{
Yazen Ghannamcfee4f62016-09-12 09:59:31 +0200630 unsigned int bank, block, cpu = smp_processor_id();
Yazen Ghannamc7d314f2019-06-07 20:18:05 +0000631 u32 low = 0, high = 0, address = 0;
Borislav Petkov429893b2016-01-25 20:41:52 +0100632 int offset = -1;
Jacob Shin89b831e2005-11-05 17:25:53 +0100633
Yazen Ghannamc7d314f2019-06-07 20:18:05 +0000634
635 for (bank = 0; bank < this_cpu_read(mce_num_banks); ++bank) {
Yazen Ghannam58968202016-09-12 09:59:34 +0200636 if (mce_flags.smca)
Yazen Ghannam84bcc1d2017-05-19 11:39:15 +0200637 smca_configure(bank, cpu);
Yazen Ghannam58968202016-09-12 09:59:34 +0200638
Yazen Ghannam71a84402019-03-25 16:34:22 +0000639 disable_err_thresholding(c, bank);
640
Jacob Shin95268662006-06-26 13:58:53 +0200641 for (block = 0; block < NR_BLOCKS; ++block) {
Yazen Ghannam95d057f2019-06-07 20:18:04 +0000642 address = get_block_address(address, low, high, bank, block, cpu);
Aravind Gopalakrishnan8dd1e172016-03-07 14:02:19 +0100643 if (!address)
644 break;
Jacob Shin89b831e2005-11-05 17:25:53 +0100645
Jacob Shin95268662006-06-26 13:58:53 +0200646 if (rdmsr_safe(address, &low, &high))
Jan Beulich24ce0e92007-02-13 13:26:23 +0100647 break;
Jacob Shin89b831e2005-11-05 17:25:53 +0100648
Borislav Petkov6dcbfe42010-10-08 12:08:34 +0200649 if (!(high & MASK_VALID_HI))
650 continue;
Jacob Shin89b831e2005-11-05 17:25:53 +0100651
Jan Beulich24ce0e92007-02-13 13:26:23 +0100652 if (!(high & MASK_CNTP_HI) ||
653 (high & MASK_LOCKED_HI))
Jacob Shin95268662006-06-26 13:58:53 +0200654 continue;
655
Borislav Petkov429893b2016-01-25 20:41:52 +0100656 offset = prepare_threshold_block(bank, block, address, offset, high);
Jacob Shin95268662006-06-26 13:58:53 +0200657 }
Jacob Shin89b831e2005-11-05 17:25:53 +0100658 }
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500659
660 if (mce_flags.succor)
661 deferred_error_interrupt_enable(c);
Jacob Shin89b831e2005-11-05 17:25:53 +0100662}
663
Yazen Ghannamf5382de2016-11-17 17:57:27 -0500664int umc_normaddr_to_sysaddr(u64 norm_addr, u16 nid, u8 umc, u64 *sys_addr)
665{
666 u64 dram_base_addr, dram_limit_addr, dram_hole_base;
667 /* We start from the normalized address */
668 u64 ret_addr = norm_addr;
669
670 u32 tmp;
671
672 u8 die_id_shift, die_id_mask, socket_id_shift, socket_id_mask;
673 u8 intlv_num_dies, intlv_num_chan, intlv_num_sockets;
674 u8 intlv_addr_sel, intlv_addr_bit;
675 u8 num_intlv_bits, hashed_bit;
676 u8 lgcy_mmio_hole_en, base = 0;
677 u8 cs_mask, cs_id = 0;
678 bool hash_enabled = false;
679
680 /* Read D18F0x1B4 (DramOffset), check if base 1 is used. */
681 if (amd_df_indirect_read(nid, 0, 0x1B4, umc, &tmp))
682 goto out_err;
683
684 /* Remove HiAddrOffset from normalized address, if enabled: */
685 if (tmp & BIT(0)) {
686 u64 hi_addr_offset = (tmp & GENMASK_ULL(31, 20)) << 8;
687
688 if (norm_addr >= hi_addr_offset) {
689 ret_addr -= hi_addr_offset;
690 base = 1;
691 }
692 }
693
694 /* Read D18F0x110 (DramBaseAddress). */
695 if (amd_df_indirect_read(nid, 0, 0x110 + (8 * base), umc, &tmp))
696 goto out_err;
697
698 /* Check if address range is valid. */
699 if (!(tmp & BIT(0))) {
700 pr_err("%s: Invalid DramBaseAddress range: 0x%x.\n",
701 __func__, tmp);
702 goto out_err;
703 }
704
705 lgcy_mmio_hole_en = tmp & BIT(1);
706 intlv_num_chan = (tmp >> 4) & 0xF;
707 intlv_addr_sel = (tmp >> 8) & 0x7;
708 dram_base_addr = (tmp & GENMASK_ULL(31, 12)) << 16;
709
710 /* {0, 1, 2, 3} map to address bits {8, 9, 10, 11} respectively */
711 if (intlv_addr_sel > 3) {
712 pr_err("%s: Invalid interleave address select %d.\n",
713 __func__, intlv_addr_sel);
714 goto out_err;
715 }
716
717 /* Read D18F0x114 (DramLimitAddress). */
718 if (amd_df_indirect_read(nid, 0, 0x114 + (8 * base), umc, &tmp))
719 goto out_err;
720
721 intlv_num_sockets = (tmp >> 8) & 0x1;
722 intlv_num_dies = (tmp >> 10) & 0x3;
723 dram_limit_addr = ((tmp & GENMASK_ULL(31, 12)) << 16) | GENMASK_ULL(27, 0);
724
725 intlv_addr_bit = intlv_addr_sel + 8;
726
727 /* Re-use intlv_num_chan by setting it equal to log2(#channels) */
728 switch (intlv_num_chan) {
729 case 0: intlv_num_chan = 0; break;
730 case 1: intlv_num_chan = 1; break;
731 case 3: intlv_num_chan = 2; break;
732 case 5: intlv_num_chan = 3; break;
733 case 7: intlv_num_chan = 4; break;
734
735 case 8: intlv_num_chan = 1;
736 hash_enabled = true;
737 break;
738 default:
739 pr_err("%s: Invalid number of interleaved channels %d.\n",
740 __func__, intlv_num_chan);
741 goto out_err;
742 }
743
744 num_intlv_bits = intlv_num_chan;
745
746 if (intlv_num_dies > 2) {
747 pr_err("%s: Invalid number of interleaved nodes/dies %d.\n",
748 __func__, intlv_num_dies);
749 goto out_err;
750 }
751
752 num_intlv_bits += intlv_num_dies;
753
754 /* Add a bit if sockets are interleaved. */
755 num_intlv_bits += intlv_num_sockets;
756
757 /* Assert num_intlv_bits <= 4 */
758 if (num_intlv_bits > 4) {
759 pr_err("%s: Invalid interleave bits %d.\n",
760 __func__, num_intlv_bits);
761 goto out_err;
762 }
763
764 if (num_intlv_bits > 0) {
765 u64 temp_addr_x, temp_addr_i, temp_addr_y;
766 u8 die_id_bit, sock_id_bit, cs_fabric_id;
767
768 /*
769 * Read FabricBlockInstanceInformation3_CS[BlockFabricID].
770 * This is the fabric id for this coherent slave. Use
771 * umc/channel# as instance id of the coherent slave
772 * for FICAA.
773 */
774 if (amd_df_indirect_read(nid, 0, 0x50, umc, &tmp))
775 goto out_err;
776
777 cs_fabric_id = (tmp >> 8) & 0xFF;
778 die_id_bit = 0;
779
780 /* If interleaved over more than 1 channel: */
781 if (intlv_num_chan) {
782 die_id_bit = intlv_num_chan;
783 cs_mask = (1 << die_id_bit) - 1;
784 cs_id = cs_fabric_id & cs_mask;
785 }
786
787 sock_id_bit = die_id_bit;
788
789 /* Read D18F1x208 (SystemFabricIdMask). */
790 if (intlv_num_dies || intlv_num_sockets)
791 if (amd_df_indirect_read(nid, 1, 0x208, umc, &tmp))
792 goto out_err;
793
794 /* If interleaved over more than 1 die. */
795 if (intlv_num_dies) {
796 sock_id_bit = die_id_bit + intlv_num_dies;
797 die_id_shift = (tmp >> 24) & 0xF;
798 die_id_mask = (tmp >> 8) & 0xFF;
799
800 cs_id |= ((cs_fabric_id & die_id_mask) >> die_id_shift) << die_id_bit;
801 }
802
803 /* If interleaved over more than 1 socket. */
804 if (intlv_num_sockets) {
805 socket_id_shift = (tmp >> 28) & 0xF;
806 socket_id_mask = (tmp >> 16) & 0xFF;
807
808 cs_id |= ((cs_fabric_id & socket_id_mask) >> socket_id_shift) << sock_id_bit;
809 }
810
811 /*
812 * The pre-interleaved address consists of XXXXXXIIIYYYYY
813 * where III is the ID for this CS, and XXXXXXYYYYY are the
814 * address bits from the post-interleaved address.
815 * "num_intlv_bits" has been calculated to tell us how many "I"
816 * bits there are. "intlv_addr_bit" tells us how many "Y" bits
817 * there are (where "I" starts).
818 */
819 temp_addr_y = ret_addr & GENMASK_ULL(intlv_addr_bit-1, 0);
820 temp_addr_i = (cs_id << intlv_addr_bit);
821 temp_addr_x = (ret_addr & GENMASK_ULL(63, intlv_addr_bit)) << num_intlv_bits;
822 ret_addr = temp_addr_x | temp_addr_i | temp_addr_y;
823 }
824
825 /* Add dram base address */
826 ret_addr += dram_base_addr;
827
828 /* If legacy MMIO hole enabled */
829 if (lgcy_mmio_hole_en) {
830 if (amd_df_indirect_read(nid, 0, 0x104, umc, &tmp))
831 goto out_err;
832
833 dram_hole_base = tmp & GENMASK(31, 24);
834 if (ret_addr >= dram_hole_base)
835 ret_addr += (BIT_ULL(32) - dram_hole_base);
836 }
837
838 if (hash_enabled) {
839 /* Save some parentheses and grab ls-bit at the end. */
840 hashed_bit = (ret_addr >> 12) ^
841 (ret_addr >> 18) ^
842 (ret_addr >> 21) ^
843 (ret_addr >> 30) ^
844 cs_id;
845
846 hashed_bit &= BIT(0);
847
848 if (hashed_bit != ((ret_addr >> intlv_addr_bit) & BIT(0)))
849 ret_addr ^= BIT(intlv_addr_bit);
850 }
851
852 /* Is calculated system address is above DRAM limit address? */
853 if (ret_addr > dram_limit_addr)
854 goto out_err;
855
856 *sys_addr = ret_addr;
857 return 0;
858
859out_err:
860 return -EINVAL;
861}
862EXPORT_SYMBOL_GPL(umc_normaddr_to_sysaddr);
863
Yazen Ghannamc6708d52017-12-18 12:37:13 +0100864bool amd_mce_is_memory_error(struct mce *m)
865{
866 /* ErrCodeExt[20:16] */
867 u8 xec = (m->status >> 16) & 0x1f;
868
869 if (mce_flags.smca)
Yazen Ghanname5d6a122018-02-21 11:18:57 +0100870 return smca_get_bank_type(m->bank) == SMCA_UMC && xec == 0x0;
Yazen Ghannamc6708d52017-12-18 12:37:13 +0100871
872 return m->bank == 4 && xec == 0x8;
873}
874
Yazen Ghannam37d43ac2017-05-19 11:39:14 +0200875static void __log_error(unsigned int bank, u64 status, u64 addr, u64 misc)
Aravind Gopalakrishnanafdf3442015-05-06 06:58:53 -0500876{
877 struct mce m;
Aravind Gopalakrishnanafdf3442015-05-06 06:58:53 -0500878
879 mce_setup(&m);
880
881 m.status = status;
Yazen Ghannam37d43ac2017-05-19 11:39:14 +0200882 m.misc = misc;
Borislav Petkov669c00f2017-01-23 19:35:09 +0100883 m.bank = bank;
884 m.tsc = rdtsc();
Aravind Gopalakrishnan6e6e7462015-05-06 06:58:54 -0500885
Yazen Ghannam4f29b732016-09-12 09:59:39 +0200886 if (m.status & MCI_STATUS_ADDRV) {
Yazen Ghannam37d43ac2017-05-19 11:39:14 +0200887 m.addr = addr;
Aravind Gopalakrishnanafdf3442015-05-06 06:58:53 -0500888
Yazen Ghannam4f29b732016-09-12 09:59:39 +0200889 /*
890 * Extract [55:<lsb>] where lsb is the least significant
891 * *valid* bit of the address bits.
892 */
893 if (mce_flags.smca) {
894 u8 lsb = (m.addr >> 56) & 0x3f;
895
896 m.addr &= GENMASK_ULL(55, lsb);
897 }
898 }
899
Yazen Ghannam5828c462016-09-12 09:59:37 +0200900 if (mce_flags.smca) {
901 rdmsrl(MSR_AMD64_SMCA_MCx_IPID(bank), m.ipid);
902
903 if (m.status & MCI_STATUS_SYNDV)
904 rdmsrl(MSR_AMD64_SMCA_MCx_SYND(bank), m.synd);
905 }
Yazen Ghannamdb819d62016-09-12 09:59:28 +0200906
Aravind Gopalakrishnan6e6e7462015-05-06 06:58:54 -0500907 mce_log(&m);
Aravind Gopalakrishnanafdf3442015-05-06 06:58:53 -0500908}
909
Borislav Petkov68b5e432018-11-09 23:13:13 +0100910asmlinkage __visible void __irq_entry smp_deferred_error_interrupt(struct pt_regs *regs)
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500911{
912 entering_irq();
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500913 trace_deferred_error_apic_entry(DEFERRED_ERROR_VECTOR);
Thomas Gleixner0f42ae22017-08-28 08:47:28 +0200914 inc_irq_stat(irq_deferred_error_count);
915 deferred_error_int_vector();
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500916 trace_deferred_error_apic_exit(DEFERRED_ERROR_VECTOR);
917 exiting_ack_irq();
918}
919
Yazen Ghannam37d43ac2017-05-19 11:39:14 +0200920/*
921 * Returns true if the logged error is deferred. False, otherwise.
922 */
923static inline bool
924_log_error_bank(unsigned int bank, u32 msr_stat, u32 msr_addr, u64 misc)
925{
926 u64 status, addr = 0;
927
928 rdmsrl(msr_stat, status);
929 if (!(status & MCI_STATUS_VAL))
930 return false;
931
932 if (status & MCI_STATUS_ADDRV)
933 rdmsrl(msr_addr, addr);
934
935 __log_error(bank, status, addr, misc);
936
Yazen Ghannama24b8c32017-06-13 18:28:28 +0200937 wrmsrl(msr_stat, 0);
Yazen Ghannam37d43ac2017-05-19 11:39:14 +0200938
939 return status & MCI_STATUS_DEFERRED;
940}
941
942/*
943 * We have three scenarios for checking for Deferred errors:
944 *
945 * 1) Non-SMCA systems check MCA_STATUS and log error if found.
946 * 2) SMCA systems check MCA_STATUS. If error is found then log it and also
947 * clear MCA_DESTAT.
948 * 3) SMCA systems check MCA_DESTAT, if error was not found in MCA_STATUS, and
949 * log it.
950 */
951static void log_error_deferred(unsigned int bank)
952{
953 bool defrd;
954
955 defrd = _log_error_bank(bank, msr_ops.status(bank),
956 msr_ops.addr(bank), 0);
957
958 if (!mce_flags.smca)
959 return;
960
961 /* Clear MCA_DESTAT if we logged the deferred error from MCA_STATUS. */
962 if (defrd) {
963 wrmsrl(MSR_AMD64_SMCA_MCx_DESTAT(bank), 0);
964 return;
965 }
966
967 /*
968 * Only deferred errors are logged in MCA_DE{STAT,ADDR} so just check
969 * for a valid error.
970 */
971 _log_error_bank(bank, MSR_AMD64_SMCA_MCx_DESTAT(bank),
972 MSR_AMD64_SMCA_MCx_DEADDR(bank), 0);
973}
974
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500975/* APIC interrupt handler for deferred errors */
976static void amd_deferred_error_interrupt(void)
977{
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500978 unsigned int bank;
979
Yazen Ghannamc7d314f2019-06-07 20:18:05 +0000980 for (bank = 0; bank < this_cpu_read(mce_num_banks); ++bank)
Yazen Ghannam37d43ac2017-05-19 11:39:14 +0200981 log_error_deferred(bank);
982}
Yazen Ghannam34102002016-05-11 14:58:23 +0200983
Yazen Ghannam37d43ac2017-05-19 11:39:14 +0200984static void log_error_thresholding(unsigned int bank, u64 misc)
985{
986 _log_error_bank(bank, msr_ops.status(bank), msr_ops.addr(bank), misc);
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500987}
988
Yazen Ghannam17ef4af2017-06-13 18:28:29 +0200989static void log_and_reset_block(struct threshold_block *block)
990{
991 struct thresh_restart tr;
992 u32 low = 0, high = 0;
993
994 if (!block)
995 return;
996
997 if (rdmsr_safe(block->address, &low, &high))
998 return;
999
1000 if (!(high & MASK_OVERFLOW_HI))
1001 return;
1002
1003 /* Log the MCE which caused the threshold event. */
1004 log_error_thresholding(block->bank, ((u64)high << 32) | low);
1005
1006 /* Reset threshold block after logging error. */
1007 memset(&tr, 0, sizeof(tr));
1008 tr.b = block;
1009 threshold_restart_bank(&tr);
1010}
1011
Jacob Shin89b831e2005-11-05 17:25:53 +01001012/*
Yazen Ghannam37d43ac2017-05-19 11:39:14 +02001013 * Threshold interrupt handler will service THRESHOLD_APIC_VECTOR. The interrupt
1014 * goes off when error_count reaches threshold_limit.
Jacob Shin89b831e2005-11-05 17:25:53 +01001015 */
Andi Kleenb2762682009-02-12 13:49:31 +01001016static void amd_threshold_interrupt(void)
Jacob Shin89b831e2005-11-05 17:25:53 +01001017{
Yazen Ghannam17ef4af2017-06-13 18:28:29 +02001018 struct threshold_block *first_block = NULL, *block = NULL, *tmp = NULL;
1019 unsigned int bank, cpu = smp_processor_id();
Jacob Shin89b831e2005-11-05 17:25:53 +01001020
Yazen Ghannamc7d314f2019-06-07 20:18:05 +00001021 for (bank = 0; bank < this_cpu_read(mce_num_banks); ++bank) {
Chen Yucong44612a32014-10-02 14:48:19 +02001022 if (!(per_cpu(bank_map, cpu) & (1 << bank)))
Jan Beulich24ce0e92007-02-13 13:26:23 +01001023 continue;
Jacob Shin89b831e2005-11-05 17:25:53 +01001024
Yazen Ghannam17ef4af2017-06-13 18:28:29 +02001025 first_block = per_cpu(threshold_banks, cpu)[bank]->blocks;
1026 if (!first_block)
1027 continue;
Jacob Shin95268662006-06-26 13:58:53 +02001028
Yazen Ghannam17ef4af2017-06-13 18:28:29 +02001029 /*
1030 * The first block is also the head of the list. Check it first
1031 * before iterating over the rest.
1032 */
1033 log_and_reset_block(first_block);
1034 list_for_each_entry_safe(block, tmp, &first_block->miscj, miscj)
1035 log_and_reset_block(block);
Jacob Shin89b831e2005-11-05 17:25:53 +01001036 }
Jacob Shin89b831e2005-11-05 17:25:53 +01001037}
1038
1039/*
1040 * Sysfs Interface
1041 */
1042
Jacob Shin89b831e2005-11-05 17:25:53 +01001043struct threshold_attr {
Jacob Shin2903ee82006-06-26 13:58:56 +02001044 struct attribute attr;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001045 ssize_t (*show) (struct threshold_block *, char *);
1046 ssize_t (*store) (struct threshold_block *, const char *, size_t count);
Jacob Shin89b831e2005-11-05 17:25:53 +01001047};
1048
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001049#define SHOW_FIELDS(name) \
1050static ssize_t show_ ## name(struct threshold_block *b, char *buf) \
1051{ \
Borislav Petkov18c20f32012-04-27 12:31:34 +02001052 return sprintf(buf, "%lu\n", (unsigned long) b->name); \
Jacob Shin2903ee82006-06-26 13:58:56 +02001053}
Jacob Shin89b831e2005-11-05 17:25:53 +01001054SHOW_FIELDS(interrupt_enable)
1055SHOW_FIELDS(threshold_limit)
1056
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001057static ssize_t
Hidetoshi Seto9319cec2009-04-14 17:26:30 +09001058store_interrupt_enable(struct threshold_block *b, const char *buf, size_t size)
Jacob Shin89b831e2005-11-05 17:25:53 +01001059{
Mike Travis4cd46012008-12-16 17:34:04 -08001060 struct thresh_restart tr;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001061 unsigned long new;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001062
Borislav Petkovf227d432012-04-16 18:01:53 +02001063 if (!b->interrupt_capable)
1064 return -EINVAL;
1065
Daniel Walter164109e2014-08-08 14:24:03 -07001066 if (kstrtoul(buf, 0, &new) < 0)
Jacob Shin89b831e2005-11-05 17:25:53 +01001067 return -EINVAL;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001068
Jacob Shin89b831e2005-11-05 17:25:53 +01001069 b->interrupt_enable = !!new;
1070
Robert Richter9c37c9d2010-10-25 16:03:35 +02001071 memset(&tr, 0, sizeof(tr));
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001072 tr.b = b;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001073
Andrew Mortona6b6a142009-03-18 10:40:25 +10301074 smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
Jacob Shin89b831e2005-11-05 17:25:53 +01001075
Hidetoshi Seto9319cec2009-04-14 17:26:30 +09001076 return size;
Jacob Shin89b831e2005-11-05 17:25:53 +01001077}
1078
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001079static ssize_t
Hidetoshi Seto9319cec2009-04-14 17:26:30 +09001080store_threshold_limit(struct threshold_block *b, const char *buf, size_t size)
Jacob Shin89b831e2005-11-05 17:25:53 +01001081{
Mike Travis4cd46012008-12-16 17:34:04 -08001082 struct thresh_restart tr;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001083 unsigned long new;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001084
Daniel Walter164109e2014-08-08 14:24:03 -07001085 if (kstrtoul(buf, 0, &new) < 0)
Jacob Shin89b831e2005-11-05 17:25:53 +01001086 return -EINVAL;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001087
Jacob Shin89b831e2005-11-05 17:25:53 +01001088 if (new > THRESHOLD_MAX)
1089 new = THRESHOLD_MAX;
1090 if (new < 1)
1091 new = 1;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001092
Robert Richter9c37c9d2010-10-25 16:03:35 +02001093 memset(&tr, 0, sizeof(tr));
Mike Travis4cd46012008-12-16 17:34:04 -08001094 tr.old_limit = b->threshold_limit;
Jacob Shin89b831e2005-11-05 17:25:53 +01001095 b->threshold_limit = new;
Mike Travis4cd46012008-12-16 17:34:04 -08001096 tr.b = b;
Jacob Shin89b831e2005-11-05 17:25:53 +01001097
Andrew Mortona6b6a142009-03-18 10:40:25 +10301098 smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
Jacob Shin89b831e2005-11-05 17:25:53 +01001099
Hidetoshi Seto9319cec2009-04-14 17:26:30 +09001100 return size;
Jacob Shin89b831e2005-11-05 17:25:53 +01001101}
1102
Jacob Shin95268662006-06-26 13:58:53 +02001103static ssize_t show_error_count(struct threshold_block *b, char *buf)
Jacob Shin89b831e2005-11-05 17:25:53 +01001104{
Borislav Petkov2c9c42f2012-04-27 12:53:59 +02001105 u32 lo, hi;
Andrew Mortona6b6a142009-03-18 10:40:25 +10301106
Borislav Petkov2c9c42f2012-04-27 12:53:59 +02001107 rdmsr_on_cpu(b->cpu, b->address, &lo, &hi);
1108
1109 return sprintf(buf, "%u\n", ((hi & THRESHOLD_MAX) -
1110 (THRESHOLD_MAX - b->threshold_limit)));
Jacob Shin89b831e2005-11-05 17:25:53 +01001111}
1112
Borislav Petkov6e927362012-04-27 15:37:25 +02001113static struct threshold_attr error_count = {
1114 .attr = {.name = __stringify(error_count), .mode = 0444 },
1115 .show = show_error_count,
1116};
Jacob Shin89b831e2005-11-05 17:25:53 +01001117
Hidetoshi Seto34fa1962009-04-08 12:31:18 +02001118#define RW_ATTR(val) \
1119static struct threshold_attr val = { \
1120 .attr = {.name = __stringify(val), .mode = 0644 }, \
1121 .show = show_## val, \
1122 .store = store_## val, \
Jacob Shin89b831e2005-11-05 17:25:53 +01001123};
1124
Jacob Shin2903ee82006-06-26 13:58:56 +02001125RW_ATTR(interrupt_enable);
1126RW_ATTR(threshold_limit);
Jacob Shin89b831e2005-11-05 17:25:53 +01001127
1128static struct attribute *default_attrs[] = {
Jacob Shin89b831e2005-11-05 17:25:53 +01001129 &threshold_limit.attr,
1130 &error_count.attr,
Borislav Petkovd26ecc42012-04-16 18:20:36 +02001131 NULL, /* possibly interrupt_enable if supported, see below */
1132 NULL,
Jacob Shin89b831e2005-11-05 17:25:53 +01001133};
1134
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001135#define to_block(k) container_of(k, struct threshold_block, kobj)
1136#define to_attr(a) container_of(a, struct threshold_attr, attr)
Jacob Shin89b831e2005-11-05 17:25:53 +01001137
1138static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf)
1139{
Jacob Shin95268662006-06-26 13:58:53 +02001140 struct threshold_block *b = to_block(kobj);
Jacob Shin89b831e2005-11-05 17:25:53 +01001141 struct threshold_attr *a = to_attr(attr);
1142 ssize_t ret;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001143
Jacob Shin89b831e2005-11-05 17:25:53 +01001144 ret = a->show ? a->show(b, buf) : -EIO;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001145
Jacob Shin89b831e2005-11-05 17:25:53 +01001146 return ret;
1147}
1148
1149static ssize_t store(struct kobject *kobj, struct attribute *attr,
1150 const char *buf, size_t count)
1151{
Jacob Shin95268662006-06-26 13:58:53 +02001152 struct threshold_block *b = to_block(kobj);
Jacob Shin89b831e2005-11-05 17:25:53 +01001153 struct threshold_attr *a = to_attr(attr);
1154 ssize_t ret;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001155
Jacob Shin89b831e2005-11-05 17:25:53 +01001156 ret = a->store ? a->store(b, buf, count) : -EIO;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001157
Jacob Shin89b831e2005-11-05 17:25:53 +01001158 return ret;
1159}
1160
Emese Revfy52cf25d2010-01-19 02:58:23 +01001161static const struct sysfs_ops threshold_ops = {
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001162 .show = show,
1163 .store = store,
Jacob Shin89b831e2005-11-05 17:25:53 +01001164};
1165
1166static struct kobj_type threshold_ktype = {
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001167 .sysfs_ops = &threshold_ops,
1168 .default_attrs = default_attrs,
Jacob Shin89b831e2005-11-05 17:25:53 +01001169};
1170
Yazen Ghannam87a6d402016-09-12 09:59:35 +02001171static const char *get_name(unsigned int bank, struct threshold_block *b)
1172{
Yazen Ghanname5d6a122018-02-21 11:18:57 +01001173 enum smca_bank_types bank_type;
Yazen Ghannam87a6d402016-09-12 09:59:35 +02001174
1175 if (!mce_flags.smca) {
1176 if (b && bank == 4)
1177 return bank4_names(b);
1178
1179 return th_names[bank];
1180 }
1181
Yazen Ghanname5d6a122018-02-21 11:18:57 +01001182 bank_type = smca_get_bank_type(bank);
1183 if (bank_type >= N_SMCA_BANK_TYPES)
Yazen Ghannam87a6d402016-09-12 09:59:35 +02001184 return NULL;
1185
Yazen Ghannam87a6d402016-09-12 09:59:35 +02001186 if (b && bank_type == SMCA_UMC) {
1187 if (b->block < ARRAY_SIZE(smca_umc_block_names))
1188 return smca_umc_block_names[b->block];
1189 return NULL;
1190 }
1191
Yazen Ghannam0b737a92017-01-23 19:35:08 +01001192 if (smca_banks[bank].hwid->count == 1)
1193 return smca_get_name(bank_type);
1194
Yazen Ghannam87a6d402016-09-12 09:59:35 +02001195 snprintf(buf_mcatype, MAX_MCATYPE_NAME_LEN,
Borislav Petkovc09a8c42016-11-03 21:12:33 +01001196 "%s_%x", smca_get_name(bank_type),
Yazen Ghannam0b737a92017-01-23 19:35:08 +01001197 smca_banks[bank].sysfs_id);
Yazen Ghannam87a6d402016-09-12 09:59:35 +02001198 return buf_mcatype;
1199}
1200
Borislav Petkov6e5cf312020-02-04 13:28:41 +01001201static int allocate_threshold_blocks(unsigned int cpu, struct threshold_bank *tb,
1202 unsigned int bank, unsigned int block,
1203 u32 address)
Jacob Shin89b831e2005-11-05 17:25:53 +01001204{
Jacob Shin95268662006-06-26 13:58:53 +02001205 struct threshold_block *b = NULL;
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001206 u32 low, high;
1207 int err;
Jacob Shin95268662006-06-26 13:58:53 +02001208
Yazen Ghannamc7d314f2019-06-07 20:18:05 +00001209 if ((bank >= per_cpu(mce_num_banks, cpu)) || (block >= NR_BLOCKS))
Jacob Shin95268662006-06-26 13:58:53 +02001210 return 0;
1211
Andrew Mortona6b6a142009-03-18 10:40:25 +10301212 if (rdmsr_safe_on_cpu(cpu, address, &low, &high))
Jan Beulich24ce0e92007-02-13 13:26:23 +01001213 return 0;
Jacob Shin95268662006-06-26 13:58:53 +02001214
1215 if (!(high & MASK_VALID_HI)) {
1216 if (block)
1217 goto recurse;
1218 else
1219 return 0;
1220 }
1221
Jan Beulich24ce0e92007-02-13 13:26:23 +01001222 if (!(high & MASK_CNTP_HI) ||
1223 (high & MASK_LOCKED_HI))
Jacob Shin95268662006-06-26 13:58:53 +02001224 goto recurse;
1225
1226 b = kzalloc(sizeof(struct threshold_block), GFP_KERNEL);
1227 if (!b)
1228 return -ENOMEM;
Jacob Shin95268662006-06-26 13:58:53 +02001229
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001230 b->block = block;
1231 b->bank = bank;
1232 b->cpu = cpu;
1233 b->address = address;
1234 b->interrupt_enable = 0;
Borislav Petkovf227d432012-04-16 18:01:53 +02001235 b->interrupt_capable = lvt_interrupt_supported(bank, high);
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001236 b->threshold_limit = THRESHOLD_MAX;
Jacob Shin95268662006-06-26 13:58:53 +02001237
Aravind Gopalakrishnand79f9312015-02-02 11:02:41 -06001238 if (b->interrupt_capable) {
Borislav Petkovd26ecc42012-04-16 18:20:36 +02001239 threshold_ktype.default_attrs[2] = &interrupt_enable.attr;
Aravind Gopalakrishnand79f9312015-02-02 11:02:41 -06001240 b->interrupt_enable = 1;
1241 } else {
Borislav Petkovd26ecc42012-04-16 18:20:36 +02001242 threshold_ktype.default_attrs[2] = NULL;
Aravind Gopalakrishnand79f9312015-02-02 11:02:41 -06001243 }
Borislav Petkovd26ecc42012-04-16 18:20:36 +02001244
Jacob Shin95268662006-06-26 13:58:53 +02001245 INIT_LIST_HEAD(&b->miscj);
1246
Borislav Petkov6e5cf312020-02-04 13:28:41 +01001247 if (tb->blocks)
1248 list_add(&b->miscj, &tb->blocks->miscj);
1249 else
1250 tb->blocks = b;
Jacob Shin95268662006-06-26 13:58:53 +02001251
Borislav Petkov6e5cf312020-02-04 13:28:41 +01001252 err = kobject_init_and_add(&b->kobj, &threshold_ktype, tb->kobj, get_name(bank, b));
Jacob Shin95268662006-06-26 13:58:53 +02001253 if (err)
1254 goto out_free;
1255recurse:
Yazen Ghannam95d057f2019-06-07 20:18:04 +00001256 address = get_block_address(address, low, high, bank, ++block, cpu);
Aravind Gopalakrishnan8dd1e172016-03-07 14:02:19 +01001257 if (!address)
1258 return 0;
Jacob Shin95268662006-06-26 13:58:53 +02001259
Borislav Petkov6e5cf312020-02-04 13:28:41 +01001260 err = allocate_threshold_blocks(cpu, tb, bank, block, address);
Jacob Shin95268662006-06-26 13:58:53 +02001261 if (err)
1262 goto out_free;
1263
Greg KH213eca7f2008-01-30 13:29:58 +01001264 if (b)
1265 kobject_uevent(&b->kobj, KOBJ_ADD);
Greg Kroah-Hartman542eb752007-12-19 09:23:20 -08001266
Jacob Shin95268662006-06-26 13:58:53 +02001267 return err;
1268
1269out_free:
1270 if (b) {
Greg Kroah-Hartman38a382a2007-12-20 08:13:05 -08001271 kobject_put(&b->kobj);
Julia Lawalld9a5ac92011-05-13 15:52:09 +02001272 list_del(&b->miscj);
Jacob Shin95268662006-06-26 13:58:53 +02001273 kfree(b);
1274 }
1275 return err;
1276}
1277
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001278static int __threshold_add_blocks(struct threshold_bank *b)
Borislav Petkov019f34f2012-05-02 17:16:59 +02001279{
1280 struct list_head *head = &b->blocks->miscj;
1281 struct threshold_block *pos = NULL;
1282 struct threshold_block *tmp = NULL;
1283 int err = 0;
1284
1285 err = kobject_add(&b->blocks->kobj, b->kobj, b->blocks->kobj.name);
1286 if (err)
1287 return err;
1288
1289 list_for_each_entry_safe(pos, tmp, head, miscj) {
1290
1291 err = kobject_add(&pos->kobj, b->kobj, pos->kobj.name);
1292 if (err) {
1293 list_for_each_entry_safe_reverse(pos, tmp, head, miscj)
1294 kobject_del(&pos->kobj);
1295
1296 return err;
1297 }
1298 }
1299 return err;
1300}
1301
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001302static int threshold_create_bank(unsigned int cpu, unsigned int bank)
Jacob Shin95268662006-06-26 13:58:53 +02001303{
Greg Kroah-Hartmand6126ef2012-01-26 15:49:14 -08001304 struct device *dev = per_cpu(mce_device, cpu);
Borislav Petkov019f34f2012-05-02 17:16:59 +02001305 struct amd_northbridge *nb = NULL;
Borislav Petkov92e26e22012-05-02 16:20:49 +02001306 struct threshold_bank *b = NULL;
Yazen Ghannam87a6d402016-09-12 09:59:35 +02001307 const char *name = get_name(bank, NULL);
Borislav Petkov92e26e22012-05-02 16:20:49 +02001308 int err = 0;
Jacob Shin95268662006-06-26 13:58:53 +02001309
Thomas Gleixner0dad3a32016-12-26 22:58:20 +01001310 if (!dev)
1311 return -ENODEV;
1312
Boris Ostrovskyc76e8162013-03-14 17:10:40 -04001313 if (is_shared_bank(bank)) {
Borislav Petkov019f34f2012-05-02 17:16:59 +02001314 nb = node_to_amd_nb(amd_get_nb_id(cpu));
Borislav Petkov019f34f2012-05-02 17:16:59 +02001315
1316 /* threshold descriptor already initialized on this node? */
Daniel J Blueman21c5e502012-10-01 14:42:05 +08001317 if (nb && nb->bank4) {
Borislav Petkov019f34f2012-05-02 17:16:59 +02001318 /* yes, use it */
1319 b = nb->bank4;
1320 err = kobject_add(b->kobj, &dev->kobj, name);
1321 if (err)
1322 goto out;
1323
1324 per_cpu(threshold_banks, cpu)[bank] = b;
Elena Reshetova473e90b2017-05-19 11:39:13 +02001325 refcount_inc(&b->cpus);
Borislav Petkov019f34f2012-05-02 17:16:59 +02001326
1327 err = __threshold_add_blocks(b);
1328
1329 goto out;
1330 }
1331 }
1332
Jacob Shin95268662006-06-26 13:58:53 +02001333 b = kzalloc(sizeof(struct threshold_bank), GFP_KERNEL);
Jacob Shin89b831e2005-11-05 17:25:53 +01001334 if (!b) {
1335 err = -ENOMEM;
1336 goto out;
1337 }
Jacob Shin89b831e2005-11-05 17:25:53 +01001338
Greg Kroah-Hartmane032d8072012-01-16 14:40:28 -08001339 b->kobj = kobject_create_and_add(name, &dev->kobj);
Borislav Petkov92e26e22012-05-02 16:20:49 +02001340 if (!b->kobj) {
1341 err = -EINVAL;
Greg Kroah-Hartmana521cf22007-12-19 09:23:20 -08001342 goto out_free;
Borislav Petkov92e26e22012-05-02 16:20:49 +02001343 }
Jacob Shin95268662006-06-26 13:58:53 +02001344
Boris Ostrovskyc76e8162013-03-14 17:10:40 -04001345 if (is_shared_bank(bank)) {
Elena Reshetova473e90b2017-05-19 11:39:13 +02001346 refcount_set(&b->cpus, 1);
Borislav Petkov019f34f2012-05-02 17:16:59 +02001347
1348 /* nb is already initialized, see above */
Daniel J Blueman21c5e502012-10-01 14:42:05 +08001349 if (nb) {
1350 WARN_ON(nb->bank4);
1351 nb->bank4 = b;
1352 }
Borislav Petkov019f34f2012-05-02 17:16:59 +02001353 }
1354
Borislav Petkov6e5cf312020-02-04 13:28:41 +01001355 err = allocate_threshold_blocks(cpu, b, bank, 0, msr_ops.misc(bank));
1356 if (err)
1357 goto out_free;
1358
1359 per_cpu(threshold_banks, cpu)[bank] = b;
1360
1361 return 0;
Jacob Shin95268662006-06-26 13:58:53 +02001362
Borislav Petkov019f34f2012-05-02 17:16:59 +02001363 out_free:
Jacob Shin95268662006-06-26 13:58:53 +02001364 kfree(b);
Borislav Petkov019f34f2012-05-02 17:16:59 +02001365
1366 out:
Jacob Shin89b831e2005-11-05 17:25:53 +01001367 return err;
1368}
1369
Chandra Seetharamanbe6b5a32006-07-30 03:03:37 -07001370static void deallocate_threshold_block(unsigned int cpu,
Jacob Shin95268662006-06-26 13:58:53 +02001371 unsigned int bank)
1372{
1373 struct threshold_block *pos = NULL;
1374 struct threshold_block *tmp = NULL;
1375 struct threshold_bank *head = per_cpu(threshold_banks, cpu)[bank];
1376
1377 if (!head)
1378 return;
1379
1380 list_for_each_entry_safe(pos, tmp, &head->blocks->miscj, miscj) {
Greg Kroah-Hartman38a382a2007-12-20 08:13:05 -08001381 kobject_put(&pos->kobj);
Jacob Shin95268662006-06-26 13:58:53 +02001382 list_del(&pos->miscj);
1383 kfree(pos);
1384 }
1385
1386 kfree(per_cpu(threshold_banks, cpu)[bank]->blocks);
1387 per_cpu(threshold_banks, cpu)[bank]->blocks = NULL;
1388}
1389
Borislav Petkov019f34f2012-05-02 17:16:59 +02001390static void __threshold_remove_blocks(struct threshold_bank *b)
1391{
1392 struct threshold_block *pos = NULL;
1393 struct threshold_block *tmp = NULL;
1394
1395 kobject_del(b->kobj);
1396
1397 list_for_each_entry_safe(pos, tmp, &b->blocks->miscj, miscj)
1398 kobject_del(&pos->kobj);
1399}
1400
Chandra Seetharamanbe6b5a32006-07-30 03:03:37 -07001401static void threshold_remove_bank(unsigned int cpu, int bank)
Jacob Shin89b831e2005-11-05 17:25:53 +01001402{
Borislav Petkov019f34f2012-05-02 17:16:59 +02001403 struct amd_northbridge *nb;
Jacob Shin89b831e2005-11-05 17:25:53 +01001404 struct threshold_bank *b;
Jacob Shin89b831e2005-11-05 17:25:53 +01001405
1406 b = per_cpu(threshold_banks, cpu)[bank];
1407 if (!b)
1408 return;
Borislav Petkov019f34f2012-05-02 17:16:59 +02001409
Jacob Shin95268662006-06-26 13:58:53 +02001410 if (!b->blocks)
1411 goto free_out;
1412
Boris Ostrovskyc76e8162013-03-14 17:10:40 -04001413 if (is_shared_bank(bank)) {
Elena Reshetova473e90b2017-05-19 11:39:13 +02001414 if (!refcount_dec_and_test(&b->cpus)) {
Borislav Petkov019f34f2012-05-02 17:16:59 +02001415 __threshold_remove_blocks(b);
1416 per_cpu(threshold_banks, cpu)[bank] = NULL;
1417 return;
1418 } else {
1419 /*
1420 * the last CPU on this node using the shared bank is
1421 * going away, remove that bank now.
1422 */
1423 nb = node_to_amd_nb(amd_get_nb_id(cpu));
1424 nb->bank4 = NULL;
1425 }
1426 }
1427
Jacob Shin95268662006-06-26 13:58:53 +02001428 deallocate_threshold_block(cpu, bank);
1429
1430free_out:
Rafael J. Wysocki87357282008-08-22 22:23:09 +02001431 kobject_del(b->kobj);
Greg Kroah-Hartman38a382a2007-12-20 08:13:05 -08001432 kobject_put(b->kobj);
Jacob Shin95268662006-06-26 13:58:53 +02001433 kfree(b);
1434 per_cpu(threshold_banks, cpu)[bank] = NULL;
Jacob Shin89b831e2005-11-05 17:25:53 +01001435}
1436
Sebastian Andrzej Siewior4d7b02d2016-11-10 18:44:44 +01001437int mce_threshold_remove_device(unsigned int cpu)
Jacob Shin89b831e2005-11-05 17:25:53 +01001438{
Jacob Shin2903ee82006-06-26 13:58:56 +02001439 unsigned int bank;
Jacob Shin89b831e2005-11-05 17:25:53 +01001440
Yazen Ghannamc7d314f2019-06-07 20:18:05 +00001441 for (bank = 0; bank < per_cpu(mce_num_banks, cpu); ++bank) {
Yinghai Lu5a96f4a2008-01-30 13:33:40 +01001442 if (!(per_cpu(bank_map, cpu) & (1 << bank)))
Jacob Shin89b831e2005-11-05 17:25:53 +01001443 continue;
1444 threshold_remove_bank(cpu, bank);
1445 }
Boris Ostrovskybafcdd32013-03-14 17:10:41 -04001446 kfree(per_cpu(threshold_banks, cpu));
Sebastian Andrzej Siewiorec553ab2016-11-10 18:44:42 +01001447 per_cpu(threshold_banks, cpu) = NULL;
Sebastian Andrzej Siewior4d7b02d2016-11-10 18:44:44 +01001448 return 0;
Jacob Shin89b831e2005-11-05 17:25:53 +01001449}
1450
Sebastian Andrzej Siewior09436372016-11-10 18:44:41 +01001451/* create dir/files for all valid threshold banks */
Sebastian Andrzej Siewior4d7b02d2016-11-10 18:44:44 +01001452int mce_threshold_create_device(unsigned int cpu)
Jacob Shin89b831e2005-11-05 17:25:53 +01001453{
Sebastian Andrzej Siewior09436372016-11-10 18:44:41 +01001454 unsigned int bank;
1455 struct threshold_bank **bp;
1456 int err = 0;
1457
Sebastian Andrzej Siewior7f34b932016-11-10 18:44:43 +01001458 bp = per_cpu(threshold_banks, cpu);
1459 if (bp)
1460 return 0;
1461
Yazen Ghannamc7d314f2019-06-07 20:18:05 +00001462 bp = kcalloc(per_cpu(mce_num_banks, cpu), sizeof(struct threshold_bank *),
Sebastian Andrzej Siewior09436372016-11-10 18:44:41 +01001463 GFP_KERNEL);
1464 if (!bp)
1465 return -ENOMEM;
1466
1467 per_cpu(threshold_banks, cpu) = bp;
1468
Yazen Ghannamc7d314f2019-06-07 20:18:05 +00001469 for (bank = 0; bank < per_cpu(mce_num_banks, cpu); ++bank) {
Sebastian Andrzej Siewior09436372016-11-10 18:44:41 +01001470 if (!(per_cpu(bank_map, cpu) & (1 << bank)))
1471 continue;
1472 err = threshold_create_bank(cpu, bank);
1473 if (err)
Sebastian Andrzej Siewiorec553ab2016-11-10 18:44:42 +01001474 goto err;
Jacob Shin89b831e2005-11-05 17:25:53 +01001475 }
Sebastian Andrzej Siewiorec553ab2016-11-10 18:44:42 +01001476 return err;
1477err:
Sebastian Andrzej Siewior4d7b02d2016-11-10 18:44:44 +01001478 mce_threshold_remove_device(cpu);
Sebastian Andrzej Siewior09436372016-11-10 18:44:41 +01001479 return err;
Jacob Shin89b831e2005-11-05 17:25:53 +01001480}
1481
Jacob Shin89b831e2005-11-05 17:25:53 +01001482static __init int threshold_init_device(void)
1483{
Jacob Shin2903ee82006-06-26 13:58:56 +02001484 unsigned lcpu = 0;
Jacob Shin89b831e2005-11-05 17:25:53 +01001485
Jacob Shin89b831e2005-11-05 17:25:53 +01001486 /* to hit CPUs online before the notifier is up */
1487 for_each_online_cpu(lcpu) {
Sebastian Andrzej Siewior4d7b02d2016-11-10 18:44:44 +01001488 int err = mce_threshold_create_device(lcpu);
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001489
Jacob Shin89b831e2005-11-05 17:25:53 +01001490 if (err)
Jacob Shinfff2e892006-06-26 13:58:50 +02001491 return err;
Jacob Shin89b831e2005-11-05 17:25:53 +01001492 }
Ingo Molnar1cb2a8e2009-04-08 12:31:18 +02001493
Borislav Petkov60c81442018-11-27 14:41:37 +01001494 if (thresholding_irq_en)
1495 mce_threshold_vector = amd_threshold_interrupt;
1496
Jacob Shinfff2e892006-06-26 13:58:50 +02001497 return 0;
Jacob Shin89b831e2005-11-05 17:25:53 +01001498}
Liu, Jinsonga8fccdb2012-06-07 19:58:50 +08001499/*
1500 * there are 3 funcs which need to be _initcalled in a logic sequence:
1501 * 1. xen_late_init_mcelog
1502 * 2. mcheck_init_device
1503 * 3. threshold_init_device
1504 *
1505 * xen_late_init_mcelog must register xen_mce_chrdev_device before
1506 * native mce_chrdev_device registration if running under xen platform;
1507 *
1508 * mcheck_init_device should be inited before threshold_init_device to
1509 * initialize mce_device, otherwise a NULL ptr dereference will cause panic.
1510 *
1511 * so we use following _initcalls
1512 * 1. device_initcall(xen_late_init_mcelog);
1513 * 2. device_initcall_sync(mcheck_init_device);
1514 * 3. late_initcall(threshold_init_device);
1515 *
1516 * when running under xen, the initcall order is 1,2,3;
1517 * on baremetal, we skip 1 and we do only 2 and 3.
1518 */
1519late_initcall(threshold_init_device);