blob: 126f98066f1b464acd7be71d37f223b7b4ff5ded [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000022#include <linux/interrupt.h>
Sujith394cf0a2009-02-09 13:26:54 +053023#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040024#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujith394cf0a2009-02-09 13:26:54 +053026#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080027#include "common.h"
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +053028#include "mci.h"
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +020029#include "dfs.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080030
31/*
32 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
33 * should rely on this file or its contents.
34 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070035
Sujith394cf0a2009-02-09 13:26:54 +053036struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070037
Sujith394cf0a2009-02-09 13:26:54 +053038/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070039
Ming Lei13bda122009-12-29 22:57:28 +080040#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053041 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080042 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053043 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080044 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053045 (((unsigned long long int)(x)) & 0xffffffff) : \
46 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070047
Sujith394cf0a2009-02-09 13:26:54 +053048/* increment with wrap-around */
49#define INCR(_l, _sz) do { \
50 (_l)++; \
51 (_l) &= ((_sz) - 1); \
52 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070053
Sujith394cf0a2009-02-09 13:26:54 +053054/* decrement with wrap-around */
55#define DECR(_l, _sz) do { \
56 (_l)--; \
57 (_l) &= ((_sz) - 1); \
58 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070059
Sujith394cf0a2009-02-09 13:26:54 +053060#define TSF_TO_TU(_h,_l) \
61 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
62
63#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
64
Sujith394cf0a2009-02-09 13:26:54 +053065struct ath_config {
Sujith394cf0a2009-02-09 13:26:54 +053066 u16 txpowlimit;
67 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068};
69
Sujith394cf0a2009-02-09 13:26:54 +053070/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053075 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053076 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
Sujitha119cc42009-03-30 15:28:38 +053082#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
Sujith394cf0a2009-02-09 13:26:54 +053086/**
87 * enum buffer_type - Buffer type flags
88 *
Sujith394cf0a2009-02-09 13:26:54 +053089 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
Sujith394cf0a2009-02-09 13:26:54 +053092 */
93enum buffer_type {
Mohammed Shafi Shajakhan436d0d92011-01-21 14:03:24 +053094 BUF_AMPDU = BIT(0),
95 BUF_AGGR = BIT(1),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070096};
97
Sujith394cf0a2009-02-09 13:26:54 +053098#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
99#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700100
Rajkumar Manoharan016c2172011-12-23 21:27:02 +0530101#define ATH_TXSTATUS_RING_SIZE 512
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400102
Mohammed Shafi Shajakhanc3d77692011-06-28 17:30:54 +0530103#define DS2PHYS(_dd, _ds) \
104 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
105#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
106#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
107
Sujith394cf0a2009-02-09 13:26:54 +0530108struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400109 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530110 dma_addr_t dd_desc_paddr;
111 u32 dd_desc_len;
Sujith394cf0a2009-02-09 13:26:54 +0530112};
113
114int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
115 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400116 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530117
118/***********/
119/* RX / TX */
120/***********/
121
Sujith394cf0a2009-02-09 13:26:54 +0530122#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530123#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200124#define ATH_TXBUF_RESERVE 5
125#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530126#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530127
128#define TID_TO_WME_AC(_tid) \
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530129 ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
130 (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
131 (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
132 IEEE80211_AC_VO)
Sujith394cf0a2009-02-09 13:26:54 +0530133
Sujith394cf0a2009-02-09 13:26:54 +0530134#define ATH_AGGR_DELIM_SZ 4
135#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
136/* number of delimiters for encryption padding */
137#define ATH_AGGR_ENCRYPTDELIM 10
138/* minimum h/w qdepth to be sustained to maximize aggregation */
139#define ATH_AGGR_MIN_QDEPTH 2
Sujith394cf0a2009-02-09 13:26:54 +0530140
141#define IEEE80211_SEQ_SEQ_SHIFT 4
142#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530143#define IEEE80211_WEP_IVLEN 3
144#define IEEE80211_WEP_KIDLEN 1
145#define IEEE80211_WEP_CRCLEN 4
146#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
147 (IEEE80211_WEP_IVLEN + \
148 IEEE80211_WEP_KIDLEN + \
149 IEEE80211_WEP_CRCLEN))
150
151/* return whether a bit at index _n in bitmap _bm is set
152 * _sz is the size of the bitmap */
153#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
154 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
155
156/* return block-ack bitmap index given sequence and starting sequence */
157#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
158
Felix Fietkau156369f2011-12-14 22:08:04 +0100159/* return the seqno for _start + _offset */
160#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
161
Sujith394cf0a2009-02-09 13:26:54 +0530162/* returns delimiter padding required given the packet length */
163#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800164 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
165 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530166
167#define BAW_WITHIN(_start, _bawsz, _seqno) \
168 ((((_seqno) - (_start)) & 4095) < (_bawsz))
169
Sujith394cf0a2009-02-09 13:26:54 +0530170#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
171
Sujith Manoharan365d2eb2012-09-26 12:22:08 +0530172#define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
173
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400174#define ATH_TX_COMPLETE_POLL_INT 1000
175
Sujith394cf0a2009-02-09 13:26:54 +0530176enum ATH_AGGR_STATUS {
177 ATH_AGGR_DONE,
178 ATH_AGGR_BAW_CLOSED,
179 ATH_AGGR_LIMITED,
180};
181
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400182#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530183struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800184 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
185 u32 axq_qnum; /* ath9k hardware queue number */
Felix Fietkaufce041b2011-05-19 12:20:25 +0200186 void *axq_link;
Sujith17d79042009-02-09 13:27:03 +0530187 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530188 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530189 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100190 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530191 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400192 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530193 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400194 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400195 u8 txq_headidx;
196 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100197 int pending_frames;
Felix Fietkau23de5dc2011-12-19 16:45:54 +0100198 struct sk_buff_head complete_q;
Sujith394cf0a2009-02-09 13:26:54 +0530199};
200
Sujith93ef24b2010-05-20 15:34:40 +0530201struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100202 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530203 int sched;
Sujith93ef24b2010-05-20 15:34:40 +0530204 struct list_head list;
205 struct list_head tid_q;
Felix Fietkau55195412011-04-17 23:28:09 +0200206 bool clear_ps_filter;
Sujith93ef24b2010-05-20 15:34:40 +0530207};
208
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100209struct ath_frame_info {
Felix Fietkau56dc6332011-08-28 00:32:22 +0200210 struct ath_buf *bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100211 int framelen;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100212 enum ath9k_key_type keytype;
Felix Fietkaua75c0622011-08-28 00:32:21 +0200213 u8 keyix;
Felix Fietkau80b08a82012-06-15 03:04:53 +0200214 u8 rtscts_rate;
Felix Fietkau8fed1402013-08-06 14:18:07 +0200215 u8 retries : 7;
216 u8 baw_tracked : 1;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100217};
218
Sujith93ef24b2010-05-20 15:34:40 +0530219struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530220 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400221 u8 bfs_paprd;
Felix Fietkau399c6482011-09-14 21:24:17 +0200222 u8 ndelim;
Felix Fietkau6a0ddae2011-08-28 00:32:23 +0200223 u16 seqno;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530224 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530225};
226
227struct ath_buf {
228 struct list_head list;
229 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
230 an aggregate) */
231 struct ath_buf *bf_next; /* next subframe in the aggregate */
232 struct sk_buff *bf_mpdu; /* enclosing frame structure */
233 void *bf_desc; /* virtual addr of desc */
234 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700235 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Sujith93ef24b2010-05-20 15:34:40 +0530236 bool bf_stale;
Felix Fietkau79acac02013-04-22 23:11:44 +0200237 struct ieee80211_tx_rate rates[4];
Sujith93ef24b2010-05-20 15:34:40 +0530238 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530239};
240
241struct ath_atx_tid {
242 struct list_head list;
Felix Fietkau56dc6332011-08-28 00:32:22 +0200243 struct sk_buff_head buf_q;
Felix Fietkaubb195ff2013-08-06 14:18:03 +0200244 struct sk_buff_head retry_q;
Sujith93ef24b2010-05-20 15:34:40 +0530245 struct ath_node *an;
246 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200247 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Felix Fietkauf9437542011-12-14 22:08:08 +0100248 int bar_index;
Sujith93ef24b2010-05-20 15:34:40 +0530249 u16 seq_start;
250 u16 seq_next;
251 u16 baw_size;
252 int tidno;
253 int baw_head; /* first un-acked tx buffer */
254 int baw_tail; /* next unused tx buffer slot */
Felix Fietkau08c96ab2013-05-18 21:28:15 +0200255 bool sched;
256 bool paused;
257 bool active;
Sujith93ef24b2010-05-20 15:34:40 +0530258};
259
260struct ath_node {
Sujith Manoharana145daf2012-11-28 15:08:54 +0530261 struct ath_softc *sc;
Ben Greear7f010c92011-01-09 23:11:49 -0800262 struct ieee80211_sta *sta; /* station struct we're part of */
Ben Greear7e1e3862011-11-03 11:33:13 -0700263 struct ieee80211_vif *vif; /* interface with which we're associated */
Sujith Manoharande7b7602012-11-28 15:08:53 +0530264 struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530265 struct ath_atx_ac ac[IEEE80211_NUM_ACS];
Felix Fietkau93ae2dd2011-04-17 23:28:10 +0200266 int ps_key;
267
Sujith93ef24b2010-05-20 15:34:40 +0530268 u16 maxampdu;
269 u8 mpdudensity;
Felix Fietkau55195412011-04-17 23:28:09 +0200270
271 bool sleeping;
Sujith Manoharana145daf2012-11-28 15:08:54 +0530272
273#if defined(CONFIG_MAC80211_DEBUGFS) && defined(CONFIG_ATH9K_DEBUGFS)
274 struct dentry *node_stat;
275#endif
Sujith93ef24b2010-05-20 15:34:40 +0530276};
277
Sujith394cf0a2009-02-09 13:26:54 +0530278struct ath_tx_control {
279 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100280 struct ath_node *an;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400281 u8 paprd;
Thomas Huehn36323f82012-07-23 21:33:42 +0200282 struct ieee80211_sta *sta;
Sujith394cf0a2009-02-09 13:26:54 +0530283};
284
Sujith394cf0a2009-02-09 13:26:54 +0530285#define ATH_TX_ERROR 0x01
Sujith394cf0a2009-02-09 13:26:54 +0530286
Ben Greear60f2d1d2011-01-09 23:11:52 -0800287/**
288 * @txq_map: Index is mac80211 queue number. This is
289 * not necessarily the same as the hardware queue number
290 * (axq_qnum).
291 */
Sujith394cf0a2009-02-09 13:26:54 +0530292struct ath_tx {
293 u16 seq_no;
294 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530295 spinlock_t txbuflock;
296 struct list_head txbuf;
297 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
298 struct ath_descdma txdma;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530299 struct ath_txq *txq_map[IEEE80211_NUM_ACS];
Felix Fietkauf2c7a792013-06-07 18:12:00 +0200300 struct ath_txq *uapsdq;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530301 u32 txq_max_pending[IEEE80211_NUM_ACS];
302 u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
Sujith394cf0a2009-02-09 13:26:54 +0530303};
304
Felix Fietkaub5c804752010-04-15 17:38:48 -0400305struct ath_rx_edma {
306 struct sk_buff_head rx_fifo;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400307 u32 rx_fifo_hwsize;
308};
309
Sujith394cf0a2009-02-09 13:26:54 +0530310struct ath_rx {
311 u8 defant;
312 u8 rxotherant;
Felix Fietkau723e7112013-04-08 00:04:11 +0200313 bool discard_next;
Sujith394cf0a2009-02-09 13:26:54 +0530314 u32 *rxlink;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530315 u32 num_pkts;
Sujith394cf0a2009-02-09 13:26:54 +0530316 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530317 struct list_head rxbuf;
318 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400319 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100320
321 struct sk_buff *frag;
Christian Lamparter21fbbca2013-01-30 23:37:41 +0100322
323 u32 ampdu_ref;
Sujith394cf0a2009-02-09 13:26:54 +0530324};
325
326int ath_startrecv(struct ath_softc *sc);
327bool ath_stoprecv(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530328u32 ath_calcrxfilter(struct ath_softc *sc);
329int ath_rx_init(struct ath_softc *sc, int nbufs);
330void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400331int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530332struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530333void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
334void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
335void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530336void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau13815592013-01-20 18:51:53 +0100337bool ath_drain_all_txq(struct ath_softc *sc);
338void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530339void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
340void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
341void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
342int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith394cf0a2009-02-09 13:26:54 +0530343int ath_txq_update(struct ath_softc *sc, int qnum,
344 struct ath9k_tx_queue_info *q);
Felix Fietkauaa5955c2012-07-15 19:53:36 +0200345void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200346int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530347 struct ath_tx_control *txctl);
Felix Fietkau59505c02013-06-07 18:12:02 +0200348void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
349 struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530350void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400351void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200352int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
353 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530354void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530355void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
356
Felix Fietkau55195412011-04-17 23:28:09 +0200357void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
Johannes Berg042ec452011-09-29 16:04:26 +0200358void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
359 struct ath_node *an);
Felix Fietkau86a22ac2013-06-07 18:12:01 +0200360void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
361 struct ieee80211_sta *sta,
362 u16 tids, int nframes,
363 enum ieee80211_frame_release_type reason,
364 bool more_data);
Felix Fietkau55195412011-04-17 23:28:09 +0200365
Sujith394cf0a2009-02-09 13:26:54 +0530366/********/
Sujith17d79042009-02-09 13:27:03 +0530367/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530368/********/
369
Sujith17d79042009-02-09 13:27:03 +0530370struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530371 int av_bslot;
Sujith Manoharanaa45fe92012-07-17 17:16:03 +0530372 bool primary_sta_vif;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200373 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530374 struct ath_buf *av_bcbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530375};
376
377/*******************/
378/* Beacon Handling */
379/*******************/
380
381/*
382 * Regardless of the number of beacons we stagger, (i.e. regardless of the
383 * number of BSSIDs) if a given beacon does not go out even after waiting this
384 * number of beacon intervals, the game's up.
385 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100386#define BSTUCK_THRESH 9
Felix Fietkau689e7562012-04-12 22:35:56 +0200387#define ATH_BCBUF 8
Sujith394cf0a2009-02-09 13:26:54 +0530388#define ATH_DEFAULT_BINTVAL 100 /* TU */
389#define ATH_DEFAULT_BMISS_LIMIT 10
390#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
391
392struct ath_beacon_config {
Steve Brown9814f6b2011-02-07 17:10:39 -0700393 int beacon_interval;
Sujith394cf0a2009-02-09 13:26:54 +0530394 u16 listen_interval;
395 u16 dtim_period;
396 u16 bmiss_timeout;
397 u8 dtim_count;
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530398 bool enable_beacon;
Sujith Manoharan1a6404a2013-02-04 15:38:24 +0530399 bool ibss_creator;
Sujith86b89ee2008-08-07 10:54:57 +0530400};
401
Sujith394cf0a2009-02-09 13:26:54 +0530402struct ath_beacon {
403 enum {
404 OK, /* no change needed */
405 UPDATE, /* update pending */
406 COMMIT /* beacon sent, commit change */
407 } updateslot; /* slot time update fsm */
408
409 u32 beaconq;
410 u32 bmisscnt;
Felix Fietkaudd347f22011-03-22 21:54:17 +0100411 u32 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200412 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530413 int slottime;
414 int slotupdate;
415 struct ath9k_tx_queue_info beacon_qi;
416 struct ath_descdma bdma;
417 struct ath_txq *cabq;
418 struct list_head bbuf;
Felix Fietkauba4903f2011-05-17 21:09:54 +0200419
420 bool tx_processed;
421 bool tx_last;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700422};
423
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530424void ath9k_beacon_tasklet(unsigned long data);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530425bool ath9k_allow_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
426void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
427 u32 changed);
Sujith Manoharan130ef6e2012-07-17 17:15:30 +0530428void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
429void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith Manoharan2f8e82e2012-07-17 17:16:16 +0530430void ath9k_set_tsfadjust(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530431void ath9k_set_beacon(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700432
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530433/*******************/
434/* Link Monitoring */
435/*******************/
Sujithf1dc5602008-10-29 10:16:30 +0530436
Sujith20977d32009-02-20 15:13:28 +0530437#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
438#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400439#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
440#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200441#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530442#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
443#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530444#define ATH_ANI_MAX_SKIP_COUNT 10
Sujithf1dc5602008-10-29 10:16:30 +0530445
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700446#define ATH_PAPRD_TIMEOUT 100 /* msecs */
Sujith Manoharanaf68aba2012-06-04 20:23:43 +0530447#define ATH_PLL_WORK_INTERVAL 100
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700448
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530449void ath_tx_complete_poll_work(struct work_struct *work);
Felix Fietkau236de512011-09-03 01:40:25 +0200450void ath_reset_work(struct work_struct *work);
Felix Fietkau347809f2010-07-02 00:09:52 +0200451void ath_hw_check(struct work_struct *work);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530452void ath_hw_pll_work(struct work_struct *work);
Rajkumar Manoharan01e18912012-03-15 05:34:27 +0530453void ath_rx_poll(unsigned long data);
454void ath_start_rx_poll(struct ath_softc *sc, u8 nbeacon);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400455void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530456void ath_ani_calibrate(unsigned long data);
Sujith Manoharanda0d45f2012-07-17 17:16:29 +0530457void ath_start_ani(struct ath_softc *sc);
458void ath_stop_ani(struct ath_softc *sc);
459void ath_check_ani(struct ath_softc *sc);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530460int ath_update_survey_stats(struct ath_softc *sc);
461void ath_update_survey_nf(struct ath_softc *sc, int channel);
Rajkumar Manoharan124b9792012-07-17 17:16:42 +0530462void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
Sujith55624202010-01-08 10:36:02 +0530463
Sujith0fca65c2010-01-08 10:36:00 +0530464/**********/
465/* BTCOEX */
466/**********/
467
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530468#define ATH_DUMP_BTCOEX(_s, _val) \
469 do { \
470 len += snprintf(buf + len, size - len, \
471 "%20s : %10d\n", _s, (_val)); \
472 } while (0)
473
Sujith Manoharane6930c42012-06-04 16:27:58 +0530474enum bt_op_flags {
475 BT_OP_PRIORITY_DETECTED,
476 BT_OP_SCAN,
477};
478
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700479struct ath_btcoex {
480 bool hw_timer_enabled;
481 spinlock_t btcoex_lock;
482 struct timer_list period_timer; /* Timer for BT period */
483 u32 bt_priority_cnt;
484 unsigned long bt_priority_time;
Sujith Manoharane6930c42012-06-04 16:27:58 +0530485 unsigned long op_flags;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700486 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700487 u32 btcoex_no_stomp; /* in usec */
Mohammed Shafi Shajakhan94ae77e2012-09-04 19:33:33 +0530488 u32 btcoex_period; /* in msec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530489 u32 btscan_no_stomp; /* in usec */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530490 u32 duty_cycle;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530491 u32 bt_wait_time;
Rajkumar Manoharane82cb032012-10-12 14:07:25 +0530492 int rssi_count;
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700493 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530494 struct ath_mci_profile mci;
Rajkumar Manoharan28845612012-11-20 18:30:01 +0530495 u8 stomp_audio;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700496};
497
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530498#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharan59081202012-02-22 12:40:21 +0530499int ath9k_init_btcoex(struct ath_softc *sc);
500void ath9k_deinit_btcoex(struct ath_softc *sc);
Sujith Manoharandf198b12012-02-22 12:40:27 +0530501void ath9k_start_btcoex(struct ath_softc *sc);
502void ath9k_stop_btcoex(struct ath_softc *sc);
Sujith0fca65c2010-01-08 10:36:00 +0530503void ath9k_btcoex_timer_resume(struct ath_softc *sc);
504void ath9k_btcoex_timer_pause(struct ath_softc *sc);
Sujith Manoharan56ca0db2012-02-22 12:40:32 +0530505void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
Sujith Manoharanc0ac53f2012-02-22 12:40:38 +0530506u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530507void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530508int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530509#else
510static inline int ath9k_init_btcoex(struct ath_softc *sc)
511{
512 return 0;
513}
514static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
515{
516}
517static inline void ath9k_start_btcoex(struct ath_softc *sc)
518{
519}
520static inline void ath9k_stop_btcoex(struct ath_softc *sc)
521{
522}
523static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
524 u32 status)
525{
526}
527static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
528 u32 max_4ms_framelen)
529{
530 return 0;
531}
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530532static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
533{
534}
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530535static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
Rajkumar Manoharan4df50ca2012-10-25 17:16:54 +0530536{
537 return 0;
538}
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530539#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Sujith0fca65c2010-01-08 10:36:00 +0530540
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530541struct ath9k_wow_pattern {
542 u8 pattern_bytes[MAX_PATTERN_SIZE];
543 u8 mask_bytes[MAX_PATTERN_SIZE];
544 u32 pattern_len;
545};
546
Sujith394cf0a2009-02-09 13:26:54 +0530547/********************/
548/* LED Control */
549/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530550
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530551#define ATH_LED_PIN_DEF 1
552#define ATH_LED_PIN_9287 8
Senthil Balasubramanian353e5012011-04-22 11:32:08 +0530553#define ATH_LED_PIN_9300 10
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530554#define ATH_LED_PIN_9485 6
Mohammed Shafi Shajakhan1a68abb2011-11-29 20:06:15 +0530555#define ATH_LED_PIN_9462 4
Sujithf1dc5602008-10-29 10:16:30 +0530556
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100557#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530558void ath_init_leds(struct ath_softc *sc);
559void ath_deinit_leds(struct ath_softc *sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530560void ath_fill_led_pin(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100561#else
562static inline void ath_init_leds(struct ath_softc *sc)
563{
564}
565
566static inline void ath_deinit_leds(struct ath_softc *sc)
567{
568}
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530569static inline void ath_fill_led_pin(struct ath_softc *sc)
570{
571}
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100572#endif
573
Sujith Manoharan8da07832012-06-04 20:23:49 +0530574/*******************************/
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700575/* Antenna diversity/combining */
Sujith Manoharan8da07832012-06-04 20:23:49 +0530576/*******************************/
577
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700578#define ATH_ANT_RX_CURRENT_SHIFT 4
579#define ATH_ANT_RX_MAIN_SHIFT 2
580#define ATH_ANT_RX_MASK 0x3
581
582#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
583#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
584#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
585#define ATH_ANT_DIV_COMB_INIT_COUNT 95
586#define ATH_ANT_DIV_COMB_MAX_COUNT 100
587#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
588#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530589#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO_LOW_RSSI 50
590#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2_LOW_RSSI 50
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700591
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700592#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
593#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
594#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
595#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
596
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700597struct ath_ant_comb {
598 u16 count;
599 u16 total_pkt_count;
600 bool scan;
601 bool scan_not_start;
602 int main_total_rssi;
603 int alt_total_rssi;
604 int alt_recv_cnt;
605 int main_recv_cnt;
606 int rssi_lna1;
607 int rssi_lna2;
608 int rssi_add;
609 int rssi_sub;
610 int rssi_first;
611 int rssi_second;
612 int rssi_third;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530613 int ant_ratio;
614 int ant_ratio2;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700615 bool alt_good;
616 int quick_scan_cnt;
Sujith Manoharan3fbaf4c2013-08-01 11:53:17 +0530617 enum ath9k_ant_div_comb_lna_conf main_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700618 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
619 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700620 bool first_ratio;
621 bool second_ratio;
622 unsigned long scan_start_time;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530623
624 /*
625 * Card-specific config values.
626 */
627 int low_rssi_thresh;
628 int fast_div_bias;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700629};
630
Sujith Manoharan8da07832012-06-04 20:23:49 +0530631void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
Sujith Manoharan8da07832012-06-04 20:23:49 +0530632
Sujith394cf0a2009-02-09 13:26:54 +0530633/********************/
634/* Main driver core */
635/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530636
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530637#define ATH9K_PCI_CUS198 0x0001
638#define ATH9K_PCI_CUS230 0x0002
639#define ATH9K_PCI_CUS217 0x0004
640#define ATH9K_PCI_WOW 0x0008
641#define ATH9K_PCI_BT_ANT_DIV 0x0010
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530642
Sujith394cf0a2009-02-09 13:26:54 +0530643/*
644 * Default cache line size, in bytes.
645 * Used when PCI device not fully initialized by bootrom/BIOS
646*/
647#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530648#define ATH_REGCLASSIDS_MAX 10
649#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
Felix Fietkauda647622011-12-14 22:08:03 +0100650#define ATH_MAX_SW_RETRIES 30
Sujith394cf0a2009-02-09 13:26:54 +0530651#define ATH_CHAN_MAX 255
Sujith394cf0a2009-02-09 13:26:54 +0530652
Sujith394cf0a2009-02-09 13:26:54 +0530653#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530654#define ATH_RATE_DUMMY_MARKER 0
655
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530656enum sc_op_flags {
657 SC_OP_INVALID,
658 SC_OP_BEACONS,
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530659 SC_OP_ANI_RUN,
660 SC_OP_PRIM_STA_VIF,
Sujith Manoharanb74713d2012-06-04 20:24:01 +0530661 SC_OP_HW_RESET,
Sujith Manoharan73900cb2013-05-08 05:03:31 +0530662 SC_OP_SCANNING,
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530663};
Sujith1b04b932010-01-08 10:36:05 +0530664
665/* Powersave flags */
666#define PS_WAIT_FOR_BEACON BIT(0)
667#define PS_WAIT_FOR_CAB BIT(1)
668#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
669#define PS_WAIT_FOR_TX_ACK BIT(3)
670#define PS_BEACON_SYNC BIT(4)
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530671#define PS_WAIT_FOR_ANI BIT(5)
Sujith394cf0a2009-02-09 13:26:54 +0530672
Felix Fietkau545750d2009-11-23 22:21:01 +0100673struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200674
Ben Greear48014162011-01-15 19:13:48 +0000675struct ath9k_vif_iter_data {
Felix Fietkauab11bb22013-04-16 12:51:57 +0200676 u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
Ben Greear48014162011-01-15 19:13:48 +0000677 u8 mask[ETH_ALEN]; /* bssid mask */
Felix Fietkauab11bb22013-04-16 12:51:57 +0200678 bool has_hw_macaddr;
679
Ben Greear48014162011-01-15 19:13:48 +0000680 int naps; /* number of AP vifs */
681 int nmeshes; /* number of mesh vifs */
682 int nstations; /* number of station vifs */
Pavel Roskine7075492011-06-15 18:01:11 -0400683 int nwds; /* number of WDS vifs */
Ben Greear48014162011-01-15 19:13:48 +0000684 int nadhocs; /* number of adhoc vifs */
Ben Greear48014162011-01-15 19:13:48 +0000685};
686
Simon Wunderliche93d0832013-01-08 14:48:58 +0100687/* enum spectral_mode:
688 *
689 * @SPECTRAL_DISABLED: spectral mode is disabled
690 * @SPECTRAL_BACKGROUND: hardware sends samples when it is not busy with
691 * something else.
692 * @SPECTRAL_MANUAL: spectral scan is enabled, triggering for samples
693 * is performed manually.
694 * @SPECTRAL_CHANSCAN: Like manual, but also triggered when changing channels
695 * during a channel scan.
696 */
697enum spectral_mode {
698 SPECTRAL_DISABLED = 0,
699 SPECTRAL_BACKGROUND,
700 SPECTRAL_MANUAL,
701 SPECTRAL_CHANSCAN,
702};
703
Sujith394cf0a2009-02-09 13:26:54 +0530704struct ath_softc {
705 struct ieee80211_hw *hw;
706 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200707
Felix Fietkau34300982010-10-10 18:21:52 +0200708 struct survey_info *cur_survey;
709 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200710
Sujith394cf0a2009-02-09 13:26:54 +0530711 struct tasklet_struct intr_tq;
712 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530713 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530714 void __iomem *mem;
715 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700716 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400717 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700718 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530719 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400720 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200721 struct work_struct hw_check_work;
Felix Fietkau236de512011-09-03 01:40:25 +0200722 struct work_struct hw_reset_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400723 struct completion paprd_complete;
Sujith394cf0a2009-02-09 13:26:54 +0530724
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100725 unsigned int hw_busy_count;
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530726 unsigned long sc_flags;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530727 unsigned long driver_data;
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100728
Sujith17d79042009-02-09 13:27:03 +0530729 u32 intrstatus;
Sujith1b04b932010-01-08 10:36:05 +0530730 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530731 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200732 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530733 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000734 short nbcnvifs;
735 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400736 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530737
Sujith17d79042009-02-09 13:27:03 +0530738 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530739 struct ath_rx rx;
740 struct ath_tx tx;
741 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530742 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
743
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100744#ifdef CONFIG_MAC80211_LEDS
745 bool led_registered;
746 char led_name[32];
747 struct led_classdev led_cdev;
748#endif
Sujith394cf0a2009-02-09 13:26:54 +0530749
Felix Fietkau9ac586152011-01-24 19:23:18 +0100750 struct ath9k_hw_cal_data caldata;
751 int last_rssi;
752
Felix Fietkaua830df02009-11-23 22:33:27 +0100753#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530754 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700755#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530756 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400757 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530758 struct delayed_work hw_pll_work;
Rajkumar Manoharan01e18912012-03-15 05:34:27 +0530759 struct timer_list rx_poll_timer;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530760
761#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700762 struct ath_btcoex btcoex;
Mohammed Shafi Shajakhan9e253652011-11-30 10:41:23 +0530763 struct ath_mci_coex mci_coex;
Rajkumar Manoharan3c7992e2012-06-12 10:13:53 +0530764 struct work_struct mci_work;
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530765#endif
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400766
767 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700768
769 struct ath_ant_comb ant_comb;
Felix Fietkau43c35282011-09-03 01:40:27 +0200770 u8 ant_tx, ant_rx;
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200771 struct dfs_pattern_detector *dfs_detector;
Mohammed Shafi Shajakhanb11e6402012-07-10 14:56:52 +0530772 u32 wow_enabled;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100773 /* relay(fs) channel for spectral scan */
774 struct rchan *rfs_chan_spec_scan;
775 enum spectral_mode spectral_mode;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +0100776 struct ath_spec_scan spec_config;
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530777
778#ifdef CONFIG_PM_SLEEP
779 atomic_t wow_got_bmiss_intr;
780 atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
781 u32 wow_intr_before_sleep;
782#endif
Sujith394cf0a2009-02-09 13:26:54 +0530783};
784
Simon Wunderliche93d0832013-01-08 14:48:58 +0100785#define SPECTRAL_SCAN_BITMASK 0x10
786/* Radar info packet format, used for DFS and spectral formats. */
787struct ath_radar_info {
788 u8 pulse_length_pri;
789 u8 pulse_length_ext;
790 u8 pulse_bw_info;
791} __packed;
792
793/* The HT20 spectral data has 4 bytes of additional information at it's end.
794 *
795 * [7:0]: all bins {max_magnitude[1:0], bitmap_weight[5:0]}
796 * [7:0]: all bins max_magnitude[9:2]
797 * [7:0]: all bins {max_index[5:0], max_magnitude[11:10]}
798 * [3:0]: max_exp (shift amount to size max bin to 8-bit unsigned)
799 */
800struct ath_ht20_mag_info {
801 u8 all_bins[3];
802 u8 max_exp;
803} __packed;
804
805#define SPECTRAL_HT20_NUM_BINS 56
806
807/* WARNING: don't actually use this struct! MAC may vary the amount of
808 * data by -1/+2. This struct is for reference only.
809 */
810struct ath_ht20_fft_packet {
811 u8 data[SPECTRAL_HT20_NUM_BINS];
812 struct ath_ht20_mag_info mag_info;
813 struct ath_radar_info radar_info;
814} __packed;
815
816#define SPECTRAL_HT20_TOTAL_DATA_LEN (sizeof(struct ath_ht20_fft_packet))
817
818/* Dynamic 20/40 mode:
819 *
820 * [7:0]: lower bins {max_magnitude[1:0], bitmap_weight[5:0]}
821 * [7:0]: lower bins max_magnitude[9:2]
822 * [7:0]: lower bins {max_index[5:0], max_magnitude[11:10]}
823 * [7:0]: upper bins {max_magnitude[1:0], bitmap_weight[5:0]}
824 * [7:0]: upper bins max_magnitude[9:2]
825 * [7:0]: upper bins {max_index[5:0], max_magnitude[11:10]}
826 * [3:0]: max_exp (shift amount to size max bin to 8-bit unsigned)
827 */
828struct ath_ht20_40_mag_info {
829 u8 lower_bins[3];
830 u8 upper_bins[3];
831 u8 max_exp;
832} __packed;
833
834#define SPECTRAL_HT20_40_NUM_BINS 128
835
836/* WARNING: don't actually use this struct! MAC may vary the amount of
837 * data. This struct is for reference only.
838 */
839struct ath_ht20_40_fft_packet {
840 u8 data[SPECTRAL_HT20_40_NUM_BINS];
841 struct ath_ht20_40_mag_info mag_info;
842 struct ath_radar_info radar_info;
843} __packed;
844
845
846#define SPECTRAL_HT20_40_TOTAL_DATA_LEN (sizeof(struct ath_ht20_40_fft_packet))
847
848/* grabs the max magnitude from the all/upper/lower bins */
849static inline u16 spectral_max_magnitude(u8 *bins)
850{
851 return (bins[0] & 0xc0) >> 6 |
852 (bins[1] & 0xff) << 2 |
853 (bins[2] & 0x03) << 10;
854}
855
856/* return the max magnitude from the all/upper/lower bins */
857static inline u8 spectral_max_index(u8 *bins)
858{
859 s8 m = (bins[2] & 0xfc) >> 2;
860
861 /* TODO: this still doesn't always report the right values ... */
862 if (m > 32)
863 m |= 0xe0;
864 else
865 m &= ~0xe0;
866
867 return m + 29;
868}
869
870/* return the bitmap weight from the all/upper/lower bins */
871static inline u8 spectral_bitmap_weight(u8 *bins)
872{
873 return bins[0] & 0x3f;
874}
875
876/* FFT sample format given to userspace via debugfs.
877 *
878 * Please keep the type/length at the front position and change
879 * other fields after adding another sample type
880 *
881 * TODO: this might need rework when switching to nl80211-based
882 * interface.
883 */
884enum ath_fft_sample_type {
Sven Eckelmann4ab0b0a2013-01-23 20:12:39 +0100885 ATH_FFT_SAMPLE_HT20 = 1,
Simon Wunderliche93d0832013-01-08 14:48:58 +0100886};
887
888struct fft_sample_tlv {
889 u8 type; /* see ath_fft_sample */
Sven Eckelmann12824372013-01-31 10:26:48 +0100890 __be16 length;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100891 /* type dependent data follows */
892} __packed;
893
894struct fft_sample_ht20 {
895 struct fft_sample_tlv tlv;
896
Sven Eckelmann4ab0b0a2013-01-23 20:12:39 +0100897 u8 max_exp;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100898
Sven Eckelmann12824372013-01-31 10:26:48 +0100899 __be16 freq;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100900 s8 rssi;
901 s8 noise;
902
Sven Eckelmann12824372013-01-31 10:26:48 +0100903 __be16 max_magnitude;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100904 u8 max_index;
905 u8 bitmap_weight;
906
Sven Eckelmann12824372013-01-31 10:26:48 +0100907 __be64 tsf;
Simon Wunderliche93d0832013-01-08 14:48:58 +0100908
Sven Eckelmann4ab0b0a2013-01-23 20:12:39 +0100909 u8 data[SPECTRAL_HT20_NUM_BINS];
Simon Wunderliche93d0832013-01-08 14:48:58 +0100910} __packed;
911
Sujith55624202010-01-08 10:36:02 +0530912void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530913int ath_cabq_update(struct ath_softc *);
914
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700915static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530916{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700917 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530918}
919
Sujith394cf0a2009-02-09 13:26:54 +0530920extern struct ieee80211_ops ath9k_ops;
John W. Linville3e6109c2011-01-05 09:39:17 -0500921extern int ath9k_modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530922extern int led_blink;
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530923extern bool is_ath9k_unloaded;
Sujith394cf0a2009-02-09 13:26:54 +0530924
Sven Eckelmann313eb872012-06-25 07:15:22 +0200925u8 ath9k_parse_mpdudensity(u8 mpdudensity);
Sujith394cf0a2009-02-09 13:26:54 +0530926irqreturn_t ath_isr(int irq, void *dev);
Pavel Roskineb93e892011-07-23 03:55:39 -0400927int ath9k_init_device(u16 devid, struct ath_softc *sc,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700928 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530929void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530930void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Felix Fietkau43c35282011-09-03 01:40:27 +0200931void ath9k_reload_chainmask_settings(struct ath_softc *sc);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800932
Ben Greear48014162011-01-15 19:13:48 +0000933bool ath9k_uses_beacons(int type);
Simon Wunderliche93d0832013-01-08 14:48:58 +0100934void ath9k_spectral_scan_trigger(struct ieee80211_hw *hw);
935int ath9k_spectral_scan_config(struct ieee80211_hw *hw,
936 enum spectral_mode spectral_mode);
937
Sujith394cf0a2009-02-09 13:26:54 +0530938
Gabor Juhos8e26a032011-04-12 18:23:16 +0200939#ifdef CONFIG_ATH9K_PCI
Sujith394cf0a2009-02-09 13:26:54 +0530940int ath_pci_init(void);
941void ath_pci_exit(void);
942#else
943static inline int ath_pci_init(void) { return 0; };
944static inline void ath_pci_exit(void) {};
945#endif
946
Gabor Juhos8e26a032011-04-12 18:23:16 +0200947#ifdef CONFIG_ATH9K_AHB
Sujith394cf0a2009-02-09 13:26:54 +0530948int ath_ahb_init(void);
949void ath_ahb_exit(void);
950#else
951static inline int ath_ahb_init(void) { return 0; };
952static inline void ath_ahb_exit(void) {};
953#endif
954
Gabor Juhos0bc07982009-07-14 20:17:14 -0400955void ath9k_ps_wakeup(struct ath_softc *sc);
956void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200957
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530958u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
959
Sujith0fca65c2010-01-08 10:36:00 +0530960void ath_start_rfkill_poll(struct ath_softc *sc);
961extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
Ben Greear48014162011-01-15 19:13:48 +0000962void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
963 struct ieee80211_vif *vif,
964 struct ath9k_vif_iter_data *iter_data);
965
Sujith394cf0a2009-02-09 13:26:54 +0530966#endif /* ATH9K_H */