blob: eb4cdefda6298e7dd084af7d9ec9872f3297cf6f [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000022#include <linux/interrupt.h>
Sujith394cf0a2009-02-09 13:26:54 +053023#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040024#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujith394cf0a2009-02-09 13:26:54 +053026#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080027#include "common.h"
28
29/*
30 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
31 * should rely on this file or its contents.
32 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Sujith394cf0a2009-02-09 13:26:54 +053034struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070035
Sujith394cf0a2009-02-09 13:26:54 +053036/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070037
Ming Lei13bda122009-12-29 22:57:28 +080038#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053039 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080040 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053041 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080042 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053043 (((unsigned long long int)(x)) & 0xffffffff) : \
44 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070045
Sujith394cf0a2009-02-09 13:26:54 +053046/* increment with wrap-around */
47#define INCR(_l, _sz) do { \
48 (_l)++; \
49 (_l) &= ((_sz) - 1); \
50 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070051
Sujith394cf0a2009-02-09 13:26:54 +053052/* decrement with wrap-around */
53#define DECR(_l, _sz) do { \
54 (_l)--; \
55 (_l) &= ((_sz) - 1); \
56 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070057
Sujith394cf0a2009-02-09 13:26:54 +053058#define TSF_TO_TU(_h,_l) \
59 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
60
61#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
62
Sujith394cf0a2009-02-09 13:26:54 +053063struct ath_config {
Sujith394cf0a2009-02-09 13:26:54 +053064 u16 txpowlimit;
65 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070066};
67
Sujith394cf0a2009-02-09 13:26:54 +053068/*************************/
69/* Descriptor Management */
70/*************************/
71
72#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053073 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053074 (_bf)->bf_lastbf = NULL; \
75 (_bf)->bf_next = NULL; \
76 memset(&((_bf)->bf_state), 0, \
77 sizeof(struct ath_buf_state)); \
78 } while (0)
79
Sujitha119cc42009-03-30 15:28:38 +053080#define ATH_RXBUF_RESET(_bf) do { \
81 (_bf)->bf_stale = false; \
82 } while (0)
83
Sujith394cf0a2009-02-09 13:26:54 +053084/**
85 * enum buffer_type - Buffer type flags
86 *
Sujith394cf0a2009-02-09 13:26:54 +053087 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
88 * @BUF_AGGR: Indicates whether the buffer can be aggregated
89 * (used in aggregation scheduling)
Sujith394cf0a2009-02-09 13:26:54 +053090 * @BUF_XRETRY: To denote excessive retries of the buffer
91 */
92enum buffer_type {
Mohammed Shafi Shajakhan436d0d92011-01-21 14:03:24 +053093 BUF_AMPDU = BIT(0),
94 BUF_AGGR = BIT(1),
95 BUF_XRETRY = BIT(2),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070096};
97
Sujith394cf0a2009-02-09 13:26:54 +053098#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
99#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
Sujith394cf0a2009-02-09 13:26:54 +0530100#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700101
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400102#define ATH_TXSTATUS_RING_SIZE 64
103
Mohammed Shafi Shajakhanc3d77692011-06-28 17:30:54 +0530104#define DS2PHYS(_dd, _ds) \
105 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
106#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
107#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
108
Sujith394cf0a2009-02-09 13:26:54 +0530109struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400110 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530111 dma_addr_t dd_desc_paddr;
112 u32 dd_desc_len;
113 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530114};
115
116int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
117 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400118 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530119void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
120 struct list_head *head);
121
122/***********/
123/* RX / TX */
124/***********/
125
Sujith394cf0a2009-02-09 13:26:54 +0530126#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530127#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200128#define ATH_TXBUF_RESERVE 5
129#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530130#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530131
132#define TID_TO_WME_AC(_tid) \
133 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
134 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
135 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
136 WME_AC_VO)
137
Sujith394cf0a2009-02-09 13:26:54 +0530138#define ATH_AGGR_DELIM_SZ 4
139#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
140/* number of delimiters for encryption padding */
141#define ATH_AGGR_ENCRYPTDELIM 10
142/* minimum h/w qdepth to be sustained to maximize aggregation */
143#define ATH_AGGR_MIN_QDEPTH 2
144#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530145
146#define IEEE80211_SEQ_SEQ_SHIFT 4
147#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530148#define IEEE80211_WEP_IVLEN 3
149#define IEEE80211_WEP_KIDLEN 1
150#define IEEE80211_WEP_CRCLEN 4
151#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
152 (IEEE80211_WEP_IVLEN + \
153 IEEE80211_WEP_KIDLEN + \
154 IEEE80211_WEP_CRCLEN))
155
156/* return whether a bit at index _n in bitmap _bm is set
157 * _sz is the size of the bitmap */
158#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
159 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
160
161/* return block-ack bitmap index given sequence and starting sequence */
162#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
163
164/* returns delimiter padding required given the packet length */
165#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800166 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
167 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530168
169#define BAW_WITHIN(_start, _bawsz, _seqno) \
170 ((((_seqno) - (_start)) & 4095) < (_bawsz))
171
Sujith394cf0a2009-02-09 13:26:54 +0530172#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
173
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400174#define ATH_TX_COMPLETE_POLL_INT 1000
175
Sujith394cf0a2009-02-09 13:26:54 +0530176enum ATH_AGGR_STATUS {
177 ATH_AGGR_DONE,
178 ATH_AGGR_BAW_CLOSED,
179 ATH_AGGR_LIMITED,
180};
181
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400182#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530183struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800184 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
185 u32 axq_qnum; /* ath9k hardware queue number */
Felix Fietkaufce041b2011-05-19 12:20:25 +0200186 void *axq_link;
Sujith17d79042009-02-09 13:27:03 +0530187 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530188 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530189 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100190 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530191 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400192 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530193 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400194 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400195 u8 txq_headidx;
196 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100197 int pending_frames;
Sujith394cf0a2009-02-09 13:26:54 +0530198};
199
Sujith93ef24b2010-05-20 15:34:40 +0530200struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100201 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530202 int sched;
Sujith93ef24b2010-05-20 15:34:40 +0530203 struct list_head list;
204 struct list_head tid_q;
Felix Fietkau55195412011-04-17 23:28:09 +0200205 bool clear_ps_filter;
Sujith93ef24b2010-05-20 15:34:40 +0530206};
207
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100208struct ath_frame_info {
Felix Fietkau56dc6332011-08-28 00:32:22 +0200209 struct ath_buf *bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100210 int framelen;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100211 enum ath9k_key_type keytype;
Felix Fietkaua75c0622011-08-28 00:32:21 +0200212 u8 keyix;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100213 u8 retries;
214 u16 seqno;
215};
216
Sujith93ef24b2010-05-20 15:34:40 +0530217struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530218 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400219 u8 bfs_paprd;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530220 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530221};
222
223struct ath_buf {
224 struct list_head list;
225 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
226 an aggregate) */
227 struct ath_buf *bf_next; /* next subframe in the aggregate */
228 struct sk_buff *bf_mpdu; /* enclosing frame structure */
229 void *bf_desc; /* virtual addr of desc */
230 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700231 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Sujith93ef24b2010-05-20 15:34:40 +0530232 bool bf_stale;
Sujith93ef24b2010-05-20 15:34:40 +0530233 u16 bf_flags;
234 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530235};
236
237struct ath_atx_tid {
238 struct list_head list;
Felix Fietkau56dc6332011-08-28 00:32:22 +0200239 struct sk_buff_head buf_q;
Sujith93ef24b2010-05-20 15:34:40 +0530240 struct ath_node *an;
241 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200242 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530243 u16 seq_start;
244 u16 seq_next;
245 u16 baw_size;
246 int tidno;
247 int baw_head; /* first un-acked tx buffer */
248 int baw_tail; /* next unused tx buffer slot */
249 int sched;
250 int paused;
251 u8 state;
252};
253
254struct ath_node {
Ben Greear7f010c92011-01-09 23:11:49 -0800255#ifdef CONFIG_ATH9K_DEBUGFS
256 struct list_head list; /* for sc->nodes */
257 struct ieee80211_sta *sta; /* station struct we're part of */
258#endif
Sujith93ef24b2010-05-20 15:34:40 +0530259 struct ath_atx_tid tid[WME_NUM_TID];
260 struct ath_atx_ac ac[WME_NUM_AC];
Felix Fietkau93ae2dd2011-04-17 23:28:10 +0200261 int ps_key;
262
Sujith93ef24b2010-05-20 15:34:40 +0530263 u16 maxampdu;
264 u8 mpdudensity;
Felix Fietkau55195412011-04-17 23:28:09 +0200265
266 bool sleeping;
Sujith93ef24b2010-05-20 15:34:40 +0530267};
268
Sujith394cf0a2009-02-09 13:26:54 +0530269#define AGGR_CLEANUP BIT(1)
270#define AGGR_ADDBA_COMPLETE BIT(2)
271#define AGGR_ADDBA_PROGRESS BIT(3)
272
Sujith394cf0a2009-02-09 13:26:54 +0530273struct ath_tx_control {
274 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100275 struct ath_node *an;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400276 u8 paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530277};
278
Sujith394cf0a2009-02-09 13:26:54 +0530279#define ATH_TX_ERROR 0x01
280#define ATH_TX_XRETRY 0x02
281#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530282
Ben Greear60f2d1d2011-01-09 23:11:52 -0800283/**
284 * @txq_map: Index is mac80211 queue number. This is
285 * not necessarily the same as the hardware queue number
286 * (axq_qnum).
287 */
Sujith394cf0a2009-02-09 13:26:54 +0530288struct ath_tx {
289 u16 seq_no;
290 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530291 spinlock_t txbuflock;
292 struct list_head txbuf;
293 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
294 struct ath_descdma txdma;
Felix Fietkau066dae92010-11-07 14:59:39 +0100295 struct ath_txq *txq_map[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530296};
297
Felix Fietkaub5c804752010-04-15 17:38:48 -0400298struct ath_rx_edma {
299 struct sk_buff_head rx_fifo;
300 struct sk_buff_head rx_buffers;
301 u32 rx_fifo_hwsize;
302};
303
Sujith394cf0a2009-02-09 13:26:54 +0530304struct ath_rx {
305 u8 defant;
306 u8 rxotherant;
307 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530308 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530309 spinlock_t rxbuflock;
310 struct list_head rxbuf;
311 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400312 struct ath_buf *rx_bufptr;
313 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100314
315 struct sk_buff *frag;
Sujith394cf0a2009-02-09 13:26:54 +0530316};
317
318int ath_startrecv(struct ath_softc *sc);
319bool ath_stoprecv(struct ath_softc *sc);
320void ath_flushrecv(struct ath_softc *sc);
321u32 ath_calcrxfilter(struct ath_softc *sc);
322int ath_rx_init(struct ath_softc *sc, int nbufs);
323void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400324int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530325struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
326void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau080e1a22010-12-05 20:17:53 +0100327bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530328void ath_draintxq(struct ath_softc *sc,
329 struct ath_txq *txq, bool retry_tx);
330void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
331void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
332void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
333int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530334void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530335int ath_txq_update(struct ath_softc *sc, int qnum,
336 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200337int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530338 struct ath_tx_control *txctl);
339void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400340void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200341int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
342 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530343void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530344void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
345
Felix Fietkau55195412011-04-17 23:28:09 +0200346void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
347bool ath_tx_aggr_sleep(struct ath_softc *sc, struct ath_node *an);
348
Sujith394cf0a2009-02-09 13:26:54 +0530349/********/
Sujith17d79042009-02-09 13:27:03 +0530350/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530351/********/
352
Sujith17d79042009-02-09 13:27:03 +0530353struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530354 int av_bslot;
Rajkumar Manoharan4f5ef75b2011-04-04 22:56:18 +0530355 bool is_bslot_active, primary_sta_vif;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200356 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530357 struct ath_buf *av_bcbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530358};
359
360/*******************/
361/* Beacon Handling */
362/*******************/
363
364/*
365 * Regardless of the number of beacons we stagger, (i.e. regardless of the
366 * number of BSSIDs) if a given beacon does not go out even after waiting this
367 * number of beacon intervals, the game's up.
368 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100369#define BSTUCK_THRESH 9
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200370#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530371#define ATH_DEFAULT_BINTVAL 100 /* TU */
372#define ATH_DEFAULT_BMISS_LIMIT 10
373#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
374
375struct ath_beacon_config {
Steve Brown9814f6b2011-02-07 17:10:39 -0700376 int beacon_interval;
Sujith394cf0a2009-02-09 13:26:54 +0530377 u16 listen_interval;
378 u16 dtim_period;
379 u16 bmiss_timeout;
380 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530381};
382
Sujith394cf0a2009-02-09 13:26:54 +0530383struct ath_beacon {
384 enum {
385 OK, /* no change needed */
386 UPDATE, /* update pending */
387 COMMIT /* beacon sent, commit change */
388 } updateslot; /* slot time update fsm */
389
390 u32 beaconq;
391 u32 bmisscnt;
392 u32 ast_be_xmit;
Felix Fietkaudd347f22011-03-22 21:54:17 +0100393 u32 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200394 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530395 int slottime;
396 int slotupdate;
397 struct ath9k_tx_queue_info beacon_qi;
398 struct ath_descdma bdma;
399 struct ath_txq *cabq;
400 struct list_head bbuf;
Felix Fietkauba4903f2011-05-17 21:09:54 +0200401
402 bool tx_processed;
403 bool tx_last;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700404};
405
Sujith9fc9ab02009-03-03 10:16:51 +0530406void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200407void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100408int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530409void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530410int ath_beaconq_config(struct ath_softc *sc);
Rajkumar Manoharan99e4d432011-04-04 22:56:19 +0530411void ath_set_beacon(struct ath_softc *sc);
Rajkumar Manoharan014cf3b2011-02-09 17:46:39 +0530412void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700413
Sujith394cf0a2009-02-09 13:26:54 +0530414/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530415/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530416/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530417
Sujith20977d32009-02-20 15:13:28 +0530418#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
419#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400420#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
421#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200422#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530423#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
424#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530425
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700426#define ATH_PAPRD_TIMEOUT 100 /* msecs */
427
Felix Fietkau347809f2010-07-02 00:09:52 +0200428void ath_hw_check(struct work_struct *work);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530429void ath_hw_pll_work(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400430void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530431void ath_ani_calibrate(unsigned long data);
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530432void ath_start_ani(struct ath_common *common);
Sujith55624202010-01-08 10:36:02 +0530433
Sujith0fca65c2010-01-08 10:36:00 +0530434/**********/
435/* BTCOEX */
436/**********/
437
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700438struct ath_btcoex {
439 bool hw_timer_enabled;
440 spinlock_t btcoex_lock;
441 struct timer_list period_timer; /* Timer for BT period */
442 u32 bt_priority_cnt;
443 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700444 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700445 u32 btcoex_no_stomp; /* in usec */
446 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530447 u32 btscan_no_stomp; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700448 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700449};
450
Sujith0fca65c2010-01-08 10:36:00 +0530451int ath_init_btcoex_timer(struct ath_softc *sc);
452void ath9k_btcoex_timer_resume(struct ath_softc *sc);
453void ath9k_btcoex_timer_pause(struct ath_softc *sc);
454
Sujith394cf0a2009-02-09 13:26:54 +0530455/********************/
456/* LED Control */
457/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530458
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530459#define ATH_LED_PIN_DEF 1
460#define ATH_LED_PIN_9287 8
Senthil Balasubramanian353e5012011-04-22 11:32:08 +0530461#define ATH_LED_PIN_9300 10
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530462#define ATH_LED_PIN_9485 6
Sujithf1dc5602008-10-29 10:16:30 +0530463
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100464#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530465void ath_init_leds(struct ath_softc *sc);
466void ath_deinit_leds(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100467#else
468static inline void ath_init_leds(struct ath_softc *sc)
469{
470}
471
472static inline void ath_deinit_leds(struct ath_softc *sc)
473{
474}
475#endif
476
Sujith0fca65c2010-01-08 10:36:00 +0530477
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700478/* Antenna diversity/combining */
479#define ATH_ANT_RX_CURRENT_SHIFT 4
480#define ATH_ANT_RX_MAIN_SHIFT 2
481#define ATH_ANT_RX_MASK 0x3
482
483#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
484#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
485#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
486#define ATH_ANT_DIV_COMB_INIT_COUNT 95
487#define ATH_ANT_DIV_COMB_MAX_COUNT 100
488#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
489#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
490
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700491#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
492#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
493#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
494#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
495
496enum ath9k_ant_div_comb_lna_conf {
497 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
498 ATH_ANT_DIV_COMB_LNA2,
499 ATH_ANT_DIV_COMB_LNA1,
500 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
501};
502
503struct ath_ant_comb {
504 u16 count;
505 u16 total_pkt_count;
506 bool scan;
507 bool scan_not_start;
508 int main_total_rssi;
509 int alt_total_rssi;
510 int alt_recv_cnt;
511 int main_recv_cnt;
512 int rssi_lna1;
513 int rssi_lna2;
514 int rssi_add;
515 int rssi_sub;
516 int rssi_first;
517 int rssi_second;
518 int rssi_third;
519 bool alt_good;
520 int quick_scan_cnt;
521 int main_conf;
522 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
523 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
524 int first_bias;
525 int second_bias;
526 bool first_ratio;
527 bool second_ratio;
528 unsigned long scan_start_time;
529};
530
Sujith394cf0a2009-02-09 13:26:54 +0530531/********************/
532/* Main driver core */
533/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530534
Sujith394cf0a2009-02-09 13:26:54 +0530535/*
536 * Default cache line size, in bytes.
537 * Used when PCI device not fully initialized by bootrom/BIOS
538*/
539#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530540#define ATH_REGCLASSIDS_MAX 10
541#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
542#define ATH_MAX_SW_RETRIES 10
543#define ATH_CHAN_MAX 255
Sujith394cf0a2009-02-09 13:26:54 +0530544
Sujith394cf0a2009-02-09 13:26:54 +0530545#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530546#define ATH_RATE_DUMMY_MARKER 0
547
Sujith1b04b932010-01-08 10:36:05 +0530548#define SC_OP_INVALID BIT(0)
549#define SC_OP_BEACONS BIT(1)
550#define SC_OP_RXAGGR BIT(2)
551#define SC_OP_TXAGGR BIT(3)
Felix Fietkau5ee08652010-07-31 00:11:59 +0200552#define SC_OP_OFFCHANNEL BIT(4)
Sujith1b04b932010-01-08 10:36:05 +0530553#define SC_OP_PREAMBLE_SHORT BIT(5)
554#define SC_OP_PROTECT_ENABLE BIT(6)
555#define SC_OP_RXFLUSH BIT(7)
556#define SC_OP_LED_ASSOCIATED BIT(8)
557#define SC_OP_LED_ON BIT(9)
Sujith1b04b932010-01-08 10:36:05 +0530558#define SC_OP_TSF_RESET BIT(11)
559#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530560#define SC_OP_BT_SCAN BIT(13)
Vasanthakumar Thiagarajan6c3118e2010-06-23 06:49:21 -0700561#define SC_OP_ANI_RUN BIT(14)
Rajkumar Manoharand77bf3e2011-08-13 10:28:14 +0530562#define SC_OP_PRIM_STA_VIF BIT(15)
Sujith1b04b932010-01-08 10:36:05 +0530563
564/* Powersave flags */
565#define PS_WAIT_FOR_BEACON BIT(0)
566#define PS_WAIT_FOR_CAB BIT(1)
567#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
568#define PS_WAIT_FOR_TX_ACK BIT(3)
569#define PS_BEACON_SYNC BIT(4)
Sujith394cf0a2009-02-09 13:26:54 +0530570
Felix Fietkau545750d2009-11-23 22:21:01 +0100571struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200572
Ben Greear48014162011-01-15 19:13:48 +0000573struct ath9k_vif_iter_data {
574 const u8 *hw_macaddr; /* phy's hardware address, set
575 * before starting iteration for
576 * valid bssid mask.
577 */
578 u8 mask[ETH_ALEN]; /* bssid mask */
579 int naps; /* number of AP vifs */
580 int nmeshes; /* number of mesh vifs */
581 int nstations; /* number of station vifs */
Pavel Roskine7075492011-06-15 18:01:11 -0400582 int nwds; /* number of WDS vifs */
Ben Greear48014162011-01-15 19:13:48 +0000583 int nadhocs; /* number of adhoc vifs */
584 int nothers; /* number of vifs not specified above. */
585};
586
Sujith394cf0a2009-02-09 13:26:54 +0530587struct ath_softc {
588 struct ieee80211_hw *hw;
589 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200590
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200591 int chan_idx;
592 int chan_is_ht;
Felix Fietkau34300982010-10-10 18:21:52 +0200593 struct survey_info *cur_survey;
594 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200595
Sujith394cf0a2009-02-09 13:26:54 +0530596 struct tasklet_struct intr_tq;
597 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530598 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530599 void __iomem *mem;
600 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700601 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400602 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700603 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530604 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400605 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200606 struct work_struct hw_check_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400607 struct completion paprd_complete;
Sujith394cf0a2009-02-09 13:26:54 +0530608
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100609 unsigned int hw_busy_count;
610
Sujith17d79042009-02-09 13:27:03 +0530611 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530612 u32 sc_flags; /* SC_OP_* */
Sujith1b04b932010-01-08 10:36:05 +0530613 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530614 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200615 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530616 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000617 short nbcnvifs;
618 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400619 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530620
Sujith17d79042009-02-09 13:27:03 +0530621 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530622 struct ath_rx rx;
623 struct ath_tx tx;
624 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530625 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
626
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100627#ifdef CONFIG_MAC80211_LEDS
628 bool led_registered;
629 char led_name[32];
630 struct led_classdev led_cdev;
631#endif
Sujith394cf0a2009-02-09 13:26:54 +0530632
Felix Fietkau9ac586152011-01-24 19:23:18 +0100633 struct ath9k_hw_cal_data caldata;
634 int last_rssi;
635
Felix Fietkaua830df02009-11-23 22:33:27 +0100636#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530637 struct ath9k_debug debug;
Ben Greear7f010c92011-01-09 23:11:49 -0800638 spinlock_t nodes_lock;
639 struct list_head nodes; /* basically, stations */
Ben Greear60f2d1d2011-01-09 23:11:52 -0800640 unsigned int tx_complete_poll_work_seen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700641#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530642 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400643 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530644 struct delayed_work hw_pll_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700645 struct ath_btcoex btcoex;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400646
647 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700648
649 struct ath_ant_comb ant_comb;
Sujith394cf0a2009-02-09 13:26:54 +0530650};
651
Sujith55624202010-01-08 10:36:02 +0530652void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530653int ath_reset(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530654int ath_cabq_update(struct ath_softc *);
655
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700656static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530657{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700658 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530659}
660
Sujith394cf0a2009-02-09 13:26:54 +0530661extern struct ieee80211_ops ath9k_ops;
John W. Linville3e6109c2011-01-05 09:39:17 -0500662extern int ath9k_modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530663extern int led_blink;
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530664extern bool is_ath9k_unloaded;
Sujith394cf0a2009-02-09 13:26:54 +0530665
666irqreturn_t ath_isr(int irq, void *dev);
Pavel Roskineb93e892011-07-23 03:55:39 -0400667int ath9k_init_device(u16 devid, struct ath_softc *sc,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700668 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530669void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530670void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800671
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800672void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
Ben Greear48014162011-01-15 19:13:48 +0000673bool ath9k_uses_beacons(int type);
Sujith394cf0a2009-02-09 13:26:54 +0530674
Gabor Juhos8e26a032011-04-12 18:23:16 +0200675#ifdef CONFIG_ATH9K_PCI
Sujith394cf0a2009-02-09 13:26:54 +0530676int ath_pci_init(void);
677void ath_pci_exit(void);
678#else
679static inline int ath_pci_init(void) { return 0; };
680static inline void ath_pci_exit(void) {};
681#endif
682
Gabor Juhos8e26a032011-04-12 18:23:16 +0200683#ifdef CONFIG_ATH9K_AHB
Sujith394cf0a2009-02-09 13:26:54 +0530684int ath_ahb_init(void);
685void ath_ahb_exit(void);
686#else
687static inline int ath_ahb_init(void) { return 0; };
688static inline void ath_ahb_exit(void) {};
689#endif
690
Gabor Juhos0bc07982009-07-14 20:17:14 -0400691void ath9k_ps_wakeup(struct ath_softc *sc);
692void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200693
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530694u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
695
Sujith0fca65c2010-01-08 10:36:00 +0530696void ath_start_rfkill_poll(struct ath_softc *sc);
697extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
Ben Greear48014162011-01-15 19:13:48 +0000698void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
699 struct ieee80211_vif *vif,
700 struct ath9k_vif_iter_data *iter_data);
701
Sujith0fca65c2010-01-08 10:36:00 +0530702
Sujith394cf0a2009-02-09 13:26:54 +0530703#endif /* ATH9K_H */