blob: b6c886ac901bd78cfa7beb1a3aaaf706821a6d2b [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530173static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200174
Egbert Eich0706f172015-09-23 16:15:27 +0200175/* For display hotplug interrupt */
176static inline void
177i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
178 uint32_t mask,
179 uint32_t bits)
180{
181 uint32_t val;
182
183 assert_spin_locked(&dev_priv->irq_lock);
184 WARN_ON(bits & ~mask);
185
186 val = I915_READ(PORT_HOTPLUG_EN);
187 val &= ~mask;
188 val |= bits;
189 I915_WRITE(PORT_HOTPLUG_EN, val);
190}
191
192/**
193 * i915_hotplug_interrupt_update - update hotplug interrupt enable
194 * @dev_priv: driver private
195 * @mask: bits to update
196 * @bits: bits to enable
197 * NOTE: the HPD enable bits are modified both inside and outside
198 * of an interrupt context. To avoid that read-modify-write cycles
199 * interfer, these bits are protected by a spinlock. Since this
200 * function is usually not called from a context where the lock is
201 * held already, this function acquires the lock itself. A non-locking
202 * version is also available.
203 */
204void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
205 uint32_t mask,
206 uint32_t bits)
207{
208 spin_lock_irq(&dev_priv->irq_lock);
209 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
210 spin_unlock_irq(&dev_priv->irq_lock);
211}
212
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300213/**
214 * ilk_update_display_irq - update DEIMR
215 * @dev_priv: driver private
216 * @interrupt_mask: mask of interrupt bits to update
217 * @enabled_irq_mask: mask of interrupt bits to enable
218 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200219void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220 uint32_t interrupt_mask,
221 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800222{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300223 uint32_t new_val;
224
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200225 assert_spin_locked(&dev_priv->irq_lock);
226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 WARN_ON(enabled_irq_mask & ~interrupt_mask);
228
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700229 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300231
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300232 new_val = dev_priv->irq_mask;
233 new_val &= ~interrupt_mask;
234 new_val |= (~enabled_irq_mask & interrupt_mask);
235
236 if (new_val != dev_priv->irq_mask) {
237 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000238 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000239 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800240 }
241}
242
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300243/**
244 * ilk_update_gt_irq - update GTIMR
245 * @dev_priv: driver private
246 * @interrupt_mask: mask of interrupt bits to update
247 * @enabled_irq_mask: mask of interrupt bits to enable
248 */
249static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
250 uint32_t interrupt_mask,
251 uint32_t enabled_irq_mask)
252{
253 assert_spin_locked(&dev_priv->irq_lock);
254
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100255 WARN_ON(enabled_irq_mask & ~interrupt_mask);
256
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300259
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300260 dev_priv->gt_irq_mask &= ~interrupt_mask;
261 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
262 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100268 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300269}
270
Daniel Vetter480c8032014-07-16 09:49:40 +0200271void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300272{
273 ilk_update_gt_irq(dev_priv, mask, 0);
274}
275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200276static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200277{
278 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279}
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200282{
283 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284}
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200287{
288 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289}
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200292 * snb_update_pm_irq - update GEN6_PMIMR
293 * @dev_priv: driver private
294 * @interrupt_mask: mask of interrupt bits to update
295 * @enabled_irq_mask: mask of interrupt bits to enable
296 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300297static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298 uint32_t interrupt_mask,
299 uint32_t enabled_irq_mask)
300{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300301 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100303 WARN_ON(enabled_irq_mask & ~interrupt_mask);
304
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300305 assert_spin_locked(&dev_priv->irq_lock);
306
Akash Goelf4e9af42016-10-12 21:54:30 +0530307 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300308 new_val &= ~interrupt_mask;
309 new_val |= (~enabled_irq_mask & interrupt_mask);
310
Akash Goelf4e9af42016-10-12 21:54:30 +0530311 if (new_val != dev_priv->pm_imr) {
312 dev_priv->pm_imr = new_val;
313 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200314 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300316}
317
Akash Goelf4e9af42016-10-12 21:54:30 +0530318void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300319{
Imre Deak9939fba2014-11-20 23:01:47 +0200320 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 return;
322
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323 snb_update_pm_irq(dev_priv, mask, mask);
324}
325
Akash Goelf4e9af42016-10-12 21:54:30 +0530326static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Akash Goelf4e9af42016-10-12 21:54:30 +0530331void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
Akash Goelf4e9af42016-10-12 21:54:30 +0530336 __gen6_mask_pm_irq(dev_priv, mask);
337}
338
339void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340{
341 i915_reg_t reg = gen6_pm_iir(dev_priv);
342
343 assert_spin_locked(&dev_priv->irq_lock);
344
345 I915_WRITE(reg, reset_mask);
346 I915_WRITE(reg, reset_mask);
347 POSTING_READ(reg);
348}
349
350void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351{
352 assert_spin_locked(&dev_priv->irq_lock);
353
354 dev_priv->pm_ier |= enable_mask;
355 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356 gen6_unmask_pm_irq(dev_priv, enable_mask);
357 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358}
359
360void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361{
362 assert_spin_locked(&dev_priv->irq_lock);
363
364 dev_priv->pm_ier &= ~disable_mask;
365 __gen6_mask_pm_irq(dev_priv, disable_mask);
366 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300368}
369
Chris Wilsondc979972016-05-10 14:10:04 +0100370void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200371{
Imre Deak3cc134e2014-11-19 15:30:03 +0200372 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530373 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200374 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200375 spin_unlock_irq(&dev_priv->irq_lock);
376}
377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100378void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200379{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100380 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381 return;
382
Imre Deakb900b942014-11-05 20:48:48 +0200383 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100384 WARN_ON_ONCE(dev_priv->rps.pm_iir);
385 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200386 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200387 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200388
Imre Deakb900b942014-11-05 20:48:48 +0200389 spin_unlock_irq(&dev_priv->irq_lock);
390}
391
Imre Deak59d02a12014-12-19 19:33:26 +0200392u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
393{
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530394 return (mask & ~dev_priv->rps.pm_intr_keep);
Imre Deak59d02a12014-12-19 19:33:26 +0200395}
396
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100397void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200398{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100399 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
400 return;
401
Imre Deakd4d70aa2014-11-19 15:30:04 +0200402 spin_lock_irq(&dev_priv->irq_lock);
403 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200404
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100405 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200406
Akash Goelf4e9af42016-10-12 21:54:30 +0530407 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200408
409 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100410 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100411
412 /* Now that we will not be generating any more work, flush any
413 * outsanding tasks. As we are called on the RPS idle path,
414 * we will reset the GPU to minimum frequencies, so the current
415 * state of the worker can be discarded.
416 */
417 cancel_work_sync(&dev_priv->rps.work);
418 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200419}
420
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530421void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
422{
423 spin_lock_irq(&dev_priv->irq_lock);
424 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
425 spin_unlock_irq(&dev_priv->irq_lock);
426}
427
428void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
429{
430 spin_lock_irq(&dev_priv->irq_lock);
431 if (!dev_priv->guc.interrupts_enabled) {
432 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
433 dev_priv->pm_guc_events);
434 dev_priv->guc.interrupts_enabled = true;
435 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
436 }
437 spin_unlock_irq(&dev_priv->irq_lock);
438}
439
440void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
441{
442 spin_lock_irq(&dev_priv->irq_lock);
443 dev_priv->guc.interrupts_enabled = false;
444
445 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
446
447 spin_unlock_irq(&dev_priv->irq_lock);
448 synchronize_irq(dev_priv->drm.irq);
449
450 gen9_reset_guc_interrupts(dev_priv);
451}
452
Ben Widawsky09610212014-05-15 20:58:08 +0300453/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200454 * bdw_update_port_irq - update DE port interrupt
455 * @dev_priv: driver private
456 * @interrupt_mask: mask of interrupt bits to update
457 * @enabled_irq_mask: mask of interrupt bits to enable
458 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300459static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
460 uint32_t interrupt_mask,
461 uint32_t enabled_irq_mask)
462{
463 uint32_t new_val;
464 uint32_t old_val;
465
466 assert_spin_locked(&dev_priv->irq_lock);
467
468 WARN_ON(enabled_irq_mask & ~interrupt_mask);
469
470 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
471 return;
472
473 old_val = I915_READ(GEN8_DE_PORT_IMR);
474
475 new_val = old_val;
476 new_val &= ~interrupt_mask;
477 new_val |= (~enabled_irq_mask & interrupt_mask);
478
479 if (new_val != old_val) {
480 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
481 POSTING_READ(GEN8_DE_PORT_IMR);
482 }
483}
484
485/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200486 * bdw_update_pipe_irq - update DE pipe interrupt
487 * @dev_priv: driver private
488 * @pipe: pipe whose interrupt to update
489 * @interrupt_mask: mask of interrupt bits to update
490 * @enabled_irq_mask: mask of interrupt bits to enable
491 */
492void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
493 enum pipe pipe,
494 uint32_t interrupt_mask,
495 uint32_t enabled_irq_mask)
496{
497 uint32_t new_val;
498
499 assert_spin_locked(&dev_priv->irq_lock);
500
501 WARN_ON(enabled_irq_mask & ~interrupt_mask);
502
503 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
504 return;
505
506 new_val = dev_priv->de_irq_mask[pipe];
507 new_val &= ~interrupt_mask;
508 new_val |= (~enabled_irq_mask & interrupt_mask);
509
510 if (new_val != dev_priv->de_irq_mask[pipe]) {
511 dev_priv->de_irq_mask[pipe] = new_val;
512 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
513 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
514 }
515}
516
517/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200518 * ibx_display_interrupt_update - update SDEIMR
519 * @dev_priv: driver private
520 * @interrupt_mask: mask of interrupt bits to update
521 * @enabled_irq_mask: mask of interrupt bits to enable
522 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200523void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
524 uint32_t interrupt_mask,
525 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200526{
527 uint32_t sdeimr = I915_READ(SDEIMR);
528 sdeimr &= ~interrupt_mask;
529 sdeimr |= (~enabled_irq_mask & interrupt_mask);
530
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100531 WARN_ON(enabled_irq_mask & ~interrupt_mask);
532
Daniel Vetterfee884e2013-07-04 23:35:21 +0200533 assert_spin_locked(&dev_priv->irq_lock);
534
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700535 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300536 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300537
Daniel Vetterfee884e2013-07-04 23:35:21 +0200538 I915_WRITE(SDEIMR, sdeimr);
539 POSTING_READ(SDEIMR);
540}
Paulo Zanoni86642812013-04-12 17:57:57 -0300541
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100542static void
Imre Deak755e9012014-02-10 18:42:47 +0200543__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
544 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800545{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200546 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200547 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800548
Daniel Vetterb79480b2013-06-27 17:52:10 +0200549 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200550 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200551
Ville Syrjälä04feced2014-04-03 13:28:33 +0300552 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
553 status_mask & ~PIPESTAT_INT_STATUS_MASK,
554 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
555 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200556 return;
557
558 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200559 return;
560
Imre Deak91d181d2014-02-10 18:42:49 +0200561 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
562
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200563 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200564 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200565 I915_WRITE(reg, pipestat);
566 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800567}
568
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100569static void
Imre Deak755e9012014-02-10 18:42:47 +0200570__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
571 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800572{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200573 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200574 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800575
Daniel Vetterb79480b2013-06-27 17:52:10 +0200576 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200577 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200578
Ville Syrjälä04feced2014-04-03 13:28:33 +0300579 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
580 status_mask & ~PIPESTAT_INT_STATUS_MASK,
581 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
582 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200583 return;
584
Imre Deak755e9012014-02-10 18:42:47 +0200585 if ((pipestat & enable_mask) == 0)
586 return;
587
Imre Deak91d181d2014-02-10 18:42:49 +0200588 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
589
Imre Deak755e9012014-02-10 18:42:47 +0200590 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200591 I915_WRITE(reg, pipestat);
592 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800593}
594
Imre Deak10c59c52014-02-10 18:42:48 +0200595static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
596{
597 u32 enable_mask = status_mask << 16;
598
599 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300600 * On pipe A we don't support the PSR interrupt yet,
601 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200602 */
603 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
604 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300605 /*
606 * On pipe B and C we don't support the PSR interrupt yet, on pipe
607 * A the same bit is for perf counters which we don't use either.
608 */
609 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
610 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200611
612 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
613 SPRITE0_FLIP_DONE_INT_EN_VLV |
614 SPRITE1_FLIP_DONE_INT_EN_VLV);
615 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
616 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
617 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
618 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
619
620 return enable_mask;
621}
622
Imre Deak755e9012014-02-10 18:42:47 +0200623void
624i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
625 u32 status_mask)
626{
627 u32 enable_mask;
628
Wayne Boyer666a4532015-12-09 12:29:35 -0800629 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100630 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200631 status_mask);
632 else
633 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200634 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
635}
636
637void
638i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
639 u32 status_mask)
640{
641 u32 enable_mask;
642
Wayne Boyer666a4532015-12-09 12:29:35 -0800643 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100644 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200645 status_mask);
646 else
647 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200648 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
649}
650
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000651/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300652 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100653 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000654 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100655static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000656{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100657 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300658 return;
659
Daniel Vetter13321782014-09-15 14:55:29 +0200660 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000661
Imre Deak755e9012014-02-10 18:42:47 +0200662 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100663 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200664 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200665 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000666
Daniel Vetter13321782014-09-15 14:55:29 +0200667 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000668}
669
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300670/*
671 * This timing diagram depicts the video signal in and
672 * around the vertical blanking period.
673 *
674 * Assumptions about the fictitious mode used in this example:
675 * vblank_start >= 3
676 * vsync_start = vblank_start + 1
677 * vsync_end = vblank_start + 2
678 * vtotal = vblank_start + 3
679 *
680 * start of vblank:
681 * latch double buffered registers
682 * increment frame counter (ctg+)
683 * generate start of vblank interrupt (gen4+)
684 * |
685 * | frame start:
686 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
687 * | may be shifted forward 1-3 extra lines via PIPECONF
688 * | |
689 * | | start of vsync:
690 * | | generate vsync interrupt
691 * | | |
692 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
693 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
694 * ----va---> <-----------------vb--------------------> <--------va-------------
695 * | | <----vs-----> |
696 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
697 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
698 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
699 * | | |
700 * last visible pixel first visible pixel
701 * | increment frame counter (gen3/4)
702 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
703 *
704 * x = horizontal active
705 * _ = horizontal blanking
706 * hs = horizontal sync
707 * va = vertical active
708 * vb = vertical blanking
709 * vs = vertical sync
710 * vbs = vblank_start (number)
711 *
712 * Summary:
713 * - most events happen at the start of horizontal sync
714 * - frame start happens at the start of horizontal blank, 1-4 lines
715 * (depending on PIPECONF settings) after the start of vblank
716 * - gen3/4 pixel and frame counter are synchronized with the start
717 * of horizontal active on the first line of vertical active
718 */
719
Keith Packard42f52ef2008-10-18 19:39:29 -0700720/* Called from drm generic code, passed a 'crtc', which
721 * we use as a pipe index
722 */
Thierry Reding88e72712015-09-24 18:35:31 +0200723static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700724{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100725 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200726 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300727 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Ville Syrjälä98187832016-10-31 22:37:10 +0200728 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
729 pipe);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200730 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100732 htotal = mode->crtc_htotal;
733 hsync_start = mode->crtc_hsync_start;
734 vbl_start = mode->crtc_vblank_start;
735 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
736 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300737
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300738 /* Convert to pixel count */
739 vbl_start *= htotal;
740
741 /* Start of vblank event occurs at start of hsync */
742 vbl_start -= htotal - hsync_start;
743
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800744 high_frame = PIPEFRAME(pipe);
745 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100746
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700747 /*
748 * High & low register fields aren't synchronized, so make sure
749 * we get a low value that's stable across two reads of the high
750 * register.
751 */
752 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100753 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300754 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100755 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700756 } while (high1 != high2);
757
Chris Wilson5eddb702010-09-11 13:48:45 +0100758 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300759 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100760 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300761
762 /*
763 * The frame counter increments at beginning of active.
764 * Cook up a vblank counter by also checking the pixel
765 * counter against vblank start.
766 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200767 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700768}
769
Dave Airlie974e59b2015-10-30 09:45:33 +1000770static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800771{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100772 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800773
Ville Syrjälä649636e2015-09-22 19:50:01 +0300774 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800775}
776
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300777/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300778static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779{
780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100781 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200782 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300783 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300784 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300785
Ville Syrjälä80715b22014-05-15 20:23:23 +0300786 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300787 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
788 vtotal /= 2;
789
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100790 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300791 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300792 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300793 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300794
795 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700796 * On HSW, the DSL reg (0x70000) appears to return 0 if we
797 * read it just before the start of vblank. So try it again
798 * so we don't accidentally end up spanning a vblank frame
799 * increment, causing the pipe_update_end() code to squak at us.
800 *
801 * The nature of this problem means we can't simply check the ISR
802 * bit and return the vblank start value; nor can we use the scanline
803 * debug register in the transcoder as it appears to have the same
804 * problem. We may need to extend this to include other platforms,
805 * but so far testing only shows the problem on HSW.
806 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100807 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700808 int i, temp;
809
810 for (i = 0; i < 100; i++) {
811 udelay(1);
812 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
813 DSL_LINEMASK_GEN3;
814 if (temp != position) {
815 position = temp;
816 break;
817 }
818 }
819 }
820
821 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300822 * See update_scanline_offset() for the details on the
823 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300824 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300825 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300826}
827
Thierry Reding88e72712015-09-24 18:35:31 +0200828static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e452013-10-28 20:50:48 +0200829 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300830 ktime_t *stime, ktime_t *etime,
831 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100832{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100833 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200834 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
835 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300836 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300837 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100838 bool in_vbl = true;
839 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100840 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100841
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200842 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800844 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100845 return 0;
846 }
847
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300848 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300849 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300850 vtotal = mode->crtc_vtotal;
851 vbl_start = mode->crtc_vblank_start;
852 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100853
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200854 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855 vbl_start = DIV_ROUND_UP(vbl_start, 2);
856 vbl_end /= 2;
857 vtotal /= 2;
858 }
859
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300860 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
861
Mario Kleinerad3543e2013-10-30 05:13:08 +0100862 /*
863 * Lock uncore.lock, as we will do multiple timing critical raw
864 * register reads, potentially with preemption disabled, so the
865 * following code must not block on uncore.lock.
866 */
867 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868
Mario Kleinerad3543e2013-10-30 05:13:08 +0100869 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
870
871 /* Get optional system timestamp before query. */
872 if (stime)
873 *stime = ktime_get();
874
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100875 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100876 /* No obvious pixelcount register. Only query vertical
877 * scanout position from Display scan line register.
878 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300879 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100880 } else {
881 /* Have access to pixelcount since start of frame.
882 * We can split this into vertical and horizontal
883 * scanout position.
884 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300885 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 /* convert to pixel counts */
888 vbl_start *= htotal;
889 vbl_end *= htotal;
890 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300891
892 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300893 * In interlaced modes, the pixel counter counts all pixels,
894 * so one field will have htotal more pixels. In order to avoid
895 * the reported position from jumping backwards when the pixel
896 * counter is beyond the length of the shorter field, just
897 * clamp the position the length of the shorter field. This
898 * matches how the scanline counter based position works since
899 * the scanline counter doesn't count the two half lines.
900 */
901 if (position >= vtotal)
902 position = vtotal - 1;
903
904 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300905 * Start of vblank interrupt is triggered at start of hsync,
906 * just prior to the first active line of vblank. However we
907 * consider lines to start at the leading edge of horizontal
908 * active. So, should we get here before we've crossed into
909 * the horizontal active of the first line in vblank, we would
910 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
911 * always add htotal-hsync_start to the current pixel position.
912 */
913 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300914 }
915
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 /* Get optional system timestamp after query. */
917 if (etime)
918 *etime = ktime_get();
919
920 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
921
922 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
923
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300924 in_vbl = position >= vbl_start && position < vbl_end;
925
926 /*
927 * While in vblank, position will be negative
928 * counting up towards 0 at vbl_end. And outside
929 * vblank, position will be positive counting
930 * up since vbl_end.
931 */
932 if (position >= vbl_start)
933 position -= vbl_end;
934 else
935 position += vtotal - vbl_end;
936
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100937 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300938 *vpos = position;
939 *hpos = 0;
940 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100941 *vpos = position / htotal;
942 *hpos = position - (*vpos * htotal);
943 }
944
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100945 /* In vblank? */
946 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200947 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100948
949 return ret;
950}
951
Ville Syrjäläa225f072014-04-29 13:35:45 +0300952int intel_get_crtc_scanline(struct intel_crtc *crtc)
953{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100954 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 unsigned long irqflags;
956 int position;
957
958 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
959 position = __intel_get_crtc_scanline(crtc);
960 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
961
962 return position;
963}
964
Thierry Reding88e72712015-09-24 18:35:31 +0200965static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100966 int *max_error,
967 struct timeval *vblank_time,
968 unsigned flags)
969{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200970 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200971 struct intel_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100972
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200973 if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
Thierry Reding88e72712015-09-24 18:35:31 +0200974 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100975 return -EINVAL;
976 }
977
978 /* Get drm_crtc to timestamp: */
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200979 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000980 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200981 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000982 return -EINVAL;
983 }
984
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200985 if (!crtc->base.hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200986 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000987 return -EBUSY;
988 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100989
990 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000991 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
992 vblank_time, flags,
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200993 &crtc->base.hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100994}
995
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100996static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800997{
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000998 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200999 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001000
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001001 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001002
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001003 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1004
Daniel Vetter20e4d402012-08-08 23:35:39 +02001005 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001006
Jesse Barnes7648fa92010-05-20 14:28:11 -07001007 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001008 busy_up = I915_READ(RCPREVBSYTUPAVG);
1009 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001010 max_avg = I915_READ(RCBMAXAVG);
1011 min_avg = I915_READ(RCBMINAVG);
1012
1013 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001014 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001015 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1016 new_delay = dev_priv->ips.cur_delay - 1;
1017 if (new_delay < dev_priv->ips.max_delay)
1018 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001019 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001020 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1021 new_delay = dev_priv->ips.cur_delay + 1;
1022 if (new_delay > dev_priv->ips.min_delay)
1023 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001024 }
1025
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001026 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001027 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001028
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001029 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001030
Jesse Barnesf97108d2010-01-29 11:27:07 -08001031 return;
1032}
1033
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001034static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001035{
Chris Wilsonaca34b62016-07-06 12:39:02 +01001036 smp_store_mb(engine->breadcrumbs.irq_posted, true);
Chris Wilson83348ba2016-08-09 17:47:51 +01001037 if (intel_engine_wakeup(engine))
Chris Wilson688e6c72016-07-01 17:23:15 +01001038 trace_i915_gem_request_notify(engine);
Chris Wilson549f7362010-10-19 11:19:32 +01001039}
1040
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001041static void vlv_c0_read(struct drm_i915_private *dev_priv,
1042 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001043{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001044 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1045 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1046 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001047}
1048
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001049void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1050{
Chris Wilson8f68d592017-03-13 17:06:17 +00001051 memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001052}
1053
1054static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1055{
Chris Wilson8f68d592017-03-13 17:06:17 +00001056 const struct intel_rps_ei *prev = &dev_priv->rps.ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001057 struct intel_rps_ei now;
1058 u32 events = 0;
1059
Chris Wilson8f68d592017-03-13 17:06:17 +00001060 if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001061 return 0;
1062
1063 vlv_c0_read(dev_priv, &now);
1064 if (now.cz_clock == 0)
1065 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001066
Chris Wilson8f68d592017-03-13 17:06:17 +00001067 if (prev->cz_clock) {
1068 u64 time, c0;
1069 unsigned int mul;
1070
1071 mul = VLV_CZ_CLOCK_TO_MILLI_SEC * 100; /* scale to threshold% */
1072 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1073 mul <<= 8;
1074
1075 time = now.cz_clock - prev->cz_clock;
1076 time *= dev_priv->czclk_freq;
1077
1078 /* Workload can be split between render + media,
1079 * e.g. SwapBuffers being blitted in X after being rendered in
1080 * mesa. To account for this we need to combine both engines
1081 * into our activity counter.
1082 */
1083 c0 = now.render_c0 - prev->render_c0;
1084 c0 += now.media_c0 - prev->media_c0;
1085 c0 *= mul;
1086
1087 if (c0 > time * dev_priv->rps.up_threshold)
1088 events = GEN6_PM_RP_UP_THRESHOLD;
1089 else if (c0 < time * dev_priv->rps.down_threshold)
1090 events = GEN6_PM_RP_DOWN_THRESHOLD;
Deepak S31685c22014-07-03 17:33:01 -04001091 }
1092
Chris Wilson8f68d592017-03-13 17:06:17 +00001093 dev_priv->rps.ei = now;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001094 return events;
Deepak S31685c22014-07-03 17:33:01 -04001095}
1096
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001097static bool any_waiters(struct drm_i915_private *dev_priv)
1098{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001099 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301100 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001101
Akash Goel3b3f1652016-10-13 22:44:48 +05301102 for_each_engine(engine, dev_priv, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01001103 if (intel_engine_has_waiter(engine))
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001104 return true;
1105
1106 return false;
1107}
1108
Ben Widawsky4912d042011-04-25 11:25:20 -07001109static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001110{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001111 struct drm_i915_private *dev_priv =
1112 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001113 bool client_boost;
1114 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001115 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001116
Daniel Vetter59cdb632013-07-04 23:35:28 +02001117 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001118 /* Speed up work cancelation during disabling rps interrupts. */
1119 if (!dev_priv->rps.interrupts_enabled) {
1120 spin_unlock_irq(&dev_priv->irq_lock);
1121 return;
1122 }
Imre Deak1f814da2015-12-16 02:52:19 +02001123
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001124 pm_iir = dev_priv->rps.pm_iir;
1125 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001126 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
Akash Goelf4e9af42016-10-12 21:54:30 +05301127 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001128 client_boost = dev_priv->rps.client_boost;
1129 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001130 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001131
Paulo Zanoni60611c12013-08-15 11:50:01 -03001132 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301133 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001134
Chris Wilson8d3afd72015-05-21 21:01:47 +01001135 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilsonc33d2472016-07-04 08:08:36 +01001136 return;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001137
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001138 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001139
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001140 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1141
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001142 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001143 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001144 min = dev_priv->rps.min_freq_softlimit;
1145 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001146 if (client_boost || any_waiters(dev_priv))
1147 max = dev_priv->rps.max_freq;
1148 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1149 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001150 adj = 0;
1151 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001152 if (adj > 0)
1153 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001154 else /* CHV needs even encode values */
1155 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301156
1157 if (new_delay >= dev_priv->rps.max_freq_softlimit)
1158 adj = 0;
Ville Syrjälä74250342013-06-25 21:38:11 +03001159 /*
1160 * For better performance, jump directly
1161 * to RPe if we're below it.
1162 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001163 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001164 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001165 adj = 0;
1166 }
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001167 } else if (client_boost || any_waiters(dev_priv)) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001168 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001169 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001170 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1171 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001172 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001173 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001174 adj = 0;
1175 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1176 if (adj < 0)
1177 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001178 else /* CHV needs even encode values */
1179 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301180
1181 if (new_delay <= dev_priv->rps.min_freq_softlimit)
1182 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001183 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001184 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001185 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001186
Chris Wilsonedcf2842015-04-07 16:20:29 +01001187 dev_priv->rps.last_adj = adj;
1188
Ben Widawsky79249632012-09-07 19:43:42 -07001189 /* sysfs frequency interfaces may have snuck in while servicing the
1190 * interrupt
1191 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001192 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001193 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301194
Chris Wilsondc979972016-05-10 14:10:04 +01001195 intel_set_rps(dev_priv, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001196
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001197 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001198}
1199
Ben Widawskye3689192012-05-25 16:56:22 -07001200
1201/**
1202 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1203 * occurred.
1204 * @work: workqueue struct
1205 *
1206 * Doesn't actually do anything except notify userspace. As a consequence of
1207 * this event, userspace should try to remap the bad rows since statistically
1208 * it is likely the same row is more likely to go bad again.
1209 */
1210static void ivybridge_parity_work(struct work_struct *work)
1211{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001212 struct drm_i915_private *dev_priv =
1213 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001214 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001215 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001216 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001217 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001218
1219 /* We must turn off DOP level clock gating to access the L3 registers.
1220 * In order to prevent a get/put style interface, acquire struct mutex
1221 * any time we access those registers.
1222 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001223 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001224
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001225 /* If we've screwed up tracking, just let the interrupt fire again */
1226 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1227 goto out;
1228
Ben Widawskye3689192012-05-25 16:56:22 -07001229 misccpctl = I915_READ(GEN7_MISCCPCTL);
1230 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1231 POSTING_READ(GEN7_MISCCPCTL);
1232
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001233 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001234 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001235
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001236 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001237 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001238 break;
1239
1240 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1241
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001242 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001243
1244 error_status = I915_READ(reg);
1245 row = GEN7_PARITY_ERROR_ROW(error_status);
1246 bank = GEN7_PARITY_ERROR_BANK(error_status);
1247 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1248
1249 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1250 POSTING_READ(reg);
1251
1252 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1253 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1254 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1255 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1256 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1257 parity_event[5] = NULL;
1258
Chris Wilson91c8a322016-07-05 10:40:23 +01001259 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001260 KOBJ_CHANGE, parity_event);
1261
1262 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1263 slice, row, bank, subbank);
1264
1265 kfree(parity_event[4]);
1266 kfree(parity_event[3]);
1267 kfree(parity_event[2]);
1268 kfree(parity_event[1]);
1269 }
Ben Widawskye3689192012-05-25 16:56:22 -07001270
1271 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1272
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001273out:
1274 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001275 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001276 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001277 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001278
Chris Wilson91c8a322016-07-05 10:40:23 +01001279 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001280}
1281
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001282static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1283 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001284{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001285 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001286 return;
1287
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001288 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001289 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001290 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001291
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001292 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001293 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1294 dev_priv->l3_parity.which_slice |= 1 << 1;
1295
1296 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1297 dev_priv->l3_parity.which_slice |= 1 << 0;
1298
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001299 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001300}
1301
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001302static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001303 u32 gt_iir)
1304{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001305 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301306 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001307 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301308 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001309}
1310
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001311static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001312 u32 gt_iir)
1313{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001314 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301315 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001316 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301317 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001318 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301319 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001320
Ben Widawskycc609d52013-05-28 19:22:29 -07001321 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1322 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001323 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1324 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001325
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001326 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1327 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001328}
1329
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001330static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001331gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001332{
1333 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001334 notify_ring(engine);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001335 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001336 tasklet_schedule(&engine->irq_tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001337}
1338
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001339static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1340 u32 master_ctl,
1341 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001342{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001343 irqreturn_t ret = IRQ_NONE;
1344
1345 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001346 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1347 if (gt_iir[0]) {
1348 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001349 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001350 } else
1351 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1352 }
1353
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001354 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001355 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1356 if (gt_iir[1]) {
1357 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001358 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001359 } else
1360 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1361 }
1362
Chris Wilson74cdb332015-04-07 16:21:05 +01001363 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001364 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1365 if (gt_iir[3]) {
1366 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001367 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001368 } else
1369 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1370 }
1371
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301372 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001373 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301374 if (gt_iir[2] & (dev_priv->pm_rps_events |
1375 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001376 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301377 gt_iir[2] & (dev_priv->pm_rps_events |
1378 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001379 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001380 } else
1381 DRM_ERROR("The master control interrupt lied (PM)!\n");
1382 }
1383
Ben Widawskyabd58f02013-11-02 21:07:09 -07001384 return ret;
1385}
1386
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001387static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1388 u32 gt_iir[4])
1389{
1390 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301391 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001392 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301393 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001394 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1395 }
1396
1397 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301398 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001399 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301400 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001401 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1402 }
1403
1404 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301405 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001406 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1407
1408 if (gt_iir[2] & dev_priv->pm_rps_events)
1409 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301410
1411 if (gt_iir[2] & dev_priv->pm_guc_events)
1412 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001413}
1414
Imre Deak63c88d22015-07-20 14:43:39 -07001415static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1416{
1417 switch (port) {
1418 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001419 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001420 case PORT_B:
1421 return val & PORTB_HOTPLUG_LONG_DETECT;
1422 case PORT_C:
1423 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001424 default:
1425 return false;
1426 }
1427}
1428
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001429static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1430{
1431 switch (port) {
1432 case PORT_E:
1433 return val & PORTE_HOTPLUG_LONG_DETECT;
1434 default:
1435 return false;
1436 }
1437}
1438
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001439static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1440{
1441 switch (port) {
1442 case PORT_A:
1443 return val & PORTA_HOTPLUG_LONG_DETECT;
1444 case PORT_B:
1445 return val & PORTB_HOTPLUG_LONG_DETECT;
1446 case PORT_C:
1447 return val & PORTC_HOTPLUG_LONG_DETECT;
1448 case PORT_D:
1449 return val & PORTD_HOTPLUG_LONG_DETECT;
1450 default:
1451 return false;
1452 }
1453}
1454
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001455static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1456{
1457 switch (port) {
1458 case PORT_A:
1459 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1460 default:
1461 return false;
1462 }
1463}
1464
Jani Nikula676574d2015-05-28 15:43:53 +03001465static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001466{
1467 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001468 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001469 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001470 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001471 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001472 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001473 return val & PORTD_HOTPLUG_LONG_DETECT;
1474 default:
1475 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001476 }
1477}
1478
Jani Nikula676574d2015-05-28 15:43:53 +03001479static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001480{
1481 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001482 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001483 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001484 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001485 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001486 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001487 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1488 default:
1489 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001490 }
1491}
1492
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001493/*
1494 * Get a bit mask of pins that have triggered, and which ones may be long.
1495 * This can be called multiple times with the same masks to accumulate
1496 * hotplug detection results from several registers.
1497 *
1498 * Note that the caller is expected to zero out the masks initially.
1499 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001500static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001501 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001502 const u32 hpd[HPD_NUM_PINS],
1503 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001504{
Jani Nikula8c841e52015-06-18 13:06:17 +03001505 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001506 int i;
1507
Jani Nikula676574d2015-05-28 15:43:53 +03001508 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001509 if ((hpd[i] & hotplug_trigger) == 0)
1510 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001511
Jani Nikula8c841e52015-06-18 13:06:17 +03001512 *pin_mask |= BIT(i);
1513
Imre Deakcc24fcd2015-07-21 15:32:45 -07001514 if (!intel_hpd_pin_to_port(i, &port))
1515 continue;
1516
Imre Deakfd63e2a2015-07-21 15:32:44 -07001517 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001518 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001519 }
1520
1521 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1522 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1523
1524}
1525
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001526static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001527{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001528 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001529}
1530
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001531static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001532{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001533 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001534}
1535
Shuang He8bf1e9f2013-10-15 18:55:27 +01001536#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001537static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1538 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001539 uint32_t crc0, uint32_t crc1,
1540 uint32_t crc2, uint32_t crc3,
1541 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001542{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001543 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1544 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001545 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1546 struct drm_driver *driver = dev_priv->drm.driver;
1547 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001548 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001549
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001550 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001551 if (pipe_crc->source) {
1552 if (!pipe_crc->entries) {
1553 spin_unlock(&pipe_crc->lock);
1554 DRM_DEBUG_KMS("spurious interrupt\n");
1555 return;
1556 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001557
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001558 head = pipe_crc->head;
1559 tail = pipe_crc->tail;
1560
1561 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1562 spin_unlock(&pipe_crc->lock);
1563 DRM_ERROR("CRC buffer overflowing\n");
1564 return;
1565 }
1566
1567 entry = &pipe_crc->entries[head];
1568
1569 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1570 entry->crc[0] = crc0;
1571 entry->crc[1] = crc1;
1572 entry->crc[2] = crc2;
1573 entry->crc[3] = crc3;
1574 entry->crc[4] = crc4;
1575
1576 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1577 pipe_crc->head = head;
1578
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001579 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001580
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001581 wake_up_interruptible(&pipe_crc->wq);
1582 } else {
1583 /*
1584 * For some not yet identified reason, the first CRC is
1585 * bonkers. So let's just wait for the next vblank and read
1586 * out the buggy result.
1587 *
1588 * On CHV sometimes the second CRC is bonkers as well, so
1589 * don't trust that one either.
1590 */
1591 if (pipe_crc->skipped == 0 ||
1592 (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
1593 pipe_crc->skipped++;
1594 spin_unlock(&pipe_crc->lock);
1595 return;
1596 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001597 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001598 crcs[0] = crc0;
1599 crcs[1] = crc1;
1600 crcs[2] = crc2;
1601 crcs[3] = crc3;
1602 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001603 drm_crtc_add_crc_entry(&crtc->base, true,
1604 drm_accurate_vblank_count(&crtc->base),
1605 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001606 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001607}
Daniel Vetter277de952013-10-18 16:37:07 +02001608#else
1609static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001610display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1611 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001612 uint32_t crc0, uint32_t crc1,
1613 uint32_t crc2, uint32_t crc3,
1614 uint32_t crc4) {}
1615#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001616
Daniel Vetter277de952013-10-18 16:37:07 +02001617
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001618static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1619 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001620{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001621 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001622 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1623 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001624}
1625
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001626static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1627 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001628{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001629 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001630 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1631 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1632 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1633 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1634 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001635}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001636
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001637static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1638 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001639{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001640 uint32_t res1, res2;
1641
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001642 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001643 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1644 else
1645 res1 = 0;
1646
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001647 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001648 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1649 else
1650 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001651
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001652 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001653 I915_READ(PIPE_CRC_RES_RED(pipe)),
1654 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1655 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1656 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001657}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001658
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001659/* The RPS events need forcewake, so we add them to a work queue and mask their
1660 * IMR bits until the work is done. Other interrupts can be processed without
1661 * the work queue. */
1662static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001663{
Deepak Sa6706b42014-03-15 20:23:22 +05301664 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001665 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301666 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001667 if (dev_priv->rps.interrupts_enabled) {
1668 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001669 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001670 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001671 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001672 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001673
Imre Deakc9a9a262014-11-05 20:48:37 +02001674 if (INTEL_INFO(dev_priv)->gen >= 8)
1675 return;
1676
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001677 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001678 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301679 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001680
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001681 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1682 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001683 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001684}
1685
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301686static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1687{
1688 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301689 /* Sample the log buffer flush related bits & clear them out now
1690 * itself from the message identity register to minimize the
1691 * probability of losing a flush interrupt, when there are back
1692 * to back flush interrupts.
1693 * There can be a new flush interrupt, for different log buffer
1694 * type (like for ISR), whilst Host is handling one (for DPC).
1695 * Since same bit is used in message register for ISR & DPC, it
1696 * could happen that GuC sets the bit for 2nd interrupt but Host
1697 * clears out the bit on handling the 1st interrupt.
1698 */
1699 u32 msg, flush;
1700
1701 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001702 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1703 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301704 if (flush) {
1705 /* Clear the message bits that are handled */
1706 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1707
1708 /* Handle flush interrupt in bottom half */
1709 queue_work(dev_priv->guc.log.flush_wq,
1710 &dev_priv->guc.log.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301711
1712 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301713 } else {
1714 /* Not clearing of unhandled event bits won't result in
1715 * re-triggering of the interrupt.
1716 */
1717 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301718 }
1719}
1720
Daniel Vetter5a21b662016-05-24 17:13:53 +02001721static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001722 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001723{
Daniel Vetter5a21b662016-05-24 17:13:53 +02001724 bool ret;
1725
Chris Wilson91c8a322016-07-05 10:40:23 +01001726 ret = drm_handle_vblank(&dev_priv->drm, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001727 if (ret)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001728 intel_finish_page_flip_mmio(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001729
1730 return ret;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001731}
1732
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001733static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1734 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001735{
Imre Deakc1874ed2014-02-04 21:35:46 +02001736 int pipe;
1737
Imre Deak58ead0d2014-02-04 21:35:47 +02001738 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001739
1740 if (!dev_priv->display_irqs_enabled) {
1741 spin_unlock(&dev_priv->irq_lock);
1742 return;
1743 }
1744
Damien Lespiau055e3932014-08-18 13:49:10 +01001745 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001746 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001747 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001748
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001749 /*
1750 * PIPESTAT bits get signalled even when the interrupt is
1751 * disabled with the mask bits, and some of the status bits do
1752 * not generate interrupts at all (like the underrun bit). Hence
1753 * we need to be careful that we only handle what we want to
1754 * handle.
1755 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001756
1757 /* fifo underruns are filterered in the underrun handler. */
1758 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001759
1760 switch (pipe) {
1761 case PIPE_A:
1762 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1763 break;
1764 case PIPE_B:
1765 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1766 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001767 case PIPE_C:
1768 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1769 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001770 }
1771 if (iir & iir_bit)
1772 mask |= dev_priv->pipestat_irq_mask[pipe];
1773
1774 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001775 continue;
1776
1777 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001778 mask |= PIPESTAT_INT_ENABLE_MASK;
1779 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001780
1781 /*
1782 * Clear the PIPE*STAT regs before the IIR
1783 */
Imre Deak91d181d2014-02-10 18:42:49 +02001784 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1785 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001786 I915_WRITE(reg, pipe_stats[pipe]);
1787 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001788 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001789}
1790
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001791static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001792 u32 pipe_stats[I915_MAX_PIPES])
1793{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001794 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001795
Damien Lespiau055e3932014-08-18 13:49:10 +01001796 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02001797 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1798 intel_pipe_handle_vblank(dev_priv, pipe))
1799 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001800
Maarten Lankhorst5251f042016-05-17 15:07:47 +02001801 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001802 intel_finish_page_flip_cs(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001803
1804 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001805 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001806
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001807 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1808 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001809 }
1810
1811 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001812 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001813}
1814
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001815static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001816{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001817 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001818
1819 if (hotplug_status)
1820 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1821
1822 return hotplug_status;
1823}
1824
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001825static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001826 u32 hotplug_status)
1827{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001828 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001829
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001830 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1831 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001832 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001833
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001834 if (hotplug_trigger) {
1835 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1836 hotplug_trigger, hpd_status_g4x,
1837 i9xx_port_hotplug_long_detect);
1838
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001839 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001840 }
Jani Nikula369712e2015-05-27 15:03:40 +03001841
1842 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001843 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001844 } else {
1845 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001846
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001847 if (hotplug_trigger) {
1848 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001849 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001850 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001851 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001852 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001853 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001854}
1855
Daniel Vetterff1f5252012-10-02 15:10:55 +02001856static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001857{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001858 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001859 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001860 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001861
Imre Deak2dd2a882015-02-24 11:14:30 +02001862 if (!intel_irqs_enabled(dev_priv))
1863 return IRQ_NONE;
1864
Imre Deak1f814da2015-12-16 02:52:19 +02001865 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1866 disable_rpm_wakeref_asserts(dev_priv);
1867
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001868 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001869 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001870 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001871 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001872 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001873
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001874 gt_iir = I915_READ(GTIIR);
1875 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001876 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001877
1878 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001879 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001880
1881 ret = IRQ_HANDLED;
1882
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001883 /*
1884 * Theory on interrupt generation, based on empirical evidence:
1885 *
1886 * x = ((VLV_IIR & VLV_IER) ||
1887 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1888 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1889 *
1890 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1891 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1892 * guarantee the CPU interrupt will be raised again even if we
1893 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1894 * bits this time around.
1895 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001896 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001897 ier = I915_READ(VLV_IER);
1898 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001899
1900 if (gt_iir)
1901 I915_WRITE(GTIIR, gt_iir);
1902 if (pm_iir)
1903 I915_WRITE(GEN6_PMIIR, pm_iir);
1904
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001905 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001906 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001907
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001908 /* Call regardless, as some status bits might not be
1909 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001910 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001911
Jerome Anandeef57322017-01-25 04:27:49 +05301912 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1913 I915_LPE_PIPE_B_INTERRUPT))
1914 intel_lpe_audio_irq_handler(dev_priv);
1915
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001916 /*
1917 * VLV_IIR is single buffered, and reflects the level
1918 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1919 */
1920 if (iir)
1921 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001922
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001923 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001924 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1925 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001926
Ville Syrjälä52894872016-04-13 21:19:56 +03001927 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001928 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001929 if (pm_iir)
1930 gen6_rps_irq_handler(dev_priv, pm_iir);
1931
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001932 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001933 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001934
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001935 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001936 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001937
Imre Deak1f814da2015-12-16 02:52:19 +02001938 enable_rpm_wakeref_asserts(dev_priv);
1939
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001940 return ret;
1941}
1942
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001943static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1944{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001945 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001946 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001947 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001948
Imre Deak2dd2a882015-02-24 11:14:30 +02001949 if (!intel_irqs_enabled(dev_priv))
1950 return IRQ_NONE;
1951
Imre Deak1f814da2015-12-16 02:52:19 +02001952 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1953 disable_rpm_wakeref_asserts(dev_priv);
1954
Chris Wilson579de732016-03-14 09:01:57 +00001955 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001956 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001957 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001958 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001959 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001960 u32 ier = 0;
1961
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001962 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1963 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001964
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001965 if (master_ctl == 0 && iir == 0)
1966 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001967
Oscar Mateo27b6c122014-06-16 16:11:00 +01001968 ret = IRQ_HANDLED;
1969
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001970 /*
1971 * Theory on interrupt generation, based on empirical evidence:
1972 *
1973 * x = ((VLV_IIR & VLV_IER) ||
1974 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1975 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1976 *
1977 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1978 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1979 * guarantee the CPU interrupt will be raised again even if we
1980 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1981 * bits this time around.
1982 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001983 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001984 ier = I915_READ(VLV_IER);
1985 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001986
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001987 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001988
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001989 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001990 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001991
Oscar Mateo27b6c122014-06-16 16:11:00 +01001992 /* Call regardless, as some status bits might not be
1993 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001994 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001995
Jerome Anandeef57322017-01-25 04:27:49 +05301996 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1997 I915_LPE_PIPE_B_INTERRUPT |
1998 I915_LPE_PIPE_C_INTERRUPT))
1999 intel_lpe_audio_irq_handler(dev_priv);
2000
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002001 /*
2002 * VLV_IIR is single buffered, and reflects the level
2003 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2004 */
2005 if (iir)
2006 I915_WRITE(VLV_IIR, iir);
2007
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002008 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002009 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002010 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002011
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002012 gen8_gt_irq_handler(dev_priv, gt_iir);
2013
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002014 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002015 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002016
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002017 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002018 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002019
Imre Deak1f814da2015-12-16 02:52:19 +02002020 enable_rpm_wakeref_asserts(dev_priv);
2021
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002022 return ret;
2023}
2024
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002025static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2026 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002027 const u32 hpd[HPD_NUM_PINS])
2028{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002029 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2030
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002031 /*
2032 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2033 * unless we touch the hotplug register, even if hotplug_trigger is
2034 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2035 * errors.
2036 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002037 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002038 if (!hotplug_trigger) {
2039 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2040 PORTD_HOTPLUG_STATUS_MASK |
2041 PORTC_HOTPLUG_STATUS_MASK |
2042 PORTB_HOTPLUG_STATUS_MASK;
2043 dig_hotplug_reg &= ~mask;
2044 }
2045
Ville Syrjälä40e56412015-08-27 23:56:10 +03002046 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002047 if (!hotplug_trigger)
2048 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002049
2050 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2051 dig_hotplug_reg, hpd,
2052 pch_port_hotplug_long_detect);
2053
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002054 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002055}
2056
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002057static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002058{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002059 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002060 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002061
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002062 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002063
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002064 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2065 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2066 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002067 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002068 port_name(port));
2069 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002070
Daniel Vetterce99c252012-12-01 13:53:47 +01002071 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002072 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002073
Jesse Barnes776ad802011-01-04 15:09:39 -08002074 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002075 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002076
2077 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2078 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2079
2080 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2081 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2082
2083 if (pch_iir & SDE_POISON)
2084 DRM_ERROR("PCH poison interrupt\n");
2085
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002086 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002087 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002088 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2089 pipe_name(pipe),
2090 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002091
2092 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2093 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2094
2095 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2096 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2097
Jesse Barnes776ad802011-01-04 15:09:39 -08002098 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002099 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002100
2101 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002102 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002103}
2104
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002105static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002106{
Paulo Zanoni86642812013-04-12 17:57:57 -03002107 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002108 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002109
Paulo Zanonide032bf2013-04-12 17:57:58 -03002110 if (err_int & ERR_INT_POISON)
2111 DRM_ERROR("Poison interrupt\n");
2112
Damien Lespiau055e3932014-08-18 13:49:10 +01002113 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002114 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2115 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002116
Daniel Vetter5a69b892013-10-16 22:55:52 +02002117 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002118 if (IS_IVYBRIDGE(dev_priv))
2119 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002120 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002121 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002122 }
2123 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002124
Paulo Zanoni86642812013-04-12 17:57:57 -03002125 I915_WRITE(GEN7_ERR_INT, err_int);
2126}
2127
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002128static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002129{
Paulo Zanoni86642812013-04-12 17:57:57 -03002130 u32 serr_int = I915_READ(SERR_INT);
2131
Paulo Zanonide032bf2013-04-12 17:57:58 -03002132 if (serr_int & SERR_INT_POISON)
2133 DRM_ERROR("PCH poison interrupt\n");
2134
Paulo Zanoni86642812013-04-12 17:57:57 -03002135 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002136 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002137
2138 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002139 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002140
2141 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002142 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002143
2144 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002145}
2146
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002147static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002148{
Adam Jackson23e81d62012-06-06 15:45:44 -04002149 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002150 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002151
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002152 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002153
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002154 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2155 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2156 SDE_AUDIO_POWER_SHIFT_CPT);
2157 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2158 port_name(port));
2159 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002160
2161 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002162 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002163
2164 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002165 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002166
2167 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2168 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2169
2170 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2171 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2172
2173 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002174 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002175 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2176 pipe_name(pipe),
2177 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002178
2179 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002180 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002181}
2182
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002183static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002184{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002185 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2186 ~SDE_PORTE_HOTPLUG_SPT;
2187 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2188 u32 pin_mask = 0, long_mask = 0;
2189
2190 if (hotplug_trigger) {
2191 u32 dig_hotplug_reg;
2192
2193 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2194 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2195
2196 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2197 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002198 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002199 }
2200
2201 if (hotplug2_trigger) {
2202 u32 dig_hotplug_reg;
2203
2204 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2205 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2206
2207 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2208 dig_hotplug_reg, hpd_spt,
2209 spt_port_hotplug2_long_detect);
2210 }
2211
2212 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002213 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002214
2215 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002216 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002217}
2218
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002219static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2220 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002221 const u32 hpd[HPD_NUM_PINS])
2222{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002223 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2224
2225 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2226 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2227
2228 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2229 dig_hotplug_reg, hpd,
2230 ilk_port_hotplug_long_detect);
2231
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002232 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002233}
2234
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002235static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2236 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002237{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002238 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002239 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2240
Ville Syrjälä40e56412015-08-27 23:56:10 +03002241 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002242 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002243
2244 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002245 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002246
2247 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002248 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002249
Paulo Zanonic008bc62013-07-12 16:35:10 -03002250 if (de_iir & DE_POISON)
2251 DRM_ERROR("Poison interrupt\n");
2252
Damien Lespiau055e3932014-08-18 13:49:10 +01002253 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002254 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2255 intel_pipe_handle_vblank(dev_priv, pipe))
2256 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002257
Daniel Vetter40da17c22013-10-21 18:04:36 +02002258 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002259 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002260
Daniel Vetter40da17c22013-10-21 18:04:36 +02002261 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002262 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002263
Daniel Vetter40da17c22013-10-21 18:04:36 +02002264 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002265 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002266 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002267 }
2268
2269 /* check event from PCH */
2270 if (de_iir & DE_PCH_EVENT) {
2271 u32 pch_iir = I915_READ(SDEIIR);
2272
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002273 if (HAS_PCH_CPT(dev_priv))
2274 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002275 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002276 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002277
2278 /* should clear PCH hotplug event before clear CPU irq */
2279 I915_WRITE(SDEIIR, pch_iir);
2280 }
2281
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002282 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2283 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002284}
2285
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002286static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2287 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002288{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002289 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002290 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2291
Ville Syrjälä40e56412015-08-27 23:56:10 +03002292 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002293 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002294
2295 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002296 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002297
2298 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002299 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002300
2301 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002302 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002303
Damien Lespiau055e3932014-08-18 13:49:10 +01002304 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002305 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2306 intel_pipe_handle_vblank(dev_priv, pipe))
2307 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002308
2309 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002310 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002311 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002312 }
2313
2314 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002315 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002316 u32 pch_iir = I915_READ(SDEIIR);
2317
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002318 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002319
2320 /* clear PCH hotplug event before clear CPU irq */
2321 I915_WRITE(SDEIIR, pch_iir);
2322 }
2323}
2324
Oscar Mateo72c90f62014-06-16 16:10:57 +01002325/*
2326 * To handle irqs with the minimum potential races with fresh interrupts, we:
2327 * 1 - Disable Master Interrupt Control.
2328 * 2 - Find the source(s) of the interrupt.
2329 * 3 - Clear the Interrupt Identity bits (IIR).
2330 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2331 * 5 - Re-enable Master Interrupt Control.
2332 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002333static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002334{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002335 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002336 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002337 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002338 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002339
Imre Deak2dd2a882015-02-24 11:14:30 +02002340 if (!intel_irqs_enabled(dev_priv))
2341 return IRQ_NONE;
2342
Imre Deak1f814da2015-12-16 02:52:19 +02002343 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2344 disable_rpm_wakeref_asserts(dev_priv);
2345
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002346 /* disable master interrupt before clearing iir */
2347 de_ier = I915_READ(DEIER);
2348 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002349 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002350
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002351 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2352 * interrupts will will be stored on its back queue, and then we'll be
2353 * able to process them after we restore SDEIER (as soon as we restore
2354 * it, we'll get an interrupt if SDEIIR still has something to process
2355 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002356 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002357 sde_ier = I915_READ(SDEIER);
2358 I915_WRITE(SDEIER, 0);
2359 POSTING_READ(SDEIER);
2360 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002361
Oscar Mateo72c90f62014-06-16 16:10:57 +01002362 /* Find, clear, then process each source of interrupt */
2363
Chris Wilson0e434062012-05-09 21:45:44 +01002364 gt_iir = I915_READ(GTIIR);
2365 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002366 I915_WRITE(GTIIR, gt_iir);
2367 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002368 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002369 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002370 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002371 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002372 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002373
2374 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002375 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002376 I915_WRITE(DEIIR, de_iir);
2377 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002378 if (INTEL_GEN(dev_priv) >= 7)
2379 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002380 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002381 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002382 }
2383
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002384 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002385 u32 pm_iir = I915_READ(GEN6_PMIIR);
2386 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002387 I915_WRITE(GEN6_PMIIR, pm_iir);
2388 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002389 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002390 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002391 }
2392
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002393 I915_WRITE(DEIER, de_ier);
2394 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002395 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002396 I915_WRITE(SDEIER, sde_ier);
2397 POSTING_READ(SDEIER);
2398 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002399
Imre Deak1f814da2015-12-16 02:52:19 +02002400 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2401 enable_rpm_wakeref_asserts(dev_priv);
2402
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002403 return ret;
2404}
2405
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002406static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2407 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002408 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302409{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002410 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302411
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002412 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2413 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302414
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002415 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002416 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002417 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002418
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002419 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302420}
2421
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002422static irqreturn_t
2423gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002424{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002425 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002426 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002427 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002428
Ben Widawskyabd58f02013-11-02 21:07:09 -07002429 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002430 iir = I915_READ(GEN8_DE_MISC_IIR);
2431 if (iir) {
2432 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002433 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002434 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002435 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002436 else
2437 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002438 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002439 else
2440 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002441 }
2442
Daniel Vetter6d766f02013-11-07 14:49:55 +01002443 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002444 iir = I915_READ(GEN8_DE_PORT_IIR);
2445 if (iir) {
2446 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302447 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002448
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002449 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002450 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002451
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002452 tmp_mask = GEN8_AUX_CHANNEL_A;
2453 if (INTEL_INFO(dev_priv)->gen >= 9)
2454 tmp_mask |= GEN9_AUX_CHANNEL_B |
2455 GEN9_AUX_CHANNEL_C |
2456 GEN9_AUX_CHANNEL_D;
2457
2458 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002459 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302460 found = true;
2461 }
2462
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002463 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002464 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2465 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002466 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2467 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002468 found = true;
2469 }
2470 } else if (IS_BROADWELL(dev_priv)) {
2471 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2472 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002473 ilk_hpd_irq_handler(dev_priv,
2474 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002475 found = true;
2476 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302477 }
2478
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002479 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002480 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302481 found = true;
2482 }
2483
Shashank Sharmad04a4922014-08-22 17:40:41 +05302484 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002485 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002486 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002487 else
2488 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002489 }
2490
Damien Lespiau055e3932014-08-18 13:49:10 +01002491 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002492 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002493
Daniel Vetterc42664c2013-11-07 11:05:40 +01002494 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2495 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002496
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002497 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2498 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002499 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002500 continue;
2501 }
2502
2503 ret = IRQ_HANDLED;
2504 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2505
Daniel Vetter5a21b662016-05-24 17:13:53 +02002506 if (iir & GEN8_PIPE_VBLANK &&
2507 intel_pipe_handle_vblank(dev_priv, pipe))
2508 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002509
2510 flip_done = iir;
2511 if (INTEL_INFO(dev_priv)->gen >= 9)
2512 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2513 else
2514 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2515
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002516 if (flip_done)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002517 intel_finish_page_flip_cs(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002518
2519 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002520 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002521
2522 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2523 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2524
2525 fault_errors = iir;
2526 if (INTEL_INFO(dev_priv)->gen >= 9)
2527 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2528 else
2529 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2530
2531 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002532 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002533 pipe_name(pipe),
2534 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002535 }
2536
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002537 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302538 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002539 /*
2540 * FIXME(BDW): Assume for now that the new interrupt handling
2541 * scheme also closed the SDE interrupt handling race we've seen
2542 * on older pch-split platforms. But this needs testing.
2543 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002544 iir = I915_READ(SDEIIR);
2545 if (iir) {
2546 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002547 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002548
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002549 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002550 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002551 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002552 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002553 } else {
2554 /*
2555 * Like on previous PCH there seems to be something
2556 * fishy going on with forwarding PCH interrupts.
2557 */
2558 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2559 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002560 }
2561
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002562 return ret;
2563}
2564
2565static irqreturn_t gen8_irq_handler(int irq, void *arg)
2566{
2567 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002568 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002569 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002570 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002571 irqreturn_t ret;
2572
2573 if (!intel_irqs_enabled(dev_priv))
2574 return IRQ_NONE;
2575
2576 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2577 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2578 if (!master_ctl)
2579 return IRQ_NONE;
2580
2581 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2582
2583 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2584 disable_rpm_wakeref_asserts(dev_priv);
2585
2586 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002587 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2588 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002589 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2590
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002591 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2592 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002593
Imre Deak1f814da2015-12-16 02:52:19 +02002594 enable_rpm_wakeref_asserts(dev_priv);
2595
Ben Widawskyabd58f02013-11-02 21:07:09 -07002596 return ret;
2597}
2598
Chris Wilson1f15b762016-07-01 17:23:14 +01002599static void i915_error_wake_up(struct drm_i915_private *dev_priv)
Daniel Vetter17e1df02013-09-08 21:57:13 +02002600{
Daniel Vetter17e1df02013-09-08 21:57:13 +02002601 /*
2602 * Notify all waiters for GPU completion events that reset state has
2603 * been changed, and that they need to restart their wait after
2604 * checking for potential errors (and bail out to drop locks if there is
2605 * a gpu reset pending so that i915_error_work_func can acquire them).
2606 */
2607
2608 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Chris Wilson1f15b762016-07-01 17:23:14 +01002609 wake_up_all(&dev_priv->gpu_error.wait_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002610
2611 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2612 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002613}
2614
Jesse Barnes8a905232009-07-11 16:48:03 -04002615/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002616 * i915_reset_and_wakeup - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002617 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002618 *
2619 * Fire an error uevent so userspace can see that a hang or error
2620 * was detected.
2621 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002622static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002623{
Chris Wilson91c8a322016-07-05 10:40:23 +01002624 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002625 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2626 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2627 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -04002628
Chris Wilsonc0336662016-05-06 15:40:21 +01002629 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002630
Chris Wilson8af29b02016-09-09 14:11:47 +01002631 DRM_DEBUG_DRIVER("resetting chip\n");
2632 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2633
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002634 /*
Chris Wilson8af29b02016-09-09 14:11:47 +01002635 * In most cases it's guaranteed that we get here with an RPM
2636 * reference held, for example because there is a pending GPU
2637 * request that won't finish until the reset is done. This
2638 * isn't the case at least when we get here by doing a
2639 * simulated reset via debugs, so get an RPM reference.
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002640 */
Chris Wilson8af29b02016-09-09 14:11:47 +01002641 intel_runtime_pm_get(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002642 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002643
Chris Wilson780f2622016-09-09 14:11:52 +01002644 do {
2645 /*
2646 * All state reset _must_ be completed before we update the
2647 * reset counter, for otherwise waiters might miss the reset
2648 * pending state and not properly drop locks, resulting in
2649 * deadlocks with the reset work.
2650 */
2651 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2652 i915_reset(dev_priv);
2653 mutex_unlock(&dev_priv->drm.struct_mutex);
2654 }
2655
2656 /* We need to wait for anyone holding the lock to wakeup */
2657 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2658 I915_RESET_IN_PROGRESS,
2659 TASK_UNINTERRUPTIBLE,
2660 HZ));
Ville Syrjälä75147472014-11-24 18:28:11 +02002661
Chris Wilson8af29b02016-09-09 14:11:47 +01002662 intel_finish_reset(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002663 intel_runtime_pm_put(dev_priv);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002664
Chris Wilson780f2622016-09-09 14:11:52 +01002665 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002666 kobject_uevent_env(kobj,
2667 KOBJ_CHANGE, reset_done_event);
Imre Deakf454c692014-04-23 01:09:04 +03002668
Chris Wilson8af29b02016-09-09 14:11:47 +01002669 /*
2670 * Note: The wake_up also serves as a memory barrier so that
2671 * waiters see the updated value of the dev_priv->gpu_error.
2672 */
2673 wake_up_all(&dev_priv->gpu_error.reset_queue);
Jesse Barnes8a905232009-07-11 16:48:03 -04002674}
2675
Ben Widawskyd6369512016-09-20 16:54:32 +03002676static inline void
2677i915_err_print_instdone(struct drm_i915_private *dev_priv,
2678 struct intel_instdone *instdone)
2679{
Ben Widawskyf9e61372016-09-20 16:54:33 +03002680 int slice;
2681 int subslice;
2682
Ben Widawskyd6369512016-09-20 16:54:32 +03002683 pr_err(" INSTDONE: 0x%08x\n", instdone->instdone);
2684
2685 if (INTEL_GEN(dev_priv) <= 3)
2686 return;
2687
2688 pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2689
2690 if (INTEL_GEN(dev_priv) <= 6)
2691 return;
2692
Ben Widawskyf9e61372016-09-20 16:54:33 +03002693 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2694 pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2695 slice, subslice, instdone->sampler[slice][subslice]);
2696
2697 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2698 pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n",
2699 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03002700}
2701
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002702static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002703{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002704 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002705
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002706 if (!IS_GEN2(dev_priv))
2707 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002708
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002709 if (INTEL_GEN(dev_priv) < 4)
2710 I915_WRITE(IPEIR, I915_READ(IPEIR));
2711 else
2712 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002713
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002714 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002715 eir = I915_READ(EIR);
2716 if (eir) {
2717 /*
2718 * some errors might have become stuck,
2719 * mask them.
2720 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002721 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002722 I915_WRITE(EMR, I915_READ(EMR) | eir);
2723 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2724 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002725}
2726
2727/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002728 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002729 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002730 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002731 * @fmt: Error message format string
2732 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002733 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002734 * dump it to the syslog. Also call i915_capture_error_state() to make
2735 * sure we get a record and make it available in debugfs. Fire a uevent
2736 * so userspace knows something bad happened (should trigger collection
2737 * of a ring dump etc.).
2738 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002739void i915_handle_error(struct drm_i915_private *dev_priv,
2740 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002741 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002742{
Mika Kuoppala58174462014-02-25 17:11:26 +02002743 va_list args;
2744 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002745
Mika Kuoppala58174462014-02-25 17:11:26 +02002746 va_start(args, fmt);
2747 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2748 va_end(args);
2749
Chris Wilsonc0336662016-05-06 15:40:21 +01002750 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002751 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002752
Chris Wilson8af29b02016-09-09 14:11:47 +01002753 if (!engine_mask)
2754 return;
Ben Gamariba1234d2009-09-14 17:48:47 -04002755
Chris Wilson8af29b02016-09-09 14:11:47 +01002756 if (test_and_set_bit(I915_RESET_IN_PROGRESS,
2757 &dev_priv->gpu_error.flags))
2758 return;
2759
2760 /*
2761 * Wakeup waiting processes so that the reset function
2762 * i915_reset_and_wakeup doesn't deadlock trying to grab
2763 * various locks. By bumping the reset counter first, the woken
2764 * processes will see a reset in progress and back off,
2765 * releasing their locks and then wait for the reset completion.
2766 * We must do this for _all_ gpu waiters that might hold locks
2767 * that the reset work needs to acquire.
2768 *
2769 * Note: The wake_up also provides a memory barrier to ensure that the
2770 * waiters see the updated value of the reset flags.
2771 */
2772 i915_error_wake_up(dev_priv);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002773
Chris Wilsonc0336662016-05-06 15:40:21 +01002774 i915_reset_and_wakeup(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002775}
2776
Keith Packard42f52ef2008-10-18 19:39:29 -07002777/* Called from drm generic code, passed 'crtc' which
2778 * we use as a pipe index
2779 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002780static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002781{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002782 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002783 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002784
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002785 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002786 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2787 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2788
2789 return 0;
2790}
2791
2792static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2793{
2794 struct drm_i915_private *dev_priv = to_i915(dev);
2795 unsigned long irqflags;
2796
2797 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2798 i915_enable_pipestat(dev_priv, pipe,
2799 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002800 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002801
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002802 return 0;
2803}
2804
Thierry Reding88e72712015-09-24 18:35:31 +02002805static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002806{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002807 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002808 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002809 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002810 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002811
Jesse Barnesf796cf82011-04-07 13:58:17 -07002812 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002813 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002814 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2815
2816 return 0;
2817}
2818
Thierry Reding88e72712015-09-24 18:35:31 +02002819static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002820{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002821 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002822 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002823
Ben Widawskyabd58f02013-11-02 21:07:09 -07002824 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002825 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002826 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002827
Ben Widawskyabd58f02013-11-02 21:07:09 -07002828 return 0;
2829}
2830
Keith Packard42f52ef2008-10-18 19:39:29 -07002831/* Called from drm generic code, passed 'crtc' which
2832 * we use as a pipe index
2833 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002834static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2835{
2836 struct drm_i915_private *dev_priv = to_i915(dev);
2837 unsigned long irqflags;
2838
2839 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2840 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2841 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2842}
2843
2844static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002845{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002846 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002847 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002848
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002849 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002850 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002851 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002852 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2853}
2854
Thierry Reding88e72712015-09-24 18:35:31 +02002855static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002856{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002857 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002858 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002859 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002860 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002861
2862 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002863 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002864 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2865}
2866
Thierry Reding88e72712015-09-24 18:35:31 +02002867static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002868{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002869 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002870 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002871
Ben Widawskyabd58f02013-11-02 21:07:09 -07002872 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002873 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002874 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2875}
2876
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002877static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002878{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002879 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03002880 return;
2881
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002882 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002883
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002884 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03002885 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002886}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002887
Paulo Zanoni622364b2014-04-01 15:37:22 -03002888/*
2889 * SDEIER is also touched by the interrupt handler to work around missed PCH
2890 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2891 * instead we unconditionally enable all PCH interrupt sources here, but then
2892 * only unmask them as needed with SDEIMR.
2893 *
2894 * This function needs to be called before interrupts are enabled.
2895 */
2896static void ibx_irq_pre_postinstall(struct drm_device *dev)
2897{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002898 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002899
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002900 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03002901 return;
2902
2903 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002904 I915_WRITE(SDEIER, 0xffffffff);
2905 POSTING_READ(SDEIER);
2906}
2907
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002908static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002909{
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002910 GEN5_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002911 if (INTEL_GEN(dev_priv) >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002912 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002913}
2914
Ville Syrjälä70591a42014-10-30 19:42:58 +02002915static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2916{
2917 enum pipe pipe;
2918
Ville Syrjälä71b8b412016-04-11 16:56:31 +03002919 if (IS_CHERRYVIEW(dev_priv))
2920 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2921 else
2922 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2923
Ville Syrjäläad22d102016-04-12 18:56:14 +03002924 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002925 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2926
Ville Syrjäläad22d102016-04-12 18:56:14 +03002927 for_each_pipe(dev_priv, pipe) {
2928 I915_WRITE(PIPESTAT(pipe),
2929 PIPE_FIFO_UNDERRUN_STATUS |
2930 PIPESTAT_INT_STATUS_MASK);
2931 dev_priv->pipestat_irq_mask[pipe] = 0;
2932 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02002933
2934 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002935 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02002936}
2937
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002938static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2939{
2940 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002941 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002942 enum pipe pipe;
Jerome Anandeef57322017-01-25 04:27:49 +05302943 u32 val;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002944
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002945 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
2946 PIPE_CRC_DONE_INTERRUPT_STATUS;
2947
2948 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2949 for_each_pipe(dev_priv, pipe)
2950 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2951
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002952 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2953 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2954 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002955 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002956 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03002957
2958 WARN_ON(dev_priv->irq_mask != ~0);
2959
Jerome Anandeef57322017-01-25 04:27:49 +05302960 val = (I915_LPE_PIPE_A_INTERRUPT |
2961 I915_LPE_PIPE_B_INTERRUPT |
2962 I915_LPE_PIPE_C_INTERRUPT);
2963
2964 enable_mask |= val;
2965
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002966 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002967
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002968 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002969}
2970
2971/* drm_dma.h hooks
2972*/
2973static void ironlake_irq_reset(struct drm_device *dev)
2974{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002975 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002976
2977 I915_WRITE(HWSTAM, 0xffffffff);
2978
2979 GEN5_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002980 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002981 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2982
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002983 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002984
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002985 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002986}
2987
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002988static void valleyview_irq_preinstall(struct drm_device *dev)
2989{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002990 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002991
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03002992 I915_WRITE(VLV_MASTER_IER, 0);
2993 POSTING_READ(VLV_MASTER_IER);
2994
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002995 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002996
Ville Syrjäläad22d102016-04-12 18:56:14 +03002997 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03002998 if (dev_priv->display_irqs_enabled)
2999 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003000 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003001}
3002
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003003static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3004{
3005 GEN8_IRQ_RESET_NDX(GT, 0);
3006 GEN8_IRQ_RESET_NDX(GT, 1);
3007 GEN8_IRQ_RESET_NDX(GT, 2);
3008 GEN8_IRQ_RESET_NDX(GT, 3);
3009}
3010
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003011static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003012{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003013 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003014 int pipe;
3015
Ben Widawskyabd58f02013-11-02 21:07:09 -07003016 I915_WRITE(GEN8_MASTER_IRQ, 0);
3017 POSTING_READ(GEN8_MASTER_IRQ);
3018
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003019 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003020
Damien Lespiau055e3932014-08-18 13:49:10 +01003021 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003022 if (intel_display_power_is_enabled(dev_priv,
3023 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003024 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003025
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003026 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3027 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3028 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003029
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003030 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003031 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003032}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003033
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003034void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3035 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003036{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003037 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003038 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003039
Daniel Vetter13321782014-09-15 14:55:29 +02003040 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003041 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3042 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3043 dev_priv->de_irq_mask[pipe],
3044 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003045 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003046}
3047
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003048void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3049 unsigned int pipe_mask)
3050{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003051 enum pipe pipe;
3052
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003053 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003054 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3055 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003056 spin_unlock_irq(&dev_priv->irq_lock);
3057
3058 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003059 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003060}
3061
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003062static void cherryview_irq_preinstall(struct drm_device *dev)
3063{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003064 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003065
3066 I915_WRITE(GEN8_MASTER_IRQ, 0);
3067 POSTING_READ(GEN8_MASTER_IRQ);
3068
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003069 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003070
3071 GEN5_IRQ_RESET(GEN8_PCU_);
3072
Ville Syrjäläad22d102016-04-12 18:56:14 +03003073 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003074 if (dev_priv->display_irqs_enabled)
3075 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003076 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003077}
3078
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003079static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003080 const u32 hpd[HPD_NUM_PINS])
3081{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003082 struct intel_encoder *encoder;
3083 u32 enabled_irqs = 0;
3084
Chris Wilson91c8a322016-07-05 10:40:23 +01003085 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003086 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3087 enabled_irqs |= hpd[encoder->hpd_pin];
3088
3089 return enabled_irqs;
3090}
3091
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003092static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003093{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003094 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003095
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003096 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003097 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003098 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003099 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003100 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003101 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003102 }
3103
Daniel Vetterfee884e2013-07-04 23:35:21 +02003104 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003105
3106 /*
3107 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003108 * duration to 2ms (which is the minimum in the Display Port spec).
3109 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003110 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003111 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3112 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3113 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3114 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3115 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003116 /*
3117 * When CPU and PCH are on the same package, port A
3118 * HPD must be enabled in both north and south.
3119 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003120 if (HAS_PCH_LPT_LP(dev_priv))
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003121 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003122 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003123}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003124
Imre Deak2a57d9c2017-01-27 11:39:18 +02003125static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3126{
3127 u32 hotplug;
3128
3129 /* Enable digital hotplug on the PCH */
3130 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3131 hotplug |= PORTA_HOTPLUG_ENABLE |
3132 PORTB_HOTPLUG_ENABLE |
3133 PORTC_HOTPLUG_ENABLE |
3134 PORTD_HOTPLUG_ENABLE;
3135 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3136
3137 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3138 hotplug |= PORTE_HOTPLUG_ENABLE;
3139 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3140}
3141
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003142static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003143{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003144 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003145
3146 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003147 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003148
3149 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3150
Imre Deak2a57d9c2017-01-27 11:39:18 +02003151 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003152}
3153
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003154static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003155{
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003156 u32 hotplug_irqs, hotplug, enabled_irqs;
3157
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003158 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003159 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003160 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003161
3162 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003163 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003164 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003165 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003166
3167 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003168 } else {
3169 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003170 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003171
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003172 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3173 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003174
3175 /*
3176 * Enable digital hotplug on the CPU, and configure the DP short pulse
3177 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003178 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003179 */
3180 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3181 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3182 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3183 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3184
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003185 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003186}
3187
Imre Deak2a57d9c2017-01-27 11:39:18 +02003188static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3189 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003190{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003191 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003192
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003193 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003194 hotplug |= PORTA_HOTPLUG_ENABLE |
3195 PORTB_HOTPLUG_ENABLE |
3196 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303197
3198 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3199 hotplug, enabled_irqs);
3200 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3201
3202 /*
3203 * For BXT invert bit has to be set based on AOB design
3204 * for HPD detection logic, update it based on VBT fields.
3205 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303206 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3207 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3208 hotplug |= BXT_DDIA_HPD_INVERT;
3209 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3210 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3211 hotplug |= BXT_DDIB_HPD_INVERT;
3212 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3213 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3214 hotplug |= BXT_DDIC_HPD_INVERT;
3215
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003216 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003217}
3218
Imre Deak2a57d9c2017-01-27 11:39:18 +02003219static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3220{
3221 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3222}
3223
3224static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3225{
3226 u32 hotplug_irqs, enabled_irqs;
3227
3228 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3229 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3230
3231 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3232
3233 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3234}
3235
Paulo Zanonid46da432013-02-08 17:35:15 -02003236static void ibx_irq_postinstall(struct drm_device *dev)
3237{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003238 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003239 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003240
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003241 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003242 return;
3243
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003244 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003245 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003246 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003247 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003248
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003249 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003250 I915_WRITE(SDEIMR, ~mask);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003251
3252 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3253 HAS_PCH_LPT(dev_priv))
3254 ; /* TODO: Enable HPD detection on older PCH platforms too */
3255 else
3256 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003257}
3258
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003259static void gen5_gt_irq_postinstall(struct drm_device *dev)
3260{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003261 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003262 u32 pm_irqs, gt_irqs;
3263
3264 pm_irqs = gt_irqs = 0;
3265
3266 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003267 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003268 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003269 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3270 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003271 }
3272
3273 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003274 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003275 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003276 } else {
3277 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3278 }
3279
Paulo Zanoni35079892014-04-01 15:37:15 -03003280 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003281
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003282 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003283 /*
3284 * RPS interrupts will get enabled/disabled on demand when RPS
3285 * itself is enabled/disabled.
3286 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303287 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003288 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303289 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3290 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003291
Akash Goelf4e9af42016-10-12 21:54:30 +05303292 dev_priv->pm_imr = 0xffffffff;
3293 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003294 }
3295}
3296
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003297static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003298{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003299 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003300 u32 display_mask, extra_mask;
3301
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003302 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003303 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3304 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3305 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003306 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003307 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003308 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3309 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003310 } else {
3311 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3312 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003313 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003314 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3315 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003316 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3317 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3318 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003319 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003320
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003321 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003322
Paulo Zanoni0c841212014-04-01 15:37:27 -03003323 I915_WRITE(HWSTAM, 0xeffe);
3324
Paulo Zanoni622364b2014-04-01 15:37:22 -03003325 ibx_irq_pre_postinstall(dev);
3326
Paulo Zanoni35079892014-04-01 15:37:15 -03003327 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003328
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003329 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003330
Paulo Zanonid46da432013-02-08 17:35:15 -02003331 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003332
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003333 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003334 /* Enable PCU event interrupts
3335 *
3336 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003337 * setup is guaranteed to run in single-threaded context. But we
3338 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003339 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003340 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003341 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003342 }
3343
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003344 return 0;
3345}
3346
Imre Deakf8b79e52014-03-04 19:23:07 +02003347void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3348{
3349 assert_spin_locked(&dev_priv->irq_lock);
3350
3351 if (dev_priv->display_irqs_enabled)
3352 return;
3353
3354 dev_priv->display_irqs_enabled = true;
3355
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003356 if (intel_irqs_enabled(dev_priv)) {
3357 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003358 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003359 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003360}
3361
3362void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3363{
3364 assert_spin_locked(&dev_priv->irq_lock);
3365
3366 if (!dev_priv->display_irqs_enabled)
3367 return;
3368
3369 dev_priv->display_irqs_enabled = false;
3370
Imre Deak950eaba2014-09-08 15:21:09 +03003371 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003372 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003373}
3374
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003375
3376static int valleyview_irq_postinstall(struct drm_device *dev)
3377{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003378 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003379
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003380 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003381
Ville Syrjäläad22d102016-04-12 18:56:14 +03003382 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003383 if (dev_priv->display_irqs_enabled)
3384 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003385 spin_unlock_irq(&dev_priv->irq_lock);
3386
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003387 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003388 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003389
3390 return 0;
3391}
3392
Ben Widawskyabd58f02013-11-02 21:07:09 -07003393static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3394{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003395 /* These are interrupts we'll toggle with the ring mask register */
3396 uint32_t gt_interrupts[] = {
3397 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003398 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003399 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3400 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003401 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003402 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3403 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3404 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003405 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003406 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3407 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003408 };
3409
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003410 if (HAS_L3_DPF(dev_priv))
3411 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3412
Akash Goelf4e9af42016-10-12 21:54:30 +05303413 dev_priv->pm_ier = 0x0;
3414 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303415 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3416 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003417 /*
3418 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303419 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003420 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303421 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303422 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003423}
3424
3425static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3426{
Damien Lespiau770de83d2014-03-20 20:45:01 +00003427 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3428 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003429 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3430 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003431 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003432 enum pipe pipe;
Damien Lespiau770de83d2014-03-20 20:45:01 +00003433
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003434 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de83d2014-03-20 20:45:01 +00003435 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3436 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003437 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3438 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003439 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003440 de_port_masked |= BXT_DE_PORT_GMBUS;
3441 } else {
Damien Lespiau770de83d2014-03-20 20:45:01 +00003442 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3443 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003444 }
Damien Lespiau770de83d2014-03-20 20:45:01 +00003445
3446 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3447 GEN8_PIPE_FIFO_UNDERRUN;
3448
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003449 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003450 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003451 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3452 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003453 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3454
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003455 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3456 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3457 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003458
Damien Lespiau055e3932014-08-18 13:49:10 +01003459 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003460 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003461 POWER_DOMAIN_PIPE(pipe)))
3462 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3463 dev_priv->de_irq_mask[pipe],
3464 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003465
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003466 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ville Syrjälä11825b02016-05-19 12:14:43 +03003467 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003468
3469 if (IS_GEN9_LP(dev_priv))
3470 bxt_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003471}
3472
3473static int gen8_irq_postinstall(struct drm_device *dev)
3474{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003475 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003476
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003477 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303478 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003479
Ben Widawskyabd58f02013-11-02 21:07:09 -07003480 gen8_gt_irq_postinstall(dev_priv);
3481 gen8_de_irq_postinstall(dev_priv);
3482
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003483 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303484 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003485
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003486 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003487 POSTING_READ(GEN8_MASTER_IRQ);
3488
3489 return 0;
3490}
3491
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003492static int cherryview_irq_postinstall(struct drm_device *dev)
3493{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003494 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003495
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003496 gen8_gt_irq_postinstall(dev_priv);
3497
Ville Syrjäläad22d102016-04-12 18:56:14 +03003498 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003499 if (dev_priv->display_irqs_enabled)
3500 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003501 spin_unlock_irq(&dev_priv->irq_lock);
3502
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003503 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003504 POSTING_READ(GEN8_MASTER_IRQ);
3505
3506 return 0;
3507}
3508
Ben Widawskyabd58f02013-11-02 21:07:09 -07003509static void gen8_irq_uninstall(struct drm_device *dev)
3510{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003511 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003512
3513 if (!dev_priv)
3514 return;
3515
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003516 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003517}
3518
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003519static void valleyview_irq_uninstall(struct drm_device *dev)
3520{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003521 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003522
3523 if (!dev_priv)
3524 return;
3525
Imre Deak843d0e72014-04-14 20:24:23 +03003526 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003527 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003528
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003529 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä893fce82014-10-30 19:42:56 +02003530
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003531 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003532
Ville Syrjäläad22d102016-04-12 18:56:14 +03003533 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003534 if (dev_priv->display_irqs_enabled)
3535 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003536 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003537}
3538
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003539static void cherryview_irq_uninstall(struct drm_device *dev)
3540{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003541 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003542
3543 if (!dev_priv)
3544 return;
3545
3546 I915_WRITE(GEN8_MASTER_IRQ, 0);
3547 POSTING_READ(GEN8_MASTER_IRQ);
3548
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003549 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003550
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003551 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003552
Ville Syrjäläad22d102016-04-12 18:56:14 +03003553 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003554 if (dev_priv->display_irqs_enabled)
3555 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003556 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003557}
3558
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003559static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003560{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003561 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003562
3563 if (!dev_priv)
3564 return;
3565
Paulo Zanonibe30b292014-04-01 15:37:25 -03003566 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003567}
3568
Chris Wilsonc2798b12012-04-22 21:13:57 +01003569static void i8xx_irq_preinstall(struct drm_device * dev)
3570{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003571 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003572 int pipe;
3573
Damien Lespiau055e3932014-08-18 13:49:10 +01003574 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003575 I915_WRITE(PIPESTAT(pipe), 0);
3576 I915_WRITE16(IMR, 0xffff);
3577 I915_WRITE16(IER, 0x0);
3578 POSTING_READ16(IER);
3579}
3580
3581static int i8xx_irq_postinstall(struct drm_device *dev)
3582{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003583 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003584
Chris Wilsonc2798b12012-04-22 21:13:57 +01003585 I915_WRITE16(EMR,
3586 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3587
3588 /* Unmask the interrupts that we always want on. */
3589 dev_priv->irq_mask =
3590 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3591 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3592 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003593 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003594 I915_WRITE16(IMR, dev_priv->irq_mask);
3595
3596 I915_WRITE16(IER,
3597 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3598 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003599 I915_USER_INTERRUPT);
3600 POSTING_READ16(IER);
3601
Daniel Vetter379ef822013-10-16 22:55:56 +02003602 /* Interrupt setup is already guaranteed to be single-threaded, this is
3603 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003604 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003605 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3606 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003607 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003608
Chris Wilsonc2798b12012-04-22 21:13:57 +01003609 return 0;
3610}
3611
Daniel Vetter5a21b662016-05-24 17:13:53 +02003612/*
3613 * Returns true when a page flip has completed.
3614 */
3615static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3616 int plane, int pipe, u32 iir)
3617{
3618 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3619
3620 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3621 return false;
3622
3623 if ((iir & flip_pending) == 0)
3624 goto check_page_flip;
3625
3626 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3627 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3628 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3629 * the flip is completed (no longer pending). Since this doesn't raise
3630 * an interrupt per se, we watch for the change at vblank.
3631 */
3632 if (I915_READ16(ISR) & flip_pending)
3633 goto check_page_flip;
3634
3635 intel_finish_page_flip_cs(dev_priv, pipe);
3636 return true;
3637
3638check_page_flip:
3639 intel_check_page_flip(dev_priv, pipe);
3640 return false;
3641}
3642
Daniel Vetterff1f5252012-10-02 15:10:55 +02003643static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003644{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003645 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003646 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003647 u16 iir, new_iir;
3648 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003649 int pipe;
3650 u16 flip_mask =
3651 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3652 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02003653 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003654
Imre Deak2dd2a882015-02-24 11:14:30 +02003655 if (!intel_irqs_enabled(dev_priv))
3656 return IRQ_NONE;
3657
Imre Deak1f814da2015-12-16 02:52:19 +02003658 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3659 disable_rpm_wakeref_asserts(dev_priv);
3660
3661 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003662 iir = I915_READ16(IIR);
3663 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003664 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003665
3666 while (iir & ~flip_mask) {
3667 /* Can't rely on pipestat interrupt bit in iir as it might
3668 * have been cleared after the pipestat interrupt was received.
3669 * It doesn't set the bit in iir again, but it still produces
3670 * interrupts (for non-MSI).
3671 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003672 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003673 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003674 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003675
Damien Lespiau055e3932014-08-18 13:49:10 +01003676 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003677 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003678 pipe_stats[pipe] = I915_READ(reg);
3679
3680 /*
3681 * Clear the PIPE*STAT regs before the IIR
3682 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003683 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003684 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003685 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003686 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003687
3688 I915_WRITE16(IIR, iir & ~flip_mask);
3689 new_iir = I915_READ16(IIR); /* Flush posted writes */
3690
Chris Wilsonc2798b12012-04-22 21:13:57 +01003691 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303692 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003693
Damien Lespiau055e3932014-08-18 13:49:10 +01003694 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003695 int plane = pipe;
3696 if (HAS_FBC(dev_priv))
3697 plane = !plane;
3698
3699 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3700 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
3701 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003702
Daniel Vetter4356d582013-10-16 22:55:55 +02003703 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003704 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003705
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003706 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3707 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3708 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003709 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003710
3711 iir = new_iir;
3712 }
Imre Deak1f814da2015-12-16 02:52:19 +02003713 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003714
Imre Deak1f814da2015-12-16 02:52:19 +02003715out:
3716 enable_rpm_wakeref_asserts(dev_priv);
3717
3718 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003719}
3720
3721static void i8xx_irq_uninstall(struct drm_device * dev)
3722{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003723 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003724 int pipe;
3725
Damien Lespiau055e3932014-08-18 13:49:10 +01003726 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003727 /* Clear enable bits; then clear status bits */
3728 I915_WRITE(PIPESTAT(pipe), 0);
3729 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3730 }
3731 I915_WRITE16(IMR, 0xffff);
3732 I915_WRITE16(IER, 0x0);
3733 I915_WRITE16(IIR, I915_READ16(IIR));
3734}
3735
Chris Wilsona266c7d2012-04-24 22:59:44 +01003736static void i915_irq_preinstall(struct drm_device * dev)
3737{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003738 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003739 int pipe;
3740
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003741 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003742 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003743 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3744 }
3745
Chris Wilson00d98eb2012-04-24 22:59:48 +01003746 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003747 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003748 I915_WRITE(PIPESTAT(pipe), 0);
3749 I915_WRITE(IMR, 0xffffffff);
3750 I915_WRITE(IER, 0x0);
3751 POSTING_READ(IER);
3752}
3753
3754static int i915_irq_postinstall(struct drm_device *dev)
3755{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003756 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003757 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003758
Chris Wilson38bde182012-04-24 22:59:50 +01003759 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3760
3761 /* Unmask the interrupts that we always want on. */
3762 dev_priv->irq_mask =
3763 ~(I915_ASLE_INTERRUPT |
3764 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3765 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3766 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003767 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003768
3769 enable_mask =
3770 I915_ASLE_INTERRUPT |
3771 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3772 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003773 I915_USER_INTERRUPT;
3774
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003775 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003776 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003777 POSTING_READ(PORT_HOTPLUG_EN);
3778
Chris Wilsona266c7d2012-04-24 22:59:44 +01003779 /* Enable in IER... */
3780 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3781 /* and unmask in IMR */
3782 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3783 }
3784
Chris Wilsona266c7d2012-04-24 22:59:44 +01003785 I915_WRITE(IMR, dev_priv->irq_mask);
3786 I915_WRITE(IER, enable_mask);
3787 POSTING_READ(IER);
3788
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003789 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003790
Daniel Vetter379ef822013-10-16 22:55:56 +02003791 /* Interrupt setup is already guaranteed to be single-threaded, this is
3792 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003793 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003794 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3795 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003796 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003797
Daniel Vetter20afbda2012-12-11 14:05:07 +01003798 return 0;
3799}
3800
Daniel Vetter5a21b662016-05-24 17:13:53 +02003801/*
3802 * Returns true when a page flip has completed.
3803 */
3804static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
3805 int plane, int pipe, u32 iir)
3806{
3807 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3808
3809 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3810 return false;
3811
3812 if ((iir & flip_pending) == 0)
3813 goto check_page_flip;
3814
3815 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3816 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3817 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3818 * the flip is completed (no longer pending). Since this doesn't raise
3819 * an interrupt per se, we watch for the change at vblank.
3820 */
3821 if (I915_READ(ISR) & flip_pending)
3822 goto check_page_flip;
3823
3824 intel_finish_page_flip_cs(dev_priv, pipe);
3825 return true;
3826
3827check_page_flip:
3828 intel_check_page_flip(dev_priv, pipe);
3829 return false;
3830}
3831
Daniel Vetterff1f5252012-10-02 15:10:55 +02003832static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003833{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003834 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003835 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003836 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003837 u32 flip_mask =
3838 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3839 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003840 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003841
Imre Deak2dd2a882015-02-24 11:14:30 +02003842 if (!intel_irqs_enabled(dev_priv))
3843 return IRQ_NONE;
3844
Imre Deak1f814da2015-12-16 02:52:19 +02003845 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3846 disable_rpm_wakeref_asserts(dev_priv);
3847
Chris Wilsona266c7d2012-04-24 22:59:44 +01003848 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003849 do {
3850 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003851 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003852
3853 /* Can't rely on pipestat interrupt bit in iir as it might
3854 * have been cleared after the pipestat interrupt was received.
3855 * It doesn't set the bit in iir again, but it still produces
3856 * interrupts (for non-MSI).
3857 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003858 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003859 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003860 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003861
Damien Lespiau055e3932014-08-18 13:49:10 +01003862 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003863 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003864 pipe_stats[pipe] = I915_READ(reg);
3865
Chris Wilson38bde182012-04-24 22:59:50 +01003866 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003867 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003868 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003869 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003870 }
3871 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003872 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003873
3874 if (!irq_received)
3875 break;
3876
Chris Wilsona266c7d2012-04-24 22:59:44 +01003877 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003878 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003879 iir & I915_DISPLAY_PORT_INTERRUPT) {
3880 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3881 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003882 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003883 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003884
Chris Wilson38bde182012-04-24 22:59:50 +01003885 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003886 new_iir = I915_READ(IIR); /* Flush posted writes */
3887
Chris Wilsona266c7d2012-04-24 22:59:44 +01003888 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303889 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003890
Damien Lespiau055e3932014-08-18 13:49:10 +01003891 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003892 int plane = pipe;
3893 if (HAS_FBC(dev_priv))
3894 plane = !plane;
3895
3896 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3897 i915_handle_vblank(dev_priv, plane, pipe, iir))
3898 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003899
3900 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3901 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003902
3903 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003904 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003905
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003906 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3907 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3908 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003909 }
3910
Chris Wilsona266c7d2012-04-24 22:59:44 +01003911 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003912 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003913
3914 /* With MSI, interrupts are only generated when iir
3915 * transitions from zero to nonzero. If another bit got
3916 * set while we were handling the existing iir bits, then
3917 * we would never get another interrupt.
3918 *
3919 * This is fine on non-MSI as well, as if we hit this path
3920 * we avoid exiting the interrupt handler only to generate
3921 * another one.
3922 *
3923 * Note that for MSI this could cause a stray interrupt report
3924 * if an interrupt landed in the time between writing IIR and
3925 * the posting read. This should be rare enough to never
3926 * trigger the 99% of 100,000 interrupts test for disabling
3927 * stray interrupts.
3928 */
Chris Wilson38bde182012-04-24 22:59:50 +01003929 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003930 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003931 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003932
Imre Deak1f814da2015-12-16 02:52:19 +02003933 enable_rpm_wakeref_asserts(dev_priv);
3934
Chris Wilsona266c7d2012-04-24 22:59:44 +01003935 return ret;
3936}
3937
3938static void i915_irq_uninstall(struct drm_device * dev)
3939{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003940 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003941 int pipe;
3942
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003943 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003944 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003945 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3946 }
3947
Chris Wilson00d98eb2012-04-24 22:59:48 +01003948 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003949 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003950 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003951 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003952 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3953 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003954 I915_WRITE(IMR, 0xffffffff);
3955 I915_WRITE(IER, 0x0);
3956
Chris Wilsona266c7d2012-04-24 22:59:44 +01003957 I915_WRITE(IIR, I915_READ(IIR));
3958}
3959
3960static void i965_irq_preinstall(struct drm_device * dev)
3961{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003962 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003963 int pipe;
3964
Egbert Eich0706f172015-09-23 16:15:27 +02003965 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01003966 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003967
3968 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003969 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003970 I915_WRITE(PIPESTAT(pipe), 0);
3971 I915_WRITE(IMR, 0xffffffff);
3972 I915_WRITE(IER, 0x0);
3973 POSTING_READ(IER);
3974}
3975
3976static int i965_irq_postinstall(struct drm_device *dev)
3977{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003978 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003979 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003980 u32 error_mask;
3981
Chris Wilsona266c7d2012-04-24 22:59:44 +01003982 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003983 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003984 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003985 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3986 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3987 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3988 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3989 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3990
3991 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003992 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3993 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003994 enable_mask |= I915_USER_INTERRUPT;
3995
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003996 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003997 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998
Daniel Vetterb79480b2013-06-27 17:52:10 +02003999 /* Interrupt setup is already guaranteed to be single-threaded, this is
4000 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004001 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004002 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4003 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4004 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004005 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004006
Chris Wilsona266c7d2012-04-24 22:59:44 +01004007 /*
4008 * Enable some error detection, note the instruction error mask
4009 * bit is reserved, so we leave it masked.
4010 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004011 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004012 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4013 GM45_ERROR_MEM_PRIV |
4014 GM45_ERROR_CP_PRIV |
4015 I915_ERROR_MEMORY_REFRESH);
4016 } else {
4017 error_mask = ~(I915_ERROR_PAGE_TABLE |
4018 I915_ERROR_MEMORY_REFRESH);
4019 }
4020 I915_WRITE(EMR, error_mask);
4021
4022 I915_WRITE(IMR, dev_priv->irq_mask);
4023 I915_WRITE(IER, enable_mask);
4024 POSTING_READ(IER);
4025
Egbert Eich0706f172015-09-23 16:15:27 +02004026 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004027 POSTING_READ(PORT_HOTPLUG_EN);
4028
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004029 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004030
4031 return 0;
4032}
4033
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004034static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004035{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004036 u32 hotplug_en;
4037
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004038 assert_spin_locked(&dev_priv->irq_lock);
4039
Ville Syrjälä778eb332015-01-09 14:21:13 +02004040 /* Note HDMI and DP share hotplug bits */
4041 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004042 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004043 /* Programming the CRT detection parameters tends
4044 to generate a spurious hotplug event about three
4045 seconds later. So just do it once.
4046 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004047 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004048 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004049 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004050
Ville Syrjälä778eb332015-01-09 14:21:13 +02004051 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004052 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004053 HOTPLUG_INT_EN_MASK |
4054 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4055 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4056 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004057}
4058
Daniel Vetterff1f5252012-10-02 15:10:55 +02004059static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004060{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004061 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004062 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004063 u32 iir, new_iir;
4064 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004065 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004066 u32 flip_mask =
4067 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4068 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004069
Imre Deak2dd2a882015-02-24 11:14:30 +02004070 if (!intel_irqs_enabled(dev_priv))
4071 return IRQ_NONE;
4072
Imre Deak1f814da2015-12-16 02:52:19 +02004073 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4074 disable_rpm_wakeref_asserts(dev_priv);
4075
Chris Wilsona266c7d2012-04-24 22:59:44 +01004076 iir = I915_READ(IIR);
4077
Chris Wilsona266c7d2012-04-24 22:59:44 +01004078 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004079 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004080 bool blc_event = false;
4081
Chris Wilsona266c7d2012-04-24 22:59:44 +01004082 /* Can't rely on pipestat interrupt bit in iir as it might
4083 * have been cleared after the pipestat interrupt was received.
4084 * It doesn't set the bit in iir again, but it still produces
4085 * interrupts (for non-MSI).
4086 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004087 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004088 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004089 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004090
Damien Lespiau055e3932014-08-18 13:49:10 +01004091 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004092 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004093 pipe_stats[pipe] = I915_READ(reg);
4094
4095 /*
4096 * Clear the PIPE*STAT regs before the IIR
4097 */
4098 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004099 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004100 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004101 }
4102 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004103 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004104
4105 if (!irq_received)
4106 break;
4107
4108 ret = IRQ_HANDLED;
4109
4110 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004111 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4112 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4113 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004114 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004115 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004116
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004117 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004118 new_iir = I915_READ(IIR); /* Flush posted writes */
4119
Chris Wilsona266c7d2012-04-24 22:59:44 +01004120 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304121 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004122 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304123 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004124
Damien Lespiau055e3932014-08-18 13:49:10 +01004125 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004126 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4127 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4128 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004129
4130 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4131 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004132
4133 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004134 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004135
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004136 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4137 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004138 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139
4140 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004141 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004142
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004143 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004144 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004145
Chris Wilsona266c7d2012-04-24 22:59:44 +01004146 /* With MSI, interrupts are only generated when iir
4147 * transitions from zero to nonzero. If another bit got
4148 * set while we were handling the existing iir bits, then
4149 * we would never get another interrupt.
4150 *
4151 * This is fine on non-MSI as well, as if we hit this path
4152 * we avoid exiting the interrupt handler only to generate
4153 * another one.
4154 *
4155 * Note that for MSI this could cause a stray interrupt report
4156 * if an interrupt landed in the time between writing IIR and
4157 * the posting read. This should be rare enough to never
4158 * trigger the 99% of 100,000 interrupts test for disabling
4159 * stray interrupts.
4160 */
4161 iir = new_iir;
4162 }
4163
Imre Deak1f814da2015-12-16 02:52:19 +02004164 enable_rpm_wakeref_asserts(dev_priv);
4165
Chris Wilsona266c7d2012-04-24 22:59:44 +01004166 return ret;
4167}
4168
4169static void i965_irq_uninstall(struct drm_device * dev)
4170{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004171 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004172 int pipe;
4173
4174 if (!dev_priv)
4175 return;
4176
Egbert Eich0706f172015-09-23 16:15:27 +02004177 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004178 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004179
4180 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004181 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004182 I915_WRITE(PIPESTAT(pipe), 0);
4183 I915_WRITE(IMR, 0xffffffff);
4184 I915_WRITE(IER, 0x0);
4185
Damien Lespiau055e3932014-08-18 13:49:10 +01004186 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004187 I915_WRITE(PIPESTAT(pipe),
4188 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4189 I915_WRITE(IIR, I915_READ(IIR));
4190}
4191
Daniel Vetterfca52a52014-09-30 10:56:45 +02004192/**
4193 * intel_irq_init - initializes irq support
4194 * @dev_priv: i915 device instance
4195 *
4196 * This function initializes all the irq support including work items, timers
4197 * and all the vtables. It does not setup the interrupt itself though.
4198 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004199void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004200{
Chris Wilson91c8a322016-07-05 10:40:23 +01004201 struct drm_device *dev = &dev_priv->drm;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004202
Jani Nikula77913b32015-06-18 13:06:16 +03004203 intel_hpd_init_work(dev_priv);
4204
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004205 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004206 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004207
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004208 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304209 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4210
Deepak Sa6706b42014-03-15 20:23:22 +05304211 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004212 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a5872014-08-29 14:14:07 +03004213 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson8f68d592017-03-13 17:06:17 +00004214 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004215 else
4216 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304217
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304218 dev_priv->rps.pm_intr_keep = 0;
4219
4220 /*
4221 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
4222 * if GEN6_PM_UP_EI_EXPIRED is masked.
4223 *
4224 * TODO: verify if this can be reproduced on VLV,CHV.
4225 */
4226 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
4227 dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
4228
4229 if (INTEL_INFO(dev_priv)->gen >= 8)
Dave Gordonb20e3cf2016-09-12 21:19:35 +01004230 dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304231
Daniel Vetterb9632912014-09-30 10:56:44 +02004232 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004233 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004234 dev->max_vblank_count = 0;
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004235 dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004236 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004237 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03004238 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004239 } else {
4240 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4241 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004242 }
4243
Ville Syrjälä21da2702014-08-06 14:49:55 +03004244 /*
4245 * Opt out of the vblank disable timer on everything except gen2.
4246 * Gen2 doesn't have a hardware frame counter and so depends on
4247 * vblank interrupts to produce sane vblank seuquence numbers.
4248 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004249 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004250 dev->vblank_disable_immediate = true;
4251
Chris Wilson35a3abf2017-03-13 17:02:31 +00004252 /* Most platforms treat the display irq block as an always-on
4253 * power domain. vlv/chv can disable it at runtime and need
4254 * special care to avoid writing any of the display block registers
4255 * outside of the power domain. We defer setting up the display irqs
4256 * in this case to the runtime pm.
4257 */
4258 dev_priv->display_irqs_enabled = true;
4259 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4260 dev_priv->display_irqs_enabled = false;
4261
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004262 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4263 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004264
Daniel Vetterb9632912014-09-30 10:56:44 +02004265 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004266 dev->driver->irq_handler = cherryview_irq_handler;
4267 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4268 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4269 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004270 dev->driver->enable_vblank = i965_enable_vblank;
4271 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004272 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004273 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004274 dev->driver->irq_handler = valleyview_irq_handler;
4275 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4276 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4277 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004278 dev->driver->enable_vblank = i965_enable_vblank;
4279 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004280 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004281 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004282 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004283 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004284 dev->driver->irq_postinstall = gen8_irq_postinstall;
4285 dev->driver->irq_uninstall = gen8_irq_uninstall;
4286 dev->driver->enable_vblank = gen8_enable_vblank;
4287 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004288 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004289 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004290 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004291 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4292 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004293 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004294 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004295 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004296 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004297 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4298 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4299 dev->driver->enable_vblank = ironlake_enable_vblank;
4300 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004301 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004302 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004303 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004304 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4305 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4306 dev->driver->irq_handler = i8xx_irq_handler;
4307 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004308 dev->driver->enable_vblank = i8xx_enable_vblank;
4309 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004310 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004311 dev->driver->irq_preinstall = i915_irq_preinstall;
4312 dev->driver->irq_postinstall = i915_irq_postinstall;
4313 dev->driver->irq_uninstall = i915_irq_uninstall;
4314 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004315 dev->driver->enable_vblank = i8xx_enable_vblank;
4316 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004317 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004318 dev->driver->irq_preinstall = i965_irq_preinstall;
4319 dev->driver->irq_postinstall = i965_irq_postinstall;
4320 dev->driver->irq_uninstall = i965_irq_uninstall;
4321 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004322 dev->driver->enable_vblank = i965_enable_vblank;
4323 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004324 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004325 if (I915_HAS_HOTPLUG(dev_priv))
4326 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004327 }
4328}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004329
Daniel Vetterfca52a52014-09-30 10:56:45 +02004330/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004331 * intel_irq_install - enables the hardware interrupt
4332 * @dev_priv: i915 device instance
4333 *
4334 * This function enables the hardware interrupt handling, but leaves the hotplug
4335 * handling still disabled. It is called after intel_irq_init().
4336 *
4337 * In the driver load and resume code we need working interrupts in a few places
4338 * but don't want to deal with the hassle of concurrent probe and hotplug
4339 * workers. Hence the split into this two-stage approach.
4340 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004341int intel_irq_install(struct drm_i915_private *dev_priv)
4342{
4343 /*
4344 * We enable some interrupt sources in our postinstall hooks, so mark
4345 * interrupts as enabled _before_ actually enabling them to avoid
4346 * special cases in our ordering checks.
4347 */
4348 dev_priv->pm.irqs_enabled = true;
4349
Chris Wilson91c8a322016-07-05 10:40:23 +01004350 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004351}
4352
Daniel Vetterfca52a52014-09-30 10:56:45 +02004353/**
4354 * intel_irq_uninstall - finilizes all irq handling
4355 * @dev_priv: i915 device instance
4356 *
4357 * This stops interrupt and hotplug handling and unregisters and frees all
4358 * resources acquired in the init functions.
4359 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004360void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4361{
Chris Wilson91c8a322016-07-05 10:40:23 +01004362 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004363 intel_hpd_cancel_work(dev_priv);
4364 dev_priv->pm.irqs_enabled = false;
4365}
4366
Daniel Vetterfca52a52014-09-30 10:56:45 +02004367/**
4368 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4369 * @dev_priv: i915 device instance
4370 *
4371 * This function is used to disable interrupts at runtime, both in the runtime
4372 * pm and the system suspend/resume code.
4373 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004374void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004375{
Chris Wilson91c8a322016-07-05 10:40:23 +01004376 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004377 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004378 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004379}
4380
Daniel Vetterfca52a52014-09-30 10:56:45 +02004381/**
4382 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4383 * @dev_priv: i915 device instance
4384 *
4385 * This function is used to enable interrupts at runtime, both in the runtime
4386 * pm and the system suspend/resume code.
4387 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004388void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004389{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004390 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004391 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4392 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004393}