Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 1 | /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 5 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 6 | * |
| 7 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 8 | * copy of this software and associated documentation files (the |
| 9 | * "Software"), to deal in the Software without restriction, including |
| 10 | * without limitation the rights to use, copy, modify, merge, publish, |
| 11 | * distribute, sub license, and/or sell copies of the Software, and to |
| 12 | * permit persons to whom the Software is furnished to do so, subject to |
| 13 | * the following conditions: |
| 14 | * |
| 15 | * The above copyright notice and this permission notice (including the |
| 16 | * next paragraph) shall be included in all copies or substantial portions |
| 17 | * of the Software. |
| 18 | * |
| 19 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 20 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 21 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 22 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 23 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 24 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 25 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 26 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 27 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 29 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 30 | |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 31 | #include <linux/sysrq.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 32 | #include <linux/slab.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/drmP.h> |
| 34 | #include <drm/i915_drm.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | #include "i915_drv.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 36 | #include "i915_trace.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 37 | #include "intel_drv.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 39 | /* For display hotplug interrupt */ |
Chris Wilson | 995b676 | 2010-08-20 13:23:26 +0100 | [diff] [blame] | 40 | static void |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 41 | ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 42 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 43 | if ((dev_priv->irq_mask & mask) != 0) { |
| 44 | dev_priv->irq_mask &= ~mask; |
| 45 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 46 | POSTING_READ(DEIMR); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 47 | } |
| 48 | } |
| 49 | |
| 50 | static inline void |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 51 | ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 52 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 53 | if ((dev_priv->irq_mask & mask) != mask) { |
| 54 | dev_priv->irq_mask |= mask; |
| 55 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 56 | POSTING_READ(DEIMR); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 57 | } |
| 58 | } |
| 59 | |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 60 | void |
| 61 | i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) |
| 62 | { |
Ville Syrjälä | 46c06a3 | 2013-02-20 21:16:18 +0200 | [diff] [blame^] | 63 | u32 reg = PIPESTAT(pipe); |
| 64 | u32 pipestat = I915_READ(reg) & 0x7fff0000; |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 65 | |
Ville Syrjälä | 46c06a3 | 2013-02-20 21:16:18 +0200 | [diff] [blame^] | 66 | if ((pipestat & mask) == mask) |
| 67 | return; |
| 68 | |
| 69 | /* Enable the interrupt, clear any pending status */ |
| 70 | pipestat |= mask | (mask >> 16); |
| 71 | I915_WRITE(reg, pipestat); |
| 72 | POSTING_READ(reg); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 73 | } |
| 74 | |
| 75 | void |
| 76 | i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) |
| 77 | { |
Ville Syrjälä | 46c06a3 | 2013-02-20 21:16:18 +0200 | [diff] [blame^] | 78 | u32 reg = PIPESTAT(pipe); |
| 79 | u32 pipestat = I915_READ(reg) & 0x7fff0000; |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 80 | |
Ville Syrjälä | 46c06a3 | 2013-02-20 21:16:18 +0200 | [diff] [blame^] | 81 | if ((pipestat & mask) == 0) |
| 82 | return; |
| 83 | |
| 84 | pipestat &= ~mask; |
| 85 | I915_WRITE(reg, pipestat); |
| 86 | POSTING_READ(reg); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 87 | } |
| 88 | |
=?utf-8?q?Michel_D=C3=A4nzer?= | a6b54f3 | 2006-10-24 23:37:43 +1000 | [diff] [blame] | 89 | /** |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 90 | * intel_enable_asle - enable ASLE interrupt for OpRegion |
| 91 | */ |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 92 | void intel_enable_asle(struct drm_device *dev) |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 93 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 94 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 95 | unsigned long irqflags; |
| 96 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 97 | /* FIXME: opregion/asle for VLV */ |
| 98 | if (IS_VALLEYVIEW(dev)) |
| 99 | return; |
| 100 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 101 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 102 | |
Eric Anholt | c619eed | 2010-01-28 16:45:52 -0800 | [diff] [blame] | 103 | if (HAS_PCH_SPLIT(dev)) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 104 | ironlake_enable_display_irq(dev_priv, DE_GSE); |
Zhao Yakui | edcb49c | 2010-04-07 17:11:21 +0800 | [diff] [blame] | 105 | else { |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 106 | i915_enable_pipestat(dev_priv, 1, |
Jesse Barnes | d874bcf | 2010-06-30 13:16:00 -0700 | [diff] [blame] | 107 | PIPE_LEGACY_BLC_EVENT_ENABLE); |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 108 | if (INTEL_INFO(dev)->gen >= 4) |
Zhao Yakui | edcb49c | 2010-04-07 17:11:21 +0800 | [diff] [blame] | 109 | i915_enable_pipestat(dev_priv, 0, |
Jesse Barnes | d874bcf | 2010-06-30 13:16:00 -0700 | [diff] [blame] | 110 | PIPE_LEGACY_BLC_EVENT_ENABLE); |
Zhao Yakui | edcb49c | 2010-04-07 17:11:21 +0800 | [diff] [blame] | 111 | } |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 112 | |
| 113 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 114 | } |
| 115 | |
| 116 | /** |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 117 | * i915_pipe_enabled - check if a pipe is enabled |
| 118 | * @dev: DRM device |
| 119 | * @pipe: pipe to check |
| 120 | * |
| 121 | * Reading certain registers when the pipe is disabled can hang the chip. |
| 122 | * Use this routine to make sure the PLL is running and the pipe is active |
| 123 | * before reading such registers if unsure. |
| 124 | */ |
| 125 | static int |
| 126 | i915_pipe_enabled(struct drm_device *dev, int pipe) |
| 127 | { |
| 128 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 129 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
| 130 | pipe); |
| 131 | |
| 132 | return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 133 | } |
| 134 | |
Keith Packard | 42f52ef | 2008-10-18 19:39:29 -0700 | [diff] [blame] | 135 | /* Called from drm generic code, passed a 'crtc', which |
| 136 | * we use as a pipe index |
| 137 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 138 | static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 139 | { |
| 140 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 141 | unsigned long high_frame; |
| 142 | unsigned long low_frame; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 143 | u32 high1, high2, low; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 144 | |
| 145 | if (!i915_pipe_enabled(dev, pipe)) { |
Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 146 | DRM_DEBUG_DRIVER("trying to get vblank count for disabled " |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 147 | "pipe %c\n", pipe_name(pipe)); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 148 | return 0; |
| 149 | } |
| 150 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 151 | high_frame = PIPEFRAME(pipe); |
| 152 | low_frame = PIPEFRAMEPIXEL(pipe); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 153 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 154 | /* |
| 155 | * High & low register fields aren't synchronized, so make sure |
| 156 | * we get a low value that's stable across two reads of the high |
| 157 | * register. |
| 158 | */ |
| 159 | do { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 160 | high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; |
| 161 | low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; |
| 162 | high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 163 | } while (high1 != high2); |
| 164 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 165 | high1 >>= PIPE_FRAME_HIGH_SHIFT; |
| 166 | low >>= PIPE_FRAME_LOW_SHIFT; |
| 167 | return (high1 << 8) | low; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 168 | } |
| 169 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 170 | static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 171 | { |
| 172 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 173 | int reg = PIPE_FRMCOUNT_GM45(pipe); |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 174 | |
| 175 | if (!i915_pipe_enabled(dev, pipe)) { |
Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 176 | DRM_DEBUG_DRIVER("trying to get vblank count for disabled " |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 177 | "pipe %c\n", pipe_name(pipe)); |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 178 | return 0; |
| 179 | } |
| 180 | |
| 181 | return I915_READ(reg); |
| 182 | } |
| 183 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 184 | static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 185 | int *vpos, int *hpos) |
| 186 | { |
| 187 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 188 | u32 vbl = 0, position = 0; |
| 189 | int vbl_start, vbl_end, htotal, vtotal; |
| 190 | bool in_vbl = true; |
| 191 | int ret = 0; |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 192 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
| 193 | pipe); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 194 | |
| 195 | if (!i915_pipe_enabled(dev, pipe)) { |
| 196 | DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 197 | "pipe %c\n", pipe_name(pipe)); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 198 | return 0; |
| 199 | } |
| 200 | |
| 201 | /* Get vtotal. */ |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 202 | vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 203 | |
| 204 | if (INTEL_INFO(dev)->gen >= 4) { |
| 205 | /* No obvious pixelcount register. Only query vertical |
| 206 | * scanout position from Display scan line register. |
| 207 | */ |
| 208 | position = I915_READ(PIPEDSL(pipe)); |
| 209 | |
| 210 | /* Decode into vertical scanout position. Don't have |
| 211 | * horizontal scanout position. |
| 212 | */ |
| 213 | *vpos = position & 0x1fff; |
| 214 | *hpos = 0; |
| 215 | } else { |
| 216 | /* Have access to pixelcount since start of frame. |
| 217 | * We can split this into vertical and horizontal |
| 218 | * scanout position. |
| 219 | */ |
| 220 | position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; |
| 221 | |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 222 | htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 223 | *vpos = position / htotal; |
| 224 | *hpos = position - (*vpos * htotal); |
| 225 | } |
| 226 | |
| 227 | /* Query vblank area. */ |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 228 | vbl = I915_READ(VBLANK(cpu_transcoder)); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 229 | |
| 230 | /* Test position against vblank region. */ |
| 231 | vbl_start = vbl & 0x1fff; |
| 232 | vbl_end = (vbl >> 16) & 0x1fff; |
| 233 | |
| 234 | if ((*vpos < vbl_start) || (*vpos > vbl_end)) |
| 235 | in_vbl = false; |
| 236 | |
| 237 | /* Inside "upper part" of vblank area? Apply corrective offset: */ |
| 238 | if (in_vbl && (*vpos >= vbl_start)) |
| 239 | *vpos = *vpos - vtotal; |
| 240 | |
| 241 | /* Readouts valid? */ |
| 242 | if (vbl > 0) |
| 243 | ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; |
| 244 | |
| 245 | /* In vblank? */ |
| 246 | if (in_vbl) |
| 247 | ret |= DRM_SCANOUTPOS_INVBL; |
| 248 | |
| 249 | return ret; |
| 250 | } |
| 251 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 252 | static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 253 | int *max_error, |
| 254 | struct timeval *vblank_time, |
| 255 | unsigned flags) |
| 256 | { |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 257 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 258 | struct drm_crtc *crtc; |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 259 | |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 260 | if (pipe < 0 || pipe >= dev_priv->num_pipe) { |
| 261 | DRM_ERROR("Invalid crtc %d\n", pipe); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 262 | return -EINVAL; |
| 263 | } |
| 264 | |
| 265 | /* Get drm_crtc to timestamp: */ |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 266 | crtc = intel_get_crtc_for_pipe(dev, pipe); |
| 267 | if (crtc == NULL) { |
| 268 | DRM_ERROR("Invalid crtc %d\n", pipe); |
| 269 | return -EINVAL; |
| 270 | } |
| 271 | |
| 272 | if (!crtc->enabled) { |
| 273 | DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); |
| 274 | return -EBUSY; |
| 275 | } |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 276 | |
| 277 | /* Helper routine in DRM core does all the work: */ |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 278 | return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, |
| 279 | vblank_time, flags, |
| 280 | crtc); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 281 | } |
| 282 | |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 283 | /* |
| 284 | * Handle hotplug events outside the interrupt handler proper. |
| 285 | */ |
| 286 | static void i915_hotplug_work_func(struct work_struct *work) |
| 287 | { |
| 288 | drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, |
| 289 | hotplug_work); |
| 290 | struct drm_device *dev = dev_priv->dev; |
Keith Packard | c31c4ba | 2009-05-06 11:48:58 -0700 | [diff] [blame] | 291 | struct drm_mode_config *mode_config = &dev->mode_config; |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 292 | struct intel_encoder *encoder; |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 293 | |
Daniel Vetter | 52d7ece | 2012-12-01 21:03:22 +0100 | [diff] [blame] | 294 | /* HPD irq before everything is fully set up. */ |
| 295 | if (!dev_priv->enable_hotplug_processing) |
| 296 | return; |
| 297 | |
Keith Packard | a65e34c | 2011-07-25 10:04:56 -0700 | [diff] [blame] | 298 | mutex_lock(&mode_config->mutex); |
Jesse Barnes | e67189ab | 2011-02-11 14:44:51 -0800 | [diff] [blame] | 299 | DRM_DEBUG_KMS("running encoder hotplug functions\n"); |
| 300 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 301 | list_for_each_entry(encoder, &mode_config->encoder_list, base.head) |
| 302 | if (encoder->hot_plug) |
| 303 | encoder->hot_plug(encoder); |
| 304 | |
Keith Packard | 40ee338 | 2011-07-28 15:31:19 -0700 | [diff] [blame] | 305 | mutex_unlock(&mode_config->mutex); |
| 306 | |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 307 | /* Just fire off a uevent and let userspace tell us what to do */ |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 308 | drm_helper_hpd_irq_event(dev); |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 309 | } |
| 310 | |
Daniel Vetter | 73edd18f | 2012-08-08 23:35:37 +0200 | [diff] [blame] | 311 | static void ironlake_handle_rps_change(struct drm_device *dev) |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 312 | { |
| 313 | drm_i915_private_t *dev_priv = dev->dev_private; |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 314 | u32 busy_up, busy_down, max_avg, min_avg; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 315 | u8 new_delay; |
| 316 | unsigned long flags; |
| 317 | |
| 318 | spin_lock_irqsave(&mchdev_lock, flags); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 319 | |
Daniel Vetter | 73edd18f | 2012-08-08 23:35:37 +0200 | [diff] [blame] | 320 | I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); |
| 321 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 322 | new_delay = dev_priv->ips.cur_delay; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 323 | |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 324 | I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 325 | busy_up = I915_READ(RCPREVBSYTUPAVG); |
| 326 | busy_down = I915_READ(RCPREVBSYTDNAVG); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 327 | max_avg = I915_READ(RCBMAXAVG); |
| 328 | min_avg = I915_READ(RCBMINAVG); |
| 329 | |
| 330 | /* Handle RCS change request from hw */ |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 331 | if (busy_up > max_avg) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 332 | if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) |
| 333 | new_delay = dev_priv->ips.cur_delay - 1; |
| 334 | if (new_delay < dev_priv->ips.max_delay) |
| 335 | new_delay = dev_priv->ips.max_delay; |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 336 | } else if (busy_down < min_avg) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 337 | if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) |
| 338 | new_delay = dev_priv->ips.cur_delay + 1; |
| 339 | if (new_delay > dev_priv->ips.min_delay) |
| 340 | new_delay = dev_priv->ips.min_delay; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 341 | } |
| 342 | |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 343 | if (ironlake_set_drps(dev, new_delay)) |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 344 | dev_priv->ips.cur_delay = new_delay; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 345 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 346 | spin_unlock_irqrestore(&mchdev_lock, flags); |
| 347 | |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 348 | return; |
| 349 | } |
| 350 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 351 | static void notify_ring(struct drm_device *dev, |
| 352 | struct intel_ring_buffer *ring) |
| 353 | { |
| 354 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 9862e60 | 2011-01-04 22:22:17 +0000 | [diff] [blame] | 355 | |
Chris Wilson | 475553d | 2011-01-20 09:52:56 +0000 | [diff] [blame] | 356 | if (ring->obj == NULL) |
| 357 | return; |
| 358 | |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 359 | trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); |
Chris Wilson | 9862e60 | 2011-01-04 22:22:17 +0000 | [diff] [blame] | 360 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 361 | wake_up_all(&ring->irq_queue); |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 362 | if (i915_enable_hangcheck) { |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 363 | dev_priv->gpu_error.hangcheck_count = 0; |
| 364 | mod_timer(&dev_priv->gpu_error.hangcheck_timer, |
Chris Wilson | cecc21f | 2012-10-05 17:02:56 +0100 | [diff] [blame] | 365 | round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 366 | } |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 367 | } |
| 368 | |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 369 | static void gen6_pm_rps_work(struct work_struct *work) |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 370 | { |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 371 | drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 372 | rps.work); |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 373 | u32 pm_iir, pm_imr; |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 374 | u8 new_delay; |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 375 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 376 | spin_lock_irq(&dev_priv->rps.lock); |
| 377 | pm_iir = dev_priv->rps.pm_iir; |
| 378 | dev_priv->rps.pm_iir = 0; |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 379 | pm_imr = I915_READ(GEN6_PMIMR); |
Daniel Vetter | a9e2641 | 2011-09-08 14:00:21 +0200 | [diff] [blame] | 380 | I915_WRITE(GEN6_PMIMR, 0); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 381 | spin_unlock_irq(&dev_priv->rps.lock); |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 382 | |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 383 | if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0) |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 384 | return; |
| 385 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 386 | mutex_lock(&dev_priv->rps.hw_lock); |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 387 | |
| 388 | if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 389 | new_delay = dev_priv->rps.cur_delay + 1; |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 390 | else |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 391 | new_delay = dev_priv->rps.cur_delay - 1; |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 392 | |
Ben Widawsky | 7924963 | 2012-09-07 19:43:42 -0700 | [diff] [blame] | 393 | /* sysfs frequency interfaces may have snuck in while servicing the |
| 394 | * interrupt |
| 395 | */ |
| 396 | if (!(new_delay > dev_priv->rps.max_delay || |
| 397 | new_delay < dev_priv->rps.min_delay)) { |
| 398 | gen6_set_rps(dev_priv->dev, new_delay); |
| 399 | } |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 400 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 401 | mutex_unlock(&dev_priv->rps.hw_lock); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 402 | } |
| 403 | |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 404 | |
| 405 | /** |
| 406 | * ivybridge_parity_work - Workqueue called when a parity error interrupt |
| 407 | * occurred. |
| 408 | * @work: workqueue struct |
| 409 | * |
| 410 | * Doesn't actually do anything except notify userspace. As a consequence of |
| 411 | * this event, userspace should try to remap the bad rows since statistically |
| 412 | * it is likely the same row is more likely to go bad again. |
| 413 | */ |
| 414 | static void ivybridge_parity_work(struct work_struct *work) |
| 415 | { |
| 416 | drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 417 | l3_parity.error_work); |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 418 | u32 error_status, row, bank, subbank; |
| 419 | char *parity_event[5]; |
| 420 | uint32_t misccpctl; |
| 421 | unsigned long flags; |
| 422 | |
| 423 | /* We must turn off DOP level clock gating to access the L3 registers. |
| 424 | * In order to prevent a get/put style interface, acquire struct mutex |
| 425 | * any time we access those registers. |
| 426 | */ |
| 427 | mutex_lock(&dev_priv->dev->struct_mutex); |
| 428 | |
| 429 | misccpctl = I915_READ(GEN7_MISCCPCTL); |
| 430 | I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); |
| 431 | POSTING_READ(GEN7_MISCCPCTL); |
| 432 | |
| 433 | error_status = I915_READ(GEN7_L3CDERRST1); |
| 434 | row = GEN7_PARITY_ERROR_ROW(error_status); |
| 435 | bank = GEN7_PARITY_ERROR_BANK(error_status); |
| 436 | subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); |
| 437 | |
| 438 | I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | |
| 439 | GEN7_L3CDERRST1_ENABLE); |
| 440 | POSTING_READ(GEN7_L3CDERRST1); |
| 441 | |
| 442 | I915_WRITE(GEN7_MISCCPCTL, misccpctl); |
| 443 | |
| 444 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
| 445 | dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; |
| 446 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 447 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
| 448 | |
| 449 | mutex_unlock(&dev_priv->dev->struct_mutex); |
| 450 | |
| 451 | parity_event[0] = "L3_PARITY_ERROR=1"; |
| 452 | parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); |
| 453 | parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); |
| 454 | parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); |
| 455 | parity_event[4] = NULL; |
| 456 | |
| 457 | kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, |
| 458 | KOBJ_CHANGE, parity_event); |
| 459 | |
| 460 | DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", |
| 461 | row, bank, subbank); |
| 462 | |
| 463 | kfree(parity_event[3]); |
| 464 | kfree(parity_event[2]); |
| 465 | kfree(parity_event[1]); |
| 466 | } |
| 467 | |
Daniel Vetter | d2ba847 | 2012-05-31 14:57:41 +0200 | [diff] [blame] | 468 | static void ivybridge_handle_parity_error(struct drm_device *dev) |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 469 | { |
| 470 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 471 | unsigned long flags; |
| 472 | |
Ben Widawsky | e1ef7cc | 2012-07-24 20:47:31 -0700 | [diff] [blame] | 473 | if (!HAS_L3_GPU_CACHE(dev)) |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 474 | return; |
| 475 | |
| 476 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
| 477 | dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT; |
| 478 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 479 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
| 480 | |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 481 | queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 482 | } |
| 483 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 484 | static void snb_gt_irq_handler(struct drm_device *dev, |
| 485 | struct drm_i915_private *dev_priv, |
| 486 | u32 gt_iir) |
| 487 | { |
| 488 | |
| 489 | if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | |
| 490 | GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) |
| 491 | notify_ring(dev, &dev_priv->ring[RCS]); |
| 492 | if (gt_iir & GEN6_BSD_USER_INTERRUPT) |
| 493 | notify_ring(dev, &dev_priv->ring[VCS]); |
| 494 | if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) |
| 495 | notify_ring(dev, &dev_priv->ring[BCS]); |
| 496 | |
| 497 | if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | |
| 498 | GT_GEN6_BSD_CS_ERROR_INTERRUPT | |
| 499 | GT_RENDER_CS_ERROR_INTERRUPT)) { |
| 500 | DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); |
| 501 | i915_handle_error(dev, false); |
| 502 | } |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 503 | |
| 504 | if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT) |
| 505 | ivybridge_handle_parity_error(dev); |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 506 | } |
| 507 | |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 508 | static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, |
| 509 | u32 pm_iir) |
| 510 | { |
| 511 | unsigned long flags; |
| 512 | |
| 513 | /* |
| 514 | * IIR bits should never already be set because IMR should |
| 515 | * prevent an interrupt from being shown in IIR. The warning |
| 516 | * displays a case where we've unsafely cleared |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 517 | * dev_priv->rps.pm_iir. Although missing an interrupt of the same |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 518 | * type is not a problem, it displays a problem in the logic. |
| 519 | * |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 520 | * The mask bit in IMR is cleared by dev_priv->rps.work. |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 521 | */ |
| 522 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 523 | spin_lock_irqsave(&dev_priv->rps.lock, flags); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 524 | dev_priv->rps.pm_iir |= pm_iir; |
| 525 | I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 526 | POSTING_READ(GEN6_PMIMR); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 527 | spin_unlock_irqrestore(&dev_priv->rps.lock, flags); |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 528 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 529 | queue_work(dev_priv->wq, &dev_priv->rps.work); |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 530 | } |
| 531 | |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 532 | static void gmbus_irq_handler(struct drm_device *dev) |
| 533 | { |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 534 | struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 535 | |
Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 536 | wake_up_all(&dev_priv->gmbus_wait_queue); |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 537 | } |
| 538 | |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 539 | static void dp_aux_irq_handler(struct drm_device *dev) |
| 540 | { |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 541 | struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 542 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 543 | wake_up_all(&dev_priv->gmbus_wait_queue); |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 544 | } |
| 545 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 546 | static irqreturn_t valleyview_irq_handler(int irq, void *arg) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 547 | { |
| 548 | struct drm_device *dev = (struct drm_device *) arg; |
| 549 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 550 | u32 iir, gt_iir, pm_iir; |
| 551 | irqreturn_t ret = IRQ_NONE; |
| 552 | unsigned long irqflags; |
| 553 | int pipe; |
| 554 | u32 pipe_stats[I915_MAX_PIPES]; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 555 | |
| 556 | atomic_inc(&dev_priv->irq_received); |
| 557 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 558 | while (true) { |
| 559 | iir = I915_READ(VLV_IIR); |
| 560 | gt_iir = I915_READ(GTIIR); |
| 561 | pm_iir = I915_READ(GEN6_PMIIR); |
| 562 | |
| 563 | if (gt_iir == 0 && pm_iir == 0 && iir == 0) |
| 564 | goto out; |
| 565 | |
| 566 | ret = IRQ_HANDLED; |
| 567 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 568 | snb_gt_irq_handler(dev, dev_priv, gt_iir); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 569 | |
| 570 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 571 | for_each_pipe(pipe) { |
| 572 | int reg = PIPESTAT(pipe); |
| 573 | pipe_stats[pipe] = I915_READ(reg); |
| 574 | |
| 575 | /* |
| 576 | * Clear the PIPE*STAT regs before the IIR |
| 577 | */ |
| 578 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 579 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 580 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 581 | pipe_name(pipe)); |
| 582 | I915_WRITE(reg, pipe_stats[pipe]); |
| 583 | } |
| 584 | } |
| 585 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 586 | |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 587 | for_each_pipe(pipe) { |
| 588 | if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) |
| 589 | drm_handle_vblank(dev, pipe); |
| 590 | |
| 591 | if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { |
| 592 | intel_prepare_page_flip(dev, pipe); |
| 593 | intel_finish_page_flip(dev, pipe); |
| 594 | } |
| 595 | } |
| 596 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 597 | /* Consume port. Then clear IIR or we'll miss events */ |
| 598 | if (iir & I915_DISPLAY_PORT_INTERRUPT) { |
| 599 | u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); |
| 600 | |
| 601 | DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", |
| 602 | hotplug_status); |
| 603 | if (hotplug_status & dev_priv->hotplug_supported_mask) |
| 604 | queue_work(dev_priv->wq, |
| 605 | &dev_priv->hotplug_work); |
| 606 | |
| 607 | I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); |
| 608 | I915_READ(PORT_HOTPLUG_STAT); |
| 609 | } |
| 610 | |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 611 | if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) |
| 612 | gmbus_irq_handler(dev); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 613 | |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 614 | if (pm_iir & GEN6_PM_DEFERRED_EVENTS) |
| 615 | gen6_queue_rps_work(dev_priv, pm_iir); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 616 | |
| 617 | I915_WRITE(GTIIR, gt_iir); |
| 618 | I915_WRITE(GEN6_PMIIR, pm_iir); |
| 619 | I915_WRITE(VLV_IIR, iir); |
| 620 | } |
| 621 | |
| 622 | out: |
| 623 | return ret; |
| 624 | } |
| 625 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 626 | static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 627 | { |
| 628 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 629 | int pipe; |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 630 | |
Daniel Vetter | 76e4383 | 2012-10-12 20:14:05 +0200 | [diff] [blame] | 631 | if (pch_iir & SDE_HOTPLUG_MASK) |
| 632 | queue_work(dev_priv->wq, &dev_priv->hotplug_work); |
| 633 | |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 634 | if (pch_iir & SDE_AUDIO_POWER_MASK) |
| 635 | DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", |
| 636 | (pch_iir & SDE_AUDIO_POWER_MASK) >> |
| 637 | SDE_AUDIO_POWER_SHIFT); |
| 638 | |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 639 | if (pch_iir & SDE_AUX_MASK) |
| 640 | dp_aux_irq_handler(dev); |
| 641 | |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 642 | if (pch_iir & SDE_GMBUS) |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 643 | gmbus_irq_handler(dev); |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 644 | |
| 645 | if (pch_iir & SDE_AUDIO_HDCP_MASK) |
| 646 | DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); |
| 647 | |
| 648 | if (pch_iir & SDE_AUDIO_TRANS_MASK) |
| 649 | DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); |
| 650 | |
| 651 | if (pch_iir & SDE_POISON) |
| 652 | DRM_ERROR("PCH poison interrupt\n"); |
| 653 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 654 | if (pch_iir & SDE_FDI_MASK) |
| 655 | for_each_pipe(pipe) |
| 656 | DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", |
| 657 | pipe_name(pipe), |
| 658 | I915_READ(FDI_RX_IIR(pipe))); |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 659 | |
| 660 | if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) |
| 661 | DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); |
| 662 | |
| 663 | if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) |
| 664 | DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); |
| 665 | |
| 666 | if (pch_iir & SDE_TRANSB_FIFO_UNDER) |
| 667 | DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); |
| 668 | if (pch_iir & SDE_TRANSA_FIFO_UNDER) |
| 669 | DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); |
| 670 | } |
| 671 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 672 | static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) |
| 673 | { |
| 674 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 675 | int pipe; |
| 676 | |
Daniel Vetter | 76e4383 | 2012-10-12 20:14:05 +0200 | [diff] [blame] | 677 | if (pch_iir & SDE_HOTPLUG_MASK_CPT) |
| 678 | queue_work(dev_priv->wq, &dev_priv->hotplug_work); |
| 679 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 680 | if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) |
| 681 | DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", |
| 682 | (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> |
| 683 | SDE_AUDIO_POWER_SHIFT_CPT); |
| 684 | |
| 685 | if (pch_iir & SDE_AUX_MASK_CPT) |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 686 | dp_aux_irq_handler(dev); |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 687 | |
| 688 | if (pch_iir & SDE_GMBUS_CPT) |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 689 | gmbus_irq_handler(dev); |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 690 | |
| 691 | if (pch_iir & SDE_AUDIO_CP_REQ_CPT) |
| 692 | DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); |
| 693 | |
| 694 | if (pch_iir & SDE_AUDIO_CP_CHG_CPT) |
| 695 | DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); |
| 696 | |
| 697 | if (pch_iir & SDE_FDI_MASK_CPT) |
| 698 | for_each_pipe(pipe) |
| 699 | DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", |
| 700 | pipe_name(pipe), |
| 701 | I915_READ(FDI_RX_IIR(pipe))); |
| 702 | } |
| 703 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 704 | static irqreturn_t ivybridge_irq_handler(int irq, void *arg) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 705 | { |
| 706 | struct drm_device *dev = (struct drm_device *) arg; |
| 707 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 708 | u32 de_iir, gt_iir, de_ier, pm_iir; |
| 709 | irqreturn_t ret = IRQ_NONE; |
| 710 | int i; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 711 | |
| 712 | atomic_inc(&dev_priv->irq_received); |
| 713 | |
| 714 | /* disable master interrupt before clearing iir */ |
| 715 | de_ier = I915_READ(DEIER); |
| 716 | I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 717 | |
| 718 | gt_iir = I915_READ(GTIIR); |
| 719 | if (gt_iir) { |
| 720 | snb_gt_irq_handler(dev, dev_priv, gt_iir); |
| 721 | I915_WRITE(GTIIR, gt_iir); |
| 722 | ret = IRQ_HANDLED; |
| 723 | } |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 724 | |
| 725 | de_iir = I915_READ(DEIIR); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 726 | if (de_iir) { |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 727 | if (de_iir & DE_AUX_CHANNEL_A_IVB) |
| 728 | dp_aux_irq_handler(dev); |
| 729 | |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 730 | if (de_iir & DE_GSE_IVB) |
| 731 | intel_opregion_gse_intr(dev); |
| 732 | |
| 733 | for (i = 0; i < 3; i++) { |
Daniel Vetter | 74d4444 | 2012-10-02 17:54:35 +0200 | [diff] [blame] | 734 | if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) |
| 735 | drm_handle_vblank(dev, i); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 736 | if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { |
| 737 | intel_prepare_page_flip(dev, i); |
| 738 | intel_finish_page_flip_plane(dev, i); |
| 739 | } |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 740 | } |
| 741 | |
| 742 | /* check event from PCH */ |
| 743 | if (de_iir & DE_PCH_EVENT_IVB) { |
| 744 | u32 pch_iir = I915_READ(SDEIIR); |
| 745 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 746 | cpt_irq_handler(dev, pch_iir); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 747 | |
| 748 | /* clear PCH hotplug event before clear CPU irq */ |
| 749 | I915_WRITE(SDEIIR, pch_iir); |
| 750 | } |
| 751 | |
| 752 | I915_WRITE(DEIIR, de_iir); |
| 753 | ret = IRQ_HANDLED; |
| 754 | } |
| 755 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 756 | pm_iir = I915_READ(GEN6_PMIIR); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 757 | if (pm_iir) { |
| 758 | if (pm_iir & GEN6_PM_DEFERRED_EVENTS) |
| 759 | gen6_queue_rps_work(dev_priv, pm_iir); |
| 760 | I915_WRITE(GEN6_PMIIR, pm_iir); |
| 761 | ret = IRQ_HANDLED; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 762 | } |
| 763 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 764 | I915_WRITE(DEIER, de_ier); |
| 765 | POSTING_READ(DEIER); |
| 766 | |
| 767 | return ret; |
| 768 | } |
| 769 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 770 | static void ilk_gt_irq_handler(struct drm_device *dev, |
| 771 | struct drm_i915_private *dev_priv, |
| 772 | u32 gt_iir) |
| 773 | { |
| 774 | if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) |
| 775 | notify_ring(dev, &dev_priv->ring[RCS]); |
| 776 | if (gt_iir & GT_BSD_USER_INTERRUPT) |
| 777 | notify_ring(dev, &dev_priv->ring[VCS]); |
| 778 | } |
| 779 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 780 | static irqreturn_t ironlake_irq_handler(int irq, void *arg) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 781 | { |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 782 | struct drm_device *dev = (struct drm_device *) arg; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 783 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 784 | int ret = IRQ_NONE; |
Daniel Vetter | acd15b6 | 2012-11-30 11:24:50 +0100 | [diff] [blame] | 785 | u32 de_iir, gt_iir, de_ier, pm_iir; |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 786 | |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 787 | atomic_inc(&dev_priv->irq_received); |
| 788 | |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 789 | /* disable master interrupt before clearing iir */ |
| 790 | de_ier = I915_READ(DEIER); |
| 791 | I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 792 | POSTING_READ(DEIER); |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 793 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 794 | de_iir = I915_READ(DEIIR); |
| 795 | gt_iir = I915_READ(GTIIR); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 796 | pm_iir = I915_READ(GEN6_PMIIR); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 797 | |
Daniel Vetter | acd15b6 | 2012-11-30 11:24:50 +0100 | [diff] [blame] | 798 | if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0)) |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 799 | goto done; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 800 | |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 801 | ret = IRQ_HANDLED; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 802 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 803 | if (IS_GEN5(dev)) |
| 804 | ilk_gt_irq_handler(dev, dev_priv, gt_iir); |
| 805 | else |
| 806 | snb_gt_irq_handler(dev, dev_priv, gt_iir); |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 807 | |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 808 | if (de_iir & DE_AUX_CHANNEL_A) |
| 809 | dp_aux_irq_handler(dev); |
| 810 | |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 811 | if (de_iir & DE_GSE) |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 812 | intel_opregion_gse_intr(dev); |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 813 | |
Daniel Vetter | 74d4444 | 2012-10-02 17:54:35 +0200 | [diff] [blame] | 814 | if (de_iir & DE_PIPEA_VBLANK) |
| 815 | drm_handle_vblank(dev, 0); |
| 816 | |
| 817 | if (de_iir & DE_PIPEB_VBLANK) |
| 818 | drm_handle_vblank(dev, 1); |
| 819 | |
Zhenyu Wang | f072d2e | 2010-02-09 09:46:19 +0800 | [diff] [blame] | 820 | if (de_iir & DE_PLANEA_FLIP_DONE) { |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 821 | intel_prepare_page_flip(dev, 0); |
Chris Wilson | 2bbda38 | 2010-09-02 17:59:39 +0100 | [diff] [blame] | 822 | intel_finish_page_flip_plane(dev, 0); |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 823 | } |
| 824 | |
Zhenyu Wang | f072d2e | 2010-02-09 09:46:19 +0800 | [diff] [blame] | 825 | if (de_iir & DE_PLANEB_FLIP_DONE) { |
| 826 | intel_prepare_page_flip(dev, 1); |
Chris Wilson | 2bbda38 | 2010-09-02 17:59:39 +0100 | [diff] [blame] | 827 | intel_finish_page_flip_plane(dev, 1); |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 828 | } |
Li Peng | c062df6 | 2010-01-23 00:12:58 +0800 | [diff] [blame] | 829 | |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 830 | /* check event from PCH */ |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 831 | if (de_iir & DE_PCH_EVENT) { |
Daniel Vetter | acd15b6 | 2012-11-30 11:24:50 +0100 | [diff] [blame] | 832 | u32 pch_iir = I915_READ(SDEIIR); |
| 833 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 834 | if (HAS_PCH_CPT(dev)) |
| 835 | cpt_irq_handler(dev, pch_iir); |
| 836 | else |
| 837 | ibx_irq_handler(dev, pch_iir); |
Daniel Vetter | acd15b6 | 2012-11-30 11:24:50 +0100 | [diff] [blame] | 838 | |
| 839 | /* should clear PCH hotplug event before clear CPU irq */ |
| 840 | I915_WRITE(SDEIIR, pch_iir); |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 841 | } |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 842 | |
Daniel Vetter | 73edd18f | 2012-08-08 23:35:37 +0200 | [diff] [blame] | 843 | if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) |
| 844 | ironlake_handle_rps_change(dev); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 845 | |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 846 | if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) |
| 847 | gen6_queue_rps_work(dev_priv, pm_iir); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 848 | |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 849 | I915_WRITE(GTIIR, gt_iir); |
| 850 | I915_WRITE(DEIIR, de_iir); |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 851 | I915_WRITE(GEN6_PMIIR, pm_iir); |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 852 | |
| 853 | done: |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 854 | I915_WRITE(DEIER, de_ier); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 855 | POSTING_READ(DEIER); |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 856 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 857 | return ret; |
| 858 | } |
| 859 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 860 | /** |
| 861 | * i915_error_work_func - do process context error handling work |
| 862 | * @work: work struct |
| 863 | * |
| 864 | * Fire an error uevent so userspace can see that a hang or error |
| 865 | * was detected. |
| 866 | */ |
| 867 | static void i915_error_work_func(struct work_struct *work) |
| 868 | { |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 869 | struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, |
| 870 | work); |
| 871 | drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, |
| 872 | gpu_error); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 873 | struct drm_device *dev = dev_priv->dev; |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 874 | struct intel_ring_buffer *ring; |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 875 | char *error_event[] = { "ERROR=1", NULL }; |
| 876 | char *reset_event[] = { "RESET=1", NULL }; |
| 877 | char *reset_done_event[] = { "ERROR=0", NULL }; |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 878 | int i, ret; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 879 | |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 880 | kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 881 | |
Daniel Vetter | 7db0ba2 | 2012-12-06 16:23:37 +0100 | [diff] [blame] | 882 | /* |
| 883 | * Note that there's only one work item which does gpu resets, so we |
| 884 | * need not worry about concurrent gpu resets potentially incrementing |
| 885 | * error->reset_counter twice. We only need to take care of another |
| 886 | * racing irq/hangcheck declaring the gpu dead for a second time. A |
| 887 | * quick check for that is good enough: schedule_work ensures the |
| 888 | * correct ordering between hang detection and this work item, and since |
| 889 | * the reset in-progress bit is only ever set by code outside of this |
| 890 | * work we don't need to worry about any other races. |
| 891 | */ |
| 892 | if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 893 | DRM_DEBUG_DRIVER("resetting chip\n"); |
Daniel Vetter | 7db0ba2 | 2012-12-06 16:23:37 +0100 | [diff] [blame] | 894 | kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, |
| 895 | reset_event); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 896 | |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 897 | ret = i915_reset(dev); |
| 898 | |
| 899 | if (ret == 0) { |
| 900 | /* |
| 901 | * After all the gem state is reset, increment the reset |
| 902 | * counter and wake up everyone waiting for the reset to |
| 903 | * complete. |
| 904 | * |
| 905 | * Since unlock operations are a one-sided barrier only, |
| 906 | * we need to insert a barrier here to order any seqno |
| 907 | * updates before |
| 908 | * the counter increment. |
| 909 | */ |
| 910 | smp_mb__before_atomic_inc(); |
| 911 | atomic_inc(&dev_priv->gpu_error.reset_counter); |
| 912 | |
| 913 | kobject_uevent_env(&dev->primary->kdev.kobj, |
| 914 | KOBJ_CHANGE, reset_done_event); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 915 | } else { |
| 916 | atomic_set(&error->reset_counter, I915_WEDGED); |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 917 | } |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 918 | |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 919 | for_each_ring(ring, dev_priv, i) |
| 920 | wake_up_all(&ring->irq_queue); |
| 921 | |
Ville Syrjälä | 96a0291 | 2013-02-18 19:08:49 +0200 | [diff] [blame] | 922 | intel_display_handle_reset(dev); |
| 923 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 924 | wake_up_all(&dev_priv->gpu_error.reset_queue); |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 925 | } |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 926 | } |
| 927 | |
Daniel Vetter | 85f9e50 | 2012-08-31 21:42:26 +0200 | [diff] [blame] | 928 | /* NB: please notice the memset */ |
| 929 | static void i915_get_extra_instdone(struct drm_device *dev, |
| 930 | uint32_t *instdone) |
| 931 | { |
| 932 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 933 | memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG); |
| 934 | |
| 935 | switch(INTEL_INFO(dev)->gen) { |
| 936 | case 2: |
| 937 | case 3: |
| 938 | instdone[0] = I915_READ(INSTDONE); |
| 939 | break; |
| 940 | case 4: |
| 941 | case 5: |
| 942 | case 6: |
| 943 | instdone[0] = I915_READ(INSTDONE_I965); |
| 944 | instdone[1] = I915_READ(INSTDONE1); |
| 945 | break; |
| 946 | default: |
| 947 | WARN_ONCE(1, "Unsupported platform\n"); |
| 948 | case 7: |
| 949 | instdone[0] = I915_READ(GEN7_INSTDONE_1); |
| 950 | instdone[1] = I915_READ(GEN7_SC_INSTDONE); |
| 951 | instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE); |
| 952 | instdone[3] = I915_READ(GEN7_ROW_INSTDONE); |
| 953 | break; |
| 954 | } |
| 955 | } |
| 956 | |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 957 | #ifdef CONFIG_DEBUG_FS |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 958 | static struct drm_i915_error_object * |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 959 | i915_error_object_create(struct drm_i915_private *dev_priv, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 960 | struct drm_i915_gem_object *src) |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 961 | { |
| 962 | struct drm_i915_error_object *dst; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 963 | int i, count; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 964 | u32 reloc_offset; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 965 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 966 | if (src == NULL || src->pages == NULL) |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 967 | return NULL; |
| 968 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 969 | count = src->base.size / PAGE_SIZE; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 970 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 971 | dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 972 | if (dst == NULL) |
| 973 | return NULL; |
| 974 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 975 | reloc_offset = src->gtt_offset; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 976 | for (i = 0; i < count; i++) { |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 977 | unsigned long flags; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 978 | void *d; |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 979 | |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 980 | d = kmalloc(PAGE_SIZE, GFP_ATOMIC); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 981 | if (d == NULL) |
| 982 | goto unwind; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 983 | |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 984 | local_irq_save(flags); |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 985 | if (reloc_offset < dev_priv->gtt.mappable_end && |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 986 | src->has_global_gtt_mapping) { |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 987 | void __iomem *s; |
| 988 | |
| 989 | /* Simply ignore tiling or any overlapping fence. |
| 990 | * It's part of the error state, and this hopefully |
| 991 | * captures what the GPU read. |
| 992 | */ |
| 993 | |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 994 | s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable, |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 995 | reloc_offset); |
| 996 | memcpy_fromio(d, s, PAGE_SIZE); |
| 997 | io_mapping_unmap_atomic(s); |
Chris Wilson | 960e356 | 2012-11-15 11:32:23 +0000 | [diff] [blame] | 998 | } else if (src->stolen) { |
| 999 | unsigned long offset; |
| 1000 | |
| 1001 | offset = dev_priv->mm.stolen_base; |
| 1002 | offset += src->stolen->start; |
| 1003 | offset += i << PAGE_SHIFT; |
| 1004 | |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1005 | memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE); |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 1006 | } else { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1007 | struct page *page; |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 1008 | void *s; |
| 1009 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1010 | page = i915_gem_object_get_page(src, i); |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 1011 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1012 | drm_clflush_pages(&page, 1); |
| 1013 | |
| 1014 | s = kmap_atomic(page); |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 1015 | memcpy(d, s, PAGE_SIZE); |
| 1016 | kunmap_atomic(s); |
| 1017 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1018 | drm_clflush_pages(&page, 1); |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 1019 | } |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 1020 | local_irq_restore(flags); |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 1021 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1022 | dst->pages[i] = d; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 1023 | |
| 1024 | reloc_offset += PAGE_SIZE; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1025 | } |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1026 | dst->page_count = count; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1027 | dst->gtt_offset = src->gtt_offset; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1028 | |
| 1029 | return dst; |
| 1030 | |
| 1031 | unwind: |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1032 | while (i--) |
| 1033 | kfree(dst->pages[i]); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1034 | kfree(dst); |
| 1035 | return NULL; |
| 1036 | } |
| 1037 | |
| 1038 | static void |
| 1039 | i915_error_object_free(struct drm_i915_error_object *obj) |
| 1040 | { |
| 1041 | int page; |
| 1042 | |
| 1043 | if (obj == NULL) |
| 1044 | return; |
| 1045 | |
| 1046 | for (page = 0; page < obj->page_count; page++) |
| 1047 | kfree(obj->pages[page]); |
| 1048 | |
| 1049 | kfree(obj); |
| 1050 | } |
| 1051 | |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1052 | void |
| 1053 | i915_error_state_free(struct kref *error_ref) |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1054 | { |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1055 | struct drm_i915_error_state *error = container_of(error_ref, |
| 1056 | typeof(*error), ref); |
Chris Wilson | e2f973d | 2011-01-27 19:15:11 +0000 | [diff] [blame] | 1057 | int i; |
| 1058 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1059 | for (i = 0; i < ARRAY_SIZE(error->ring); i++) { |
| 1060 | i915_error_object_free(error->ring[i].batchbuffer); |
| 1061 | i915_error_object_free(error->ring[i].ringbuffer); |
| 1062 | kfree(error->ring[i].requests); |
| 1063 | } |
Chris Wilson | e2f973d | 2011-01-27 19:15:11 +0000 | [diff] [blame] | 1064 | |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1065 | kfree(error->active_bo); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1066 | kfree(error->overlay); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1067 | kfree(error); |
| 1068 | } |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1069 | static void capture_bo(struct drm_i915_error_buffer *err, |
| 1070 | struct drm_i915_gem_object *obj) |
| 1071 | { |
| 1072 | err->size = obj->base.size; |
| 1073 | err->name = obj->base.name; |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 1074 | err->rseqno = obj->last_read_seqno; |
| 1075 | err->wseqno = obj->last_write_seqno; |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1076 | err->gtt_offset = obj->gtt_offset; |
| 1077 | err->read_domains = obj->base.read_domains; |
| 1078 | err->write_domain = obj->base.write_domain; |
| 1079 | err->fence_reg = obj->fence_reg; |
| 1080 | err->pinned = 0; |
| 1081 | if (obj->pin_count > 0) |
| 1082 | err->pinned = 1; |
| 1083 | if (obj->user_pin_count > 0) |
| 1084 | err->pinned = -1; |
| 1085 | err->tiling = obj->tiling_mode; |
| 1086 | err->dirty = obj->dirty; |
| 1087 | err->purgeable = obj->madv != I915_MADV_WILLNEED; |
| 1088 | err->ring = obj->ring ? obj->ring->id : -1; |
| 1089 | err->cache_level = obj->cache_level; |
| 1090 | } |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1091 | |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1092 | static u32 capture_active_bo(struct drm_i915_error_buffer *err, |
| 1093 | int count, struct list_head *head) |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1094 | { |
| 1095 | struct drm_i915_gem_object *obj; |
| 1096 | int i = 0; |
| 1097 | |
| 1098 | list_for_each_entry(obj, head, mm_list) { |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1099 | capture_bo(err++, obj); |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1100 | if (++i == count) |
| 1101 | break; |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1102 | } |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1103 | |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1104 | return i; |
| 1105 | } |
| 1106 | |
| 1107 | static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, |
| 1108 | int count, struct list_head *head) |
| 1109 | { |
| 1110 | struct drm_i915_gem_object *obj; |
| 1111 | int i = 0; |
| 1112 | |
| 1113 | list_for_each_entry(obj, head, gtt_list) { |
| 1114 | if (obj->pin_count == 0) |
| 1115 | continue; |
| 1116 | |
| 1117 | capture_bo(err++, obj); |
| 1118 | if (++i == count) |
| 1119 | break; |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1120 | } |
| 1121 | |
| 1122 | return i; |
| 1123 | } |
| 1124 | |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1125 | static void i915_gem_record_fences(struct drm_device *dev, |
| 1126 | struct drm_i915_error_state *error) |
| 1127 | { |
| 1128 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1129 | int i; |
| 1130 | |
| 1131 | /* Fences */ |
| 1132 | switch (INTEL_INFO(dev)->gen) { |
Daniel Vetter | 775d17b | 2011-10-09 21:52:01 +0200 | [diff] [blame] | 1133 | case 7: |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1134 | case 6: |
| 1135 | for (i = 0; i < 16; i++) |
| 1136 | error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); |
| 1137 | break; |
| 1138 | case 5: |
| 1139 | case 4: |
| 1140 | for (i = 0; i < 16; i++) |
| 1141 | error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); |
| 1142 | break; |
| 1143 | case 3: |
| 1144 | if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) |
| 1145 | for (i = 0; i < 8; i++) |
| 1146 | error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); |
| 1147 | case 2: |
| 1148 | for (i = 0; i < 8; i++) |
| 1149 | error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); |
| 1150 | break; |
| 1151 | |
Ben Widawsky | 7dbf9d6 | 2012-12-18 10:31:22 -0800 | [diff] [blame] | 1152 | default: |
| 1153 | BUG(); |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1154 | } |
| 1155 | } |
| 1156 | |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1157 | static struct drm_i915_error_object * |
| 1158 | i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, |
| 1159 | struct intel_ring_buffer *ring) |
| 1160 | { |
| 1161 | struct drm_i915_gem_object *obj; |
| 1162 | u32 seqno; |
| 1163 | |
| 1164 | if (!ring->get_seqno) |
| 1165 | return NULL; |
| 1166 | |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1167 | if (HAS_BROKEN_CS_TLB(dev_priv->dev)) { |
| 1168 | u32 acthd = I915_READ(ACTHD); |
| 1169 | |
| 1170 | if (WARN_ON(ring->id != RCS)) |
| 1171 | return NULL; |
| 1172 | |
| 1173 | obj = ring->private; |
| 1174 | if (acthd >= obj->gtt_offset && |
| 1175 | acthd < obj->gtt_offset + obj->base.size) |
| 1176 | return i915_error_object_create(dev_priv, obj); |
| 1177 | } |
| 1178 | |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 1179 | seqno = ring->get_seqno(ring, false); |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1180 | list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { |
| 1181 | if (obj->ring != ring) |
| 1182 | continue; |
| 1183 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 1184 | if (i915_seqno_passed(seqno, obj->last_read_seqno)) |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1185 | continue; |
| 1186 | |
| 1187 | if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) |
| 1188 | continue; |
| 1189 | |
| 1190 | /* We need to copy these to an anonymous buffer as the simplest |
| 1191 | * method to avoid being overwritten by userspace. |
| 1192 | */ |
| 1193 | return i915_error_object_create(dev_priv, obj); |
| 1194 | } |
| 1195 | |
| 1196 | return NULL; |
| 1197 | } |
| 1198 | |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1199 | static void i915_record_ring_state(struct drm_device *dev, |
| 1200 | struct drm_i915_error_state *error, |
| 1201 | struct intel_ring_buffer *ring) |
| 1202 | { |
| 1203 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1204 | |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1205 | if (INTEL_INFO(dev)->gen >= 6) { |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 1206 | error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1207 | error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); |
Daniel Vetter | 7e3b873 | 2012-02-01 22:26:45 +0100 | [diff] [blame] | 1208 | error->semaphore_mboxes[ring->id][0] |
| 1209 | = I915_READ(RING_SYNC_0(ring->mmio_base)); |
| 1210 | error->semaphore_mboxes[ring->id][1] |
| 1211 | = I915_READ(RING_SYNC_1(ring->mmio_base)); |
Chris Wilson | df2b23d | 2012-11-27 17:06:54 +0000 | [diff] [blame] | 1212 | error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0]; |
| 1213 | error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1]; |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1214 | } |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1215 | |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1216 | if (INTEL_INFO(dev)->gen >= 4) { |
Daniel Vetter | 9d2f41f | 2012-04-02 21:41:45 +0200 | [diff] [blame] | 1217 | error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1218 | error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); |
| 1219 | error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); |
| 1220 | error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1221 | error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 1222 | if (ring->id == RCS) |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1223 | error->bbaddr = I915_READ64(BB_ADDR); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1224 | } else { |
Daniel Vetter | 9d2f41f | 2012-04-02 21:41:45 +0200 | [diff] [blame] | 1225 | error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1226 | error->ipeir[ring->id] = I915_READ(IPEIR); |
| 1227 | error->ipehr[ring->id] = I915_READ(IPEHR); |
| 1228 | error->instdone[ring->id] = I915_READ(INSTDONE); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1229 | } |
| 1230 | |
Ben Widawsky | 9574b3f | 2012-04-26 16:03:01 -0700 | [diff] [blame] | 1231 | error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1232 | error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 1233 | error->seqno[ring->id] = ring->get_seqno(ring, false); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1234 | error->acthd[ring->id] = intel_ring_get_active_head(ring); |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1235 | error->head[ring->id] = I915_READ_HEAD(ring); |
| 1236 | error->tail[ring->id] = I915_READ_TAIL(ring); |
Chris Wilson | 0f3b684 | 2013-01-15 12:05:55 +0000 | [diff] [blame] | 1237 | error->ctl[ring->id] = I915_READ_CTL(ring); |
Daniel Vetter | 7e3b873 | 2012-02-01 22:26:45 +0100 | [diff] [blame] | 1238 | |
| 1239 | error->cpu_ring_head[ring->id] = ring->head; |
| 1240 | error->cpu_ring_tail[ring->id] = ring->tail; |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1241 | } |
| 1242 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1243 | static void i915_gem_record_rings(struct drm_device *dev, |
| 1244 | struct drm_i915_error_state *error) |
| 1245 | { |
| 1246 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1247 | struct intel_ring_buffer *ring; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1248 | struct drm_i915_gem_request *request; |
| 1249 | int i, count; |
| 1250 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1251 | for_each_ring(ring, dev_priv, i) { |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1252 | i915_record_ring_state(dev, error, ring); |
| 1253 | |
| 1254 | error->ring[i].batchbuffer = |
| 1255 | i915_error_first_batchbuffer(dev_priv, ring); |
| 1256 | |
| 1257 | error->ring[i].ringbuffer = |
| 1258 | i915_error_object_create(dev_priv, ring->obj); |
| 1259 | |
| 1260 | count = 0; |
| 1261 | list_for_each_entry(request, &ring->request_list, list) |
| 1262 | count++; |
| 1263 | |
| 1264 | error->ring[i].num_requests = count; |
| 1265 | error->ring[i].requests = |
| 1266 | kmalloc(count*sizeof(struct drm_i915_error_request), |
| 1267 | GFP_ATOMIC); |
| 1268 | if (error->ring[i].requests == NULL) { |
| 1269 | error->ring[i].num_requests = 0; |
| 1270 | continue; |
| 1271 | } |
| 1272 | |
| 1273 | count = 0; |
| 1274 | list_for_each_entry(request, &ring->request_list, list) { |
| 1275 | struct drm_i915_error_request *erq; |
| 1276 | |
| 1277 | erq = &error->ring[i].requests[count++]; |
| 1278 | erq->seqno = request->seqno; |
| 1279 | erq->jiffies = request->emitted_jiffies; |
Chris Wilson | ee4f42b | 2012-02-15 11:25:38 +0000 | [diff] [blame] | 1280 | erq->tail = request->tail; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1281 | } |
| 1282 | } |
| 1283 | } |
| 1284 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1285 | /** |
| 1286 | * i915_capture_error_state - capture an error record for later analysis |
| 1287 | * @dev: drm device |
| 1288 | * |
| 1289 | * Should be called when an error is detected (either a hang or an error |
| 1290 | * interrupt) to capture error state from the time of the error. Fills |
| 1291 | * out a structure which becomes available in debugfs for user level tools |
| 1292 | * to pick up. |
| 1293 | */ |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1294 | static void i915_capture_error_state(struct drm_device *dev) |
| 1295 | { |
| 1296 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1297 | struct drm_i915_gem_object *obj; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1298 | struct drm_i915_error_state *error; |
| 1299 | unsigned long flags; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1300 | int i, pipe; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1301 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1302 | spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); |
| 1303 | error = dev_priv->gpu_error.first_error; |
| 1304 | spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1305 | if (error) |
| 1306 | return; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1307 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1308 | /* Account for pipe specific data like PIPE*STAT */ |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1309 | error = kzalloc(sizeof(*error), GFP_ATOMIC); |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1310 | if (!error) { |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1311 | DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); |
| 1312 | return; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1313 | } |
| 1314 | |
Ben Widawsky | 2f86f19 | 2013-01-28 15:32:15 -0800 | [diff] [blame] | 1315 | DRM_INFO("capturing error event; look for more information in" |
| 1316 | "/sys/kernel/debug/dri/%d/i915_error_state\n", |
Chris Wilson | b6f7833 | 2011-02-01 14:15:55 +0000 | [diff] [blame] | 1317 | dev->primary->index); |
Chris Wilson | 2fa772f3 | 2010-10-01 13:23:27 +0100 | [diff] [blame] | 1318 | |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1319 | kref_init(&error->ref); |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1320 | error->eir = I915_READ(EIR); |
| 1321 | error->pgtbl_er = I915_READ(PGTBL_ER); |
Ben Widawsky | b9a3906 | 2012-06-04 14:42:52 -0700 | [diff] [blame] | 1322 | error->ccid = I915_READ(CCID); |
Ben Widawsky | be998e2 | 2012-04-26 16:03:00 -0700 | [diff] [blame] | 1323 | |
| 1324 | if (HAS_PCH_SPLIT(dev)) |
| 1325 | error->ier = I915_READ(DEIER) | I915_READ(GTIER); |
| 1326 | else if (IS_VALLEYVIEW(dev)) |
| 1327 | error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); |
| 1328 | else if (IS_GEN2(dev)) |
| 1329 | error->ier = I915_READ16(IER); |
| 1330 | else |
| 1331 | error->ier = I915_READ(IER); |
| 1332 | |
Chris Wilson | 0f3b684 | 2013-01-15 12:05:55 +0000 | [diff] [blame] | 1333 | if (INTEL_INFO(dev)->gen >= 6) |
| 1334 | error->derrmr = I915_READ(DERRMR); |
| 1335 | |
| 1336 | if (IS_VALLEYVIEW(dev)) |
| 1337 | error->forcewake = I915_READ(FORCEWAKE_VLV); |
| 1338 | else if (INTEL_INFO(dev)->gen >= 7) |
| 1339 | error->forcewake = I915_READ(FORCEWAKE_MT); |
| 1340 | else if (INTEL_INFO(dev)->gen == 6) |
| 1341 | error->forcewake = I915_READ(FORCEWAKE); |
| 1342 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1343 | for_each_pipe(pipe) |
| 1344 | error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1345 | |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1346 | if (INTEL_INFO(dev)->gen >= 6) { |
Chris Wilson | f406839 | 2010-10-27 20:36:41 +0100 | [diff] [blame] | 1347 | error->error = I915_READ(ERROR_GEN6); |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1348 | error->done_reg = I915_READ(DONE_REG); |
| 1349 | } |
Chris Wilson | add354d | 2010-10-29 19:00:51 +0100 | [diff] [blame] | 1350 | |
Ben Widawsky | 71e172e | 2012-08-20 16:15:13 -0700 | [diff] [blame] | 1351 | if (INTEL_INFO(dev)->gen == 7) |
| 1352 | error->err_int = I915_READ(GEN7_ERR_INT); |
| 1353 | |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 1354 | i915_get_extra_instdone(dev, error->extra_instdone); |
| 1355 | |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1356 | i915_gem_record_fences(dev, error); |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1357 | i915_gem_record_rings(dev, error); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1358 | |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1359 | /* Record buffers on the active and pinned lists. */ |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1360 | error->active_bo = NULL; |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1361 | error->pinned_bo = NULL; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1362 | |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1363 | i = 0; |
| 1364 | list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) |
| 1365 | i++; |
| 1366 | error->active_bo_count = i; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1367 | list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1368 | if (obj->pin_count) |
| 1369 | i++; |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1370 | error->pinned_bo_count = i - error->active_bo_count; |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1371 | |
Chris Wilson | 8e934db | 2011-01-24 12:34:00 +0000 | [diff] [blame] | 1372 | error->active_bo = NULL; |
| 1373 | error->pinned_bo = NULL; |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1374 | if (i) { |
| 1375 | error->active_bo = kmalloc(sizeof(*error->active_bo)*i, |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1376 | GFP_ATOMIC); |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1377 | if (error->active_bo) |
| 1378 | error->pinned_bo = |
| 1379 | error->active_bo + error->active_bo_count; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1380 | } |
| 1381 | |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1382 | if (error->active_bo) |
| 1383 | error->active_bo_count = |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1384 | capture_active_bo(error->active_bo, |
| 1385 | error->active_bo_count, |
| 1386 | &dev_priv->mm.active_list); |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1387 | |
| 1388 | if (error->pinned_bo) |
| 1389 | error->pinned_bo_count = |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1390 | capture_pinned_bo(error->pinned_bo, |
| 1391 | error->pinned_bo_count, |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1392 | &dev_priv->mm.bound_list); |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1393 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1394 | do_gettimeofday(&error->time); |
| 1395 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1396 | error->overlay = intel_overlay_capture_error_state(dev); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 1397 | error->display = intel_display_capture_error_state(dev); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1398 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1399 | spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); |
| 1400 | if (dev_priv->gpu_error.first_error == NULL) { |
| 1401 | dev_priv->gpu_error.first_error = error; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1402 | error = NULL; |
| 1403 | } |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1404 | spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1405 | |
| 1406 | if (error) |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1407 | i915_error_state_free(&error->ref); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1408 | } |
| 1409 | |
| 1410 | void i915_destroy_error_state(struct drm_device *dev) |
| 1411 | { |
| 1412 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1413 | struct drm_i915_error_state *error; |
Ben Widawsky | 6dc0e81 | 2012-01-23 15:30:02 -0800 | [diff] [blame] | 1414 | unsigned long flags; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1415 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1416 | spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); |
| 1417 | error = dev_priv->gpu_error.first_error; |
| 1418 | dev_priv->gpu_error.first_error = NULL; |
| 1419 | spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1420 | |
| 1421 | if (error) |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1422 | kref_put(&error->ref, i915_error_state_free); |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1423 | } |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1424 | #else |
| 1425 | #define i915_capture_error_state(x) |
| 1426 | #endif |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1427 | |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1428 | static void i915_report_and_clear_eir(struct drm_device *dev) |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1429 | { |
| 1430 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | bd9854f | 2012-08-23 15:18:09 -0700 | [diff] [blame] | 1431 | uint32_t instdone[I915_NUM_INSTDONE_REG]; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1432 | u32 eir = I915_READ(EIR); |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 1433 | int pipe, i; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1434 | |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1435 | if (!eir) |
| 1436 | return; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1437 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1438 | pr_err("render error detected, EIR: 0x%08x\n", eir); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1439 | |
Ben Widawsky | bd9854f | 2012-08-23 15:18:09 -0700 | [diff] [blame] | 1440 | i915_get_extra_instdone(dev, instdone); |
| 1441 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1442 | if (IS_G4X(dev)) { |
| 1443 | if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { |
| 1444 | u32 ipeir = I915_READ(IPEIR_I965); |
| 1445 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1446 | pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); |
| 1447 | pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 1448 | for (i = 0; i < ARRAY_SIZE(instdone); i++) |
| 1449 | pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1450 | pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1451 | pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1452 | I915_WRITE(IPEIR_I965, ipeir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1453 | POSTING_READ(IPEIR_I965); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1454 | } |
| 1455 | if (eir & GM45_ERROR_PAGE_TABLE) { |
| 1456 | u32 pgtbl_err = I915_READ(PGTBL_ER); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1457 | pr_err("page table error\n"); |
| 1458 | pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1459 | I915_WRITE(PGTBL_ER, pgtbl_err); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1460 | POSTING_READ(PGTBL_ER); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1461 | } |
| 1462 | } |
| 1463 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1464 | if (!IS_GEN2(dev)) { |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1465 | if (eir & I915_ERROR_PAGE_TABLE) { |
| 1466 | u32 pgtbl_err = I915_READ(PGTBL_ER); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1467 | pr_err("page table error\n"); |
| 1468 | pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1469 | I915_WRITE(PGTBL_ER, pgtbl_err); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1470 | POSTING_READ(PGTBL_ER); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1471 | } |
| 1472 | } |
| 1473 | |
| 1474 | if (eir & I915_ERROR_MEMORY_REFRESH) { |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1475 | pr_err("memory refresh error:\n"); |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1476 | for_each_pipe(pipe) |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1477 | pr_err("pipe %c stat: 0x%08x\n", |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1478 | pipe_name(pipe), I915_READ(PIPESTAT(pipe))); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1479 | /* pipestat has already been acked */ |
| 1480 | } |
| 1481 | if (eir & I915_ERROR_INSTRUCTION) { |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1482 | pr_err("instruction error\n"); |
| 1483 | pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 1484 | for (i = 0; i < ARRAY_SIZE(instdone); i++) |
| 1485 | pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1486 | if (INTEL_INFO(dev)->gen < 4) { |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1487 | u32 ipeir = I915_READ(IPEIR); |
| 1488 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1489 | pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); |
| 1490 | pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1491 | pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1492 | I915_WRITE(IPEIR, ipeir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1493 | POSTING_READ(IPEIR); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1494 | } else { |
| 1495 | u32 ipeir = I915_READ(IPEIR_I965); |
| 1496 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1497 | pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); |
| 1498 | pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1499 | pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1500 | pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1501 | I915_WRITE(IPEIR_I965, ipeir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1502 | POSTING_READ(IPEIR_I965); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1503 | } |
| 1504 | } |
| 1505 | |
| 1506 | I915_WRITE(EIR, eir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1507 | POSTING_READ(EIR); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1508 | eir = I915_READ(EIR); |
| 1509 | if (eir) { |
| 1510 | /* |
| 1511 | * some errors might have become stuck, |
| 1512 | * mask them. |
| 1513 | */ |
| 1514 | DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); |
| 1515 | I915_WRITE(EMR, I915_READ(EMR) | eir); |
| 1516 | I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 1517 | } |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1518 | } |
| 1519 | |
| 1520 | /** |
| 1521 | * i915_handle_error - handle an error interrupt |
| 1522 | * @dev: drm device |
| 1523 | * |
| 1524 | * Do some basic checking of regsiter state at error interrupt time and |
| 1525 | * dump it to the syslog. Also call i915_capture_error_state() to make |
| 1526 | * sure we get a record and make it available in debugfs. Fire a uevent |
| 1527 | * so userspace knows something bad happened (should trigger collection |
| 1528 | * of a ring dump etc.). |
| 1529 | */ |
Chris Wilson | 527f9e9 | 2010-11-11 01:16:58 +0000 | [diff] [blame] | 1530 | void i915_handle_error(struct drm_device *dev, bool wedged) |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1531 | { |
| 1532 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1533 | struct intel_ring_buffer *ring; |
| 1534 | int i; |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1535 | |
| 1536 | i915_capture_error_state(dev); |
| 1537 | i915_report_and_clear_eir(dev); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1538 | |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 1539 | if (wedged) { |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1540 | atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, |
| 1541 | &dev_priv->gpu_error.reset_counter); |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 1542 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1543 | /* |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1544 | * Wakeup waiting processes so that the reset work item |
| 1545 | * doesn't deadlock trying to grab various locks. |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1546 | */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1547 | for_each_ring(ring, dev_priv, i) |
| 1548 | wake_up_all(&ring->irq_queue); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1549 | } |
| 1550 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1551 | queue_work(dev_priv->wq, &dev_priv->gpu_error.work); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1552 | } |
| 1553 | |
Ville Syrjälä | 21ad833 | 2013-02-19 15:16:39 +0200 | [diff] [blame] | 1554 | static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 1555 | { |
| 1556 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1557 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
| 1558 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1559 | struct drm_i915_gem_object *obj; |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 1560 | struct intel_unpin_work *work; |
| 1561 | unsigned long flags; |
| 1562 | bool stall_detected; |
| 1563 | |
| 1564 | /* Ignore early vblank irqs */ |
| 1565 | if (intel_crtc == NULL) |
| 1566 | return; |
| 1567 | |
| 1568 | spin_lock_irqsave(&dev->event_lock, flags); |
| 1569 | work = intel_crtc->unpin_work; |
| 1570 | |
Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 1571 | if (work == NULL || |
| 1572 | atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || |
| 1573 | !work->enable_stall_check) { |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 1574 | /* Either the pending flip IRQ arrived, or we're too early. Don't check */ |
| 1575 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 1576 | return; |
| 1577 | } |
| 1578 | |
| 1579 | /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1580 | obj = work->pending_flip_obj; |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1581 | if (INTEL_INFO(dev)->gen >= 4) { |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1582 | int dspsurf = DSPSURF(intel_crtc->plane); |
Armin Reese | 446f254 | 2012-03-30 16:20:16 -0700 | [diff] [blame] | 1583 | stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == |
| 1584 | obj->gtt_offset; |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 1585 | } else { |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1586 | int dspaddr = DSPADDR(intel_crtc->plane); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1587 | stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 1588 | crtc->y * crtc->fb->pitches[0] + |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 1589 | crtc->x * crtc->fb->bits_per_pixel/8); |
| 1590 | } |
| 1591 | |
| 1592 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 1593 | |
| 1594 | if (stall_detected) { |
| 1595 | DRM_DEBUG_DRIVER("Pageflip stall detected\n"); |
| 1596 | intel_prepare_page_flip(dev, intel_crtc->plane); |
| 1597 | } |
| 1598 | } |
| 1599 | |
Keith Packard | 42f52ef | 2008-10-18 19:39:29 -0700 | [diff] [blame] | 1600 | /* Called from drm generic code, passed 'crtc' which |
| 1601 | * we use as a pipe index |
| 1602 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1603 | static int i915_enable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1604 | { |
| 1605 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Keith Packard | e9d21d7 | 2008-10-16 11:31:38 -0700 | [diff] [blame] | 1606 | unsigned long irqflags; |
Jesse Barnes | 71e0ffa | 2009-01-08 10:42:15 -0800 | [diff] [blame] | 1607 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 1608 | if (!i915_pipe_enabled(dev, pipe)) |
Jesse Barnes | 71e0ffa | 2009-01-08 10:42:15 -0800 | [diff] [blame] | 1609 | return -EINVAL; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1610 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1611 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1612 | if (INTEL_INFO(dev)->gen >= 4) |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 1613 | i915_enable_pipestat(dev_priv, pipe, |
| 1614 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
Keith Packard | e9d21d7 | 2008-10-16 11:31:38 -0700 | [diff] [blame] | 1615 | else |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 1616 | i915_enable_pipestat(dev_priv, pipe, |
| 1617 | PIPE_VBLANK_INTERRUPT_ENABLE); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 1618 | |
| 1619 | /* maintain vblank delivery even in deep C-states */ |
| 1620 | if (dev_priv->info->gen == 3) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 1621 | I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1622 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 1623 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1624 | return 0; |
| 1625 | } |
| 1626 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1627 | static int ironlake_enable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1628 | { |
| 1629 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1630 | unsigned long irqflags; |
| 1631 | |
| 1632 | if (!i915_pipe_enabled(dev, pipe)) |
| 1633 | return -EINVAL; |
| 1634 | |
| 1635 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 1636 | ironlake_enable_display_irq(dev_priv, (pipe == 0) ? |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1637 | DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1638 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1639 | |
| 1640 | return 0; |
| 1641 | } |
| 1642 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1643 | static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1644 | { |
| 1645 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1646 | unsigned long irqflags; |
| 1647 | |
| 1648 | if (!i915_pipe_enabled(dev, pipe)) |
| 1649 | return -EINVAL; |
| 1650 | |
| 1651 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 1652 | ironlake_enable_display_irq(dev_priv, |
| 1653 | DE_PIPEA_VBLANK_IVB << (5 * pipe)); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1654 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1655 | |
| 1656 | return 0; |
| 1657 | } |
| 1658 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1659 | static int valleyview_enable_vblank(struct drm_device *dev, int pipe) |
| 1660 | { |
| 1661 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1662 | unsigned long irqflags; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1663 | u32 imr; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1664 | |
| 1665 | if (!i915_pipe_enabled(dev, pipe)) |
| 1666 | return -EINVAL; |
| 1667 | |
| 1668 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1669 | imr = I915_READ(VLV_IMR); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1670 | if (pipe == 0) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1671 | imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1672 | else |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1673 | imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1674 | I915_WRITE(VLV_IMR, imr); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1675 | i915_enable_pipestat(dev_priv, pipe, |
| 1676 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1677 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1678 | |
| 1679 | return 0; |
| 1680 | } |
| 1681 | |
Keith Packard | 42f52ef | 2008-10-18 19:39:29 -0700 | [diff] [blame] | 1682 | /* Called from drm generic code, passed 'crtc' which |
| 1683 | * we use as a pipe index |
| 1684 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1685 | static void i915_disable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1686 | { |
| 1687 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Keith Packard | e9d21d7 | 2008-10-16 11:31:38 -0700 | [diff] [blame] | 1688 | unsigned long irqflags; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1689 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1690 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 1691 | if (dev_priv->info->gen == 3) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 1692 | I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 1693 | |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1694 | i915_disable_pipestat(dev_priv, pipe, |
| 1695 | PIPE_VBLANK_INTERRUPT_ENABLE | |
| 1696 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
| 1697 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1698 | } |
| 1699 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1700 | static void ironlake_disable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1701 | { |
| 1702 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1703 | unsigned long irqflags; |
| 1704 | |
| 1705 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 1706 | ironlake_disable_display_irq(dev_priv, (pipe == 0) ? |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1707 | DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1708 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1709 | } |
| 1710 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1711 | static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1712 | { |
| 1713 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1714 | unsigned long irqflags; |
| 1715 | |
| 1716 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 1717 | ironlake_disable_display_irq(dev_priv, |
| 1718 | DE_PIPEA_VBLANK_IVB << (pipe * 5)); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1719 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1720 | } |
| 1721 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1722 | static void valleyview_disable_vblank(struct drm_device *dev, int pipe) |
| 1723 | { |
| 1724 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1725 | unsigned long irqflags; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1726 | u32 imr; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1727 | |
| 1728 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1729 | i915_disable_pipestat(dev_priv, pipe, |
| 1730 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1731 | imr = I915_READ(VLV_IMR); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1732 | if (pipe == 0) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1733 | imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1734 | else |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1735 | imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1736 | I915_WRITE(VLV_IMR, imr); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1737 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1738 | } |
| 1739 | |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1740 | static u32 |
| 1741 | ring_last_seqno(struct intel_ring_buffer *ring) |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1742 | { |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1743 | return list_entry(ring->request_list.prev, |
| 1744 | struct drm_i915_gem_request, list)->seqno; |
| 1745 | } |
| 1746 | |
| 1747 | static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) |
| 1748 | { |
| 1749 | if (list_empty(&ring->request_list) || |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 1750 | i915_seqno_passed(ring->get_seqno(ring, false), |
| 1751 | ring_last_seqno(ring))) { |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1752 | /* Issue a wake-up to catch stuck h/w. */ |
Ben Widawsky | 9574b3f | 2012-04-26 16:03:01 -0700 | [diff] [blame] | 1753 | if (waitqueue_active(&ring->irq_queue)) { |
| 1754 | DRM_ERROR("Hangcheck timer elapsed... %s idle\n", |
| 1755 | ring->name); |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1756 | wake_up_all(&ring->irq_queue); |
| 1757 | *err = true; |
| 1758 | } |
| 1759 | return true; |
| 1760 | } |
| 1761 | return false; |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1762 | } |
| 1763 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1764 | static bool kick_ring(struct intel_ring_buffer *ring) |
| 1765 | { |
| 1766 | struct drm_device *dev = ring->dev; |
| 1767 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1768 | u32 tmp = I915_READ_CTL(ring); |
| 1769 | if (tmp & RING_WAIT) { |
| 1770 | DRM_ERROR("Kicking stuck wait on %s\n", |
| 1771 | ring->name); |
| 1772 | I915_WRITE_CTL(ring, tmp); |
| 1773 | return true; |
| 1774 | } |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1775 | return false; |
| 1776 | } |
| 1777 | |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1778 | static bool i915_hangcheck_hung(struct drm_device *dev) |
| 1779 | { |
| 1780 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1781 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1782 | if (dev_priv->gpu_error.hangcheck_count++ > 1) { |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1783 | bool hung = true; |
| 1784 | |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1785 | DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); |
| 1786 | i915_handle_error(dev, true); |
| 1787 | |
| 1788 | if (!IS_GEN2(dev)) { |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1789 | struct intel_ring_buffer *ring; |
| 1790 | int i; |
| 1791 | |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1792 | /* Is the chip hanging on a WAIT_FOR_EVENT? |
| 1793 | * If so we can simply poke the RB_WAIT bit |
| 1794 | * and break the hang. This should work on |
| 1795 | * all but the second generation chipsets. |
| 1796 | */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1797 | for_each_ring(ring, dev_priv, i) |
| 1798 | hung &= !kick_ring(ring); |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1799 | } |
| 1800 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1801 | return hung; |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1802 | } |
| 1803 | |
| 1804 | return false; |
| 1805 | } |
| 1806 | |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1807 | /** |
| 1808 | * This is called when the chip hasn't reported back with completed |
| 1809 | * batchbuffers in a long time. The first time this is called we simply record |
| 1810 | * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses |
| 1811 | * again, we assume the chip is wedged and try to fix it. |
| 1812 | */ |
| 1813 | void i915_hangcheck_elapsed(unsigned long data) |
| 1814 | { |
| 1815 | struct drm_device *dev = (struct drm_device *)data; |
| 1816 | drm_i915_private_t *dev_priv = dev->dev_private; |
Ben Widawsky | bd9854f | 2012-08-23 15:18:09 -0700 | [diff] [blame] | 1817 | uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG]; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1818 | struct intel_ring_buffer *ring; |
| 1819 | bool err = false, idle; |
| 1820 | int i; |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1821 | |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 1822 | if (!i915_enable_hangcheck) |
| 1823 | return; |
| 1824 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1825 | memset(acthd, 0, sizeof(acthd)); |
| 1826 | idle = true; |
| 1827 | for_each_ring(ring, dev_priv, i) { |
| 1828 | idle &= i915_hangcheck_ring_idle(ring, &err); |
| 1829 | acthd[i] = intel_ring_get_active_head(ring); |
| 1830 | } |
| 1831 | |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1832 | /* If all work is done then ACTHD clearly hasn't advanced. */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1833 | if (idle) { |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1834 | if (err) { |
| 1835 | if (i915_hangcheck_hung(dev)) |
| 1836 | return; |
| 1837 | |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1838 | goto repeat; |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1839 | } |
| 1840 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1841 | dev_priv->gpu_error.hangcheck_count = 0; |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1842 | return; |
| 1843 | } |
Eric Anholt | b9201c1 | 2010-01-08 14:25:16 -0800 | [diff] [blame] | 1844 | |
Ben Widawsky | bd9854f | 2012-08-23 15:18:09 -0700 | [diff] [blame] | 1845 | i915_get_extra_instdone(dev, instdone); |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1846 | if (memcmp(dev_priv->gpu_error.last_acthd, acthd, |
| 1847 | sizeof(acthd)) == 0 && |
| 1848 | memcmp(dev_priv->gpu_error.prev_instdone, instdone, |
| 1849 | sizeof(instdone)) == 0) { |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1850 | if (i915_hangcheck_hung(dev)) |
Chris Wilson | cbb465e | 2010-06-06 12:16:24 +0100 | [diff] [blame] | 1851 | return; |
Chris Wilson | cbb465e | 2010-06-06 12:16:24 +0100 | [diff] [blame] | 1852 | } else { |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1853 | dev_priv->gpu_error.hangcheck_count = 0; |
Chris Wilson | cbb465e | 2010-06-06 12:16:24 +0100 | [diff] [blame] | 1854 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1855 | memcpy(dev_priv->gpu_error.last_acthd, acthd, |
| 1856 | sizeof(acthd)); |
| 1857 | memcpy(dev_priv->gpu_error.prev_instdone, instdone, |
| 1858 | sizeof(instdone)); |
Chris Wilson | cbb465e | 2010-06-06 12:16:24 +0100 | [diff] [blame] | 1859 | } |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1860 | |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1861 | repeat: |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1862 | /* Reset timer case chip hangs without another request being added */ |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1863 | mod_timer(&dev_priv->gpu_error.hangcheck_timer, |
Chris Wilson | cecc21f | 2012-10-05 17:02:56 +0100 | [diff] [blame] | 1864 | round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1865 | } |
| 1866 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1867 | /* drm_dma.h hooks |
| 1868 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1869 | static void ironlake_irq_preinstall(struct drm_device *dev) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1870 | { |
| 1871 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1872 | |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 1873 | atomic_set(&dev_priv->irq_received, 0); |
| 1874 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1875 | I915_WRITE(HWSTAM, 0xeffe); |
Daniel Vetter | bdfcdb6 | 2012-01-05 01:05:26 +0100 | [diff] [blame] | 1876 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1877 | /* XXX hotplug from PCH */ |
| 1878 | |
| 1879 | I915_WRITE(DEIMR, 0xffffffff); |
| 1880 | I915_WRITE(DEIER, 0x0); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1881 | POSTING_READ(DEIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1882 | |
| 1883 | /* and GT */ |
| 1884 | I915_WRITE(GTIMR, 0xffffffff); |
| 1885 | I915_WRITE(GTIER, 0x0); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1886 | POSTING_READ(GTIER); |
Zhenyu Wang | c650156 | 2009-11-03 18:57:21 +0000 | [diff] [blame] | 1887 | |
| 1888 | /* south display irq */ |
| 1889 | I915_WRITE(SDEIMR, 0xffffffff); |
| 1890 | I915_WRITE(SDEIER, 0x0); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1891 | POSTING_READ(SDEIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1892 | } |
| 1893 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1894 | static void valleyview_irq_preinstall(struct drm_device *dev) |
| 1895 | { |
| 1896 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1897 | int pipe; |
| 1898 | |
| 1899 | atomic_set(&dev_priv->irq_received, 0); |
| 1900 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1901 | /* VLV magic */ |
| 1902 | I915_WRITE(VLV_IMR, 0); |
| 1903 | I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); |
| 1904 | I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); |
| 1905 | I915_WRITE(RING_IMR(BLT_RING_BASE), 0); |
| 1906 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1907 | /* and GT */ |
| 1908 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
| 1909 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
| 1910 | I915_WRITE(GTIMR, 0xffffffff); |
| 1911 | I915_WRITE(GTIER, 0x0); |
| 1912 | POSTING_READ(GTIER); |
| 1913 | |
| 1914 | I915_WRITE(DPINVGTT, 0xff); |
| 1915 | |
| 1916 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 1917 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 1918 | for_each_pipe(pipe) |
| 1919 | I915_WRITE(PIPESTAT(pipe), 0xffff); |
| 1920 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 1921 | I915_WRITE(VLV_IMR, 0xffffffff); |
| 1922 | I915_WRITE(VLV_IER, 0x0); |
| 1923 | POSTING_READ(VLV_IER); |
| 1924 | } |
| 1925 | |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 1926 | /* |
| 1927 | * Enable digital hotplug on the PCH, and configure the DP short pulse |
| 1928 | * duration to 2ms (which is the minimum in the Display Port spec) |
| 1929 | * |
| 1930 | * This register is the same on all known PCH chips. |
| 1931 | */ |
| 1932 | |
Paulo Zanoni | d46da43 | 2013-02-08 17:35:15 -0200 | [diff] [blame] | 1933 | static void ibx_enable_hotplug(struct drm_device *dev) |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 1934 | { |
| 1935 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1936 | u32 hotplug; |
| 1937 | |
| 1938 | hotplug = I915_READ(PCH_PORT_HOTPLUG); |
| 1939 | hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); |
| 1940 | hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; |
| 1941 | hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; |
| 1942 | hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; |
| 1943 | I915_WRITE(PCH_PORT_HOTPLUG, hotplug); |
| 1944 | } |
| 1945 | |
Paulo Zanoni | d46da43 | 2013-02-08 17:35:15 -0200 | [diff] [blame] | 1946 | static void ibx_irq_postinstall(struct drm_device *dev) |
| 1947 | { |
| 1948 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1949 | u32 mask; |
| 1950 | |
| 1951 | if (HAS_PCH_IBX(dev)) |
| 1952 | mask = SDE_HOTPLUG_MASK | |
| 1953 | SDE_GMBUS | |
| 1954 | SDE_AUX_MASK; |
| 1955 | else |
| 1956 | mask = SDE_HOTPLUG_MASK_CPT | |
| 1957 | SDE_GMBUS_CPT | |
| 1958 | SDE_AUX_MASK_CPT; |
| 1959 | |
| 1960 | I915_WRITE(SDEIIR, I915_READ(SDEIIR)); |
| 1961 | I915_WRITE(SDEIMR, ~mask); |
| 1962 | I915_WRITE(SDEIER, mask); |
| 1963 | POSTING_READ(SDEIER); |
| 1964 | |
| 1965 | ibx_enable_hotplug(dev); |
| 1966 | } |
| 1967 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1968 | static int ironlake_irq_postinstall(struct drm_device *dev) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1969 | { |
| 1970 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1971 | /* enable kind of interrupts always enabled */ |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 1972 | u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 1973 | DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | |
| 1974 | DE_AUX_CHANNEL_A; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1975 | u32 render_irqs; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1976 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1977 | dev_priv->irq_mask = ~display_mask; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1978 | |
| 1979 | /* should always can generate irq */ |
| 1980 | I915_WRITE(DEIIR, I915_READ(DEIIR)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1981 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
| 1982 | I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1983 | POSTING_READ(DEIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1984 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1985 | dev_priv->gt_irq_mask = ~0; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1986 | |
| 1987 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1988 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1989 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1990 | if (IS_GEN6(dev)) |
| 1991 | render_irqs = |
| 1992 | GT_USER_INTERRUPT | |
Ben Widawsky | e2a1e2f | 2012-03-29 19:11:26 -0700 | [diff] [blame] | 1993 | GEN6_BSD_USER_INTERRUPT | |
| 1994 | GEN6_BLITTER_USER_INTERRUPT; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1995 | else |
| 1996 | render_irqs = |
Chris Wilson | 88f23b8 | 2010-12-05 15:08:31 +0000 | [diff] [blame] | 1997 | GT_USER_INTERRUPT | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1998 | GT_PIPE_NOTIFY | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1999 | GT_BSD_USER_INTERRUPT; |
| 2000 | I915_WRITE(GTIER, render_irqs); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 2001 | POSTING_READ(GTIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2002 | |
Paulo Zanoni | d46da43 | 2013-02-08 17:35:15 -0200 | [diff] [blame] | 2003 | ibx_irq_postinstall(dev); |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 2004 | |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 2005 | if (IS_IRONLAKE_M(dev)) { |
| 2006 | /* Clear & enable PCU event interrupts */ |
| 2007 | I915_WRITE(DEIIR, DE_PCU_EVENT); |
| 2008 | I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); |
| 2009 | ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); |
| 2010 | } |
| 2011 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2012 | return 0; |
| 2013 | } |
| 2014 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2015 | static int ivybridge_irq_postinstall(struct drm_device *dev) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2016 | { |
| 2017 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2018 | /* enable kind of interrupts always enabled */ |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 2019 | u32 display_mask = |
| 2020 | DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | |
| 2021 | DE_PLANEC_FLIP_DONE_IVB | |
| 2022 | DE_PLANEB_FLIP_DONE_IVB | |
Daniel Vetter | ce99c25 | 2012-12-01 13:53:47 +0100 | [diff] [blame] | 2023 | DE_PLANEA_FLIP_DONE_IVB | |
| 2024 | DE_AUX_CHANNEL_A_IVB; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2025 | u32 render_irqs; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2026 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2027 | dev_priv->irq_mask = ~display_mask; |
| 2028 | |
| 2029 | /* should always can generate irq */ |
| 2030 | I915_WRITE(DEIIR, I915_READ(DEIIR)); |
| 2031 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 2032 | I915_WRITE(DEIER, |
| 2033 | display_mask | |
| 2034 | DE_PIPEC_VBLANK_IVB | |
| 2035 | DE_PIPEB_VBLANK_IVB | |
| 2036 | DE_PIPEA_VBLANK_IVB); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2037 | POSTING_READ(DEIER); |
| 2038 | |
Ben Widawsky | 15b9f80 | 2012-05-25 16:56:23 -0700 | [diff] [blame] | 2039 | dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2040 | |
| 2041 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
| 2042 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 2043 | |
Ben Widawsky | e2a1e2f | 2012-03-29 19:11:26 -0700 | [diff] [blame] | 2044 | render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | |
Ben Widawsky | 15b9f80 | 2012-05-25 16:56:23 -0700 | [diff] [blame] | 2045 | GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2046 | I915_WRITE(GTIER, render_irqs); |
| 2047 | POSTING_READ(GTIER); |
| 2048 | |
Paulo Zanoni | d46da43 | 2013-02-08 17:35:15 -0200 | [diff] [blame] | 2049 | ibx_irq_postinstall(dev); |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 2050 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2051 | return 0; |
| 2052 | } |
| 2053 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2054 | static int valleyview_irq_postinstall(struct drm_device *dev) |
| 2055 | { |
| 2056 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2057 | u32 enable_mask; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2058 | u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; |
Jesse Barnes | 3bcedbe | 2012-09-19 13:29:01 -0700 | [diff] [blame] | 2059 | u32 render_irqs; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2060 | u16 msid; |
| 2061 | |
| 2062 | enable_mask = I915_DISPLAY_PORT_INTERRUPT; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2063 | enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2064 | I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | |
| 2065 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2066 | I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
| 2067 | |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2068 | /* |
| 2069 | *Leave vblank interrupts masked initially. enable/disable will |
| 2070 | * toggle them based on usage. |
| 2071 | */ |
| 2072 | dev_priv->irq_mask = (~enable_mask) | |
| 2073 | I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | |
| 2074 | I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2075 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2076 | /* Hack for broken MSIs on VLV */ |
| 2077 | pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); |
| 2078 | pci_read_config_word(dev->pdev, 0x98, &msid); |
| 2079 | msid &= 0xff; /* mask out delivery bits */ |
| 2080 | msid |= (1<<14); |
| 2081 | pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); |
| 2082 | |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 2083 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2084 | POSTING_READ(PORT_HOTPLUG_EN); |
| 2085 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2086 | I915_WRITE(VLV_IMR, dev_priv->irq_mask); |
| 2087 | I915_WRITE(VLV_IER, enable_mask); |
| 2088 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 2089 | I915_WRITE(PIPESTAT(0), 0xffff); |
| 2090 | I915_WRITE(PIPESTAT(1), 0xffff); |
| 2091 | POSTING_READ(VLV_IER); |
| 2092 | |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2093 | i915_enable_pipestat(dev_priv, 0, pipestat_enable); |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 2094 | i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2095 | i915_enable_pipestat(dev_priv, 1, pipestat_enable); |
| 2096 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2097 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 2098 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 2099 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2100 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2101 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
Jesse Barnes | 3bcedbe | 2012-09-19 13:29:01 -0700 | [diff] [blame] | 2102 | |
| 2103 | render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | |
| 2104 | GEN6_BLITTER_USER_INTERRUPT; |
| 2105 | I915_WRITE(GTIER, render_irqs); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2106 | POSTING_READ(GTIER); |
| 2107 | |
| 2108 | /* ack & enable invalid PTE error interrupts */ |
| 2109 | #if 0 /* FIXME: add support to irq handler for checking these bits */ |
| 2110 | I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); |
| 2111 | I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); |
| 2112 | #endif |
| 2113 | |
| 2114 | I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 2115 | |
| 2116 | return 0; |
| 2117 | } |
| 2118 | |
| 2119 | static void valleyview_hpd_irq_setup(struct drm_device *dev) |
| 2120 | { |
| 2121 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2122 | u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); |
| 2123 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2124 | /* Note HDMI and DP share bits */ |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 2125 | if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS) |
| 2126 | hotplug_en |= PORTB_HOTPLUG_INT_EN; |
| 2127 | if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS) |
| 2128 | hotplug_en |= PORTC_HOTPLUG_INT_EN; |
| 2129 | if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS) |
| 2130 | hotplug_en |= PORTD_HOTPLUG_INT_EN; |
Vijay Purushothaman | ae33cdcf | 2012-09-27 19:13:02 +0530 | [diff] [blame] | 2131 | if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2132 | hotplug_en |= SDVOC_HOTPLUG_INT_EN; |
Vijay Purushothaman | ae33cdcf | 2012-09-27 19:13:02 +0530 | [diff] [blame] | 2133 | if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2134 | hotplug_en |= SDVOB_HOTPLUG_INT_EN; |
| 2135 | if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { |
| 2136 | hotplug_en |= CRT_HOTPLUG_INT_EN; |
| 2137 | hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; |
| 2138 | } |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2139 | |
| 2140 | I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2141 | } |
| 2142 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2143 | static void valleyview_irq_uninstall(struct drm_device *dev) |
| 2144 | { |
| 2145 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2146 | int pipe; |
| 2147 | |
| 2148 | if (!dev_priv) |
| 2149 | return; |
| 2150 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2151 | for_each_pipe(pipe) |
| 2152 | I915_WRITE(PIPESTAT(pipe), 0xffff); |
| 2153 | |
| 2154 | I915_WRITE(HWSTAM, 0xffffffff); |
| 2155 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2156 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 2157 | for_each_pipe(pipe) |
| 2158 | I915_WRITE(PIPESTAT(pipe), 0xffff); |
| 2159 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 2160 | I915_WRITE(VLV_IMR, 0xffffffff); |
| 2161 | I915_WRITE(VLV_IER, 0x0); |
| 2162 | POSTING_READ(VLV_IER); |
| 2163 | } |
| 2164 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2165 | static void ironlake_irq_uninstall(struct drm_device *dev) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2166 | { |
| 2167 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 2168 | |
| 2169 | if (!dev_priv) |
| 2170 | return; |
| 2171 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2172 | I915_WRITE(HWSTAM, 0xffffffff); |
| 2173 | |
| 2174 | I915_WRITE(DEIMR, 0xffffffff); |
| 2175 | I915_WRITE(DEIER, 0x0); |
| 2176 | I915_WRITE(DEIIR, I915_READ(DEIIR)); |
| 2177 | |
| 2178 | I915_WRITE(GTIMR, 0xffffffff); |
| 2179 | I915_WRITE(GTIER, 0x0); |
| 2180 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
Keith Packard | 192aac1f | 2011-09-20 10:12:44 -0700 | [diff] [blame] | 2181 | |
| 2182 | I915_WRITE(SDEIMR, 0xffffffff); |
| 2183 | I915_WRITE(SDEIER, 0x0); |
| 2184 | I915_WRITE(SDEIIR, I915_READ(SDEIIR)); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2185 | } |
| 2186 | |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2187 | static void i8xx_irq_preinstall(struct drm_device * dev) |
| 2188 | { |
| 2189 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2190 | int pipe; |
| 2191 | |
| 2192 | atomic_set(&dev_priv->irq_received, 0); |
| 2193 | |
| 2194 | for_each_pipe(pipe) |
| 2195 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2196 | I915_WRITE16(IMR, 0xffff); |
| 2197 | I915_WRITE16(IER, 0x0); |
| 2198 | POSTING_READ16(IER); |
| 2199 | } |
| 2200 | |
| 2201 | static int i8xx_irq_postinstall(struct drm_device *dev) |
| 2202 | { |
| 2203 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2204 | |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2205 | I915_WRITE16(EMR, |
| 2206 | ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); |
| 2207 | |
| 2208 | /* Unmask the interrupts that we always want on. */ |
| 2209 | dev_priv->irq_mask = |
| 2210 | ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2211 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2212 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2213 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | |
| 2214 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 2215 | I915_WRITE16(IMR, dev_priv->irq_mask); |
| 2216 | |
| 2217 | I915_WRITE16(IER, |
| 2218 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2219 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2220 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | |
| 2221 | I915_USER_INTERRUPT); |
| 2222 | POSTING_READ16(IER); |
| 2223 | |
| 2224 | return 0; |
| 2225 | } |
| 2226 | |
Ville Syrjälä | 90a72f8 | 2013-02-19 23:16:44 +0200 | [diff] [blame] | 2227 | /* |
| 2228 | * Returns true when a page flip has completed. |
| 2229 | */ |
| 2230 | static bool i8xx_handle_vblank(struct drm_device *dev, |
| 2231 | int pipe, u16 iir) |
| 2232 | { |
| 2233 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 2234 | u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe); |
| 2235 | |
| 2236 | if (!drm_handle_vblank(dev, pipe)) |
| 2237 | return false; |
| 2238 | |
| 2239 | if ((iir & flip_pending) == 0) |
| 2240 | return false; |
| 2241 | |
| 2242 | intel_prepare_page_flip(dev, pipe); |
| 2243 | |
| 2244 | /* We detect FlipDone by looking for the change in PendingFlip from '1' |
| 2245 | * to '0' on the following vblank, i.e. IIR has the Pendingflip |
| 2246 | * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence |
| 2247 | * the flip is completed (no longer pending). Since this doesn't raise |
| 2248 | * an interrupt per se, we watch for the change at vblank. |
| 2249 | */ |
| 2250 | if (I915_READ16(ISR) & flip_pending) |
| 2251 | return false; |
| 2252 | |
| 2253 | intel_finish_page_flip(dev, pipe); |
| 2254 | |
| 2255 | return true; |
| 2256 | } |
| 2257 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 2258 | static irqreturn_t i8xx_irq_handler(int irq, void *arg) |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2259 | { |
| 2260 | struct drm_device *dev = (struct drm_device *) arg; |
| 2261 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2262 | u16 iir, new_iir; |
| 2263 | u32 pipe_stats[2]; |
| 2264 | unsigned long irqflags; |
| 2265 | int irq_received; |
| 2266 | int pipe; |
| 2267 | u16 flip_mask = |
| 2268 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2269 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; |
| 2270 | |
| 2271 | atomic_inc(&dev_priv->irq_received); |
| 2272 | |
| 2273 | iir = I915_READ16(IIR); |
| 2274 | if (iir == 0) |
| 2275 | return IRQ_NONE; |
| 2276 | |
| 2277 | while (iir & ~flip_mask) { |
| 2278 | /* Can't rely on pipestat interrupt bit in iir as it might |
| 2279 | * have been cleared after the pipestat interrupt was received. |
| 2280 | * It doesn't set the bit in iir again, but it still produces |
| 2281 | * interrupts (for non-MSI). |
| 2282 | */ |
| 2283 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 2284 | if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) |
| 2285 | i915_handle_error(dev, false); |
| 2286 | |
| 2287 | for_each_pipe(pipe) { |
| 2288 | int reg = PIPESTAT(pipe); |
| 2289 | pipe_stats[pipe] = I915_READ(reg); |
| 2290 | |
| 2291 | /* |
| 2292 | * Clear the PIPE*STAT regs before the IIR |
| 2293 | */ |
| 2294 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 2295 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 2296 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 2297 | pipe_name(pipe)); |
| 2298 | I915_WRITE(reg, pipe_stats[pipe]); |
| 2299 | irq_received = 1; |
| 2300 | } |
| 2301 | } |
| 2302 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2303 | |
| 2304 | I915_WRITE16(IIR, iir & ~flip_mask); |
| 2305 | new_iir = I915_READ16(IIR); /* Flush posted writes */ |
| 2306 | |
Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 2307 | i915_update_dri1_breadcrumb(dev); |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2308 | |
| 2309 | if (iir & I915_USER_INTERRUPT) |
| 2310 | notify_ring(dev, &dev_priv->ring[RCS]); |
| 2311 | |
| 2312 | if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && |
Ville Syrjälä | 90a72f8 | 2013-02-19 23:16:44 +0200 | [diff] [blame] | 2313 | i8xx_handle_vblank(dev, 0, iir)) |
| 2314 | flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0); |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2315 | |
| 2316 | if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && |
Ville Syrjälä | 90a72f8 | 2013-02-19 23:16:44 +0200 | [diff] [blame] | 2317 | i8xx_handle_vblank(dev, 1, iir)) |
| 2318 | flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1); |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2319 | |
| 2320 | iir = new_iir; |
| 2321 | } |
| 2322 | |
| 2323 | return IRQ_HANDLED; |
| 2324 | } |
| 2325 | |
| 2326 | static void i8xx_irq_uninstall(struct drm_device * dev) |
| 2327 | { |
| 2328 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2329 | int pipe; |
| 2330 | |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2331 | for_each_pipe(pipe) { |
| 2332 | /* Clear enable bits; then clear status bits */ |
| 2333 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2334 | I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); |
| 2335 | } |
| 2336 | I915_WRITE16(IMR, 0xffff); |
| 2337 | I915_WRITE16(IER, 0x0); |
| 2338 | I915_WRITE16(IIR, I915_READ16(IIR)); |
| 2339 | } |
| 2340 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2341 | static void i915_irq_preinstall(struct drm_device * dev) |
| 2342 | { |
| 2343 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2344 | int pipe; |
| 2345 | |
| 2346 | atomic_set(&dev_priv->irq_received, 0); |
| 2347 | |
| 2348 | if (I915_HAS_HOTPLUG(dev)) { |
| 2349 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2350 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 2351 | } |
| 2352 | |
Chris Wilson | 00d98eb | 2012-04-24 22:59:48 +0100 | [diff] [blame] | 2353 | I915_WRITE16(HWSTAM, 0xeffe); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2354 | for_each_pipe(pipe) |
| 2355 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2356 | I915_WRITE(IMR, 0xffffffff); |
| 2357 | I915_WRITE(IER, 0x0); |
| 2358 | POSTING_READ(IER); |
| 2359 | } |
| 2360 | |
| 2361 | static int i915_irq_postinstall(struct drm_device *dev) |
| 2362 | { |
| 2363 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2364 | u32 enable_mask; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2365 | |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2366 | I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); |
| 2367 | |
| 2368 | /* Unmask the interrupts that we always want on. */ |
| 2369 | dev_priv->irq_mask = |
| 2370 | ~(I915_ASLE_INTERRUPT | |
| 2371 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2372 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2373 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2374 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | |
| 2375 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 2376 | |
| 2377 | enable_mask = |
| 2378 | I915_ASLE_INTERRUPT | |
| 2379 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2380 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2381 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | |
| 2382 | I915_USER_INTERRUPT; |
| 2383 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2384 | if (I915_HAS_HOTPLUG(dev)) { |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 2385 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2386 | POSTING_READ(PORT_HOTPLUG_EN); |
| 2387 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2388 | /* Enable in IER... */ |
| 2389 | enable_mask |= I915_DISPLAY_PORT_INTERRUPT; |
| 2390 | /* and unmask in IMR */ |
| 2391 | dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; |
| 2392 | } |
| 2393 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2394 | I915_WRITE(IMR, dev_priv->irq_mask); |
| 2395 | I915_WRITE(IER, enable_mask); |
| 2396 | POSTING_READ(IER); |
| 2397 | |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 2398 | intel_opregion_enable_asle(dev); |
| 2399 | |
| 2400 | return 0; |
| 2401 | } |
| 2402 | |
| 2403 | static void i915_hpd_irq_setup(struct drm_device *dev) |
| 2404 | { |
| 2405 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2406 | u32 hotplug_en; |
| 2407 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2408 | if (I915_HAS_HOTPLUG(dev)) { |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 2409 | hotplug_en = I915_READ(PORT_HOTPLUG_EN); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2410 | |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 2411 | if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS) |
| 2412 | hotplug_en |= PORTB_HOTPLUG_INT_EN; |
| 2413 | if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS) |
| 2414 | hotplug_en |= PORTC_HOTPLUG_INT_EN; |
| 2415 | if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS) |
| 2416 | hotplug_en |= PORTD_HOTPLUG_INT_EN; |
Chris Wilson | 084b612 | 2012-05-11 18:01:33 +0100 | [diff] [blame] | 2417 | if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2418 | hotplug_en |= SDVOC_HOTPLUG_INT_EN; |
Chris Wilson | 084b612 | 2012-05-11 18:01:33 +0100 | [diff] [blame] | 2419 | if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2420 | hotplug_en |= SDVOB_HOTPLUG_INT_EN; |
| 2421 | if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { |
| 2422 | hotplug_en |= CRT_HOTPLUG_INT_EN; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2423 | hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; |
| 2424 | } |
| 2425 | |
| 2426 | /* Ignore TV since it's buggy */ |
| 2427 | |
| 2428 | I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); |
| 2429 | } |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2430 | } |
| 2431 | |
Ville Syrjälä | 90a72f8 | 2013-02-19 23:16:44 +0200 | [diff] [blame] | 2432 | /* |
| 2433 | * Returns true when a page flip has completed. |
| 2434 | */ |
| 2435 | static bool i915_handle_vblank(struct drm_device *dev, |
| 2436 | int plane, int pipe, u32 iir) |
| 2437 | { |
| 2438 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 2439 | u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); |
| 2440 | |
| 2441 | if (!drm_handle_vblank(dev, pipe)) |
| 2442 | return false; |
| 2443 | |
| 2444 | if ((iir & flip_pending) == 0) |
| 2445 | return false; |
| 2446 | |
| 2447 | intel_prepare_page_flip(dev, plane); |
| 2448 | |
| 2449 | /* We detect FlipDone by looking for the change in PendingFlip from '1' |
| 2450 | * to '0' on the following vblank, i.e. IIR has the Pendingflip |
| 2451 | * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence |
| 2452 | * the flip is completed (no longer pending). Since this doesn't raise |
| 2453 | * an interrupt per se, we watch for the change at vblank. |
| 2454 | */ |
| 2455 | if (I915_READ(ISR) & flip_pending) |
| 2456 | return false; |
| 2457 | |
| 2458 | intel_finish_page_flip(dev, pipe); |
| 2459 | |
| 2460 | return true; |
| 2461 | } |
| 2462 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 2463 | static irqreturn_t i915_irq_handler(int irq, void *arg) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2464 | { |
| 2465 | struct drm_device *dev = (struct drm_device *) arg; |
| 2466 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | 8291ee9 | 2012-04-24 22:59:47 +0100 | [diff] [blame] | 2467 | u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2468 | unsigned long irqflags; |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2469 | u32 flip_mask = |
| 2470 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2471 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2472 | int pipe, ret = IRQ_NONE; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2473 | |
| 2474 | atomic_inc(&dev_priv->irq_received); |
| 2475 | |
| 2476 | iir = I915_READ(IIR); |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2477 | do { |
| 2478 | bool irq_received = (iir & ~flip_mask) != 0; |
Chris Wilson | 8291ee9 | 2012-04-24 22:59:47 +0100 | [diff] [blame] | 2479 | bool blc_event = false; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2480 | |
| 2481 | /* Can't rely on pipestat interrupt bit in iir as it might |
| 2482 | * have been cleared after the pipestat interrupt was received. |
| 2483 | * It doesn't set the bit in iir again, but it still produces |
| 2484 | * interrupts (for non-MSI). |
| 2485 | */ |
| 2486 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 2487 | if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) |
| 2488 | i915_handle_error(dev, false); |
| 2489 | |
| 2490 | for_each_pipe(pipe) { |
| 2491 | int reg = PIPESTAT(pipe); |
| 2492 | pipe_stats[pipe] = I915_READ(reg); |
| 2493 | |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2494 | /* Clear the PIPE*STAT regs before the IIR */ |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2495 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 2496 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 2497 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 2498 | pipe_name(pipe)); |
| 2499 | I915_WRITE(reg, pipe_stats[pipe]); |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2500 | irq_received = true; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2501 | } |
| 2502 | } |
| 2503 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2504 | |
| 2505 | if (!irq_received) |
| 2506 | break; |
| 2507 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2508 | /* Consume port. Then clear IIR or we'll miss events */ |
| 2509 | if ((I915_HAS_HOTPLUG(dev)) && |
| 2510 | (iir & I915_DISPLAY_PORT_INTERRUPT)) { |
| 2511 | u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); |
| 2512 | |
| 2513 | DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", |
| 2514 | hotplug_status); |
| 2515 | if (hotplug_status & dev_priv->hotplug_supported_mask) |
| 2516 | queue_work(dev_priv->wq, |
| 2517 | &dev_priv->hotplug_work); |
| 2518 | |
| 2519 | I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2520 | POSTING_READ(PORT_HOTPLUG_STAT); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2521 | } |
| 2522 | |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2523 | I915_WRITE(IIR, iir & ~flip_mask); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2524 | new_iir = I915_READ(IIR); /* Flush posted writes */ |
| 2525 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2526 | if (iir & I915_USER_INTERRUPT) |
| 2527 | notify_ring(dev, &dev_priv->ring[RCS]); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2528 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2529 | for_each_pipe(pipe) { |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2530 | int plane = pipe; |
| 2531 | if (IS_MOBILE(dev)) |
| 2532 | plane = !plane; |
Ville Syrjälä | 5e2032d | 2013-02-19 15:16:38 +0200 | [diff] [blame] | 2533 | |
Ville Syrjälä | 90a72f8 | 2013-02-19 23:16:44 +0200 | [diff] [blame] | 2534 | if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && |
| 2535 | i915_handle_vblank(dev, plane, pipe, iir)) |
| 2536 | flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2537 | |
| 2538 | if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) |
| 2539 | blc_event = true; |
| 2540 | } |
| 2541 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2542 | if (blc_event || (iir & I915_ASLE_INTERRUPT)) |
| 2543 | intel_opregion_asle_intr(dev); |
| 2544 | |
| 2545 | /* With MSI, interrupts are only generated when iir |
| 2546 | * transitions from zero to nonzero. If another bit got |
| 2547 | * set while we were handling the existing iir bits, then |
| 2548 | * we would never get another interrupt. |
| 2549 | * |
| 2550 | * This is fine on non-MSI as well, as if we hit this path |
| 2551 | * we avoid exiting the interrupt handler only to generate |
| 2552 | * another one. |
| 2553 | * |
| 2554 | * Note that for MSI this could cause a stray interrupt report |
| 2555 | * if an interrupt landed in the time between writing IIR and |
| 2556 | * the posting read. This should be rare enough to never |
| 2557 | * trigger the 99% of 100,000 interrupts test for disabling |
| 2558 | * stray interrupts. |
| 2559 | */ |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2560 | ret = IRQ_HANDLED; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2561 | iir = new_iir; |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2562 | } while (iir & ~flip_mask); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2563 | |
Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 2564 | i915_update_dri1_breadcrumb(dev); |
Chris Wilson | 8291ee9 | 2012-04-24 22:59:47 +0100 | [diff] [blame] | 2565 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2566 | return ret; |
| 2567 | } |
| 2568 | |
| 2569 | static void i915_irq_uninstall(struct drm_device * dev) |
| 2570 | { |
| 2571 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2572 | int pipe; |
| 2573 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2574 | if (I915_HAS_HOTPLUG(dev)) { |
| 2575 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2576 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 2577 | } |
| 2578 | |
Chris Wilson | 00d98eb | 2012-04-24 22:59:48 +0100 | [diff] [blame] | 2579 | I915_WRITE16(HWSTAM, 0xffff); |
Chris Wilson | 55b3975 | 2012-04-24 22:59:49 +0100 | [diff] [blame] | 2580 | for_each_pipe(pipe) { |
| 2581 | /* Clear enable bits; then clear status bits */ |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2582 | I915_WRITE(PIPESTAT(pipe), 0); |
Chris Wilson | 55b3975 | 2012-04-24 22:59:49 +0100 | [diff] [blame] | 2583 | I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); |
| 2584 | } |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2585 | I915_WRITE(IMR, 0xffffffff); |
| 2586 | I915_WRITE(IER, 0x0); |
| 2587 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2588 | I915_WRITE(IIR, I915_READ(IIR)); |
| 2589 | } |
| 2590 | |
| 2591 | static void i965_irq_preinstall(struct drm_device * dev) |
| 2592 | { |
| 2593 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2594 | int pipe; |
| 2595 | |
| 2596 | atomic_set(&dev_priv->irq_received, 0); |
| 2597 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2598 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2599 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2600 | |
| 2601 | I915_WRITE(HWSTAM, 0xeffe); |
| 2602 | for_each_pipe(pipe) |
| 2603 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2604 | I915_WRITE(IMR, 0xffffffff); |
| 2605 | I915_WRITE(IER, 0x0); |
| 2606 | POSTING_READ(IER); |
| 2607 | } |
| 2608 | |
| 2609 | static int i965_irq_postinstall(struct drm_device *dev) |
| 2610 | { |
| 2611 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | bbba0a9 | 2012-04-24 22:59:51 +0100 | [diff] [blame] | 2612 | u32 enable_mask; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2613 | u32 error_mask; |
| 2614 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2615 | /* Unmask the interrupts that we always want on. */ |
Chris Wilson | bbba0a9 | 2012-04-24 22:59:51 +0100 | [diff] [blame] | 2616 | dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2617 | I915_DISPLAY_PORT_INTERRUPT | |
Chris Wilson | bbba0a9 | 2012-04-24 22:59:51 +0100 | [diff] [blame] | 2618 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2619 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2620 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2621 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | |
| 2622 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 2623 | |
| 2624 | enable_mask = ~dev_priv->irq_mask; |
Ville Syrjälä | 21ad833 | 2013-02-19 15:16:39 +0200 | [diff] [blame] | 2625 | enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2626 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); |
Chris Wilson | bbba0a9 | 2012-04-24 22:59:51 +0100 | [diff] [blame] | 2627 | enable_mask |= I915_USER_INTERRUPT; |
| 2628 | |
| 2629 | if (IS_G4X(dev)) |
| 2630 | enable_mask |= I915_BSD_USER_INTERRUPT; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2631 | |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 2632 | i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2633 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2634 | /* |
| 2635 | * Enable some error detection, note the instruction error mask |
| 2636 | * bit is reserved, so we leave it masked. |
| 2637 | */ |
| 2638 | if (IS_G4X(dev)) { |
| 2639 | error_mask = ~(GM45_ERROR_PAGE_TABLE | |
| 2640 | GM45_ERROR_MEM_PRIV | |
| 2641 | GM45_ERROR_CP_PRIV | |
| 2642 | I915_ERROR_MEMORY_REFRESH); |
| 2643 | } else { |
| 2644 | error_mask = ~(I915_ERROR_PAGE_TABLE | |
| 2645 | I915_ERROR_MEMORY_REFRESH); |
| 2646 | } |
| 2647 | I915_WRITE(EMR, error_mask); |
| 2648 | |
| 2649 | I915_WRITE(IMR, dev_priv->irq_mask); |
| 2650 | I915_WRITE(IER, enable_mask); |
| 2651 | POSTING_READ(IER); |
| 2652 | |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 2653 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2654 | POSTING_READ(PORT_HOTPLUG_EN); |
| 2655 | |
| 2656 | intel_opregion_enable_asle(dev); |
| 2657 | |
| 2658 | return 0; |
| 2659 | } |
| 2660 | |
| 2661 | static void i965_hpd_irq_setup(struct drm_device *dev) |
| 2662 | { |
| 2663 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2664 | u32 hotplug_en; |
| 2665 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2666 | /* Note HDMI and DP share hotplug bits */ |
| 2667 | hotplug_en = 0; |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 2668 | if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS) |
| 2669 | hotplug_en |= PORTB_HOTPLUG_INT_EN; |
| 2670 | if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS) |
| 2671 | hotplug_en |= PORTC_HOTPLUG_INT_EN; |
| 2672 | if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS) |
| 2673 | hotplug_en |= PORTD_HOTPLUG_INT_EN; |
Chris Wilson | 084b612 | 2012-05-11 18:01:33 +0100 | [diff] [blame] | 2674 | if (IS_G4X(dev)) { |
| 2675 | if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X) |
| 2676 | hotplug_en |= SDVOC_HOTPLUG_INT_EN; |
| 2677 | if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X) |
| 2678 | hotplug_en |= SDVOB_HOTPLUG_INT_EN; |
| 2679 | } else { |
| 2680 | if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965) |
| 2681 | hotplug_en |= SDVOC_HOTPLUG_INT_EN; |
| 2682 | if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965) |
| 2683 | hotplug_en |= SDVOB_HOTPLUG_INT_EN; |
| 2684 | } |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2685 | if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { |
| 2686 | hotplug_en |= CRT_HOTPLUG_INT_EN; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2687 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2688 | /* Programming the CRT detection parameters tends |
| 2689 | to generate a spurious hotplug event about three |
| 2690 | seconds later. So just do it once. |
| 2691 | */ |
| 2692 | if (IS_G4X(dev)) |
| 2693 | hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; |
| 2694 | hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2695 | } |
| 2696 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2697 | /* Ignore TV since it's buggy */ |
| 2698 | |
| 2699 | I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2700 | } |
| 2701 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 2702 | static irqreturn_t i965_irq_handler(int irq, void *arg) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2703 | { |
| 2704 | struct drm_device *dev = (struct drm_device *) arg; |
| 2705 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2706 | u32 iir, new_iir; |
| 2707 | u32 pipe_stats[I915_MAX_PIPES]; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2708 | unsigned long irqflags; |
| 2709 | int irq_received; |
| 2710 | int ret = IRQ_NONE, pipe; |
Ville Syrjälä | 21ad833 | 2013-02-19 15:16:39 +0200 | [diff] [blame] | 2711 | u32 flip_mask = |
| 2712 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2713 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2714 | |
| 2715 | atomic_inc(&dev_priv->irq_received); |
| 2716 | |
| 2717 | iir = I915_READ(IIR); |
| 2718 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2719 | for (;;) { |
Chris Wilson | 2c8ba29 | 2012-04-24 22:59:46 +0100 | [diff] [blame] | 2720 | bool blc_event = false; |
| 2721 | |
Ville Syrjälä | 21ad833 | 2013-02-19 15:16:39 +0200 | [diff] [blame] | 2722 | irq_received = (iir & ~flip_mask) != 0; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2723 | |
| 2724 | /* Can't rely on pipestat interrupt bit in iir as it might |
| 2725 | * have been cleared after the pipestat interrupt was received. |
| 2726 | * It doesn't set the bit in iir again, but it still produces |
| 2727 | * interrupts (for non-MSI). |
| 2728 | */ |
| 2729 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 2730 | if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) |
| 2731 | i915_handle_error(dev, false); |
| 2732 | |
| 2733 | for_each_pipe(pipe) { |
| 2734 | int reg = PIPESTAT(pipe); |
| 2735 | pipe_stats[pipe] = I915_READ(reg); |
| 2736 | |
| 2737 | /* |
| 2738 | * Clear the PIPE*STAT regs before the IIR |
| 2739 | */ |
| 2740 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 2741 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 2742 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 2743 | pipe_name(pipe)); |
| 2744 | I915_WRITE(reg, pipe_stats[pipe]); |
| 2745 | irq_received = 1; |
| 2746 | } |
| 2747 | } |
| 2748 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2749 | |
| 2750 | if (!irq_received) |
| 2751 | break; |
| 2752 | |
| 2753 | ret = IRQ_HANDLED; |
| 2754 | |
| 2755 | /* Consume port. Then clear IIR or we'll miss events */ |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2756 | if (iir & I915_DISPLAY_PORT_INTERRUPT) { |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2757 | u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); |
| 2758 | |
| 2759 | DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", |
| 2760 | hotplug_status); |
| 2761 | if (hotplug_status & dev_priv->hotplug_supported_mask) |
| 2762 | queue_work(dev_priv->wq, |
| 2763 | &dev_priv->hotplug_work); |
| 2764 | |
| 2765 | I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); |
| 2766 | I915_READ(PORT_HOTPLUG_STAT); |
| 2767 | } |
| 2768 | |
Ville Syrjälä | 21ad833 | 2013-02-19 15:16:39 +0200 | [diff] [blame] | 2769 | I915_WRITE(IIR, iir & ~flip_mask); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2770 | new_iir = I915_READ(IIR); /* Flush posted writes */ |
| 2771 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2772 | if (iir & I915_USER_INTERRUPT) |
| 2773 | notify_ring(dev, &dev_priv->ring[RCS]); |
| 2774 | if (iir & I915_BSD_USER_INTERRUPT) |
| 2775 | notify_ring(dev, &dev_priv->ring[VCS]); |
| 2776 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2777 | for_each_pipe(pipe) { |
Chris Wilson | 2c8ba29 | 2012-04-24 22:59:46 +0100 | [diff] [blame] | 2778 | if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && |
Ville Syrjälä | 90a72f8 | 2013-02-19 23:16:44 +0200 | [diff] [blame] | 2779 | i915_handle_vblank(dev, pipe, pipe, iir)) |
| 2780 | flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2781 | |
| 2782 | if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) |
| 2783 | blc_event = true; |
| 2784 | } |
| 2785 | |
| 2786 | |
| 2787 | if (blc_event || (iir & I915_ASLE_INTERRUPT)) |
| 2788 | intel_opregion_asle_intr(dev); |
| 2789 | |
Daniel Vetter | 515ac2b | 2012-12-01 13:53:44 +0100 | [diff] [blame] | 2790 | if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) |
| 2791 | gmbus_irq_handler(dev); |
| 2792 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2793 | /* With MSI, interrupts are only generated when iir |
| 2794 | * transitions from zero to nonzero. If another bit got |
| 2795 | * set while we were handling the existing iir bits, then |
| 2796 | * we would never get another interrupt. |
| 2797 | * |
| 2798 | * This is fine on non-MSI as well, as if we hit this path |
| 2799 | * we avoid exiting the interrupt handler only to generate |
| 2800 | * another one. |
| 2801 | * |
| 2802 | * Note that for MSI this could cause a stray interrupt report |
| 2803 | * if an interrupt landed in the time between writing IIR and |
| 2804 | * the posting read. This should be rare enough to never |
| 2805 | * trigger the 99% of 100,000 interrupts test for disabling |
| 2806 | * stray interrupts. |
| 2807 | */ |
| 2808 | iir = new_iir; |
| 2809 | } |
| 2810 | |
Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 2811 | i915_update_dri1_breadcrumb(dev); |
Chris Wilson | 2c8ba29 | 2012-04-24 22:59:46 +0100 | [diff] [blame] | 2812 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2813 | return ret; |
| 2814 | } |
| 2815 | |
| 2816 | static void i965_irq_uninstall(struct drm_device * dev) |
| 2817 | { |
| 2818 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2819 | int pipe; |
| 2820 | |
| 2821 | if (!dev_priv) |
| 2822 | return; |
| 2823 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2824 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2825 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2826 | |
| 2827 | I915_WRITE(HWSTAM, 0xffffffff); |
| 2828 | for_each_pipe(pipe) |
| 2829 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2830 | I915_WRITE(IMR, 0xffffffff); |
| 2831 | I915_WRITE(IER, 0x0); |
| 2832 | |
| 2833 | for_each_pipe(pipe) |
| 2834 | I915_WRITE(PIPESTAT(pipe), |
| 2835 | I915_READ(PIPESTAT(pipe)) & 0x8000ffff); |
| 2836 | I915_WRITE(IIR, I915_READ(IIR)); |
| 2837 | } |
| 2838 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2839 | void intel_irq_init(struct drm_device *dev) |
| 2840 | { |
Chris Wilson | 8b2e326 | 2012-04-24 22:59:41 +0100 | [diff] [blame] | 2841 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2842 | |
| 2843 | INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 2844 | INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 2845 | INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 2846 | INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); |
Chris Wilson | 8b2e326 | 2012-04-24 22:59:41 +0100 | [diff] [blame] | 2847 | |
Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 2848 | setup_timer(&dev_priv->gpu_error.hangcheck_timer, |
| 2849 | i915_hangcheck_elapsed, |
Daniel Vetter | 61bac78 | 2012-12-01 21:03:21 +0100 | [diff] [blame] | 2850 | (unsigned long) dev); |
| 2851 | |
Tomas Janousek | 97a19a2 | 2012-12-08 13:48:13 +0100 | [diff] [blame] | 2852 | pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 2853 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2854 | dev->driver->get_vblank_counter = i915_get_vblank_counter; |
| 2855 | dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ |
Eugeni Dodonov | 7d4e146 | 2012-05-09 15:37:09 -0300 | [diff] [blame] | 2856 | if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2857 | dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ |
| 2858 | dev->driver->get_vblank_counter = gm45_get_vblank_counter; |
| 2859 | } |
| 2860 | |
Keith Packard | c3613de | 2011-08-12 17:05:54 -0700 | [diff] [blame] | 2861 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 2862 | dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; |
| 2863 | else |
| 2864 | dev->driver->get_vblank_timestamp = NULL; |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2865 | dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; |
| 2866 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2867 | if (IS_VALLEYVIEW(dev)) { |
| 2868 | dev->driver->irq_handler = valleyview_irq_handler; |
| 2869 | dev->driver->irq_preinstall = valleyview_irq_preinstall; |
| 2870 | dev->driver->irq_postinstall = valleyview_irq_postinstall; |
| 2871 | dev->driver->irq_uninstall = valleyview_irq_uninstall; |
| 2872 | dev->driver->enable_vblank = valleyview_enable_vblank; |
| 2873 | dev->driver->disable_vblank = valleyview_disable_vblank; |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 2874 | dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup; |
Daniel Vetter | 4a06e20 | 2012-12-01 13:53:40 +0100 | [diff] [blame] | 2875 | } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) { |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2876 | /* Share pre & uninstall handlers with ILK/SNB */ |
| 2877 | dev->driver->irq_handler = ivybridge_irq_handler; |
| 2878 | dev->driver->irq_preinstall = ironlake_irq_preinstall; |
| 2879 | dev->driver->irq_postinstall = ivybridge_irq_postinstall; |
| 2880 | dev->driver->irq_uninstall = ironlake_irq_uninstall; |
| 2881 | dev->driver->enable_vblank = ivybridge_enable_vblank; |
| 2882 | dev->driver->disable_vblank = ivybridge_disable_vblank; |
| 2883 | } else if (HAS_PCH_SPLIT(dev)) { |
| 2884 | dev->driver->irq_handler = ironlake_irq_handler; |
| 2885 | dev->driver->irq_preinstall = ironlake_irq_preinstall; |
| 2886 | dev->driver->irq_postinstall = ironlake_irq_postinstall; |
| 2887 | dev->driver->irq_uninstall = ironlake_irq_uninstall; |
| 2888 | dev->driver->enable_vblank = ironlake_enable_vblank; |
| 2889 | dev->driver->disable_vblank = ironlake_disable_vblank; |
| 2890 | } else { |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2891 | if (INTEL_INFO(dev)->gen == 2) { |
| 2892 | dev->driver->irq_preinstall = i8xx_irq_preinstall; |
| 2893 | dev->driver->irq_postinstall = i8xx_irq_postinstall; |
| 2894 | dev->driver->irq_handler = i8xx_irq_handler; |
| 2895 | dev->driver->irq_uninstall = i8xx_irq_uninstall; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2896 | } else if (INTEL_INFO(dev)->gen == 3) { |
| 2897 | dev->driver->irq_preinstall = i915_irq_preinstall; |
| 2898 | dev->driver->irq_postinstall = i915_irq_postinstall; |
| 2899 | dev->driver->irq_uninstall = i915_irq_uninstall; |
| 2900 | dev->driver->irq_handler = i915_irq_handler; |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 2901 | dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2902 | } else { |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2903 | dev->driver->irq_preinstall = i965_irq_preinstall; |
| 2904 | dev->driver->irq_postinstall = i965_irq_postinstall; |
| 2905 | dev->driver->irq_uninstall = i965_irq_uninstall; |
| 2906 | dev->driver->irq_handler = i965_irq_handler; |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 2907 | dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2908 | } |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2909 | dev->driver->enable_vblank = i915_enable_vblank; |
| 2910 | dev->driver->disable_vblank = i915_disable_vblank; |
| 2911 | } |
| 2912 | } |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 2913 | |
| 2914 | void intel_hpd_init(struct drm_device *dev) |
| 2915 | { |
| 2916 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2917 | |
| 2918 | if (dev_priv->display.hpd_irq_setup) |
| 2919 | dev_priv->display.hpd_irq_setup(dev); |
| 2920 | } |