blob: fad4db20ce65f66dffe926801c146e45d84259f9 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
3 * I/O SAPIC support.
4 *
5 * Copyright (C) 1999 Intel Corp.
6 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
7 * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
8 * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
9 * David Mosberger-Tang <davidm@hpl.hp.com>
10 * Copyright (C) 1999 VA Linux Systems
11 * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
12 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090013 * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
14 * APIC code. In particular, we now have separate
15 * handlers for edge and level triggered
16 * interrupts.
17 * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
18 * allocation PCI to vector mapping, shared PCI
19 * interrupts.
20 * 00/10/27 D. Mosberger Document things a bit more to make them more
21 * understandable. Clean up much of the old
22 * IOSAPIC cruft.
23 * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
24 * and fixes for ACPI S5(SoftOff) support.
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090026 * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
27 * vectors in iosapic_set_affinity(),
28 * initializations for /proc/irq/#/smp_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
30 * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090031 * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
32 * IOSAPIC mapping error
Linus Torvalds1da177e2005-04-16 15:20:36 -070033 * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090034 * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
35 * interrupt, vector, etc.)
36 * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
37 * pci_irq code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090039 * Remove iosapic_address & gsi_base from
40 * external interfaces. Rationalize
41 * __init/__devinit attributes.
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090043 * Updated to work with irq migration necessary
44 * for CPU Hotplug
Linus Torvalds1da177e2005-04-16 15:20:36 -070045 */
46/*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090047 * Here is what the interrupt logic between a PCI device and the kernel looks
48 * like:
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090050 * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
51 * INTD). The device is uniquely identified by its bus-, and slot-number
52 * (the function number does not matter here because all functions share
53 * the same interrupt lines).
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090055 * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
56 * controller. Multiple interrupt lines may have to share the same
57 * IOSAPIC pin (if they're level triggered and use the same polarity).
58 * Each interrupt line has a unique Global System Interrupt (GSI) number
59 * which can be calculated as the sum of the controller's base GSI number
60 * and the IOSAPIC pin number to which the line connects.
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090062 * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
63 * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
64 * sent to the CPU.
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090066 * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
67 * used as architecture-independent interrupt handling mechanism in Linux.
68 * As an IRQ is a number, we have to have
69 * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
Christoph Hellwig05933aa2019-08-13 09:25:02 +020070 * systems, we use one-to-one mapping between IA-64 vector and IRQ.
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 *
72 * To sum up, there are three levels of mappings involved:
73 *
74 * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
75 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090076 * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
Hanjun Guoc74edea2013-03-08 12:32:52 +080077 * describe interrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090078 * (isa_irq) is the only exception in this source code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81#include <linux/acpi.h>
82#include <linux/init.h>
83#include <linux/irq.h>
84#include <linux/kernel.h>
85#include <linux/list.h>
86#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090087#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070088#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#include <linux/string.h>
Mike Rapoport57c8a662018-10-30 15:09:49 -070090#include <linux/memblock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
92#include <asm/delay.h>
93#include <asm/hw_irq.h>
94#include <asm/io.h>
95#include <asm/iosapic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070096#include <asm/processor.h>
97#include <asm/ptrace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Linus Torvalds1da177e2005-04-16 15:20:36 -070099#undef DEBUG_INTERRUPT_ROUTING
100
101#ifdef DEBUG_INTERRUPT_ROUTING
102#define DBG(fmt...) printk(fmt)
103#else
104#define DBG(fmt...)
105#endif
106
107static DEFINE_SPINLOCK(iosapic_lock);
108
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900109/*
110 * These tables map IA-64 vectors to the IOSAPIC pin that generates this
111 * vector.
112 */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900113
114#define NO_REF_RTE 0
115
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900116static struct iosapic {
117 char __iomem *addr; /* base address of IOSAPIC */
118 unsigned int gsi_base; /* GSI base */
119 unsigned short num_rte; /* # of RTEs on this IOSAPIC */
120 int rtes_inuse; /* # of RTEs in use on this IOSAPIC */
121#ifdef CONFIG_NUMA
122 unsigned short node; /* numa node association via pxm */
123#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900124 spinlock_t lock; /* lock for indirect reg access */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900125} iosapic_lists[NR_IOSAPICS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700127struct iosapic_rte_info {
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900128 struct list_head rte_list; /* RTEs sharing the same vector */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700129 char rte_index; /* IOSAPIC RTE index */
130 int refcnt; /* reference counter */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900131 struct iosapic *iosapic;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700132} ____cacheline_aligned;
133
134static struct iosapic_intr_info {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900135 struct list_head rtes; /* RTEs using this vector (empty =>
136 * not an IOSAPIC interrupt) */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900137 int count; /* # of registered RTEs */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900138 u32 low32; /* current value of low word of
139 * Redirection table entry */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700140 unsigned int dest; /* destination CPU physical ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900142 unsigned char polarity: 1; /* interrupt polarity
143 * (see iosapic.h) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900145} iosapic_intr_info[NR_IRQS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800147static unsigned char pcat_compat; /* 8259 compatibility flag */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900149static inline void
150iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val)
151{
152 unsigned long flags;
153
154 spin_lock_irqsave(&iosapic->lock, flags);
155 __iosapic_write(iosapic->addr, reg, val);
156 spin_unlock_irqrestore(&iosapic->lock, flags);
157}
158
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159/*
160 * Find an IOSAPIC associated with a GSI
161 */
162static inline int
163find_iosapic (unsigned int gsi)
164{
165 int i;
166
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700167 for (i = 0; i < NR_IOSAPICS; i++) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900168 if ((unsigned) (gsi - iosapic_lists[i].gsi_base) <
169 iosapic_lists[i].num_rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 return i;
171 }
172
173 return -1;
174}
175
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900176static inline int __gsi_to_irq(unsigned int gsi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900178 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 struct iosapic_intr_info *info;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700180 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900182 for (irq = 0; irq < NR_IRQS; irq++) {
183 info = &iosapic_intr_info[irq];
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700184 list_for_each_entry(rte, &info->rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900185 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900186 return irq;
187 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 return -1;
189}
190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191int
192gsi_to_irq (unsigned int gsi)
193{
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700194 unsigned long flags;
195 int irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700196
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900197 spin_lock_irqsave(&iosapic_lock, flags);
198 irq = __gsi_to_irq(gsi);
199 spin_unlock_irqrestore(&iosapic_lock, flags);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700200 return irq;
201}
202
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900203static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700204{
205 struct iosapic_rte_info *rte;
206
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900207 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900208 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700209 return rte;
210 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211}
212
213static void
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900214set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215{
216 unsigned long pol, trigger, dmode;
217 u32 low32, high32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 int rte_index;
219 char redir;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700220 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900221 ia64_vector vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
223 DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
224
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900225 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700226 if (!rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 return; /* not an IOSAPIC interrupt */
228
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700229 rte_index = rte->rte_index;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900230 pol = iosapic_intr_info[irq].polarity;
231 trigger = iosapic_intr_info[irq].trigger;
232 dmode = iosapic_intr_info[irq].dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234 redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
235
236#ifdef CONFIG_SMP
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900237 set_irq_affinity_info(irq, (int)(dest & 0xffff), redir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238#endif
239
240 low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
241 (trigger << IOSAPIC_TRIGGER_SHIFT) |
242 (dmode << IOSAPIC_DELIVERY_SHIFT) |
243 ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
244 vector);
245
246 /* dest contains both id and eid */
247 high32 = (dest << IOSAPIC_DEST_SHIFT);
248
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900249 iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
250 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900251 iosapic_intr_info[irq].low32 = low32;
252 iosapic_intr_info[irq].dest = dest;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253}
254
255static void
Michael S. Tsirkin9505ec02015-12-28 13:58:06 +0200256iosapic_nop (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257{
258 /* do nothing... */
259}
260
Zou Nan haia79561132006-12-07 09:51:35 -0800261
262#ifdef CONFIG_KEXEC
263void
264kexec_disable_iosapic(void)
265{
266 struct iosapic_intr_info *info;
267 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900268 ia64_vector vec;
269 int irq;
270
271 for (irq = 0; irq < NR_IRQS; irq++) {
272 info = &iosapic_intr_info[irq];
273 vec = irq_to_vector(irq);
Zou Nan haia79561132006-12-07 09:51:35 -0800274 list_for_each_entry(rte, &info->rtes,
275 rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900276 iosapic_write(rte->iosapic,
Zou Nan haia79561132006-12-07 09:51:35 -0800277 IOSAPIC_RTE_LOW(rte->rte_index),
278 IOSAPIC_MASK|vec);
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900279 iosapic_eoi(rte->iosapic->addr, vec);
Zou Nan haia79561132006-12-07 09:51:35 -0800280 }
281 }
282}
283#endif
284
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100286mask_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100288 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 u32 low32;
290 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700291 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900293 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 return; /* not an IOSAPIC interrupt! */
295
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900296 /* set only the mask bit */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900297 low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
298 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900299 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900300 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302}
303
304static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100305unmask_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100307 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 u32 low32;
309 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700310 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900312 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 return; /* not an IOSAPIC interrupt! */
314
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900315 low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK;
316 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900317 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900318 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320}
321
322
Yinghai Lud5dedd42009-04-27 17:59:21 -0700323static int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100324iosapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
325 bool force)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326{
327#ifdef CONFIG_SMP
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100328 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 u32 high32, low32;
Rusty Russell0de26522008-12-13 21:20:26 +1030330 int cpu, dest, rte_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700332 struct iosapic_rte_info *rte;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900333 struct iosapic *iosapic;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
335 irq &= (~IA64_IRQ_REDIRECTED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Rusty Russell0de26522008-12-13 21:20:26 +1030337 cpu = cpumask_first_and(cpu_online_mask, mask);
338 if (cpu >= nr_cpu_ids)
Yinghai Lud5dedd42009-04-27 17:59:21 -0700339 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Rusty Russell0de26522008-12-13 21:20:26 +1030341 if (irq_prepare_move(irq, cpu))
Yinghai Lud5dedd42009-04-27 17:59:21 -0700342 return -1;
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900343
Rusty Russell0de26522008-12-13 21:20:26 +1030344 dest = cpu_physical_id(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900346 if (!iosapic_intr_info[irq].count)
Yinghai Lud5dedd42009-04-27 17:59:21 -0700347 return -1; /* not an IOSAPIC interrupt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 set_irq_affinity_info(irq, dest, redir);
350
351 /* dest contains both id and eid */
352 high32 = dest << IOSAPIC_DEST_SHIFT;
353
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900354 low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900355 if (redir)
356 /* change delivery mode to lowest priority */
357 low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
358 else
359 /* change delivery mode to fixed */
360 low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900361 low32 &= IOSAPIC_VECTOR_MASK;
362 low32 |= irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900364 iosapic_intr_info[irq].low32 = low32;
365 iosapic_intr_info[irq].dest = dest;
366 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900367 iosapic = rte->iosapic;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900368 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900369 iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
370 iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373#endif
Yinghai Lud5dedd42009-04-27 17:59:21 -0700374 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375}
376
377/*
378 * Handlers for level-triggered interrupts.
379 */
380
381static unsigned int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100382iosapic_startup_level_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100384 unmask_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 return 0;
386}
387
388static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100389iosapic_unmask_level_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100391 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 ia64_vector vec = irq_to_vector(irq);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700393 struct iosapic_rte_info *rte;
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900394 int do_unmask_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395
Kenji Kaneshigea6cd63222008-02-25 14:32:22 +0900396 irq_complete_move(irq);
Thomas Gleixner91ce72e02011-03-25 20:30:53 +0100397 if (unlikely(irqd_is_setaffinity_pending(data))) {
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900398 do_unmask_irq = 1;
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100399 mask_irq(data);
Tony Luck5d4bff92010-09-27 13:58:14 -0700400 } else
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100401 unmask_irq(data);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900402
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900403 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900404 iosapic_eoi(rte->iosapic->addr, vec);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900405
406 if (unlikely(do_unmask_irq)) {
Thomas Gleixner91ce72e02011-03-25 20:30:53 +0100407 irq_move_masked_irq(data);
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100408 unmask_irq(data);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900409 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410}
411
412#define iosapic_shutdown_level_irq mask_irq
413#define iosapic_enable_level_irq unmask_irq
414#define iosapic_disable_level_irq mask_irq
Michael S. Tsirkin9505ec02015-12-28 13:58:06 +0200415#define iosapic_ack_level_irq iosapic_nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Simon Horman9e004eb2007-12-07 14:44:05 -0800417static struct irq_chip irq_type_iosapic_level = {
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100418 .name = "IO-SAPIC-level",
419 .irq_startup = iosapic_startup_level_irq,
420 .irq_shutdown = iosapic_shutdown_level_irq,
421 .irq_enable = iosapic_enable_level_irq,
422 .irq_disable = iosapic_disable_level_irq,
423 .irq_ack = iosapic_ack_level_irq,
424 .irq_mask = mask_irq,
425 .irq_unmask = iosapic_unmask_level_irq,
426 .irq_set_affinity = iosapic_set_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427};
428
429/*
430 * Handlers for edge-triggered interrupts.
431 */
432
433static unsigned int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100434iosapic_startup_edge_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100436 unmask_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 /*
438 * IOSAPIC simply drops interrupts pended while the
439 * corresponding pin was masked, so we can't know if an
440 * interrupt is pending already. Let's hope not...
441 */
442 return 0;
443}
444
445static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100446iosapic_ack_edge_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447{
Thomas Gleixner91ce72e02011-03-25 20:30:53 +0100448 irq_complete_move(data->irq);
449 irq_move_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450}
451
452#define iosapic_enable_edge_irq unmask_irq
Michael S. Tsirkin9505ec02015-12-28 13:58:06 +0200453#define iosapic_disable_edge_irq iosapic_nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
Simon Horman9e004eb2007-12-07 14:44:05 -0800455static struct irq_chip irq_type_iosapic_edge = {
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100456 .name = "IO-SAPIC-edge",
457 .irq_startup = iosapic_startup_edge_irq,
458 .irq_shutdown = iosapic_disable_edge_irq,
459 .irq_enable = iosapic_enable_edge_irq,
460 .irq_disable = iosapic_disable_edge_irq,
461 .irq_ack = iosapic_ack_edge_irq,
462 .irq_mask = mask_irq,
463 .irq_unmask = unmask_irq,
464 .irq_set_affinity = iosapic_set_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465};
466
Simon Horman9e004eb2007-12-07 14:44:05 -0800467static unsigned int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468iosapic_version (char __iomem *addr)
469{
470 /*
471 * IOSAPIC Version Register return 32 bit structure like:
472 * {
473 * unsigned int version : 8;
474 * unsigned int reserved1 : 8;
475 * unsigned int max_redir : 8;
476 * unsigned int reserved2 : 8;
477 * }
478 */
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900479 return __iosapic_read(addr, IOSAPIC_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480}
481
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900482static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700483{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900484 int i, irq = -ENOSPC, min_count = -1;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700485 struct iosapic_intr_info *info;
486
487 /*
488 * shared vectors for edge-triggered interrupts are not
489 * supported yet
490 */
491 if (trigger == IOSAPIC_EDGE)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900492 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700493
Roel Kluin5b592392009-02-21 23:40:27 +0100494 for (i = 0; i < NR_IRQS; i++) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700495 info = &iosapic_intr_info[i];
496 if (info->trigger == trigger && info->polarity == pol &&
Yasuaki Ishimatsuf8c087f2007-07-17 21:22:14 +0900497 (info->dmode == IOSAPIC_FIXED ||
498 info->dmode == IOSAPIC_LOWEST_PRIORITY) &&
499 can_request_irq(i, IRQF_SHARED)) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700500 if (min_count == -1 || info->count < min_count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900501 irq = i;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700502 min_count = info->count;
503 }
504 }
505 }
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900506 return irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700507}
508
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509/*
510 * if the given vector is already owned by other,
511 * assign a new vector for the other and make the vector available
512 */
513static void __init
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900514iosapic_reassign_vector (int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900516 int new_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900518 if (iosapic_intr_info[irq].count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900519 new_irq = create_irq();
520 if (new_irq < 0)
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800521 panic("%s: out of interrupt vectors!\n", __func__);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900522 printk(KERN_INFO "Reassigning vector %d to %d\n",
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900523 irq_to_vector(irq), irq_to_vector(new_irq));
524 memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq],
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900526 INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes);
527 list_move(iosapic_intr_info[irq].rtes.next,
528 &iosapic_intr_info[new_irq].rtes);
529 memset(&iosapic_intr_info[irq], 0,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900530 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900531 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
532 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 }
534}
535
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900536static inline int irq_is_shared (int irq)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700537{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900538 return (iosapic_intr_info[irq].count > 1);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700539}
540
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900541struct irq_chip*
542ia64_native_iosapic_get_irq_chip(unsigned long trigger)
543{
544 if (trigger == IOSAPIC_EDGE)
545 return &irq_type_iosapic_edge;
546 else
547 return &irq_type_iosapic_level;
548}
549
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400550static int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900551register_intr (unsigned int gsi, int irq, unsigned char delivery,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 unsigned long polarity, unsigned long trigger)
553{
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100554 struct irq_chip *chip, *irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 int index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700556 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557
558 index = find_iosapic(gsi);
559 if (index < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900560 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800561 __func__, gsi);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400562 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 }
564
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900565 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700566 if (!rte) {
Tony Luck4de0a752010-10-05 15:41:25 -0700567 rte = kzalloc(sizeof (*rte), GFP_ATOMIC);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700568 if (!rte) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900569 printk(KERN_WARNING "%s: cannot allocate memory\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800570 __func__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400571 return -ENOMEM;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700572 }
573
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900574 rte->iosapic = &iosapic_lists[index];
575 rte->rte_index = gsi - rte->iosapic->gsi_base;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700576 rte->refcnt++;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900577 list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes);
578 iosapic_intr_info[irq].count++;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700579 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700580 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900581 else if (rte->refcnt == NO_REF_RTE) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900582 struct iosapic_intr_info *info = &iosapic_intr_info[irq];
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900583 if (info->count > 0 &&
584 (info->trigger != trigger || info->polarity != polarity)){
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900585 printk (KERN_WARNING
586 "%s: cannot override the interrupt\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800587 __func__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400588 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700589 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900590 rte->refcnt++;
591 iosapic_intr_info[irq].count++;
592 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700593 }
594
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900595 iosapic_intr_info[irq].polarity = polarity;
596 iosapic_intr_info[irq].dmode = delivery;
597 iosapic_intr_info[irq].trigger = trigger;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900599 irq_type = iosapic_get_irq_chip(trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100601 chip = irq_get_chip(irq);
602 if (irq_type != NULL && chip != irq_type) {
603 if (chip != &no_irq_chip)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900604 printk(KERN_WARNING
605 "%s: changing vector %d from %s to %s\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800606 __func__, irq_to_vector(irq),
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100607 chip->name, irq_type->name);
608 chip = irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 }
Thomas Gleixner59fb3d52015-07-13 20:42:48 +0000610 irq_set_chip_handler_name_locked(irq_get_irq_data(irq), chip,
611 trigger == IOSAPIC_EDGE ? handle_edge_irq : handle_level_irq,
612 NULL);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400613 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614}
615
616static unsigned int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900617get_target_cpu (unsigned int gsi, int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618{
619#ifdef CONFIG_SMP
620 static int cpu = -1;
Ashok Rajff741902005-11-11 14:32:40 -0800621 extern int cpe_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900622 cpumask_t domain = irq_to_domain(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623
624 /*
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700625 * In case of vector shared by multiple RTEs, all RTEs that
626 * share the vector need to use the same destination CPU.
627 */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900628 if (iosapic_intr_info[irq].count)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900629 return iosapic_intr_info[irq].dest;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700630
631 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 * If the platform supports redirection via XTP, let it
633 * distribute interrupts.
634 */
635 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
636 return cpu_physical_id(smp_processor_id());
637
638 /*
639 * Some interrupts (ACPI SCI, for instance) are registered
640 * before the BSP is marked as online.
641 */
642 if (!cpu_online(smp_processor_id()))
643 return cpu_physical_id(smp_processor_id());
644
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900645 if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR)
Ashok Rajb88e9262006-01-19 16:18:47 -0800646 return get_cpei_target_cpu();
Ashok Rajff741902005-11-11 14:32:40 -0800647
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648#ifdef CONFIG_NUMA
649 {
650 int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
Rusty Russellfbb776c2008-12-26 22:23:40 +1030651 const struct cpumask *cpu_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652
653 iosapic_index = find_iosapic(gsi);
654 if (iosapic_index < 0 ||
655 iosapic_lists[iosapic_index].node == MAX_NUMNODES)
656 goto skip_numa_setup;
657
Rusty Russellfbb776c2008-12-26 22:23:40 +1030658 cpu_mask = cpumask_of_node(iosapic_lists[iosapic_index].node);
659 num_cpus = 0;
660 for_each_cpu_and(numa_cpu, cpu_mask, &domain) {
661 if (cpu_online(numa_cpu))
662 num_cpus++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 }
664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 if (!num_cpus)
666 goto skip_numa_setup;
667
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900668 /* Use irq assignment to distribute across cpus in node */
669 cpu_index = irq % num_cpus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
Rusty Russellfbb776c2008-12-26 22:23:40 +1030671 for_each_cpu_and(numa_cpu, cpu_mask, &domain)
672 if (cpu_online(numa_cpu) && i++ >= cpu_index)
673 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
Rusty Russellfbb776c2008-12-26 22:23:40 +1030675 if (numa_cpu < nr_cpu_ids)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 return cpu_physical_id(numa_cpu);
677 }
678skip_numa_setup:
679#endif
680 /*
681 * Otherwise, round-robin interrupt vectors across all the
682 * processors. (It'd be nice if we could be smarter in the
683 * case of NUMA.)
684 */
685 do {
Rusty Russellfbb776c2008-12-26 22:23:40 +1030686 if (++cpu >= nr_cpu_ids)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 cpu = 0;
Rusty Russell5d2068d2015-03-05 10:49:16 +1030688 } while (!cpu_online(cpu) || !cpumask_test_cpu(cpu, &domain));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689
690 return cpu_physical_id(cpu);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900691#else /* CONFIG_SMP */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 return cpu_physical_id(smp_processor_id());
693#endif
694}
695
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900696static inline unsigned char choose_dmode(void)
697{
698#ifdef CONFIG_SMP
699 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
700 return IOSAPIC_LOWEST_PRIORITY;
701#endif
702 return IOSAPIC_FIXED;
703}
704
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705/*
706 * ACPI can describe IOSAPIC interrupts via static tables and namespace
707 * methods. This provides an interface to register those interrupts and
708 * program the IOSAPIC RTE.
709 */
710int
711iosapic_register_intr (unsigned int gsi,
712 unsigned long polarity, unsigned long trigger)
713{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900714 int irq, mask = 1, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 unsigned int dest;
716 unsigned long flags;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700717 struct iosapic_rte_info *rte;
718 u32 low32;
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900719 unsigned char dmode;
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100720 struct irq_desc *desc;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900721
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 /*
723 * If this GSI has already been registered (i.e., it's a
724 * shared interrupt, or we lost a race to register it),
725 * don't touch the RTE.
726 */
727 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900728 irq = __gsi_to_irq(gsi);
729 if (irq > 0) {
730 rte = find_rte(irq, gsi);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900731 if(iosapic_intr_info[irq].count == 0) {
732 assign_irq_vector(irq);
Thomas Gleixner4debd722014-05-07 15:44:22 +0000733 irq_init_desc(irq);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900734 } else if (rte->refcnt != NO_REF_RTE) {
735 rte->refcnt++;
736 goto unlock_iosapic_lock;
737 }
738 } else
739 irq = create_irq();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700741 /* If vector is running out, we try to find a sharable vector */
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900742 if (irq < 0) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900743 irq = iosapic_find_sharable_irq(trigger, polarity);
744 if (irq < 0)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900745 goto unlock_iosapic_lock;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900746 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700747
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100748 desc = irq_to_desc(irq);
749 raw_spin_lock(&desc->lock);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900750 dest = get_target_cpu(gsi, irq);
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900751 dmode = choose_dmode();
752 err = register_intr(gsi, irq, dmode, polarity, trigger);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900753 if (err < 0) {
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100754 raw_spin_unlock(&desc->lock);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900755 irq = err;
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900756 goto unlock_iosapic_lock;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900757 }
758
759 /*
760 * If the vector is shared and already unmasked for other
761 * interrupt sources, don't mask it.
762 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900763 low32 = iosapic_intr_info[irq].low32;
764 if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK))
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900765 mask = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900766 set_rte(gsi, irq, dest, mask);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700767
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
769 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
770 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900771 cpu_logical_id(dest), dest, irq_to_vector(irq));
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900772
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100773 raw_spin_unlock(&desc->lock);
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900774 unlock_iosapic_lock:
775 spin_unlock_irqrestore(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900776 return irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777}
778
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779void
780iosapic_unregister_intr (unsigned int gsi)
781{
782 unsigned long flags;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900783 int irq, index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700784 u32 low32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 unsigned long trigger, polarity;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700786 unsigned int dest;
787 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
789 /*
790 * If the irq associated with the gsi is not found,
791 * iosapic_unregister_intr() is unbalanced. We need to check
792 * this again after getting locks.
793 */
794 irq = gsi_to_irq(gsi);
795 if (irq < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900796 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
797 gsi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 WARN_ON(1);
799 return;
800 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900802 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900803 if ((rte = find_rte(irq, gsi)) == NULL) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900804 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
805 gsi);
806 WARN_ON(1);
807 goto out;
808 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900810 if (--rte->refcnt > 0)
811 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900813 rte->refcnt = NO_REF_RTE;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900814
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900815 /* Mask the interrupt */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900816 low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900817 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900819 iosapic_intr_info[irq].count--;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900820 index = find_iosapic(gsi);
821 iosapic_lists[index].rtes_inuse--;
822 WARN_ON(iosapic_lists[index].rtes_inuse < 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900824 trigger = iosapic_intr_info[irq].trigger;
825 polarity = iosapic_intr_info[irq].polarity;
826 dest = iosapic_intr_info[irq].dest;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900827 printk(KERN_INFO
828 "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
829 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
830 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900831 cpu_logical_id(dest), dest, irq_to_vector(irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900833 if (iosapic_intr_info[irq].count == 0) {
Alex Williamson451fe002007-01-24 22:48:04 -0700834#ifdef CONFIG_SMP
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900835 /* Clear affinity */
Jiang Liuc42574e2015-07-13 20:42:46 +0000836 cpumask_setall(irq_get_affinity_mask(irq));
Alex Williamson451fe002007-01-24 22:48:04 -0700837#endif
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900838 /* Clear the interrupt information */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900839 iosapic_intr_info[irq].dest = 0;
840 iosapic_intr_info[irq].dmode = 0;
841 iosapic_intr_info[irq].polarity = 0;
842 iosapic_intr_info[irq].trigger = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900843 iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700844
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900845 /* Destroy and reserve IRQ */
846 destroy_and_reserve_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700848 out:
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900849 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
852/*
853 * ACPI calls this when it finds an entry for a platform interrupt.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 */
855int __init
856iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
857 int iosapic_vector, u16 eid, u16 id,
858 unsigned long polarity, unsigned long trigger)
859{
860 static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
861 unsigned char delivery;
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900862 int irq, vector, mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 unsigned int dest = ((id << 8) | eid) & 0xffff;
864
865 switch (int_type) {
866 case ACPI_INTERRUPT_PMI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900867 irq = vector = iosapic_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900868 bind_irq_vector(irq, vector, CPU_MASK_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 /*
870 * since PMI vector is alloc'd by FW(ACPI) not by kernel,
871 * we need to make sure the vector is available
872 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900873 iosapic_reassign_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 delivery = IOSAPIC_PMI;
875 break;
876 case ACPI_INTERRUPT_INIT:
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900877 irq = create_irq();
878 if (irq < 0)
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800879 panic("%s: out of interrupt vectors!\n", __func__);
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900880 vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 delivery = IOSAPIC_INIT;
882 break;
883 case ACPI_INTERRUPT_CPEI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900884 irq = vector = IA64_CPE_VECTOR;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900885 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Kenji Kaneshigeaa0ebec2007-11-09 10:51:01 +0900886 delivery = IOSAPIC_FIXED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 mask = 1;
888 break;
889 default:
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800890 printk(KERN_ERR "%s: invalid int type 0x%x\n", __func__,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900891 int_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 return -1;
893 }
894
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900895 register_intr(gsi, irq, delivery, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900897 printk(KERN_INFO
898 "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
899 " vector %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
901 int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
902 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
903 cpu_logical_id(dest), dest, vector);
904
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900905 set_rte(gsi, irq, dest, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 return vector;
907}
908
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909/*
910 * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 */
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800912void iosapic_override_isa_irq(unsigned int isa_irq, unsigned int gsi,
913 unsigned long polarity, unsigned long trigger)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900915 int vector, irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 unsigned int dest = cpu_physical_id(smp_processor_id());
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900917 unsigned char dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900919 irq = vector = isa_irq_to_vector(isa_irq);
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900920 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900921 dmode = choose_dmode();
922 register_intr(gsi, irq, dmode, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923
924 DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
925 isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
926 polarity == IOSAPIC_POL_HIGH ? "high" : "low",
927 cpu_logical_id(dest), dest, vector);
928
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900929 set_rte(gsi, irq, dest, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930}
931
932void __init
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900933ia64_native_iosapic_pcat_compat_init(void)
934{
935 if (pcat_compat) {
936 /*
937 * Disable the compatibility mode interrupts (8259 style),
938 * needs IN/OUT support enabled.
939 */
940 printk(KERN_INFO
941 "%s: Disabling PC-AT compatible 8259 interrupts\n",
942 __func__);
943 outb(0xff, 0xA1);
944 outb(0xff, 0x21);
945 }
946}
947
948void __init
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949iosapic_system_init (int system_pcat_compat)
950{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900951 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900953 for (irq = 0; irq < NR_IRQS; ++irq) {
954 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900955 /* mark as unused */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900956 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900957
958 iosapic_intr_info[irq].count = 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700959 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960
961 pcat_compat = system_pcat_compat;
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900962 if (pcat_compat)
963 iosapic_pcat_compat_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964}
965
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700966static inline int
967iosapic_alloc (void)
968{
969 int index;
970
971 for (index = 0; index < NR_IOSAPICS; index++)
972 if (!iosapic_lists[index].addr)
973 return index;
974
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800975 printk(KERN_WARNING "%s: failed to allocate iosapic\n", __func__);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700976 return -1;
977}
978
979static inline void
980iosapic_free (int index)
981{
982 memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0]));
983}
984
985static inline int
986iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver)
987{
988 int index;
989 unsigned int gsi_end, base, end;
990
991 /* check gsi range */
992 gsi_end = gsi_base + ((ver >> 16) & 0xff);
993 for (index = 0; index < NR_IOSAPICS; index++) {
994 if (!iosapic_lists[index].addr)
995 continue;
996
997 base = iosapic_lists[index].gsi_base;
998 end = base + iosapic_lists[index].num_rte - 1;
999
Satoru Takeuchie6d1ba52006-03-27 17:13:46 +09001000 if (gsi_end < base || end < gsi_base)
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001001 continue; /* OK */
1002
1003 return -EBUSY;
1004 }
1005 return 0;
1006}
1007
Hanjun Guoffa90952013-03-08 12:33:35 +08001008static int
1009iosapic_delete_rte(unsigned int irq, unsigned int gsi)
1010{
1011 struct iosapic_rte_info *rte, *temp;
1012
1013 list_for_each_entry_safe(rte, temp, &iosapic_intr_info[irq].rtes,
1014 rte_list) {
1015 if (rte->iosapic->gsi_base + rte->rte_index == gsi) {
1016 if (rte->refcnt)
1017 return -EBUSY;
1018
1019 list_del(&rte->rte_list);
1020 kfree(rte);
1021 return 0;
1022 }
1023 }
1024
1025 return -EINVAL;
1026}
1027
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -08001028int iosapic_init(unsigned long phys_addr, unsigned int gsi_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029{
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001030 int num_rte, err, index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 unsigned int isa_irq, ver;
1032 char __iomem *addr;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001033 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001035 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001036 index = find_iosapic(gsi_base);
1037 if (index >= 0) {
1038 spin_unlock_irqrestore(&iosapic_lock, flags);
1039 return -EBUSY;
1040 }
1041
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001042 addr = ioremap(phys_addr, 0);
Roel Kluine7369e02009-08-11 14:52:11 -07001043 if (addr == NULL) {
1044 spin_unlock_irqrestore(&iosapic_lock, flags);
1045 return -ENOMEM;
1046 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001047 ver = iosapic_version(addr);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001048 if ((err = iosapic_check_gsi_range(gsi_base, ver))) {
1049 iounmap(addr);
1050 spin_unlock_irqrestore(&iosapic_lock, flags);
1051 return err;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001052 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001053
1054 /*
1055 * The MAX_REDIR register holds the highest input pin number
1056 * (starting from 0). We add 1 so that we can use it for
1057 * number of pins (= RTEs)
1058 */
1059 num_rte = ((ver >> 16) & 0xff) + 1;
1060
1061 index = iosapic_alloc();
1062 iosapic_lists[index].addr = addr;
1063 iosapic_lists[index].gsi_base = gsi_base;
1064 iosapic_lists[index].num_rte = num_rte;
1065#ifdef CONFIG_NUMA
1066 iosapic_lists[index].node = MAX_NUMNODES;
1067#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001068 spin_lock_init(&iosapic_lists[index].lock);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001069 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070
1071 if ((gsi_base == 0) && pcat_compat) {
1072 /*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001073 * Map the legacy ISA devices into the IOSAPIC data. Some of
1074 * these may get reprogrammed later on with data from the ACPI
1075 * Interrupt Source Override table.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 */
1077 for (isa_irq = 0; isa_irq < 16; ++isa_irq)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001078 iosapic_override_isa_irq(isa_irq, isa_irq,
1079 IOSAPIC_POL_HIGH,
1080 IOSAPIC_EDGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 }
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001082 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083}
1084
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -08001085int iosapic_remove(unsigned int gsi_base)
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001086{
Hanjun Guoffa90952013-03-08 12:33:35 +08001087 int i, irq, index, err = 0;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001088 unsigned long flags;
1089
1090 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001091 index = find_iosapic(gsi_base);
1092 if (index < 0) {
1093 printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001094 __func__, gsi_base);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001095 goto out;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001096 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001097
1098 if (iosapic_lists[index].rtes_inuse) {
1099 err = -EBUSY;
1100 printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001101 __func__, gsi_base);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001102 goto out;
1103 }
1104
Hanjun Guoffa90952013-03-08 12:33:35 +08001105 for (i = gsi_base; i < gsi_base + iosapic_lists[index].num_rte; i++) {
1106 irq = __gsi_to_irq(i);
1107 if (irq < 0)
1108 continue;
1109
1110 err = iosapic_delete_rte(irq, i);
1111 if (err)
1112 goto out;
1113 }
1114
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001115 iounmap(iosapic_lists[index].addr);
1116 iosapic_free(index);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001117 out:
1118 spin_unlock_irqrestore(&iosapic_lock, flags);
1119 return err;
1120}
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001121
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122#ifdef CONFIG_NUMA
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -08001123void map_iosapic_to_node(unsigned int gsi_base, int node)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124{
1125 int index;
1126
1127 index = find_iosapic(gsi_base);
1128 if (index < 0) {
1129 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001130 __func__, gsi_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 return;
1132 }
1133 iosapic_lists[index].node = node;
1134 return;
1135}
1136#endif