blob: 19f107be734e6e9db90c050b2389eb2a79cc1b71 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * I/O SAPIC support.
3 *
4 * Copyright (C) 1999 Intel Corp.
5 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
6 * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
7 * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
8 * David Mosberger-Tang <davidm@hpl.hp.com>
9 * Copyright (C) 1999 VA Linux Systems
10 * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
11 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090012 * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
13 * APIC code. In particular, we now have separate
14 * handlers for edge and level triggered
15 * interrupts.
16 * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
17 * allocation PCI to vector mapping, shared PCI
18 * interrupts.
19 * 00/10/27 D. Mosberger Document things a bit more to make them more
20 * understandable. Clean up much of the old
21 * IOSAPIC cruft.
22 * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
23 * and fixes for ACPI S5(SoftOff) support.
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090025 * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
26 * vectors in iosapic_set_affinity(),
27 * initializations for /proc/irq/#/smp_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
29 * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090030 * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
31 * IOSAPIC mapping error
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090033 * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
34 * interrupt, vector, etc.)
35 * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
36 * pci_irq code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090038 * Remove iosapic_address & gsi_base from
39 * external interfaces. Rationalize
40 * __init/__devinit attributes.
Linus Torvalds1da177e2005-04-16 15:20:36 -070041 * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090042 * Updated to work with irq migration necessary
43 * for CPU Hotplug
Linus Torvalds1da177e2005-04-16 15:20:36 -070044 */
45/*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090046 * Here is what the interrupt logic between a PCI device and the kernel looks
47 * like:
Linus Torvalds1da177e2005-04-16 15:20:36 -070048 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090049 * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
50 * INTD). The device is uniquely identified by its bus-, and slot-number
51 * (the function number does not matter here because all functions share
52 * the same interrupt lines).
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090054 * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
55 * controller. Multiple interrupt lines may have to share the same
56 * IOSAPIC pin (if they're level triggered and use the same polarity).
57 * Each interrupt line has a unique Global System Interrupt (GSI) number
58 * which can be calculated as the sum of the controller's base GSI number
59 * and the IOSAPIC pin number to which the line connects.
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090061 * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
62 * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
63 * sent to the CPU.
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090065 * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
66 * used as architecture-independent interrupt handling mechanism in Linux.
67 * As an IRQ is a number, we have to have
68 * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
69 * systems, we use one-to-one mapping between IA-64 vector and IRQ. A
70 * platform can implement platform_irq_to_vector(irq) and
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
Tony Luck7f304912008-08-01 10:13:32 -070072 * Please see also arch/ia64/include/asm/hw_irq.h for those APIs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 *
74 * To sum up, there are three levels of mappings involved:
75 *
76 * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
77 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090078 * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
Hanjun Guoc74edea2013-03-08 12:32:52 +080079 * describe interrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090080 * (isa_irq) is the only exception in this source code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83#include <linux/acpi.h>
84#include <linux/init.h>
85#include <linux/irq.h>
86#include <linux/kernel.h>
87#include <linux/list.h>
88#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090089#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070091#include <linux/string.h>
Kenji Kaneshige24eeb562005-04-25 13:26:23 -070092#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94#include <asm/delay.h>
95#include <asm/hw_irq.h>
96#include <asm/io.h>
97#include <asm/iosapic.h>
98#include <asm/machvec.h>
99#include <asm/processor.h>
100#include <asm/ptrace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102#undef DEBUG_INTERRUPT_ROUTING
103
104#ifdef DEBUG_INTERRUPT_ROUTING
105#define DBG(fmt...) printk(fmt)
106#else
107#define DBG(fmt...)
108#endif
109
110static DEFINE_SPINLOCK(iosapic_lock);
111
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900112/*
113 * These tables map IA-64 vectors to the IOSAPIC pin that generates this
114 * vector.
115 */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900116
117#define NO_REF_RTE 0
118
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900119static struct iosapic {
120 char __iomem *addr; /* base address of IOSAPIC */
121 unsigned int gsi_base; /* GSI base */
122 unsigned short num_rte; /* # of RTEs on this IOSAPIC */
123 int rtes_inuse; /* # of RTEs in use on this IOSAPIC */
124#ifdef CONFIG_NUMA
125 unsigned short node; /* numa node association via pxm */
126#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900127 spinlock_t lock; /* lock for indirect reg access */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900128} iosapic_lists[NR_IOSAPICS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700130struct iosapic_rte_info {
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900131 struct list_head rte_list; /* RTEs sharing the same vector */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700132 char rte_index; /* IOSAPIC RTE index */
133 int refcnt; /* reference counter */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900134 struct iosapic *iosapic;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700135} ____cacheline_aligned;
136
137static struct iosapic_intr_info {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900138 struct list_head rtes; /* RTEs using this vector (empty =>
139 * not an IOSAPIC interrupt) */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900140 int count; /* # of registered RTEs */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900141 u32 low32; /* current value of low word of
142 * Redirection table entry */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700143 unsigned int dest; /* destination CPU physical ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900145 unsigned char polarity: 1; /* interrupt polarity
146 * (see iosapic.h) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900148} iosapic_intr_info[NR_IRQS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800150static unsigned char pcat_compat; /* 8259 compatibility flag */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900152static inline void
153iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val)
154{
155 unsigned long flags;
156
157 spin_lock_irqsave(&iosapic->lock, flags);
158 __iosapic_write(iosapic->addr, reg, val);
159 spin_unlock_irqrestore(&iosapic->lock, flags);
160}
161
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162/*
163 * Find an IOSAPIC associated with a GSI
164 */
165static inline int
166find_iosapic (unsigned int gsi)
167{
168 int i;
169
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700170 for (i = 0; i < NR_IOSAPICS; i++) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900171 if ((unsigned) (gsi - iosapic_lists[i].gsi_base) <
172 iosapic_lists[i].num_rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 return i;
174 }
175
176 return -1;
177}
178
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900179static inline int __gsi_to_irq(unsigned int gsi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900181 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 struct iosapic_intr_info *info;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700183 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900185 for (irq = 0; irq < NR_IRQS; irq++) {
186 info = &iosapic_intr_info[irq];
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700187 list_for_each_entry(rte, &info->rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900188 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900189 return irq;
190 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 return -1;
192}
193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194int
195gsi_to_irq (unsigned int gsi)
196{
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700197 unsigned long flags;
198 int irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700199
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900200 spin_lock_irqsave(&iosapic_lock, flags);
201 irq = __gsi_to_irq(gsi);
202 spin_unlock_irqrestore(&iosapic_lock, flags);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700203 return irq;
204}
205
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900206static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700207{
208 struct iosapic_rte_info *rte;
209
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900210 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900211 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700212 return rte;
213 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214}
215
216static void
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900217set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218{
219 unsigned long pol, trigger, dmode;
220 u32 low32, high32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 int rte_index;
222 char redir;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700223 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900224 ia64_vector vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
226 DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
227
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900228 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700229 if (!rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 return; /* not an IOSAPIC interrupt */
231
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700232 rte_index = rte->rte_index;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900233 pol = iosapic_intr_info[irq].polarity;
234 trigger = iosapic_intr_info[irq].trigger;
235 dmode = iosapic_intr_info[irq].dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
237 redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
238
239#ifdef CONFIG_SMP
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900240 set_irq_affinity_info(irq, (int)(dest & 0xffff), redir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#endif
242
243 low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
244 (trigger << IOSAPIC_TRIGGER_SHIFT) |
245 (dmode << IOSAPIC_DELIVERY_SHIFT) |
246 ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
247 vector);
248
249 /* dest contains both id and eid */
250 high32 = (dest << IOSAPIC_DEST_SHIFT);
251
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900252 iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
253 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900254 iosapic_intr_info[irq].low32 = low32;
255 iosapic_intr_info[irq].dest = dest;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256}
257
258static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100259nop (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260{
261 /* do nothing... */
262}
263
Zou Nan haia79561132006-12-07 09:51:35 -0800264
265#ifdef CONFIG_KEXEC
266void
267kexec_disable_iosapic(void)
268{
269 struct iosapic_intr_info *info;
270 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900271 ia64_vector vec;
272 int irq;
273
274 for (irq = 0; irq < NR_IRQS; irq++) {
275 info = &iosapic_intr_info[irq];
276 vec = irq_to_vector(irq);
Zou Nan haia79561132006-12-07 09:51:35 -0800277 list_for_each_entry(rte, &info->rtes,
278 rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900279 iosapic_write(rte->iosapic,
Zou Nan haia79561132006-12-07 09:51:35 -0800280 IOSAPIC_RTE_LOW(rte->rte_index),
281 IOSAPIC_MASK|vec);
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900282 iosapic_eoi(rte->iosapic->addr, vec);
Zou Nan haia79561132006-12-07 09:51:35 -0800283 }
284 }
285}
286#endif
287
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100289mask_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100291 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 u32 low32;
293 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700294 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900296 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 return; /* not an IOSAPIC interrupt! */
298
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900299 /* set only the mask bit */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900300 low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
301 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900302 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900303 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305}
306
307static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100308unmask_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100310 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 u32 low32;
312 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700313 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900315 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 return; /* not an IOSAPIC interrupt! */
317
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900318 low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK;
319 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900320 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900321 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323}
324
325
Yinghai Lud5dedd42009-04-27 17:59:21 -0700326static int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100327iosapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
328 bool force)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329{
330#ifdef CONFIG_SMP
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100331 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 u32 high32, low32;
Rusty Russell0de26522008-12-13 21:20:26 +1030333 int cpu, dest, rte_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700335 struct iosapic_rte_info *rte;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900336 struct iosapic *iosapic;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
338 irq &= (~IA64_IRQ_REDIRECTED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Rusty Russell0de26522008-12-13 21:20:26 +1030340 cpu = cpumask_first_and(cpu_online_mask, mask);
341 if (cpu >= nr_cpu_ids)
Yinghai Lud5dedd42009-04-27 17:59:21 -0700342 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
Rusty Russell0de26522008-12-13 21:20:26 +1030344 if (irq_prepare_move(irq, cpu))
Yinghai Lud5dedd42009-04-27 17:59:21 -0700345 return -1;
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900346
Rusty Russell0de26522008-12-13 21:20:26 +1030347 dest = cpu_physical_id(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900349 if (!iosapic_intr_info[irq].count)
Yinghai Lud5dedd42009-04-27 17:59:21 -0700350 return -1; /* not an IOSAPIC interrupt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
352 set_irq_affinity_info(irq, dest, redir);
353
354 /* dest contains both id and eid */
355 high32 = dest << IOSAPIC_DEST_SHIFT;
356
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900357 low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900358 if (redir)
359 /* change delivery mode to lowest priority */
360 low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
361 else
362 /* change delivery mode to fixed */
363 low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900364 low32 &= IOSAPIC_VECTOR_MASK;
365 low32 |= irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900367 iosapic_intr_info[irq].low32 = low32;
368 iosapic_intr_info[irq].dest = dest;
369 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900370 iosapic = rte->iosapic;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900371 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900372 iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
373 iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376#endif
Yinghai Lud5dedd42009-04-27 17:59:21 -0700377 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378}
379
380/*
381 * Handlers for level-triggered interrupts.
382 */
383
384static unsigned int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100385iosapic_startup_level_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100387 unmask_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 return 0;
389}
390
391static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100392iosapic_unmask_level_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100394 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 ia64_vector vec = irq_to_vector(irq);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700396 struct iosapic_rte_info *rte;
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900397 int do_unmask_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
Kenji Kaneshigea6cd63222008-02-25 14:32:22 +0900399 irq_complete_move(irq);
Thomas Gleixner91ce72e02011-03-25 20:30:53 +0100400 if (unlikely(irqd_is_setaffinity_pending(data))) {
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900401 do_unmask_irq = 1;
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100402 mask_irq(data);
Tony Luck5d4bff92010-09-27 13:58:14 -0700403 } else
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100404 unmask_irq(data);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900405
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900406 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900407 iosapic_eoi(rte->iosapic->addr, vec);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900408
409 if (unlikely(do_unmask_irq)) {
Thomas Gleixner91ce72e02011-03-25 20:30:53 +0100410 irq_move_masked_irq(data);
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100411 unmask_irq(data);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900412 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
415#define iosapic_shutdown_level_irq mask_irq
416#define iosapic_enable_level_irq unmask_irq
417#define iosapic_disable_level_irq mask_irq
418#define iosapic_ack_level_irq nop
419
Simon Horman9e004eb2007-12-07 14:44:05 -0800420static struct irq_chip irq_type_iosapic_level = {
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100421 .name = "IO-SAPIC-level",
422 .irq_startup = iosapic_startup_level_irq,
423 .irq_shutdown = iosapic_shutdown_level_irq,
424 .irq_enable = iosapic_enable_level_irq,
425 .irq_disable = iosapic_disable_level_irq,
426 .irq_ack = iosapic_ack_level_irq,
427 .irq_mask = mask_irq,
428 .irq_unmask = iosapic_unmask_level_irq,
429 .irq_set_affinity = iosapic_set_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430};
431
432/*
433 * Handlers for edge-triggered interrupts.
434 */
435
436static unsigned int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100437iosapic_startup_edge_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100439 unmask_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 /*
441 * IOSAPIC simply drops interrupts pended while the
442 * corresponding pin was masked, so we can't know if an
443 * interrupt is pending already. Let's hope not...
444 */
445 return 0;
446}
447
448static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100449iosapic_ack_edge_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450{
Thomas Gleixner91ce72e02011-03-25 20:30:53 +0100451 irq_complete_move(data->irq);
452 irq_move_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453}
454
455#define iosapic_enable_edge_irq unmask_irq
456#define iosapic_disable_edge_irq nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
Simon Horman9e004eb2007-12-07 14:44:05 -0800458static struct irq_chip irq_type_iosapic_edge = {
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100459 .name = "IO-SAPIC-edge",
460 .irq_startup = iosapic_startup_edge_irq,
461 .irq_shutdown = iosapic_disable_edge_irq,
462 .irq_enable = iosapic_enable_edge_irq,
463 .irq_disable = iosapic_disable_edge_irq,
464 .irq_ack = iosapic_ack_edge_irq,
465 .irq_mask = mask_irq,
466 .irq_unmask = unmask_irq,
467 .irq_set_affinity = iosapic_set_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468};
469
Simon Horman9e004eb2007-12-07 14:44:05 -0800470static unsigned int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471iosapic_version (char __iomem *addr)
472{
473 /*
474 * IOSAPIC Version Register return 32 bit structure like:
475 * {
476 * unsigned int version : 8;
477 * unsigned int reserved1 : 8;
478 * unsigned int max_redir : 8;
479 * unsigned int reserved2 : 8;
480 * }
481 */
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900482 return __iosapic_read(addr, IOSAPIC_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483}
484
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900485static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700486{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900487 int i, irq = -ENOSPC, min_count = -1;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700488 struct iosapic_intr_info *info;
489
490 /*
491 * shared vectors for edge-triggered interrupts are not
492 * supported yet
493 */
494 if (trigger == IOSAPIC_EDGE)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900495 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700496
Roel Kluin5b592392009-02-21 23:40:27 +0100497 for (i = 0; i < NR_IRQS; i++) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700498 info = &iosapic_intr_info[i];
499 if (info->trigger == trigger && info->polarity == pol &&
Yasuaki Ishimatsuf8c087f2007-07-17 21:22:14 +0900500 (info->dmode == IOSAPIC_FIXED ||
501 info->dmode == IOSAPIC_LOWEST_PRIORITY) &&
502 can_request_irq(i, IRQF_SHARED)) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700503 if (min_count == -1 || info->count < min_count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900504 irq = i;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700505 min_count = info->count;
506 }
507 }
508 }
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900509 return irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700510}
511
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512/*
513 * if the given vector is already owned by other,
514 * assign a new vector for the other and make the vector available
515 */
516static void __init
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900517iosapic_reassign_vector (int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900519 int new_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900521 if (iosapic_intr_info[irq].count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900522 new_irq = create_irq();
523 if (new_irq < 0)
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800524 panic("%s: out of interrupt vectors!\n", __func__);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900525 printk(KERN_INFO "Reassigning vector %d to %d\n",
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900526 irq_to_vector(irq), irq_to_vector(new_irq));
527 memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq],
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900529 INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes);
530 list_move(iosapic_intr_info[irq].rtes.next,
531 &iosapic_intr_info[new_irq].rtes);
532 memset(&iosapic_intr_info[irq], 0,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900533 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900534 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
535 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 }
537}
538
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900539static inline int irq_is_shared (int irq)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700540{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900541 return (iosapic_intr_info[irq].count > 1);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700542}
543
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900544struct irq_chip*
545ia64_native_iosapic_get_irq_chip(unsigned long trigger)
546{
547 if (trigger == IOSAPIC_EDGE)
548 return &irq_type_iosapic_edge;
549 else
550 return &irq_type_iosapic_level;
551}
552
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400553static int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900554register_intr (unsigned int gsi, int irq, unsigned char delivery,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 unsigned long polarity, unsigned long trigger)
556{
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100557 struct irq_chip *chip, *irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 int index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700559 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560
561 index = find_iosapic(gsi);
562 if (index < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900563 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800564 __func__, gsi);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400565 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 }
567
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900568 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700569 if (!rte) {
Tony Luck4de0a752010-10-05 15:41:25 -0700570 rte = kzalloc(sizeof (*rte), GFP_ATOMIC);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700571 if (!rte) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900572 printk(KERN_WARNING "%s: cannot allocate memory\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800573 __func__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400574 return -ENOMEM;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700575 }
576
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900577 rte->iosapic = &iosapic_lists[index];
578 rte->rte_index = gsi - rte->iosapic->gsi_base;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700579 rte->refcnt++;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900580 list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes);
581 iosapic_intr_info[irq].count++;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700582 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700583 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900584 else if (rte->refcnt == NO_REF_RTE) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900585 struct iosapic_intr_info *info = &iosapic_intr_info[irq];
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900586 if (info->count > 0 &&
587 (info->trigger != trigger || info->polarity != polarity)){
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900588 printk (KERN_WARNING
589 "%s: cannot override the interrupt\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800590 __func__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400591 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700592 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900593 rte->refcnt++;
594 iosapic_intr_info[irq].count++;
595 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700596 }
597
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900598 iosapic_intr_info[irq].polarity = polarity;
599 iosapic_intr_info[irq].dmode = delivery;
600 iosapic_intr_info[irq].trigger = trigger;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900602 irq_type = iosapic_get_irq_chip(trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100604 chip = irq_get_chip(irq);
605 if (irq_type != NULL && chip != irq_type) {
606 if (chip != &no_irq_chip)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900607 printk(KERN_WARNING
608 "%s: changing vector %d from %s to %s\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800609 __func__, irq_to_vector(irq),
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100610 chip->name, irq_type->name);
611 chip = irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 }
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100613 __irq_set_chip_handler_name_locked(irq, chip, trigger == IOSAPIC_EDGE ?
614 handle_edge_irq : handle_level_irq,
615 NULL);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400616 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617}
618
619static unsigned int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900620get_target_cpu (unsigned int gsi, int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621{
622#ifdef CONFIG_SMP
623 static int cpu = -1;
Ashok Rajff741902005-11-11 14:32:40 -0800624 extern int cpe_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900625 cpumask_t domain = irq_to_domain(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626
627 /*
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700628 * In case of vector shared by multiple RTEs, all RTEs that
629 * share the vector need to use the same destination CPU.
630 */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900631 if (iosapic_intr_info[irq].count)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900632 return iosapic_intr_info[irq].dest;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700633
634 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 * If the platform supports redirection via XTP, let it
636 * distribute interrupts.
637 */
638 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
639 return cpu_physical_id(smp_processor_id());
640
641 /*
642 * Some interrupts (ACPI SCI, for instance) are registered
643 * before the BSP is marked as online.
644 */
645 if (!cpu_online(smp_processor_id()))
646 return cpu_physical_id(smp_processor_id());
647
Ashok Rajff741902005-11-11 14:32:40 -0800648#ifdef CONFIG_ACPI
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900649 if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR)
Ashok Rajb88e9262006-01-19 16:18:47 -0800650 return get_cpei_target_cpu();
Ashok Rajff741902005-11-11 14:32:40 -0800651#endif
652
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653#ifdef CONFIG_NUMA
654 {
655 int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
Rusty Russellfbb776c2008-12-26 22:23:40 +1030656 const struct cpumask *cpu_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
658 iosapic_index = find_iosapic(gsi);
659 if (iosapic_index < 0 ||
660 iosapic_lists[iosapic_index].node == MAX_NUMNODES)
661 goto skip_numa_setup;
662
Rusty Russellfbb776c2008-12-26 22:23:40 +1030663 cpu_mask = cpumask_of_node(iosapic_lists[iosapic_index].node);
664 num_cpus = 0;
665 for_each_cpu_and(numa_cpu, cpu_mask, &domain) {
666 if (cpu_online(numa_cpu))
667 num_cpus++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 }
669
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 if (!num_cpus)
671 goto skip_numa_setup;
672
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900673 /* Use irq assignment to distribute across cpus in node */
674 cpu_index = irq % num_cpus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675
Rusty Russellfbb776c2008-12-26 22:23:40 +1030676 for_each_cpu_and(numa_cpu, cpu_mask, &domain)
677 if (cpu_online(numa_cpu) && i++ >= cpu_index)
678 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
Rusty Russellfbb776c2008-12-26 22:23:40 +1030680 if (numa_cpu < nr_cpu_ids)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 return cpu_physical_id(numa_cpu);
682 }
683skip_numa_setup:
684#endif
685 /*
686 * Otherwise, round-robin interrupt vectors across all the
687 * processors. (It'd be nice if we could be smarter in the
688 * case of NUMA.)
689 */
690 do {
Rusty Russellfbb776c2008-12-26 22:23:40 +1030691 if (++cpu >= nr_cpu_ids)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 cpu = 0;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900693 } while (!cpu_online(cpu) || !cpu_isset(cpu, domain));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
695 return cpu_physical_id(cpu);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900696#else /* CONFIG_SMP */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 return cpu_physical_id(smp_processor_id());
698#endif
699}
700
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900701static inline unsigned char choose_dmode(void)
702{
703#ifdef CONFIG_SMP
704 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
705 return IOSAPIC_LOWEST_PRIORITY;
706#endif
707 return IOSAPIC_FIXED;
708}
709
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710/*
711 * ACPI can describe IOSAPIC interrupts via static tables and namespace
712 * methods. This provides an interface to register those interrupts and
713 * program the IOSAPIC RTE.
714 */
715int
716iosapic_register_intr (unsigned int gsi,
717 unsigned long polarity, unsigned long trigger)
718{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900719 int irq, mask = 1, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 unsigned int dest;
721 unsigned long flags;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700722 struct iosapic_rte_info *rte;
723 u32 low32;
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900724 unsigned char dmode;
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100725 struct irq_desc *desc;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900726
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 /*
728 * If this GSI has already been registered (i.e., it's a
729 * shared interrupt, or we lost a race to register it),
730 * don't touch the RTE.
731 */
732 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900733 irq = __gsi_to_irq(gsi);
734 if (irq > 0) {
735 rte = find_rte(irq, gsi);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900736 if(iosapic_intr_info[irq].count == 0) {
737 assign_irq_vector(irq);
738 dynamic_irq_init(irq);
739 } else if (rte->refcnt != NO_REF_RTE) {
740 rte->refcnt++;
741 goto unlock_iosapic_lock;
742 }
743 } else
744 irq = create_irq();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700746 /* If vector is running out, we try to find a sharable vector */
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900747 if (irq < 0) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900748 irq = iosapic_find_sharable_irq(trigger, polarity);
749 if (irq < 0)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900750 goto unlock_iosapic_lock;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900751 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700752
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100753 desc = irq_to_desc(irq);
754 raw_spin_lock(&desc->lock);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900755 dest = get_target_cpu(gsi, irq);
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900756 dmode = choose_dmode();
757 err = register_intr(gsi, irq, dmode, polarity, trigger);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900758 if (err < 0) {
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100759 raw_spin_unlock(&desc->lock);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900760 irq = err;
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900761 goto unlock_iosapic_lock;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900762 }
763
764 /*
765 * If the vector is shared and already unmasked for other
766 * interrupt sources, don't mask it.
767 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900768 low32 = iosapic_intr_info[irq].low32;
769 if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK))
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900770 mask = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900771 set_rte(gsi, irq, dest, mask);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700772
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
774 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
775 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900776 cpu_logical_id(dest), dest, irq_to_vector(irq));
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900777
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100778 raw_spin_unlock(&desc->lock);
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900779 unlock_iosapic_lock:
780 spin_unlock_irqrestore(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900781 return irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782}
783
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784void
785iosapic_unregister_intr (unsigned int gsi)
786{
787 unsigned long flags;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900788 int irq, index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700789 u32 low32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 unsigned long trigger, polarity;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700791 unsigned int dest;
792 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
794 /*
795 * If the irq associated with the gsi is not found,
796 * iosapic_unregister_intr() is unbalanced. We need to check
797 * this again after getting locks.
798 */
799 irq = gsi_to_irq(gsi);
800 if (irq < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900801 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
802 gsi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 WARN_ON(1);
804 return;
805 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900807 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900808 if ((rte = find_rte(irq, gsi)) == NULL) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900809 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
810 gsi);
811 WARN_ON(1);
812 goto out;
813 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900815 if (--rte->refcnt > 0)
816 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900818 rte->refcnt = NO_REF_RTE;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900819
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900820 /* Mask the interrupt */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900821 low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900822 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900824 iosapic_intr_info[irq].count--;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900825 index = find_iosapic(gsi);
826 iosapic_lists[index].rtes_inuse--;
827 WARN_ON(iosapic_lists[index].rtes_inuse < 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900829 trigger = iosapic_intr_info[irq].trigger;
830 polarity = iosapic_intr_info[irq].polarity;
831 dest = iosapic_intr_info[irq].dest;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900832 printk(KERN_INFO
833 "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
834 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
835 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900836 cpu_logical_id(dest), dest, irq_to_vector(irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900838 if (iosapic_intr_info[irq].count == 0) {
Alex Williamson451fe002007-01-24 22:48:04 -0700839#ifdef CONFIG_SMP
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900840 /* Clear affinity */
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100841 cpumask_setall(irq_get_irq_data(irq)->affinity);
Alex Williamson451fe002007-01-24 22:48:04 -0700842#endif
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900843 /* Clear the interrupt information */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900844 iosapic_intr_info[irq].dest = 0;
845 iosapic_intr_info[irq].dmode = 0;
846 iosapic_intr_info[irq].polarity = 0;
847 iosapic_intr_info[irq].trigger = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900848 iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700849
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900850 /* Destroy and reserve IRQ */
851 destroy_and_reserve_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700853 out:
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900854 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856
857/*
858 * ACPI calls this when it finds an entry for a platform interrupt.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 */
860int __init
861iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
862 int iosapic_vector, u16 eid, u16 id,
863 unsigned long polarity, unsigned long trigger)
864{
865 static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
866 unsigned char delivery;
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900867 int irq, vector, mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 unsigned int dest = ((id << 8) | eid) & 0xffff;
869
870 switch (int_type) {
871 case ACPI_INTERRUPT_PMI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900872 irq = vector = iosapic_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900873 bind_irq_vector(irq, vector, CPU_MASK_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 /*
875 * since PMI vector is alloc'd by FW(ACPI) not by kernel,
876 * we need to make sure the vector is available
877 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900878 iosapic_reassign_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 delivery = IOSAPIC_PMI;
880 break;
881 case ACPI_INTERRUPT_INIT:
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900882 irq = create_irq();
883 if (irq < 0)
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800884 panic("%s: out of interrupt vectors!\n", __func__);
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900885 vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 delivery = IOSAPIC_INIT;
887 break;
888 case ACPI_INTERRUPT_CPEI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900889 irq = vector = IA64_CPE_VECTOR;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900890 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Kenji Kaneshigeaa0ebec2007-11-09 10:51:01 +0900891 delivery = IOSAPIC_FIXED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 mask = 1;
893 break;
894 default:
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800895 printk(KERN_ERR "%s: invalid int type 0x%x\n", __func__,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900896 int_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 return -1;
898 }
899
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900900 register_intr(gsi, irq, delivery, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900902 printk(KERN_INFO
903 "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
904 " vector %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
906 int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
907 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
908 cpu_logical_id(dest), dest, vector);
909
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900910 set_rte(gsi, irq, dest, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 return vector;
912}
913
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914/*
915 * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 */
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800917void iosapic_override_isa_irq(unsigned int isa_irq, unsigned int gsi,
918 unsigned long polarity, unsigned long trigger)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900920 int vector, irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 unsigned int dest = cpu_physical_id(smp_processor_id());
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900922 unsigned char dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900924 irq = vector = isa_irq_to_vector(isa_irq);
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900925 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900926 dmode = choose_dmode();
927 register_intr(gsi, irq, dmode, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928
929 DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
930 isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
931 polarity == IOSAPIC_POL_HIGH ? "high" : "low",
932 cpu_logical_id(dest), dest, vector);
933
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900934 set_rte(gsi, irq, dest, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935}
936
937void __init
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900938ia64_native_iosapic_pcat_compat_init(void)
939{
940 if (pcat_compat) {
941 /*
942 * Disable the compatibility mode interrupts (8259 style),
943 * needs IN/OUT support enabled.
944 */
945 printk(KERN_INFO
946 "%s: Disabling PC-AT compatible 8259 interrupts\n",
947 __func__);
948 outb(0xff, 0xA1);
949 outb(0xff, 0x21);
950 }
951}
952
953void __init
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954iosapic_system_init (int system_pcat_compat)
955{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900956 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900958 for (irq = 0; irq < NR_IRQS; ++irq) {
959 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900960 /* mark as unused */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900961 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900962
963 iosapic_intr_info[irq].count = 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700964 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965
966 pcat_compat = system_pcat_compat;
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900967 if (pcat_compat)
968 iosapic_pcat_compat_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969}
970
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700971static inline int
972iosapic_alloc (void)
973{
974 int index;
975
976 for (index = 0; index < NR_IOSAPICS; index++)
977 if (!iosapic_lists[index].addr)
978 return index;
979
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800980 printk(KERN_WARNING "%s: failed to allocate iosapic\n", __func__);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700981 return -1;
982}
983
984static inline void
985iosapic_free (int index)
986{
987 memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0]));
988}
989
990static inline int
991iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver)
992{
993 int index;
994 unsigned int gsi_end, base, end;
995
996 /* check gsi range */
997 gsi_end = gsi_base + ((ver >> 16) & 0xff);
998 for (index = 0; index < NR_IOSAPICS; index++) {
999 if (!iosapic_lists[index].addr)
1000 continue;
1001
1002 base = iosapic_lists[index].gsi_base;
1003 end = base + iosapic_lists[index].num_rte - 1;
1004
Satoru Takeuchie6d1ba52006-03-27 17:13:46 +09001005 if (gsi_end < base || end < gsi_base)
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001006 continue; /* OK */
1007
1008 return -EBUSY;
1009 }
1010 return 0;
1011}
1012
Hanjun Guoffa90952013-03-08 12:33:35 +08001013static int
1014iosapic_delete_rte(unsigned int irq, unsigned int gsi)
1015{
1016 struct iosapic_rte_info *rte, *temp;
1017
1018 list_for_each_entry_safe(rte, temp, &iosapic_intr_info[irq].rtes,
1019 rte_list) {
1020 if (rte->iosapic->gsi_base + rte->rte_index == gsi) {
1021 if (rte->refcnt)
1022 return -EBUSY;
1023
1024 list_del(&rte->rte_list);
1025 kfree(rte);
1026 return 0;
1027 }
1028 }
1029
1030 return -EINVAL;
1031}
1032
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -08001033int iosapic_init(unsigned long phys_addr, unsigned int gsi_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034{
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001035 int num_rte, err, index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 unsigned int isa_irq, ver;
1037 char __iomem *addr;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001038 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001040 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001041 index = find_iosapic(gsi_base);
1042 if (index >= 0) {
1043 spin_unlock_irqrestore(&iosapic_lock, flags);
1044 return -EBUSY;
1045 }
1046
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001047 addr = ioremap(phys_addr, 0);
Roel Kluine7369e02009-08-11 14:52:11 -07001048 if (addr == NULL) {
1049 spin_unlock_irqrestore(&iosapic_lock, flags);
1050 return -ENOMEM;
1051 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001052 ver = iosapic_version(addr);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001053 if ((err = iosapic_check_gsi_range(gsi_base, ver))) {
1054 iounmap(addr);
1055 spin_unlock_irqrestore(&iosapic_lock, flags);
1056 return err;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001057 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001058
1059 /*
1060 * The MAX_REDIR register holds the highest input pin number
1061 * (starting from 0). We add 1 so that we can use it for
1062 * number of pins (= RTEs)
1063 */
1064 num_rte = ((ver >> 16) & 0xff) + 1;
1065
1066 index = iosapic_alloc();
1067 iosapic_lists[index].addr = addr;
1068 iosapic_lists[index].gsi_base = gsi_base;
1069 iosapic_lists[index].num_rte = num_rte;
1070#ifdef CONFIG_NUMA
1071 iosapic_lists[index].node = MAX_NUMNODES;
1072#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001073 spin_lock_init(&iosapic_lists[index].lock);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001074 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
1076 if ((gsi_base == 0) && pcat_compat) {
1077 /*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001078 * Map the legacy ISA devices into the IOSAPIC data. Some of
1079 * these may get reprogrammed later on with data from the ACPI
1080 * Interrupt Source Override table.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 */
1082 for (isa_irq = 0; isa_irq < 16; ++isa_irq)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001083 iosapic_override_isa_irq(isa_irq, isa_irq,
1084 IOSAPIC_POL_HIGH,
1085 IOSAPIC_EDGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 }
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001087 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088}
1089
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -08001090int iosapic_remove(unsigned int gsi_base)
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001091{
Hanjun Guoffa90952013-03-08 12:33:35 +08001092 int i, irq, index, err = 0;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001093 unsigned long flags;
1094
1095 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001096 index = find_iosapic(gsi_base);
1097 if (index < 0) {
1098 printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001099 __func__, gsi_base);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001100 goto out;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001101 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001102
1103 if (iosapic_lists[index].rtes_inuse) {
1104 err = -EBUSY;
1105 printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001106 __func__, gsi_base);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001107 goto out;
1108 }
1109
Hanjun Guoffa90952013-03-08 12:33:35 +08001110 for (i = gsi_base; i < gsi_base + iosapic_lists[index].num_rte; i++) {
1111 irq = __gsi_to_irq(i);
1112 if (irq < 0)
1113 continue;
1114
1115 err = iosapic_delete_rte(irq, i);
1116 if (err)
1117 goto out;
1118 }
1119
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001120 iounmap(iosapic_lists[index].addr);
1121 iosapic_free(index);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001122 out:
1123 spin_unlock_irqrestore(&iosapic_lock, flags);
1124 return err;
1125}
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001126
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127#ifdef CONFIG_NUMA
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -08001128void map_iosapic_to_node(unsigned int gsi_base, int node)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129{
1130 int index;
1131
1132 index = find_iosapic(gsi_base);
1133 if (index < 0) {
1134 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001135 __func__, gsi_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 return;
1137 }
1138 iosapic_lists[index].node = node;
1139 return;
1140}
1141#endif