blob: 750403c62928e1bd0828527af3fd996abcd0b531 [file] [log] [blame]
Catalin Marinas9703d9d2012-03-05 11:49:27 +00001/*
2 * Low-level CPU initialisation
3 * Based on arch/arm/kernel/head.S
4 *
5 * Copyright (C) 1994-2002 Russell King
6 * Copyright (C) 2003-2012 ARM Ltd.
7 * Authors: Catalin Marinas <catalin.marinas@arm.com>
8 * Will Deacon <will.deacon@arm.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#include <linux/linkage.h>
24#include <linux/init.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010025#include <linux/irqchip/arm-gic-v3.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000026
27#include <asm/assembler.h>
28#include <asm/ptrace.h>
29#include <asm/asm-offsets.h>
Catalin Marinasc218bca2014-03-26 18:25:55 +000030#include <asm/cache.h>
Javi Merino0359b0e2012-08-29 18:32:18 +010031#include <asm/cputype.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000032#include <asm/memory.h>
33#include <asm/thread_info.h>
34#include <asm/pgtable-hwdef.h>
35#include <asm/pgtable.h>
36#include <asm/page.h>
Marc Zyngierf35a9202012-10-26 15:40:05 +010037#include <asm/virt.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000038
Catalin Marinas9703d9d2012-03-05 11:49:27 +000039#define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
40
Ard Biesheuvel41903122014-08-13 18:53:03 +010041#if (TEXT_OFFSET & 0xfff) != 0
42#error TEXT_OFFSET must be at least 4KB aligned
43#elif (PAGE_OFFSET & 0x1fffff) != 0
Mark Rutlandda57a362014-06-24 16:51:37 +010044#error PAGE_OFFSET must be at least 2MB aligned
Ard Biesheuvel41903122014-08-13 18:53:03 +010045#elif TEXT_OFFSET > 0x1fffff
Mark Rutlandda57a362014-06-24 16:51:37 +010046#error TEXT_OFFSET must be less than 2MB
Catalin Marinas9703d9d2012-03-05 11:49:27 +000047#endif
48
Mark Rutlandbd00cd5f2014-06-24 16:51:35 +010049 .macro pgtbl, ttb0, ttb1, virt_to_phys
50 ldr \ttb1, =swapper_pg_dir
51 ldr \ttb0, =idmap_pg_dir
52 add \ttb1, \ttb1, \virt_to_phys
53 add \ttb0, \ttb0, \virt_to_phys
Catalin Marinas9703d9d2012-03-05 11:49:27 +000054 .endm
55
56#ifdef CONFIG_ARM64_64K_PAGES
57#define BLOCK_SHIFT PAGE_SHIFT
58#define BLOCK_SIZE PAGE_SIZE
Catalin Marinas383c2792014-07-21 15:54:50 +010059#define TABLE_SHIFT PMD_SHIFT
Catalin Marinas9703d9d2012-03-05 11:49:27 +000060#else
61#define BLOCK_SHIFT SECTION_SHIFT
62#define BLOCK_SIZE SECTION_SIZE
Catalin Marinas383c2792014-07-21 15:54:50 +010063#define TABLE_SHIFT PUD_SHIFT
Catalin Marinas9703d9d2012-03-05 11:49:27 +000064#endif
65
66#define KERNEL_START KERNEL_RAM_VADDR
67#define KERNEL_END _end
68
69/*
70 * Initial memory map attributes.
71 */
72#ifndef CONFIG_SMP
73#define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF
74#define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF
75#else
76#define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF | PTE_SHARED
77#define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S
78#endif
79
80#ifdef CONFIG_ARM64_64K_PAGES
81#define MM_MMUFLAGS PTE_ATTRINDX(MT_NORMAL) | PTE_FLAGS
Catalin Marinas9703d9d2012-03-05 11:49:27 +000082#else
83#define MM_MMUFLAGS PMD_ATTRINDX(MT_NORMAL) | PMD_FLAGS
Catalin Marinas9703d9d2012-03-05 11:49:27 +000084#endif
85
86/*
87 * Kernel startup entry point.
88 * ---------------------------
89 *
90 * The requirements are:
91 * MMU = off, D-cache = off, I-cache = on or off,
92 * x0 = physical address to the FDT blob.
93 *
94 * This code is mostly position independent so you call this at
95 * __pa(PAGE_OFFSET + TEXT_OFFSET).
96 *
97 * Note that the callee-saved registers are used for storing variables
98 * that are useful before the MMU is enabled. The allocations are described
99 * in the entry routines.
100 */
101 __HEAD
102
103 /*
104 * DO NOT MODIFY. Image header expected by Linux boot-loaders.
105 */
Mark Salter3c7f2552014-04-15 22:47:52 -0400106#ifdef CONFIG_EFI
107efi_head:
108 /*
109 * This add instruction has no meaningful effect except that
110 * its opcode forms the magic "MZ" signature required by UEFI.
111 */
112 add x13, x18, #0x16
113 b stext
114#else
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000115 b stext // branch to kernel start, magic
116 .long 0 // reserved
Mark Salter3c7f2552014-04-15 22:47:52 -0400117#endif
Mark Rutlanda2c1d732014-06-24 16:51:36 +0100118 .quad _kernel_offset_le // Image load offset from start of RAM, little-endian
119 .quad _kernel_size_le // Effective size of kernel image, little-endian
120 .quad _kernel_flags_le // Informative flags, little-endian
Roy Franz4370eec2013-08-15 00:10:00 +0100121 .quad 0 // reserved
122 .quad 0 // reserved
123 .quad 0 // reserved
124 .byte 0x41 // Magic number, "ARM\x64"
125 .byte 0x52
126 .byte 0x4d
127 .byte 0x64
Mark Salter3c7f2552014-04-15 22:47:52 -0400128#ifdef CONFIG_EFI
129 .long pe_header - efi_head // Offset to the PE header.
130#else
Roy Franz4370eec2013-08-15 00:10:00 +0100131 .word 0 // reserved
Mark Salter3c7f2552014-04-15 22:47:52 -0400132#endif
133
134#ifdef CONFIG_EFI
Ard Biesheuvel95b39592014-10-08 16:11:27 +0200135 .globl stext_offset
136 .set stext_offset, stext - efi_head
Mark Salter3c7f2552014-04-15 22:47:52 -0400137 .align 3
138pe_header:
139 .ascii "PE"
140 .short 0
141coff_header:
142 .short 0xaa64 // AArch64
143 .short 2 // nr_sections
144 .long 0 // TimeDateStamp
145 .long 0 // PointerToSymbolTable
146 .long 1 // NumberOfSymbols
147 .short section_table - optional_header // SizeOfOptionalHeader
148 .short 0x206 // Characteristics.
149 // IMAGE_FILE_DEBUG_STRIPPED |
150 // IMAGE_FILE_EXECUTABLE_IMAGE |
151 // IMAGE_FILE_LINE_NUMS_STRIPPED
152optional_header:
153 .short 0x20b // PE32+ format
154 .byte 0x02 // MajorLinkerVersion
155 .byte 0x14 // MinorLinkerVersion
Ard Biesheuvelc16173f2014-07-30 11:59:03 +0100156 .long _end - stext // SizeOfCode
Mark Salter3c7f2552014-04-15 22:47:52 -0400157 .long 0 // SizeOfInitializedData
158 .long 0 // SizeOfUninitializedData
159 .long efi_stub_entry - efi_head // AddressOfEntryPoint
Ard Biesheuvel95b39592014-10-08 16:11:27 +0200160 .long stext_offset // BaseOfCode
Mark Salter3c7f2552014-04-15 22:47:52 -0400161
162extra_header_fields:
163 .quad 0 // ImageBase
Ard Biesheuvelea6bc802014-10-10 11:25:24 +0200164 .long 0x1000 // SectionAlignment
Ard Biesheuvela352ea32014-10-10 18:42:55 +0200165 .long PECOFF_FILE_ALIGNMENT // FileAlignment
Mark Salter3c7f2552014-04-15 22:47:52 -0400166 .short 0 // MajorOperatingSystemVersion
167 .short 0 // MinorOperatingSystemVersion
168 .short 0 // MajorImageVersion
169 .short 0 // MinorImageVersion
170 .short 0 // MajorSubsystemVersion
171 .short 0 // MinorSubsystemVersion
172 .long 0 // Win32VersionValue
173
Ard Biesheuvelc16173f2014-07-30 11:59:03 +0100174 .long _end - efi_head // SizeOfImage
Mark Salter3c7f2552014-04-15 22:47:52 -0400175
176 // Everything before the kernel image is considered part of the header
Ard Biesheuvel95b39592014-10-08 16:11:27 +0200177 .long stext_offset // SizeOfHeaders
Mark Salter3c7f2552014-04-15 22:47:52 -0400178 .long 0 // CheckSum
179 .short 0xa // Subsystem (EFI application)
180 .short 0 // DllCharacteristics
181 .quad 0 // SizeOfStackReserve
182 .quad 0 // SizeOfStackCommit
183 .quad 0 // SizeOfHeapReserve
184 .quad 0 // SizeOfHeapCommit
185 .long 0 // LoaderFlags
186 .long 0x6 // NumberOfRvaAndSizes
187
188 .quad 0 // ExportTable
189 .quad 0 // ImportTable
190 .quad 0 // ResourceTable
191 .quad 0 // ExceptionTable
192 .quad 0 // CertificationTable
193 .quad 0 // BaseRelocationTable
194
195 // Section table
196section_table:
197
198 /*
199 * The EFI application loader requires a relocation section
200 * because EFI applications must be relocatable. This is a
201 * dummy section as far as we are concerned.
202 */
203 .ascii ".reloc"
204 .byte 0
205 .byte 0 // end of 0 padding of section name
206 .long 0
207 .long 0
208 .long 0 // SizeOfRawData
209 .long 0 // PointerToRawData
210 .long 0 // PointerToRelocations
211 .long 0 // PointerToLineNumbers
212 .short 0 // NumberOfRelocations
213 .short 0 // NumberOfLineNumbers
214 .long 0x42100040 // Characteristics (section flags)
215
216
217 .ascii ".text"
218 .byte 0
219 .byte 0
220 .byte 0 // end of 0 padding of section name
Ard Biesheuvelc16173f2014-07-30 11:59:03 +0100221 .long _end - stext // VirtualSize
Ard Biesheuvel95b39592014-10-08 16:11:27 +0200222 .long stext_offset // VirtualAddress
Mark Salter3c7f2552014-04-15 22:47:52 -0400223 .long _edata - stext // SizeOfRawData
Ard Biesheuvel95b39592014-10-08 16:11:27 +0200224 .long stext_offset // PointerToRawData
Mark Salter3c7f2552014-04-15 22:47:52 -0400225
226 .long 0 // PointerToRelocations (0 for executables)
227 .long 0 // PointerToLineNumbers (0 for executables)
228 .short 0 // NumberOfRelocations (0 for executables)
229 .short 0 // NumberOfLineNumbers (0 for executables)
230 .long 0xe0500020 // Characteristics (section flags)
Ard Biesheuvelea6bc802014-10-10 11:25:24 +0200231
232 /*
233 * EFI will load stext onwards at the 4k section alignment
234 * described in the PE/COFF header. To ensure that instruction
235 * sequences using an adrp and a :lo12: immediate will function
236 * correctly at this alignment, we must ensure that stext is
237 * placed at a 4k boundary in the Image to begin with.
238 */
239 .align 12
Mark Salter3c7f2552014-04-15 22:47:52 -0400240#endif
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000241
242ENTRY(stext)
243 mov x21, x0 // x21=FDT
Matthew Leach828e9832013-10-11 14:52:16 +0100244 bl el2_setup // Drop to EL1, w20=cpu_boot_mode
Marc Zyngierf35a9202012-10-26 15:40:05 +0100245 bl __calc_phys_offset // x24=PHYS_OFFSET, x28=PHYS_OFFSET-PAGE_OFFSET
Matthew Leach828e9832013-10-11 14:52:16 +0100246 bl set_cpu_boot_mode_flag
Marc Zyngiera591ede2015-03-18 14:55:20 +0000247
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000248 bl __vet_fdt
249 bl __create_page_tables // x25=TTBR0, x26=TTBR1
250 /*
Marc Zyngiera591ede2015-03-18 14:55:20 +0000251 * The following calls CPU setup code, see arch/arm64/mm/proc.S for
252 * details.
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000253 * On return, the CPU will be ready for the MMU to be turned on and
254 * the TCR will have been set.
255 */
Ard Biesheuvela871d352015-03-04 11:51:48 +0100256 ldr x27, =__mmap_switched // address to jump to after
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000257 // MMU has been enabled
Ard Biesheuvel8b0a9572015-03-17 08:59:53 +0100258 adr_l lr, __enable_mmu // return (PIC) address
Marc Zyngiera591ede2015-03-18 14:55:20 +0000259 b __cpu_setup // initialise processor
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000260ENDPROC(stext)
261
262/*
Laura Abbott034edab2014-11-21 13:50:41 -0800263 * Determine validity of the x21 FDT pointer.
264 * The dtb must be 8-byte aligned and live in the first 512M of memory.
265 */
266__vet_fdt:
267 tst x21, #0x7
268 b.ne 1f
269 cmp x21, x24
270 b.lt 1f
271 mov x0, #(1 << 29)
272 add x0, x0, x24
273 cmp x21, x0
274 b.ge 1f
275 ret
2761:
277 mov x21, #0
278 ret
279ENDPROC(__vet_fdt)
280/*
281 * Macro to create a table entry to the next page.
282 *
283 * tbl: page table address
284 * virt: virtual address
285 * shift: #imm page table shift
286 * ptrs: #imm pointers per table page
287 *
288 * Preserves: virt
289 * Corrupts: tmp1, tmp2
290 * Returns: tbl -> next level table page address
291 */
292 .macro create_table_entry, tbl, virt, shift, ptrs, tmp1, tmp2
293 lsr \tmp1, \virt, #\shift
294 and \tmp1, \tmp1, #\ptrs - 1 // table index
295 add \tmp2, \tbl, #PAGE_SIZE
296 orr \tmp2, \tmp2, #PMD_TYPE_TABLE // address of next table and entry type
297 str \tmp2, [\tbl, \tmp1, lsl #3]
298 add \tbl, \tbl, #PAGE_SIZE // next level table page
299 .endm
300
301/*
302 * Macro to populate the PGD (and possibily PUD) for the corresponding
303 * block entry in the next level (tbl) for the given virtual address.
304 *
305 * Preserves: tbl, next, virt
306 * Corrupts: tmp1, tmp2
307 */
308 .macro create_pgd_entry, tbl, virt, tmp1, tmp2
309 create_table_entry \tbl, \virt, PGDIR_SHIFT, PTRS_PER_PGD, \tmp1, \tmp2
310#if SWAPPER_PGTABLE_LEVELS == 3
311 create_table_entry \tbl, \virt, TABLE_SHIFT, PTRS_PER_PTE, \tmp1, \tmp2
312#endif
313 .endm
314
315/*
316 * Macro to populate block entries in the page table for the start..end
317 * virtual range (inclusive).
318 *
319 * Preserves: tbl, flags
320 * Corrupts: phys, start, end, pstate
321 */
322 .macro create_block_map, tbl, flags, phys, start, end
323 lsr \phys, \phys, #BLOCK_SHIFT
324 lsr \start, \start, #BLOCK_SHIFT
325 and \start, \start, #PTRS_PER_PTE - 1 // table index
326 orr \phys, \flags, \phys, lsl #BLOCK_SHIFT // table entry
327 lsr \end, \end, #BLOCK_SHIFT
328 and \end, \end, #PTRS_PER_PTE - 1 // table end index
3299999: str \phys, [\tbl, \start, lsl #3] // store the entry
330 add \start, \start, #1 // next entry
331 add \phys, \phys, #BLOCK_SIZE // next block
332 cmp \start, \end
333 b.ls 9999b
334 .endm
335
336/*
337 * Setup the initial page tables. We only setup the barest amount which is
338 * required to get the kernel running. The following sections are required:
339 * - identity mapping to enable the MMU (low address, TTBR0)
340 * - first few MB of the kernel linear mapping to jump to once the MMU has
341 * been enabled, including the FDT blob (TTBR1)
342 * - pgd entry for fixed mappings (TTBR1)
343 */
344__create_page_tables:
345 pgtbl x25, x26, x28 // idmap_pg_dir and swapper_pg_dir addresses
346 mov x27, lr
347
348 /*
349 * Invalidate the idmap and swapper page tables to avoid potential
350 * dirty cache lines being evicted.
351 */
352 mov x0, x25
353 add x1, x26, #SWAPPER_DIR_SIZE
354 bl __inval_cache_range
355
356 /*
357 * Clear the idmap and swapper page tables.
358 */
359 mov x0, x25
360 add x6, x26, #SWAPPER_DIR_SIZE
3611: stp xzr, xzr, [x0], #16
362 stp xzr, xzr, [x0], #16
363 stp xzr, xzr, [x0], #16
364 stp xzr, xzr, [x0], #16
365 cmp x0, x6
366 b.lo 1b
367
368 ldr x7, =MM_MMUFLAGS
369
370 /*
371 * Create the identity mapping.
372 */
373 mov x0, x25 // idmap_pg_dir
374 ldr x3, =KERNEL_START
375 add x3, x3, x28 // __pa(KERNEL_START)
376 create_pgd_entry x0, x3, x5, x6
377 ldr x6, =KERNEL_END
378 mov x5, x3 // __pa(KERNEL_START)
379 add x6, x6, x28 // __pa(KERNEL_END)
380 create_block_map x0, x7, x3, x5, x6
381
382 /*
383 * Map the kernel image (starting with PHYS_OFFSET).
384 */
385 mov x0, x26 // swapper_pg_dir
386 mov x5, #PAGE_OFFSET
387 create_pgd_entry x0, x5, x3, x6
388 ldr x6, =KERNEL_END
389 mov x3, x24 // phys offset
390 create_block_map x0, x7, x3, x5, x6
391
392 /*
393 * Map the FDT blob (maximum 2MB; must be within 512MB of
394 * PHYS_OFFSET).
395 */
396 mov x3, x21 // FDT phys address
397 and x3, x3, #~((1 << 21) - 1) // 2MB aligned
398 mov x6, #PAGE_OFFSET
399 sub x5, x3, x24 // subtract PHYS_OFFSET
400 tst x5, #~((1 << 29) - 1) // within 512MB?
401 csel x21, xzr, x21, ne // zero the FDT pointer
402 b.ne 1f
403 add x5, x5, x6 // __va(FDT blob)
404 add x6, x5, #1 << 21 // 2MB for the FDT blob
405 sub x6, x6, #1 // inclusive range
406 create_block_map x0, x7, x3, x5, x6
4071:
408 /*
409 * Since the page tables have been populated with non-cacheable
410 * accesses (MMU disabled), invalidate the idmap and swapper page
411 * tables again to remove any speculatively loaded cache lines.
412 */
413 mov x0, x25
414 add x1, x26, #SWAPPER_DIR_SIZE
415 bl __inval_cache_range
416
417 mov lr, x27
418 ret
419ENDPROC(__create_page_tables)
420 .ltorg
421
Laura Abbott034edab2014-11-21 13:50:41 -0800422/*
Ard Biesheuvela871d352015-03-04 11:51:48 +0100423 * The following fragment of code is executed with the MMU enabled.
Laura Abbott034edab2014-11-21 13:50:41 -0800424 */
Ard Biesheuvela871d352015-03-04 11:51:48 +0100425 .set initial_sp, init_thread_union + THREAD_START_SP
Laura Abbott034edab2014-11-21 13:50:41 -0800426__mmap_switched:
Ard Biesheuvela871d352015-03-04 11:51:48 +0100427 adr_l x6, __bss_start
428 adr_l x7, __bss_stop
Laura Abbott034edab2014-11-21 13:50:41 -0800429
Laura Abbott034edab2014-11-21 13:50:41 -08004301: cmp x6, x7
431 b.hs 2f
432 str xzr, [x6], #8 // Clear BSS
433 b 1b
4342:
Ard Biesheuvela871d352015-03-04 11:51:48 +0100435 adr_l sp, initial_sp, x4
436 str_l x21, __fdt_pointer, x5 // Save FDT pointer
437 str_l x24, memstart_addr, x6 // Save PHYS_OFFSET
Laura Abbott034edab2014-11-21 13:50:41 -0800438 mov x29, #0
439 b start_kernel
440ENDPROC(__mmap_switched)
441
442/*
443 * end early head section, begin head code that is also used for
444 * hotplug and needs to have the same protections as the text region
445 */
446 .section ".text","ax"
447/*
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000448 * If we're fortunate enough to boot at EL2, ensure that the world is
449 * sane before dropping to EL1.
Matthew Leach828e9832013-10-11 14:52:16 +0100450 *
451 * Returns either BOOT_CPU_MODE_EL1 or BOOT_CPU_MODE_EL2 in x20 if
452 * booted in EL1 or EL2 respectively.
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000453 */
454ENTRY(el2_setup)
455 mrs x0, CurrentEL
Marc Zyngier974c8e42014-06-06 14:16:21 +0100456 cmp x0, #CurrentEL_EL2
Matthew Leach9cf71722013-10-11 14:52:17 +0100457 b.ne 1f
458 mrs x0, sctlr_el2
459CPU_BE( orr x0, x0, #(1 << 25) ) // Set the EE bit for EL2
460CPU_LE( bic x0, x0, #(1 << 25) ) // Clear the EE bit for EL2
461 msr sctlr_el2, x0
462 b 2f
4631: mrs x0, sctlr_el1
464CPU_BE( orr x0, x0, #(3 << 24) ) // Set the EE and E0E bits for EL1
465CPU_LE( bic x0, x0, #(3 << 24) ) // Clear the EE and E0E bits for EL1
466 msr sctlr_el1, x0
Matthew Leach828e9832013-10-11 14:52:16 +0100467 mov w20, #BOOT_CPU_MODE_EL1 // This cpu booted in EL1
Matthew Leach9cf71722013-10-11 14:52:17 +0100468 isb
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000469 ret
470
471 /* Hyp configuration. */
Matthew Leach9cf71722013-10-11 14:52:17 +01004722: mov x0, #(1 << 31) // 64-bit EL1
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000473 msr hcr_el2, x0
474
475 /* Generic timers. */
476 mrs x0, cnthctl_el2
477 orr x0, x0, #3 // Enable EL1 physical timers
478 msr cnthctl_el2, x0
Will Deacon1f75ff02012-11-29 22:48:31 +0000479 msr cntvoff_el2, xzr // Clear virtual offset
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000480
Marc Zyngier021f6532014-06-30 16:01:31 +0100481#ifdef CONFIG_ARM_GIC_V3
482 /* GICv3 system register access */
483 mrs x0, id_aa64pfr0_el1
484 ubfx x0, x0, #24, #4
485 cmp x0, #1
486 b.ne 3f
487
Catalin Marinas72c58392014-07-24 14:14:42 +0100488 mrs_s x0, ICC_SRE_EL2
Marc Zyngier021f6532014-06-30 16:01:31 +0100489 orr x0, x0, #ICC_SRE_EL2_SRE // Set ICC_SRE_EL2.SRE==1
490 orr x0, x0, #ICC_SRE_EL2_ENABLE // Set ICC_SRE_EL2.Enable==1
Catalin Marinas72c58392014-07-24 14:14:42 +0100491 msr_s ICC_SRE_EL2, x0
Marc Zyngier021f6532014-06-30 16:01:31 +0100492 isb // Make sure SRE is now set
Catalin Marinas72c58392014-07-24 14:14:42 +0100493 msr_s ICH_HCR_EL2, xzr // Reset ICC_HCR_EL2 to defaults
Marc Zyngier021f6532014-06-30 16:01:31 +0100494
4953:
496#endif
497
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000498 /* Populate ID registers. */
499 mrs x0, midr_el1
500 mrs x1, mpidr_el1
501 msr vpidr_el2, x0
502 msr vmpidr_el2, x1
503
504 /* sctlr_el1 */
505 mov x0, #0x0800 // Set/clear RES{1,0} bits
Matthew Leach9cf71722013-10-11 14:52:17 +0100506CPU_BE( movk x0, #0x33d0, lsl #16 ) // Set EE and E0E on BE systems
507CPU_LE( movk x0, #0x30d0, lsl #16 ) // Clear EE and E0E on LE systems
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000508 msr sctlr_el1, x0
509
510 /* Coprocessor traps. */
511 mov x0, #0x33ff
512 msr cptr_el2, x0 // Disable copro. traps to EL2
513
514#ifdef CONFIG_COMPAT
515 msr hstr_el2, xzr // Disable CP15 traps to EL2
516#endif
517
Marc Zyngier7dbfbe52012-11-06 19:27:59 +0000518 /* Stage-2 translation */
519 msr vttbr_el2, xzr
520
Marc Zyngier712c6ff2012-10-19 17:46:27 +0100521 /* Hypervisor stub */
Laura Abbottac2dec52014-11-21 21:50:39 +0000522 adrp x0, __hyp_stub_vectors
523 add x0, x0, #:lo12:__hyp_stub_vectors
Marc Zyngier712c6ff2012-10-19 17:46:27 +0100524 msr vbar_el2, x0
525
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000526 /* spsr */
527 mov x0, #(PSR_F_BIT | PSR_I_BIT | PSR_A_BIT | PSR_D_BIT |\
528 PSR_MODE_EL1h)
529 msr spsr_el2, x0
530 msr elr_el2, lr
Matthew Leach828e9832013-10-11 14:52:16 +0100531 mov w20, #BOOT_CPU_MODE_EL2 // This CPU booted in EL2
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000532 eret
533ENDPROC(el2_setup)
534
Marc Zyngierf35a9202012-10-26 15:40:05 +0100535/*
Matthew Leach828e9832013-10-11 14:52:16 +0100536 * Sets the __boot_cpu_mode flag depending on the CPU boot mode passed
537 * in x20. See arch/arm64/include/asm/virt.h for more info.
538 */
539ENTRY(set_cpu_boot_mode_flag)
540 ldr x1, =__boot_cpu_mode // Compute __boot_cpu_mode
541 add x1, x1, x28
542 cmp w20, #BOOT_CPU_MODE_EL2
543 b.ne 1f
544 add x1, x1, #4
Will Deacond0488592014-05-02 16:24:13 +01005451: str w20, [x1] // This CPU has booted in EL1
546 dmb sy
547 dc ivac, x1 // Invalidate potentially stale cache line
Matthew Leach828e9832013-10-11 14:52:16 +0100548 ret
549ENDPROC(set_cpu_boot_mode_flag)
550
551/*
Marc Zyngierf35a9202012-10-26 15:40:05 +0100552 * We need to find out the CPU boot mode long after boot, so we need to
553 * store it in a writable variable.
554 *
555 * This is not in .bss, because we set it sufficiently early that the boot-time
556 * zeroing of .bss would clobber it.
557 */
Catalin Marinasc218bca2014-03-26 18:25:55 +0000558 .pushsection .data..cacheline_aligned
Catalin Marinasc218bca2014-03-26 18:25:55 +0000559 .align L1_CACHE_SHIFT
Ard Biesheuvel947bb752015-03-13 16:21:18 +0100560ENTRY(__boot_cpu_mode)
Marc Zyngierf35a9202012-10-26 15:40:05 +0100561 .long BOOT_CPU_MODE_EL2
Mark Rutland424a3832015-03-13 16:14:36 +0000562 .long BOOT_CPU_MODE_EL1
Marc Zyngierf35a9202012-10-26 15:40:05 +0100563 .popsection
564
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000565#ifdef CONFIG_SMP
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000566 /*
567 * This provides a "holding pen" for platforms to hold all secondary
568 * cores are held until we're ready for them to initialise.
569 */
570ENTRY(secondary_holding_pen)
Matthew Leach828e9832013-10-11 14:52:16 +0100571 bl el2_setup // Drop to EL1, w20=cpu_boot_mode
572 bl __calc_phys_offset // x24=PHYS_OFFSET, x28=PHYS_OFFSET-PAGE_OFFSET
573 bl set_cpu_boot_mode_flag
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000574 mrs x0, mpidr_el1
Javi Merino0359b0e2012-08-29 18:32:18 +0100575 ldr x1, =MPIDR_HWID_BITMASK
576 and x0, x0, x1
Ard Biesheuvelb1c98292015-03-10 15:00:03 +0100577 adr_l x3, secondary_holding_pen_release
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000578pen: ldr x4, [x3]
579 cmp x4, x0
580 b.eq secondary_startup
581 wfe
582 b pen
583ENDPROC(secondary_holding_pen)
Mark Rutland652af892013-10-24 20:30:16 +0100584
585 /*
586 * Secondary entry point that jumps straight into the kernel. Only to
587 * be used where CPUs are brought online dynamically by the kernel.
588 */
589ENTRY(secondary_entry)
Mark Rutland652af892013-10-24 20:30:16 +0100590 bl el2_setup // Drop to EL1
Lorenzo Pieralisi85cc00e2013-11-18 18:56:42 +0000591 bl __calc_phys_offset // x24=PHYS_OFFSET, x28=PHYS_OFFSET-PAGE_OFFSET
592 bl set_cpu_boot_mode_flag
Mark Rutland652af892013-10-24 20:30:16 +0100593 b secondary_startup
594ENDPROC(secondary_entry)
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000595
596ENTRY(secondary_startup)
597 /*
598 * Common entry point for secondary CPUs.
599 */
Mark Rutlandbd00cd5f2014-06-24 16:51:35 +0100600 pgtbl x25, x26, x28 // x25=TTBR0, x26=TTBR1
Marc Zyngiera591ede2015-03-18 14:55:20 +0000601 bl __cpu_setup // initialise processor
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000602
603 ldr x21, =secondary_data
604 ldr x27, =__secondary_switched // address to jump to after enabling the MMU
605 b __enable_mmu
606ENDPROC(secondary_startup)
607
608ENTRY(__secondary_switched)
609 ldr x0, [x21] // get secondary_data.stack
610 mov sp, x0
611 mov x29, #0
612 b secondary_start_kernel
613ENDPROC(__secondary_switched)
614#endif /* CONFIG_SMP */
615
616/*
Ard Biesheuvel8b0a9572015-03-17 08:59:53 +0100617 * Enable the MMU.
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000618 *
Ard Biesheuvel8b0a9572015-03-17 08:59:53 +0100619 * x0 = SCTLR_EL1 value for turning on the MMU.
620 * x27 = *virtual* address to jump to upon completion
621 *
622 * other registers depend on the function called upon completion
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000623 */
624__enable_mmu:
625 ldr x5, =vectors
626 msr vbar_el1, x5
627 msr ttbr0_el1, x25 // load TTBR0
628 msr ttbr1_el1, x26 // load TTBR1
629 isb
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000630 msr sctlr_el1, x0
631 isb
632 br x27
Ard Biesheuvel8b0a9572015-03-17 08:59:53 +0100633ENDPROC(__enable_mmu)
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000634
635/*
636 * Calculate the start of physical memory.
637 */
638__calc_phys_offset:
639 adr x0, 1f
640 ldp x1, x2, [x0]
641 sub x28, x0, x1 // x28 = PHYS_OFFSET - PAGE_OFFSET
642 add x24, x2, x28 // x24 = PHYS_OFFSET
643 ret
644ENDPROC(__calc_phys_offset)
645
646 .align 3
6471: .quad .
648 .quad PAGE_OFFSET