blob: c9e2a1323536313c8ee0e10906db67902c846674 [file] [log] [blame]
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05301#
2# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3#
4# This program is free software; you can redistribute it and/or modify
5# it under the terms of the GNU General Public License version 2 as
6# published by the Free Software Foundation.
7#
8
9config ARC
10 def_bool y
Vineet Guptac4c9a042016-10-31 13:46:38 -070011 select ARC_TIMERS
Christoph Hellwig58b04402018-09-11 08:55:28 +020012 select ARCH_HAS_DMA_COHERENT_TO_PFN
Vineet Guptac27d0e92018-08-16 10:20:33 -070013 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig6c3e71d2018-05-18 15:41:32 +020014 select ARCH_HAS_SYNC_DMA_FOR_CPU
15 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Vladimir Kondratiev983eeba2016-12-14 10:36:47 +020016 select ARCH_HAS_SG_CHAIN
Vineet Gupta2a440162015-08-08 17:51:58 +053017 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
Vineet Guptaf06d19e2013-11-15 12:08:05 +053018 select BUILDTIME_EXTABLE_SORT
Vineet Gupta4adeefe2013-01-18 15:12:18 +053019 select CLONE_BACKWARDS
Noam Camus69fbd092016-01-14 12:20:08 +053020 select COMMON_CLK
Christoph Hellwigbc3ec752018-09-08 11:22:43 +020021 select DMA_DIRECT_OPS
Vineet Guptace636522015-07-27 17:23:28 +053022 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053023 select GENERIC_CLOCKEVENTS
24 select GENERIC_FIND_FIRST_BIT
25 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
26 select GENERIC_IRQ_SHOW
Joao Pintoc1678ff2016-03-10 14:44:13 -060027 select GENERIC_PCI_IOMAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053028 select GENERIC_PENDING_IRQ if SMP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053029 select GENERIC_SMP_IDLE_THREAD
Mischa Jonkerf46121b2013-01-18 15:12:24 +053030 select HAVE_ARCH_KGDB
Vineet Gupta547f1122013-01-18 15:12:22 +053031 select HAVE_ARCH_TRACEHOOK
Vineet Guptac27d0e92018-08-16 10:20:33 -070032 select HAVE_DEBUG_STACKOVERFLOW
Vineet Gupta5464d032017-09-29 14:46:50 -070033 select HAVE_FUTEX_CMPXCHG if FUTEX
Vineet Guptac27d0e92018-08-16 10:20:33 -070034 select HAVE_GENERIC_DMA_COHERENT
Gilad Ben-Yossef43689022013-01-22 16:48:45 +053035 select HAVE_IOREMAP_PROT
Vineet Guptac27d0e92018-08-16 10:20:33 -070036 select HAVE_KERNEL_GZIP
37 select HAVE_KERNEL_LZMA
Vineet Gupta4d86dfb2013-01-22 17:03:59 +053038 select HAVE_KPROBES
39 select HAVE_KRETPROBES
Vineet Guptaeb1357d2017-01-16 10:48:09 -080040 select HAVE_MOD_ARCH_SPECIFIC
Vineet Gupta769bc1f2013-01-22 17:02:38 +053041 select HAVE_OPROFILE
Vineet Gupta9c575642013-01-18 15:12:24 +053042 select HAVE_PERF_EVENTS
Vineet Gupta1b0ccb82016-01-01 15:12:54 +053043 select HANDLE_DOMAIN_IRQ
Vineet Gupta999159a2013-01-22 17:00:52 +053044 select IRQ_DOMAIN
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053045 select MODULES_USE_ELF_RELA
Vineet Gupta999159a2013-01-22 17:00:52 +053046 select OF
47 select OF_EARLY_FLATTREE
Alexey Brodkin1b10cb22016-04-26 19:29:34 +030048 select OF_RESERVED_MEM
Vineet Gupta82385732016-09-28 11:53:17 -070049 select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053050
Eugeniy Paltseveb277732018-07-26 16:15:43 +030051config ARCH_HAS_CACHE_LINE_SIZE
52 def_bool y
53
Joao Pintoc1678ff2016-03-10 14:44:13 -060054config MIGHT_HAVE_PCI
55 bool
56
Vineet Gupta0dafafc2013-09-06 14:18:17 +053057config TRACE_IRQFLAGS_SUPPORT
58 def_bool y
59
60config LOCKDEP_SUPPORT
61 def_bool y
62
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053063config SCHED_OMIT_FRAME_POINTER
64 def_bool y
65
66config GENERIC_CSUM
67 def_bool y
68
69config RWSEM_GENERIC_SPINLOCK
70 def_bool y
71
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053072config ARCH_DISCONTIGMEM_ENABLE
Vineet Guptad140b9b2016-05-31 11:46:47 +053073 def_bool n
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053074
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053075config ARCH_FLATMEM_ENABLE
76 def_bool y
77
78config MMU
79 def_bool y
80
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070081config NO_IOPORT_MAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053082 def_bool y
83
84config GENERIC_CALIBRATE_DELAY
85 def_bool y
86
87config GENERIC_HWEIGHT
88 def_bool y
89
Vineet Gupta44c8bb92013-01-18 15:12:23 +053090config STACKTRACE_SUPPORT
91 def_bool y
92 select STACKTRACE
93
Vineet Guptafe6c1b82014-07-08 18:43:47 +053094config HAVE_ARCH_TRANSPARENT_HUGEPAGE
95 def_bool y
96 depends on ARC_MMU_V4
97
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053098menu "ARC Architecture Configuration"
99
Vineet Gupta93ad7002013-01-22 16:51:50 +0530100menu "ARC Platform/SoC/Board"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530101
Christian Ruppert072eb692013-04-12 08:40:59 +0200102source "arch/arc/plat-tb10x/Kconfig"
Alexey Brodkin556cc1c2014-01-27 14:51:34 +0100103source "arch/arc/plat-axs10x/Kconfig"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530104#New platform adds here
Noam Camus966657892015-10-16 16:52:43 +0300105source "arch/arc/plat-eznps/Kconfig"
Alexey Brodkina518d632017-08-15 21:13:55 +0300106source "arch/arc/plat-hsdk/Kconfig"
Vineet Gupta93ad7002013-01-22 16:51:50 +0530107
Vineet Gupta53d98952013-01-18 15:12:25 +0530108endmenu
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530109
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530110choice
111 prompt "ARC Instruction Set"
112 default ISA_ARCOMPACT
113
114config ISA_ARCOMPACT
115 bool "ARCompact ISA"
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700116 select CPU_NO_EFFICIENT_FFS
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530117 help
118 The original ARC ISA of ARC600/700 cores
119
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530120config ISA_ARCV2
121 bool "ARC ISA v2"
Vineet Guptac4c9a042016-10-31 13:46:38 -0700122 select ARC_TIMERS_64BIT
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530123 help
124 ISA for the Next Generation ARC-HS cores
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530125
126endchoice
127
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530128menu "ARC CPU Configuration"
129
130choice
131 prompt "ARC Core"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530132 default ARC_CPU_770 if ISA_ARCOMPACT
133 default ARC_CPU_HS if ISA_ARCV2
134
135if ISA_ARCOMPACT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530136
137config ARC_CPU_750D
138 bool "ARC750D"
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530139 select ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530140 help
141 Support for ARC750 core
142
143config ARC_CPU_770
144 bool "ARC770"
Vineet Gupta742f8af2013-11-07 14:47:16 +0530145 select ARC_HAS_SWAPE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530146 help
147 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
148 This core has a bunch of cool new features:
149 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
Colin Ian King7c2020c2018-09-14 12:27:27 +0100150 Shared Address Spaces (for sharing TLB entries in MMU)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530151 -Caches: New Prog Model, Region Flush
152 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
153
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530154endif #ISA_ARCOMPACT
155
156config ARC_CPU_HS
157 bool "ARC-HS"
158 depends on ISA_ARCV2
159 help
160 Support for ARC HS38x Cores based on ARCv2 ISA
161 The notable features are:
162 - SMP configurations of upto 4 core with coherency
163 - Optional L2 Cache and IO-Coherency
164 - Revised Interrupt Architecture (multiple priorites, reg banks,
165 auto stack switch, auto regfile save/restore)
166 - MMUv4 (PIPT dcache, Huge Pages)
167 - Instructions for
168 * 64bit load/store: LDD, STD
169 * Hardware assisted divide/remainder: DIV, REM
170 * Function prologue/epilogue: ENTER_S, LEAVE_S
171 * IRQ enable/disable: CLRI, SETI
172 * pop count: FFS, FLS
173 * SETcc, BMSKN, XBFU...
174
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530175endchoice
176
177config CPU_BIG_ENDIAN
178 bool "Enable Big Endian Mode"
179 default n
180 help
181 Build kernel for Big Endian Mode of ARC CPU
182
Vineet Gupta41195d22013-01-18 15:12:23 +0530183config SMP
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530184 bool "Symmetric Multi-Processing"
Vineet Gupta41195d22013-01-18 15:12:23 +0530185 default n
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530186 select ARC_MCIP if ISA_ARCV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530187 help
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530188 This enables support for systems with more than one CPU.
Vineet Gupta41195d22013-01-18 15:12:23 +0530189
190if SMP
191
Vineet Gupta41195d22013-01-18 15:12:23 +0530192config NR_CPUS
Noam Camus3aa4f802013-06-03 15:19:59 +0300193 int "Maximum number of CPUs (2-4096)"
194 range 2 4096
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530195 default "4"
196
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530197config ARC_SMP_HALT_ON_RESET
198 bool "Enable Halt-on-reset boot mode"
199 default y if ARC_UBOOT_SUPPORT
200 help
201 In SMP configuration cores can be configured as Halt-on-reset
202 or they could all start at same time. For Halt-on-reset, non
203 masters are parked until Master kicks them so they can start of
204 at designated entry point. For other case, all jump to common
205 entry point and spin wait for Master's signal.
206
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530207endif #SMP
Vineet Gupta41195d22013-01-18 15:12:23 +0530208
Vineet Gupta3ce0fef2016-09-29 10:00:14 -0700209config ARC_MCIP
210 bool "ARConnect Multicore IP (MCIP) Support "
211 depends on ISA_ARCV2
212 default y if SMP
213 help
214 This IP block enables SMP in ARC-HS38 cores.
215 It provides for cross-core interrupts, multi-core debug
216 hardware semaphores, shared memory,....
217
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530218menuconfig ARC_CACHE
219 bool "Enable Cache Support"
220 default y
221
222if ARC_CACHE
223
224config ARC_CACHE_LINE_SHIFT
225 int "Cache Line Length (as power of 2)"
226 range 5 7
227 default "6"
228 help
229 Starting with ARC700 4.9, Cache line length is configurable,
230 This option specifies "N", with Line-len = 2 power N
231 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
232 Linux only supports same line lengths for I and D caches.
233
234config ARC_HAS_ICACHE
235 bool "Use Instruction Cache"
236 default y
237
238config ARC_HAS_DCACHE
239 bool "Use Data Cache"
240 default y
241
242config ARC_CACHE_PAGES
243 bool "Per Page Cache Control"
244 default y
245 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
246 help
247 This can be used to over-ride the global I/D Cache Enable on a
248 per-page basis (but only for pages accessed via MMU such as
249 Kernel Virtual address or User Virtual Address)
250 TLB entries have a per-page Cache Enable Bit.
251 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
252 Global DISABLE + Per Page ENABLE won't work
253
Vineet Gupta4102b532013-05-09 21:54:51 +0530254config ARC_CACHE_VIPT_ALIASING
255 bool "Support VIPT Aliasing D$"
Vineet Guptad1f317d2015-04-06 17:23:57 +0530256 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
Vineet Gupta4102b532013-05-09 21:54:51 +0530257 default n
258
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530259endif #ARC_CACHE
260
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530261config ARC_HAS_ICCM
262 bool "Use ICCM"
263 help
264 Single Cycle RAMS to store Fast Path Code
265 default n
266
267config ARC_ICCM_SZ
268 int "ICCM Size in KB"
269 default "64"
270 depends on ARC_HAS_ICCM
271
272config ARC_HAS_DCCM
273 bool "Use DCCM"
274 help
275 Single Cycle RAMS to store Fast Path Data
276 default n
277
278config ARC_DCCM_SZ
279 int "DCCM Size in KB"
280 default "64"
281 depends on ARC_HAS_DCCM
282
283config ARC_DCCM_BASE
284 hex "DCCM map address"
285 default "0xA0000000"
286 depends on ARC_HAS_DCCM
287
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530288choice
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530289 prompt "MMU Version"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530290 default ARC_MMU_V3 if ARC_CPU_770
291 default ARC_MMU_V2 if ARC_CPU_750D
Vineet Guptad7a512b2015-04-06 17:22:39 +0530292 default ARC_MMU_V4 if ARC_CPU_HS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530293
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530294if ISA_ARCOMPACT
295
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530296config ARC_MMU_V1
297 bool "MMU v1"
298 help
299 Orig ARC700 MMU
300
301config ARC_MMU_V2
302 bool "MMU v2"
303 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900304 Fixed the deficiency of v1 - possible thrashing in memcpy scenario
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530305 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
306
307config ARC_MMU_V3
308 bool "MMU v3"
309 depends on ARC_CPU_770
310 help
311 Introduced with ARC700 4.10: New Features
312 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
313 Shared Address Spaces (SASID)
314
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530315endif
316
Vineet Guptad7a512b2015-04-06 17:22:39 +0530317config ARC_MMU_V4
318 bool "MMU v4"
319 depends on ISA_ARCV2
320
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530321endchoice
322
323
324choice
325 prompt "MMU Page Size"
326 default ARC_PAGE_SIZE_8K
327
328config ARC_PAGE_SIZE_8K
329 bool "8KB"
330 help
331 Choose between 8k vs 16k
332
333config ARC_PAGE_SIZE_16K
334 bool "16KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300335 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530336
337config ARC_PAGE_SIZE_4K
338 bool "4KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300339 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530340
341endchoice
342
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530343choice
344 prompt "MMU Super Page Size"
345 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
346 default ARC_HUGEPAGE_2M
347
348config ARC_HUGEPAGE_2M
349 bool "2MB"
350
351config ARC_HUGEPAGE_16M
352 bool "16MB"
353
354endchoice
355
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530356config NODES_SHIFT
357 int "Maximum NUMA Nodes (as a power of 2)"
Noam Camus3528f842016-09-21 13:51:48 +0300358 default "0" if !DISCONTIGMEM
359 default "1" if DISCONTIGMEM
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530360 depends on NEED_MULTIPLE_NODES
361 ---help---
362 Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
363 zones.
364
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530365if ISA_ARCOMPACT
366
Vineet Gupta4788a592013-01-18 15:12:22 +0530367config ARC_COMPACT_IRQ_LEVELS
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530368 bool "Setup Timer IRQ as high Priority"
Vineet Gupta4788a592013-01-18 15:12:22 +0530369 default n
Vineet Gupta41195d22013-01-18 15:12:23 +0530370 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530371 depends on !SMP
Vineet Gupta4788a592013-01-18 15:12:22 +0530372
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530373config ARC_FPU_SAVE_RESTORE
374 bool "Enable FPU state persistence across context switch"
375 default n
376 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900377 Double Precision Floating Point unit had dedicated regs which
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530378 need to be saved/restored across context-switch.
379 Note that ARC FPU is overly simplistic, unlike say x86, which has
380 hardware pieces to allow software to conditionally save/restore,
381 based on actual usage of FPU by a task. Thus our implemn does
382 this for all tasks in system.
383
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530384endif #ISA_ARCOMPACT
385
Vineet Guptafbf8e132013-03-30 15:07:47 +0530386config ARC_CANT_LLSC
387 def_bool n
388
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530389config ARC_HAS_LLSC
390 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
391 default y
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530392 depends on !ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530393
394config ARC_HAS_SWAPE
395 bool "Insn: SWAPE (endian-swap)"
396 default y
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530397
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530398if ISA_ARCV2
399
400config ARC_HAS_LL64
401 bool "Insn: 64bit LDD/STD"
402 help
403 Enable gcc to generate 64-bit load/store instructions
404 ISA mandates even/odd registers to allow encoding of two
405 dest operands with 2 possible source operands.
406 default y
407
Alexey Brodkind05a76a2015-07-16 21:45:38 +0300408config ARC_HAS_DIV_REM
409 bool "Insn: div, divu, rem, remu"
410 default y
411
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700412config ARC_HAS_ACCL_REGS
413 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6)"
Vineet Guptaaf1fc5b2018-07-17 15:21:56 -0700414 default y
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700415 help
416 Depending on the configuration, CPU can contain accumulator reg-pair
417 (also referred to as r58:r59). These can also be used by gcc as GPR so
418 kernel needs to save/restore per process
419
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530420endif # ISA_ARCV2
421
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530422endmenu # "ARC CPU Configuration"
423
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530424config LINUX_LINK_BASE
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300425 hex "Kernel link address"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530426 default "0x80000000"
427 help
428 ARC700 divides the 32 bit phy address space into two equal halves
429 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
430 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
431 Typically Linux kernel is linked at the start of untransalted addr,
432 hence the default value of 0x8zs.
433 However some customers have peripherals mapped at this addr, so
434 Linux needs to be scooted a bit.
435 If you don't know what the above means, leave this setting alone.
Vineet Guptaff1c0b62015-12-15 13:57:16 +0530436 This needs to match memory start address specified in Device Tree
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530437
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300438config LINUX_RAM_BASE
439 hex "RAM base address"
440 default LINUX_LINK_BASE
441 help
442 By default Linux is linked at base of RAM. However in some special
443 cases (such as HSDK), Linux can't be linked at start of DDR, hence
444 this option.
445
Vineet Gupta45890f62015-03-09 18:53:49 +0530446config HIGHMEM
447 bool "High Memory Support"
Vineet Guptad140b9b2016-05-31 11:46:47 +0530448 select ARCH_DISCONTIGMEM_ENABLE
Vineet Gupta45890f62015-03-09 18:53:49 +0530449 help
450 With ARC 2G:2G address split, only upper 2G is directly addressable by
451 kernel. Enable this to potentially allow access to rest of 2G and PAE
452 in future
453
Vineet Gupta5a364c22015-02-06 18:44:57 +0300454config ARC_HAS_PAE40
455 bool "Support for the 40-bit Physical Address Extension"
456 default n
457 depends on ISA_ARCV2
Alexey Brodkincf4100d2017-05-05 23:20:29 +0300458 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200459 select PHYS_ADDR_T_64BIT
Vineet Gupta5a364c22015-02-06 18:44:57 +0300460 help
461 Enable access to physical memory beyond 4G, only supported on
462 ARC cores with 40 bit Physical Addressing support
463
Noam Camus15ca68a2014-09-07 22:52:33 +0300464config ARC_KVADDR_SIZE
Masanari Iida83fc61a2017-09-26 12:47:59 +0900465 int "Kernel Virtual Address Space size (MB)"
Noam Camus15ca68a2014-09-07 22:52:33 +0300466 range 0 512
467 default "256"
468 help
469 The kernel address space is carved out of 256MB of translated address
470 space for catering to vmalloc, modules, pkmap, fixmap. This however may
471 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
472 this to be stretched to 512 MB (by extending into the reserved
473 kernel-user gutter)
474
Vineet Gupta080c3742013-02-11 19:52:57 +0530475config ARC_CURR_IN_REG
476 bool "Dedicate Register r25 for current_task pointer"
477 default y
478 help
479 This reserved Register R25 to point to Current Task in
480 kernel mode. This saves memory access for each such access
481
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530482
Vineet Gupta1736a562014-09-08 11:18:15 +0530483config ARC_EMUL_UNALIGNED
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530484 bool "Emulate unaligned memory access (userspace only)"
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530485 select SYSCTL_ARCH_UNALIGN_NO_WARN
486 select SYSCTL_ARCH_UNALIGN_ALLOW
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530487 depends on ISA_ARCOMPACT
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530488 help
489 This enables misaligned 16 & 32 bit memory access from user space.
490 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
491 potential bugs in code
492
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530493config HZ
494 int "Timer Frequency"
495 default 100
496
Vineet Guptacbe056f2013-01-18 15:12:25 +0530497config ARC_METAWARE_HLINK
498 bool "Support for Metaware debugger assisted Host access"
499 default n
500 help
501 This options allows a Linux userland apps to directly access
502 host file system (open/creat/read/write etc) with help from
503 Metaware Debugger. This can come in handy for Linux-host communication
504 when there is no real usable peripheral such as EMAC.
505
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530506menuconfig ARC_DBG
507 bool "ARC debugging"
508 default y
509
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530510if ARC_DBG
511
Vineet Gupta854a0d92013-01-22 17:03:19 +0530512config ARC_DW2_UNWIND
513 bool "Enable DWARF specific kernel stack unwind"
Vineet Gupta854a0d92013-01-22 17:03:19 +0530514 default y
515 select KALLSYMS
516 help
517 Compiles the kernel with DWARF unwind information and can be used
518 to get stack backtraces.
519
520 If you say Y here the resulting kernel image will be slightly larger
521 but not slower, and it will give very useful debugging information.
522 If you don't debug the kernel, you can say N, but we may not be able
523 to solve problems without frame unwind information
524
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530525config ARC_DBG_TLB_PARANOIA
526 bool "Paranoia Checks in Low Level TLB Handlers"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530527 default n
528
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530529endif
530
Vineet Gupta036b2c52015-03-09 19:40:09 +0530531config ARC_UBOOT_SUPPORT
532 bool "Support uboot arg Handling"
533 default n
534 help
535 ARC Linux by default checks for uboot provided args as pointers to
536 external cmdline or DTB. This however breaks in absence of uboot,
537 when booting from Metaware debugger directly, as the registers are
538 not zeroed out on reset by mdb and/or ARCv2 based cores. The bogus
539 registers look like uboot args to kernel which then chokes.
540 So only enable the uboot arg checking/processing if users are sure
541 of uboot being in play.
542
Vineet Gupta999159a2013-01-22 17:00:52 +0530543config ARC_BUILTIN_DTB_NAME
544 string "Built in DTB"
545 help
546 Set the name of the DTB to embed in the vmlinux binary
547 Leaving it blank selects the minimal "skeleton" dtb
548
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530549endmenu # "ARC Architecture Configuration"
550
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530551config FORCE_MAX_ZONEORDER
552 int "Maximum zone order"
553 default "12" if ARC_HUGEPAGE_16M
554 default "11"
555
Joao Pintoc1678ff2016-03-10 14:44:13 -0600556menu "Bus Support"
557
558config PCI
559 bool "PCI support" if MIGHT_HAVE_PCI
560 help
561 PCI is the name of a bus system, i.e., the way the CPU talks to
562 the other stuff inside your box. Find out if your board/platform
563 has PCI.
564
565 Note: PCIe support for Synopsys Device will be available only
566 when HAPS DX is configured with PCIe RC bitmap. If you have PCI,
567 say Y, otherwise N.
568
569config PCI_SYSCALL
570 def_bool PCI
571
572source "drivers/pci/Kconfig"
Joao Pintoc1678ff2016-03-10 14:44:13 -0600573
574endmenu
575
Alexey Brodkin996bad62014-10-29 15:26:25 +0300576source "kernel/power/Kconfig"