blob: 2f5555d307b345b7e0191adb7d7f02fe49ab887b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
Hyok S. Choiafeb90c2006-01-13 21:05:25 +00006 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
Nicolas Pitre70b6f2b2007-12-04 14:33:33 +010014 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Rob Herring6f6f6a72012-03-10 10:30:31 -060018#include <asm/assembler.h>
Nicolas Pitref09b9972005-10-29 21:44:55 +010019#include <asm/memory.h>
Russell King753790e2011-02-06 15:32:24 +000020#include <asm/glue-df.h>
21#include <asm/glue-pf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/vfpmacros.h>
Rob Herring243c8652012-02-08 18:26:34 -060023#ifndef CONFIG_MULTI_IRQ_HANDLER
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/entry-macro.S>
Rob Herring243c8652012-02-08 18:26:34 -060025#endif
Russell Kingd6551e82006-06-21 13:31:52 +010026#include <asm/thread_notify.h>
Catalin Marinasc4c57162009-02-16 11:42:09 +010027#include <asm/unwind.h>
Russell Kingcc20d422009-11-09 23:53:29 +000028#include <asm/unistd.h>
Tony Lindgrenf159f4e2010-07-05 14:53:10 +010029#include <asm/tls.h>
David Howells9f97da72012-03-28 18:30:01 +010030#include <asm/system_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include "entry-header.S"
Magnus Dammcd544ce2010-12-22 13:20:08 +010033#include <asm/entry-macro-multi.S>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35/*
Russell Kingd9600c92011-06-26 10:34:02 +010036 * Interrupt handling.
Russell King187a51a2005-05-21 18:14:44 +010037 */
38 .macro irq_handler
eric miao52108642010-12-13 09:42:34 +010039#ifdef CONFIG_MULTI_IRQ_HANDLER
Russell Kingd9600c92011-06-26 10:34:02 +010040 ldr r1, =handle_arch_irq
eric miao52108642010-12-13 09:42:34 +010041 mov r0, sp
eric miao52108642010-12-13 09:42:34 +010042 adr lr, BSYM(9997f)
Marc Zyngierabeb24a2011-09-06 09:23:26 +010043 ldr pc, [r1]
44#else
Magnus Dammcd544ce2010-12-22 13:20:08 +010045 arch_irq_handler_default
Marc Zyngierabeb24a2011-09-06 09:23:26 +010046#endif
Russell Kingf00ec482010-09-04 10:47:48 +0100479997:
Russell King187a51a2005-05-21 18:14:44 +010048 .endm
49
Russell Kingac8b9c12011-06-26 10:22:08 +010050 .macro pabt_helper
Russell King8dfe7ac2011-06-26 12:37:35 +010051 @ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
Russell Kingac8b9c12011-06-26 10:22:08 +010052#ifdef MULTI_PABORT
Russell King0402bec2011-06-25 15:46:08 +010053 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010054 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010055 ldr pc, [ip, #PROCESSOR_PABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010056#else
57 bl CPU_PABORT_HANDLER
58#endif
59 .endm
60
61 .macro dabt_helper
62
63 @
64 @ Call the processor-specific abort handler:
65 @
Russell Kingda740472011-06-26 16:01:26 +010066 @ r2 - pt_regs
Russell King3e287be2011-06-26 14:35:07 +010067 @ r4 - aborted context pc
68 @ r5 - aborted context psr
Russell Kingac8b9c12011-06-26 10:22:08 +010069 @
70 @ The abort handler must return the aborted address in r0, and
71 @ the fault status register in r1. r9 must be preserved.
72 @
73#ifdef MULTI_DABORT
Russell King0402bec2011-06-25 15:46:08 +010074 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010075 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010076 ldr pc, [ip, #PROCESSOR_DABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010077#else
78 bl CPU_DABORT_HANDLER
79#endif
80 .endm
81
Nicolas Pitre785d3cd2007-12-03 15:27:56 -050082#ifdef CONFIG_KPROBES
83 .section .kprobes.text,"ax",%progbits
84#else
85 .text
86#endif
87
Russell King187a51a2005-05-21 18:14:44 +010088/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 * Invalid mode handlers
90 */
Russell Kingccea7a12005-05-31 22:22:32 +010091 .macro inv_entry, reason
92 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +010093 ARM( stmib sp, {r1 - lr} )
94 THUMB( stmia sp, {r0 - r12} )
95 THUMB( str sp, [sp, #S_SP] )
96 THUMB( str lr, [sp, #S_LR] )
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 mov r1, #\reason
98 .endm
99
100__pabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100101 inv_entry BAD_PREFETCH
102 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100103ENDPROC(__pabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105__dabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100106 inv_entry BAD_DATA
107 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100108ENDPROC(__dabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
110__irq_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100111 inv_entry BAD_IRQ
112 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100113ENDPROC(__irq_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115__und_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100116 inv_entry BAD_UNDEFINSTR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
Russell Kingccea7a12005-05-31 22:22:32 +0100118 @
119 @ XXX fall through to common_invalid
120 @
121
122@
123@ common_invalid - generic code for failed exception (re-entrant version of handlers)
124@
125common_invalid:
126 zero_fp
127
128 ldmia r0, {r4 - r6}
129 add r0, sp, #S_PC @ here for interlock avoidance
130 mov r7, #-1 @ "" "" "" ""
131 str r4, [sp] @ save preserved r0
132 stmia r0, {r5 - r7} @ lr_<exception>,
133 @ cpsr_<exception>, "old_r0"
134
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 mov r0, sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 b bad_mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100137ENDPROC(__und_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
139/*
140 * SVC mode handlers
141 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000142
143#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
144#define SPFIX(code...) code
145#else
146#define SPFIX(code...)
147#endif
148
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100149 .macro svc_entry, stack_hole=0, trace=1
Catalin Marinasc4c57162009-02-16 11:42:09 +0100150 UNWIND(.fnstart )
151 UNWIND(.save {r0 - pc} )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100152 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
153#ifdef CONFIG_THUMB2_KERNEL
154 SPFIX( str r0, [sp] ) @ temporarily saved
155 SPFIX( mov r0, sp )
156 SPFIX( tst r0, #4 ) @ test original stack alignment
157 SPFIX( ldr r0, [sp] ) @ restored
158#else
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000159 SPFIX( tst sp, #4 )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100160#endif
161 SPFIX( subeq sp, sp, #4 )
162 stmia sp, {r1 - r12}
Russell Kingccea7a12005-05-31 22:22:32 +0100163
Russell Kingb059bdc2011-06-25 15:44:20 +0100164 ldmia r0, {r3 - r5}
165 add r7, sp, #S_SP - 4 @ here for interlock avoidance
166 mov r6, #-1 @ "" "" "" ""
167 add r2, sp, #(S_FRAME_SIZE + \stack_hole - 4)
168 SPFIX( addeq r2, r2, #4 )
169 str r3, [sp, #-4]! @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100170 @ from the exception stack
171
Russell Kingb059bdc2011-06-25 15:44:20 +0100172 mov r3, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174 @
175 @ We are now ready to fill in the remaining blanks on the stack:
176 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100177 @ r2 - sp_svc
178 @ r3 - lr_svc
179 @ r4 - lr_<exception>, already fixed up for correct return/restart
180 @ r5 - spsr_<exception>
181 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100183 stmia r7, {r2 - r6}
Russell Kingf2741b72011-06-25 17:35:19 +0100184
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100185 .if \trace
Russell Kingf2741b72011-06-25 17:35:19 +0100186#ifdef CONFIG_TRACE_IRQFLAGS
187 bl trace_hardirqs_off
188#endif
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100189 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 .endm
191
192 .align 5
193__dabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100194 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 mov r2, sp
Russell Kingda740472011-06-26 16:01:26 +0100196 dabt_helper
Marc Zyngiere16b31b2013-11-04 11:42:29 +0100197 THUMB( ldr r5, [sp, #S_PSR] ) @ potentially updated CPSR
Russell Kingb059bdc2011-06-25 15:44:20 +0100198 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100199 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100200ENDPROC(__dabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202 .align 5
203__irq_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100204 svc_entry
Russell King1613cc12011-06-25 10:57:57 +0100205 irq_handler
206
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100208 get_thread_info tsk
209 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
Russell King706fdd92005-05-21 18:15:45 +0100210 ldr r0, [tsk, #TI_FLAGS] @ get flags
Russell King28fab1a2008-04-13 17:47:35 +0100211 teq r8, #0 @ if preempt count != 0
212 movne r0, #0 @ force flags to 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 tst r0, #_TIF_NEED_RESCHED
214 blne svc_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215#endif
Russell King30891c92011-06-26 12:47:08 +0100216
Russell King9b56feb2013-03-28 12:57:40 +0000217 svc_exit r5, irq = 1 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100218 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100219ENDPROC(__irq_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
221 .ltorg
222
223#ifdef CONFIG_PREEMPT
224svc_preempt:
Russell King28fab1a2008-04-13 17:47:35 +0100225 mov r8, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261: bl preempt_schedule_irq @ irq en/disable is done inside
Russell King706fdd92005-05-21 18:15:45 +0100227 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 tst r0, #_TIF_NEED_RESCHED
Russell King6ebbf2c2014-06-30 16:29:12 +0100229 reteq r8 @ go again
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 b 1b
231#endif
232
Russell King15ac49b2012-07-30 19:42:10 +0100233__und_fault:
234 @ Correct the PC such that it is pointing at the instruction
235 @ which caused the fault. If the faulting instruction was ARM
236 @ the PC will be pointing at the next instruction, and have to
237 @ subtract 4. Otherwise, it is Thumb, and the PC will be
238 @ pointing at the second half of the Thumb instruction. We
239 @ have to subtract 2.
240 ldr r2, [r0, #S_PC]
241 sub r2, r2, r1
242 str r2, [r0, #S_PC]
243 b do_undefinstr
244ENDPROC(__und_fault)
245
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 .align 5
247__und_svc:
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500248#ifdef CONFIG_KPROBES
249 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
250 @ it obviously needs free stack space which then will belong to
251 @ the saved context.
252 svc_entry 64
253#else
Russell Kingccea7a12005-05-31 22:22:32 +0100254 svc_entry
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500255#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 @
257 @ call emulation code, which returns using r9 if it has emulated
258 @ the instruction, or the more conventional lr if we are to treat
259 @ this as a real undefined instruction
260 @
261 @ r0 - instruction
262 @
Russell King15ac49b2012-07-30 19:42:10 +0100263#ifndef CONFIG_THUMB2_KERNEL
Russell Kingb059bdc2011-06-25 15:44:20 +0100264 ldr r0, [r4, #-4]
Catalin Marinas83e686e2009-09-18 23:27:07 +0100265#else
Russell King15ac49b2012-07-30 19:42:10 +0100266 mov r1, #2
Russell Kingb059bdc2011-06-25 15:44:20 +0100267 ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2
Dave Martin85519182011-08-19 17:59:27 +0100268 cmp r0, #0xe800 @ 32-bit instruction if xx >= 0
Russell King15ac49b2012-07-30 19:42:10 +0100269 blo __und_svc_fault
270 ldrh r9, [r4] @ bottom 16 bits
271 add r4, r4, #2
272 str r4, [sp, #S_PC]
273 orr r0, r9, r0, lsl #16
Catalin Marinas83e686e2009-09-18 23:27:07 +0100274#endif
Russell King15ac49b2012-07-30 19:42:10 +0100275 adr r9, BSYM(__und_svc_finish)
Russell Kingb059bdc2011-06-25 15:44:20 +0100276 mov r2, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 bl call_fpe
278
Russell King15ac49b2012-07-30 19:42:10 +0100279 mov r1, #4 @ PC correction to apply
280__und_svc_fault:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 mov r0, sp @ struct pt_regs *regs
Russell King15ac49b2012-07-30 19:42:10 +0100282 bl __und_fault
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Russell King15ac49b2012-07-30 19:42:10 +0100284__und_svc_finish:
Russell Kingb059bdc2011-06-25 15:44:20 +0100285 ldr r5, [sp, #S_PSR] @ Get SVC cpsr
286 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100287 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100288ENDPROC(__und_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290 .align 5
291__pabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100292 svc_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100293 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100294 pabt_helper
Russell Kingb059bdc2011-06-25 15:44:20 +0100295 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100296 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100297ENDPROC(__pabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
299 .align 5
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100300__fiq_svc:
301 svc_entry trace=0
302 mov r0, sp @ struct pt_regs *regs
303 bl handle_fiq_as_nmi
304 svc_exit_via_fiq
305 UNWIND(.fnend )
306ENDPROC(__fiq_svc)
307
308 .align 5
Russell King49f680e2005-05-31 18:02:00 +0100309.LCcralign:
310 .word cr_alignment
Paul Brook48d79272008-04-18 22:43:07 +0100311#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312.LCprocfns:
313 .word processor
314#endif
315.LCfp:
316 .word fp_enter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
318/*
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100319 * Abort mode handlers
320 */
321
322@
323@ Taking a FIQ in abort mode is similar to taking a FIQ in SVC mode
324@ and reuses the same macros. However in abort mode we must also
325@ save/restore lr_abt and spsr_abt to make nested aborts safe.
326@
327 .align 5
328__fiq_abt:
329 svc_entry trace=0
330
331 ARM( msr cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
332 THUMB( mov r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
333 THUMB( msr cpsr_c, r0 )
334 mov r1, lr @ Save lr_abt
335 mrs r2, spsr @ Save spsr_abt, abort is now safe
336 ARM( msr cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
337 THUMB( mov r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
338 THUMB( msr cpsr_c, r0 )
339 stmfd sp!, {r1 - r2}
340
341 add r0, sp, #8 @ struct pt_regs *regs
342 bl handle_fiq_as_nmi
343
344 ldmfd sp!, {r1 - r2}
345 ARM( msr cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
346 THUMB( mov r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
347 THUMB( msr cpsr_c, r0 )
348 mov lr, r1 @ Restore lr_abt, abort is unsafe
349 msr spsr_cxsf, r2 @ Restore spsr_abt
350 ARM( msr cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
351 THUMB( mov r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
352 THUMB( msr cpsr_c, r0 )
353
354 svc_exit_via_fiq
355 UNWIND(.fnend )
356ENDPROC(__fiq_abt)
357
358/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 * User mode handlers
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000360 *
361 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000363
364#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
365#error "sizeof(struct pt_regs) must be a multiple of 8"
366#endif
367
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100368 .macro usr_entry, trace=1
Catalin Marinasc4c57162009-02-16 11:42:09 +0100369 UNWIND(.fnstart )
370 UNWIND(.cantunwind ) @ don't unwind the user space
Russell Kingccea7a12005-05-31 22:22:32 +0100371 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100372 ARM( stmib sp, {r1 - r12} )
373 THUMB( stmia sp, {r0 - r12} )
Russell Kingccea7a12005-05-31 22:22:32 +0100374
Russell King195b58a2014-08-28 13:08:14 +0100375 ATRAP( mrc p15, 0, r7, c1, c0, 0)
376 ATRAP( ldr r8, .LCcralign)
377
Russell Kingb059bdc2011-06-25 15:44:20 +0100378 ldmia r0, {r3 - r5}
Russell Kingccea7a12005-05-31 22:22:32 +0100379 add r0, sp, #S_PC @ here for interlock avoidance
Russell Kingb059bdc2011-06-25 15:44:20 +0100380 mov r6, #-1 @ "" "" "" ""
Russell Kingccea7a12005-05-31 22:22:32 +0100381
Russell Kingb059bdc2011-06-25 15:44:20 +0100382 str r3, [sp] @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100383 @ from the exception stack
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
Russell King195b58a2014-08-28 13:08:14 +0100385 ATRAP( ldr r8, [r8, #0])
386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 @
388 @ We are now ready to fill in the remaining blanks on the stack:
389 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100390 @ r4 - lr_<exception>, already fixed up for correct return/restart
391 @ r5 - spsr_<exception>
392 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 @
394 @ Also, separately save sp_usr and lr_usr
395 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100396 stmia r0, {r4 - r6}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100397 ARM( stmdb r0, {sp, lr}^ )
398 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 @ Enable the alignment trap while in kernel mode
Russell King195b58a2014-08-28 13:08:14 +0100401 ATRAP( teq r8, r7)
402 ATRAP( mcrne p15, 0, r8, c1, c0, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 @
405 @ Clear FP to mark the first stack frame
406 @
407 zero_fp
Russell Kingf2741b72011-06-25 17:35:19 +0100408
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100409 .if \trace
Russell Kingf2741b72011-06-25 17:35:19 +0100410#ifdef CONFIG_IRQSOFF_TRACER
411 bl trace_hardirqs_off
412#endif
Kevin Hilmanb0088482013-03-28 22:54:40 +0100413 ct_user_exit save = 0
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100414 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 .endm
416
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100417 .macro kuser_cmpxchg_check
Russell King1b16c4b2013-08-06 09:48:42 +0100418#if !defined(CONFIG_CPU_32v6K) && defined(CONFIG_KUSER_HELPERS) && \
419 !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100420#ifndef CONFIG_MMU
421#warning "NPTL on non MMU needs fixing"
422#else
423 @ Make sure our user space atomic helper is restarted
424 @ if it was interrupted in a critical region. Here we
425 @ perform a quick test inline since it should be false
426 @ 99.9999% of the time. The rest is done out of line.
Russell Kingb059bdc2011-06-25 15:44:20 +0100427 cmp r4, #TASK_SIZE
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400428 blhs kuser_cmpxchg64_fixup
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100429#endif
430#endif
431 .endm
432
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 .align 5
434__dabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100435 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100436 kuser_cmpxchg_check
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 mov r2, sp
Russell Kingda740472011-06-26 16:01:26 +0100438 dabt_helper
439 b ret_from_exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100440 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100441ENDPROC(__dabt_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
443 .align 5
444__irq_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100445 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100446 kuser_cmpxchg_check
Russell King187a51a2005-05-21 18:14:44 +0100447 irq_handler
Russell King1613cc12011-06-25 10:57:57 +0100448 get_thread_info tsk
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 mov why, #0
Ming Lei9fc25522011-06-05 02:24:58 +0100450 b ret_to_user_from_irq
Catalin Marinasc4c57162009-02-16 11:42:09 +0100451 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100452ENDPROC(__irq_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
454 .ltorg
455
456 .align 5
457__und_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100458 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100459
Russell Kingb059bdc2011-06-25 15:44:20 +0100460 mov r2, r4
461 mov r3, r5
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462
Russell King15ac49b2012-07-30 19:42:10 +0100463 @ r2 = regs->ARM_pc, which is either 2 or 4 bytes ahead of the
464 @ faulting instruction depending on Thumb mode.
465 @ r3 = regs->ARM_cpsr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 @
Russell King15ac49b2012-07-30 19:42:10 +0100467 @ The emulation code returns using r9 if it has emulated the
468 @ instruction, or the more conventional lr if we are to treat
469 @ this as a real undefined instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100471 adr r9, BSYM(ret_from_exception)
Russell King15ac49b2012-07-30 19:42:10 +0100472
Catalin Marinas1417a6b2014-04-22 16:14:29 +0100473 @ IRQs must be enabled before attempting to read the instruction from
474 @ user space since that could cause a page/translation fault if the
475 @ page table was modified by another CPU.
476 enable_irq
477
Paul Brookcb170a42008-04-18 22:43:08 +0100478 tst r3, #PSR_T_BIT @ Thumb mode?
Russell King15ac49b2012-07-30 19:42:10 +0100479 bne __und_usr_thumb
480 sub r4, r2, #4 @ ARM instr at LR - 4
4811: ldrt r0, [r4]
Ben Dooks457c2402013-02-12 18:59:57 +0000482 ARM_BE8(rev r0, r0) @ little endian instruction
483
Russell King15ac49b2012-07-30 19:42:10 +0100484 @ r0 = 32-bit ARM instruction which caused the exception
485 @ r2 = PC value for the following instruction (:= regs->ARM_pc)
486 @ r4 = PC value for the faulting instruction
487 @ lr = 32-bit undefined instruction function
488 adr lr, BSYM(__und_usr_fault_32)
489 b call_fpe
490
491__und_usr_thumb:
Paul Brookcb170a42008-04-18 22:43:08 +0100492 @ Thumb instruction
Russell King15ac49b2012-07-30 19:42:10 +0100493 sub r4, r2, #2 @ First half of thumb instr at LR - 2
Dave Martinef4c5362011-08-19 18:00:08 +0100494#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
495/*
496 * Thumb-2 instruction handling. Note that because pre-v6 and >= v6 platforms
497 * can never be supported in a single kernel, this code is not applicable at
498 * all when __LINUX_ARM_ARCH__ < 6. This allows simplifying assumptions to be
499 * made about .arch directives.
500 */
501#if __LINUX_ARM_ARCH__ < 7
502/* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */
503#define NEED_CPU_ARCHITECTURE
504 ldr r5, .LCcpu_architecture
505 ldr r5, [r5]
506 cmp r5, #CPU_ARCH_ARMv7
Russell King15ac49b2012-07-30 19:42:10 +0100507 blo __und_usr_fault_16 @ 16bit undefined instruction
Dave Martinef4c5362011-08-19 18:00:08 +0100508/*
509 * The following code won't get run unless the running CPU really is v7, so
510 * coding round the lack of ldrht on older arches is pointless. Temporarily
511 * override the assembler target arch with the minimum required instead:
512 */
513 .arch armv6t2
514#endif
Russell King15ac49b2012-07-30 19:42:10 +01005152: ldrht r5, [r4]
Victor Kamenskyf8fe23e2014-01-21 06:45:11 +0100516ARM_BE8(rev16 r5, r5) @ little endian instruction
Dave Martin85519182011-08-19 17:59:27 +0100517 cmp r5, #0xe800 @ 32bit instruction if xx != 0
Russell King15ac49b2012-07-30 19:42:10 +0100518 blo __und_usr_fault_16 @ 16bit undefined instruction
5193: ldrht r0, [r2]
Victor Kamenskyf8fe23e2014-01-21 06:45:11 +0100520ARM_BE8(rev16 r0, r0) @ little endian instruction
Paul Brookcb170a42008-04-18 22:43:08 +0100521 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
Russell King15ac49b2012-07-30 19:42:10 +0100522 str r2, [sp, #S_PC] @ it's a 2x16bit instr, update
Paul Brookcb170a42008-04-18 22:43:08 +0100523 orr r0, r0, r5, lsl #16
Russell King15ac49b2012-07-30 19:42:10 +0100524 adr lr, BSYM(__und_usr_fault_32)
525 @ r0 = the two 16-bit Thumb instructions which caused the exception
526 @ r2 = PC value for the following Thumb instruction (:= regs->ARM_pc)
527 @ r4 = PC value for the first 16-bit Thumb instruction
528 @ lr = 32bit undefined instruction function
Dave Martinef4c5362011-08-19 18:00:08 +0100529
530#if __LINUX_ARM_ARCH__ < 7
531/* If the target arch was overridden, change it back: */
532#ifdef CONFIG_CPU_32v6K
533 .arch armv6k
Paul Brookcb170a42008-04-18 22:43:08 +0100534#else
Dave Martinef4c5362011-08-19 18:00:08 +0100535 .arch armv6
536#endif
537#endif /* __LINUX_ARM_ARCH__ < 7 */
538#else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */
Russell King15ac49b2012-07-30 19:42:10 +0100539 b __und_usr_fault_16
Paul Brookcb170a42008-04-18 22:43:08 +0100540#endif
Russell King15ac49b2012-07-30 19:42:10 +0100541 UNWIND(.fnend)
Catalin Marinas93ed3972008-08-28 11:22:32 +0100542ENDPROC(__und_usr)
Paul Brookcb170a42008-04-18 22:43:08 +0100543
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544/*
Russell King15ac49b2012-07-30 19:42:10 +0100545 * The out of line fixup for the ldrt instructions above.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 */
Russell King42604152010-04-19 10:15:03 +0100547 .pushsection .fixup, "ax"
Will Deacon667d1b42012-06-15 16:49:58 +0100548 .align 2
Arun K S3780f7a2014-05-19 11:43:00 +01005494: str r4, [sp, #S_PC] @ retry current instruction
Russell King6ebbf2c2014-06-30 16:29:12 +0100550 ret r9
Russell King42604152010-04-19 10:15:03 +0100551 .popsection
552 .pushsection __ex_table,"a"
Paul Brookcb170a42008-04-18 22:43:08 +0100553 .long 1b, 4b
Guennadi Liakhovetskic89cefe2011-11-22 23:42:12 +0100554#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
Paul Brookcb170a42008-04-18 22:43:08 +0100555 .long 2b, 4b
556 .long 3b, 4b
557#endif
Russell King42604152010-04-19 10:15:03 +0100558 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559
560/*
561 * Check whether the instruction is a co-processor instruction.
562 * If yes, we need to call the relevant co-processor handler.
563 *
564 * Note that we don't do a full check here for the co-processor
565 * instructions; all instructions with bit 27 set are well
566 * defined. The only instructions that should fault are the
567 * co-processor instructions. However, we have to watch out
568 * for the ARM6/ARM7 SWI bug.
569 *
Catalin Marinasb5872db2008-01-10 19:16:17 +0100570 * NEON is a special case that has to be handled here. Not all
571 * NEON instructions are co-processor instructions, so we have
572 * to make a special case of checking for them. Plus, there's
573 * five groups of them, so we have a table of mask/opcode pairs
574 * to check against, and if any match then we branch off into the
575 * NEON handler code.
576 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 * Emulators may wish to make use of the following registers:
Russell King15ac49b2012-07-30 19:42:10 +0100578 * r0 = instruction opcode (32-bit ARM or two 16-bit Thumb)
579 * r2 = PC value to resume execution after successful emulation
Russell Kingdb6ccbb62007-01-06 22:53:48 +0000580 * r9 = normal "successful" return address
Russell King15ac49b2012-07-30 19:42:10 +0100581 * r10 = this threads thread_info structure
Russell Kingdb6ccbb62007-01-06 22:53:48 +0000582 * lr = unrecognised instruction return address
Catalin Marinas1417a6b2014-04-22 16:14:29 +0100583 * IRQs enabled, FIQs enabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 */
Paul Brookcb170a42008-04-18 22:43:08 +0100585 @
586 @ Fall-through from Thumb-2 __und_usr
587 @
588#ifdef CONFIG_NEON
Russell Kingd3f79582013-02-23 17:53:52 +0000589 get_thread_info r10 @ get current thread
Paul Brookcb170a42008-04-18 22:43:08 +0100590 adr r6, .LCneon_thumb_opcodes
591 b 2f
592#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593call_fpe:
Russell Kingd3f79582013-02-23 17:53:52 +0000594 get_thread_info r10 @ get current thread
Catalin Marinasb5872db2008-01-10 19:16:17 +0100595#ifdef CONFIG_NEON
Paul Brookcb170a42008-04-18 22:43:08 +0100596 adr r6, .LCneon_arm_opcodes
Russell Kingd3f79582013-02-23 17:53:52 +00005972: ldr r5, [r6], #4 @ mask value
Catalin Marinasb5872db2008-01-10 19:16:17 +0100598 ldr r7, [r6], #4 @ opcode bits matching in mask
Russell Kingd3f79582013-02-23 17:53:52 +0000599 cmp r5, #0 @ end mask?
600 beq 1f
601 and r8, r0, r5
Catalin Marinasb5872db2008-01-10 19:16:17 +0100602 cmp r8, r7 @ NEON instruction?
603 bne 2b
Catalin Marinasb5872db2008-01-10 19:16:17 +0100604 mov r7, #1
605 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
606 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
607 b do_vfp @ let VFP handler handle this
6081:
609#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
Paul Brookcb170a42008-04-18 22:43:08 +0100611 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
Russell King6ebbf2c2014-06-30 16:29:12 +0100612 reteq lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 and r8, r0, #0x00000f00 @ mask out CP number
Catalin Marinasb86040a2009-07-24 12:32:54 +0100614 THUMB( lsr r8, r8, #8 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 mov r7, #1
616 add r6, r10, #TI_USED_CP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100617 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
618 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619#ifdef CONFIG_IWMMXT
620 @ Test if we need to give access to iWMMXt coprocessors
621 ldr r5, [r10, #TI_FLAGS]
622 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
623 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
624 bcs iwmmxt_task_enable
625#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100626 ARM( add pc, pc, r8, lsr #6 )
627 THUMB( lsl r8, r8, #2 )
628 THUMB( add pc, r8 )
629 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
Russell King6ebbf2c2014-06-30 16:29:12 +0100631 ret.w lr @ CP#0
Catalin Marinasb86040a2009-07-24 12:32:54 +0100632 W(b) do_fpe @ CP#1 (FPE)
633 W(b) do_fpe @ CP#2 (FPE)
Russell King6ebbf2c2014-06-30 16:29:12 +0100634 ret.w lr @ CP#3
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100635#ifdef CONFIG_CRUNCH
636 b crunch_task_enable @ CP#4 (MaverickCrunch)
637 b crunch_task_enable @ CP#5 (MaverickCrunch)
638 b crunch_task_enable @ CP#6 (MaverickCrunch)
639#else
Russell King6ebbf2c2014-06-30 16:29:12 +0100640 ret.w lr @ CP#4
641 ret.w lr @ CP#5
642 ret.w lr @ CP#6
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100643#endif
Russell King6ebbf2c2014-06-30 16:29:12 +0100644 ret.w lr @ CP#7
645 ret.w lr @ CP#8
646 ret.w lr @ CP#9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647#ifdef CONFIG_VFP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100648 W(b) do_vfp @ CP#10 (VFP)
649 W(b) do_vfp @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650#else
Russell King6ebbf2c2014-06-30 16:29:12 +0100651 ret.w lr @ CP#10 (VFP)
652 ret.w lr @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653#endif
Russell King6ebbf2c2014-06-30 16:29:12 +0100654 ret.w lr @ CP#12
655 ret.w lr @ CP#13
656 ret.w lr @ CP#14 (Debug)
657 ret.w lr @ CP#15 (Control)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Dave Martinef4c5362011-08-19 18:00:08 +0100659#ifdef NEED_CPU_ARCHITECTURE
660 .align 2
661.LCcpu_architecture:
662 .word __cpu_architecture
663#endif
664
Catalin Marinasb5872db2008-01-10 19:16:17 +0100665#ifdef CONFIG_NEON
666 .align 6
667
Paul Brookcb170a42008-04-18 22:43:08 +0100668.LCneon_arm_opcodes:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100669 .word 0xfe000000 @ mask
670 .word 0xf2000000 @ opcode
671
672 .word 0xff100000 @ mask
673 .word 0xf4000000 @ opcode
674
675 .word 0x00000000 @ mask
676 .word 0x00000000 @ opcode
Paul Brookcb170a42008-04-18 22:43:08 +0100677
678.LCneon_thumb_opcodes:
679 .word 0xef000000 @ mask
680 .word 0xef000000 @ opcode
681
682 .word 0xff100000 @ mask
683 .word 0xf9000000 @ opcode
684
685 .word 0x00000000 @ mask
686 .word 0x00000000 @ opcode
Catalin Marinasb5872db2008-01-10 19:16:17 +0100687#endif
688
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689do_fpe:
690 ldr r4, .LCfp
691 add r10, r10, #TI_FPSTATE @ r10 = workspace
692 ldr pc, [r4] @ Call FP module USR entry point
693
694/*
695 * The FP module is called with these registers set:
696 * r0 = instruction
697 * r2 = PC+4
698 * r9 = normal "successful" return address
699 * r10 = FP workspace
700 * lr = unrecognised FP instruction return address
701 */
702
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100703 .pushsection .data
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704ENTRY(fp_enter)
Russell Kingdb6ccbb62007-01-06 22:53:48 +0000705 .word no_fp
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100706 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
Catalin Marinas83e686e2009-09-18 23:27:07 +0100708ENTRY(no_fp)
Russell King6ebbf2c2014-06-30 16:29:12 +0100709 ret lr
Catalin Marinas83e686e2009-09-18 23:27:07 +0100710ENDPROC(no_fp)
Russell Kingdb6ccbb62007-01-06 22:53:48 +0000711
Russell King15ac49b2012-07-30 19:42:10 +0100712__und_usr_fault_32:
713 mov r1, #4
714 b 1f
715__und_usr_fault_16:
716 mov r1, #2
Catalin Marinas1417a6b2014-04-22 16:14:29 +01007171: mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100718 adr lr, BSYM(ret_from_exception)
Russell King15ac49b2012-07-30 19:42:10 +0100719 b __und_fault
720ENDPROC(__und_usr_fault_32)
721ENDPROC(__und_usr_fault_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
723 .align 5
724__pabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100725 usr_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100726 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100727 pabt_helper
Catalin Marinasc4c57162009-02-16 11:42:09 +0100728 UNWIND(.fnend )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 /* fall through */
730/*
731 * This is the return code to user mode for abort handlers
732 */
733ENTRY(ret_from_exception)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100734 UNWIND(.fnstart )
735 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 get_thread_info tsk
737 mov why, #0
738 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100739 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100740ENDPROC(__pabt_usr)
741ENDPROC(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100743 .align 5
744__fiq_usr:
745 usr_entry trace=0
746 kuser_cmpxchg_check
747 mov r0, sp @ struct pt_regs *regs
748 bl handle_fiq_as_nmi
749 get_thread_info tsk
750 restore_user_regs fast = 0, offset = 0
751 UNWIND(.fnend )
752ENDPROC(__fiq_usr)
753
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754/*
755 * Register switch for ARMv3 and ARMv4 processors
756 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
757 * previous and next are guaranteed not to be the same.
758 */
759ENTRY(__switch_to)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100760 UNWIND(.fnstart )
761 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 add ip, r1, #TI_CPU_SAVE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100763 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
764 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
765 THUMB( str sp, [ip], #4 )
766 THUMB( str lr, [ip], #4 )
André Hentschela4780ad2013-06-18 23:23:26 +0100767 ldr r4, [r2, #TI_TP_VALUE]
768 ldr r5, [r2, #TI_TP_VALUE + 4]
Catalin Marinas247055a2010-09-13 16:03:21 +0100769#ifdef CONFIG_CPU_USE_DOMAINS
Russell Kingd6551e82006-06-21 13:31:52 +0100770 ldr r6, [r2, #TI_CPU_DOMAIN]
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000771#endif
André Hentschela4780ad2013-06-18 23:23:26 +0100772 switch_tls r1, r4, r5, r3, r7
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400773#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
774 ldr r7, [r2, #TI_TASK]
775 ldr r8, =__stack_chk_guard
776 ldr r7, [r7, #TSK_STACK_CANARY]
777#endif
Catalin Marinas247055a2010-09-13 16:03:21 +0100778#ifdef CONFIG_CPU_USE_DOMAINS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000780#endif
Russell Kingd6551e82006-06-21 13:31:52 +0100781 mov r5, r0
782 add r4, r2, #TI_CPU_SAVE
783 ldr r0, =thread_notify_head
784 mov r1, #THREAD_NOTIFY_SWITCH
785 bl atomic_notifier_call_chain
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400786#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
787 str r7, [r8]
788#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100789 THUMB( mov ip, r4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100790 mov r0, r5
Catalin Marinasb86040a2009-07-24 12:32:54 +0100791 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
792 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
793 THUMB( ldr sp, [ip], #4 )
794 THUMB( ldr pc, [ip] )
Catalin Marinasc4c57162009-02-16 11:42:09 +0100795 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100796ENDPROC(__switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
798 __INIT
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100799
800/*
801 * User helpers.
802 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100803 * Each segment is 32-byte aligned and will be moved to the top of the high
804 * vector page. New segments (if ever needed) must be added in front of
805 * existing ones. This mechanism should be used only for things that are
806 * really small and justified, and not be abused freely.
807 *
Nicolas Pitre37b83042011-06-19 23:36:03 -0400808 * See Documentation/arm/kernel_user_helpers.txt for formal definitions.
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100809 */
Catalin Marinasb86040a2009-07-24 12:32:54 +0100810 THUMB( .arm )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100811
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100812 .macro usr_ret, reg
813#ifdef CONFIG_ARM_THUMB
814 bx \reg
815#else
Russell King6ebbf2c2014-06-30 16:29:12 +0100816 ret \reg
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100817#endif
818 .endm
819
Russell King5b43e7a2013-07-04 11:32:04 +0100820 .macro kuser_pad, sym, size
821 .if (. - \sym) & 3
822 .rept 4 - (. - \sym) & 3
823 .byte 0
824 .endr
825 .endif
826 .rept (\size - (. - \sym)) / 4
827 .word 0xe7fddef1
828 .endr
829 .endm
830
Russell Kingf6f91b02013-07-23 18:37:00 +0100831#ifdef CONFIG_KUSER_HELPERS
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100832 .align 5
833 .globl __kuser_helper_start
834__kuser_helper_start:
835
836/*
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400837 * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular
838 * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point.
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000839 */
840
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400841__kuser_cmpxchg64: @ 0xffff0f60
842
843#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
844
845 /*
846 * Poor you. No fast solution possible...
847 * The kernel itself must perform the operation.
848 * A special ghost syscall is used for that (see traps.c).
849 */
850 stmfd sp!, {r7, lr}
851 ldr r7, 1f @ it's 20 bits
852 swi __ARM_NR_cmpxchg64
853 ldmfd sp!, {r7, pc}
8541: .word __ARM_NR_cmpxchg64
855
856#elif defined(CONFIG_CPU_32v6K)
857
858 stmfd sp!, {r4, r5, r6, r7}
859 ldrd r4, r5, [r0] @ load old val
860 ldrd r6, r7, [r1] @ load new val
861 smp_dmb arm
8621: ldrexd r0, r1, [r2] @ load current val
863 eors r3, r0, r4 @ compare with oldval (1)
864 eoreqs r3, r1, r5 @ compare with oldval (2)
865 strexdeq r3, r6, r7, [r2] @ store newval if eq
866 teqeq r3, #1 @ success?
867 beq 1b @ if no then retry
868 smp_dmb arm
869 rsbs r0, r3, #0 @ set returned val and C flag
870 ldmfd sp!, {r4, r5, r6, r7}
Will Deacon5a97d0a2012-02-03 11:08:05 +0100871 usr_ret lr
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400872
873#elif !defined(CONFIG_SMP)
874
875#ifdef CONFIG_MMU
876
877 /*
878 * The only thing that can break atomicity in this cmpxchg64
879 * implementation is either an IRQ or a data abort exception
880 * causing another process/thread to be scheduled in the middle of
881 * the critical sequence. The same strategy as for cmpxchg is used.
882 */
883 stmfd sp!, {r4, r5, r6, lr}
884 ldmia r0, {r4, r5} @ load old val
885 ldmia r1, {r6, lr} @ load new val
8861: ldmia r2, {r0, r1} @ load current val
887 eors r3, r0, r4 @ compare with oldval (1)
888 eoreqs r3, r1, r5 @ compare with oldval (2)
8892: stmeqia r2, {r6, lr} @ store newval if eq
890 rsbs r0, r3, #0 @ set return val and C flag
891 ldmfd sp!, {r4, r5, r6, pc}
892
893 .text
894kuser_cmpxchg64_fixup:
895 @ Called from kuser_cmpxchg_fixup.
Russell King3ad55152011-07-22 23:09:07 +0100896 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400897 @ sp = saved regs. r7 and r8 are clobbered.
898 @ 1b = first critical insn, 2b = last critical insn.
Russell King3ad55152011-07-22 23:09:07 +0100899 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400900 mov r7, #0xffff0fff
901 sub r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64)))
Russell King3ad55152011-07-22 23:09:07 +0100902 subs r8, r4, r7
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400903 rsbcss r8, r8, #(2b - 1b)
904 strcs r7, [sp, #S_PC]
905#if __LINUX_ARM_ARCH__ < 6
906 bcc kuser_cmpxchg32_fixup
907#endif
Russell King6ebbf2c2014-06-30 16:29:12 +0100908 ret lr
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400909 .previous
910
911#else
912#warning "NPTL on non MMU needs fixing"
913 mov r0, #-1
914 adds r0, r0, #0
915 usr_ret lr
916#endif
917
918#else
919#error "incoherent kernel configuration"
920#endif
921
Russell King5b43e7a2013-07-04 11:32:04 +0100922 kuser_pad __kuser_cmpxchg64, 64
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400923
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000924__kuser_memory_barrier: @ 0xffff0fa0
Dave Martined3768a2010-12-01 15:39:23 +0100925 smp_dmb arm
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100926 usr_ret lr
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000927
Russell King5b43e7a2013-07-04 11:32:04 +0100928 kuser_pad __kuser_memory_barrier, 32
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000929
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100930__kuser_cmpxchg: @ 0xffff0fc0
931
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100932#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100933
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100934 /*
935 * Poor you. No fast solution possible...
936 * The kernel itself must perform the operation.
937 * A special ghost syscall is used for that (see traps.c).
938 */
Nicolas Pitre5e097442006-01-18 22:38:49 +0000939 stmfd sp!, {r7, lr}
Dave Martin55afd262010-12-01 18:12:43 +0100940 ldr r7, 1f @ it's 20 bits
Russell Kingcc20d422009-11-09 23:53:29 +0000941 swi __ARM_NR_cmpxchg
Nicolas Pitre5e097442006-01-18 22:38:49 +0000942 ldmfd sp!, {r7, pc}
Russell Kingcc20d422009-11-09 23:53:29 +00009431: .word __ARM_NR_cmpxchg
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100944
945#elif __LINUX_ARM_ARCH__ < 6
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100946
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000947#ifdef CONFIG_MMU
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100948
949 /*
950 * The only thing that can break atomicity in this cmpxchg
951 * implementation is either an IRQ or a data abort exception
952 * causing another process/thread to be scheduled in the middle
953 * of the critical sequence. To prevent this, code is added to
954 * the IRQ and data abort exception handlers to set the pc back
955 * to the beginning of the critical section if it is found to be
956 * within that critical section (see kuser_cmpxchg_fixup).
957 */
9581: ldr r3, [r2] @ load current val
959 subs r3, r3, r0 @ compare with oldval
9602: streq r1, [r2] @ store newval if eq
961 rsbs r0, r3, #0 @ set return val and C flag
962 usr_ret lr
963
964 .text
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400965kuser_cmpxchg32_fixup:
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100966 @ Called from kuser_cmpxchg_check macro.
Russell Kingb059bdc2011-06-25 15:44:20 +0100967 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100968 @ sp = saved regs. r7 and r8 are clobbered.
969 @ 1b = first critical insn, 2b = last critical insn.
Russell Kingb059bdc2011-06-25 15:44:20 +0100970 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100971 mov r7, #0xffff0fff
972 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
Russell Kingb059bdc2011-06-25 15:44:20 +0100973 subs r8, r4, r7
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100974 rsbcss r8, r8, #(2b - 1b)
975 strcs r7, [sp, #S_PC]
Russell King6ebbf2c2014-06-30 16:29:12 +0100976 ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100977 .previous
978
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000979#else
980#warning "NPTL on non MMU needs fixing"
981 mov r0, #-1
982 adds r0, r0, #0
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100983 usr_ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100984#endif
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100985
986#else
987
Dave Martined3768a2010-12-01 15:39:23 +0100988 smp_dmb arm
Nicolas Pitreb49c0f22007-11-20 17:20:29 +01009891: ldrex r3, [r2]
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100990 subs r3, r3, r0
991 strexeq r3, r1, [r2]
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100992 teqeq r3, #1
993 beq 1b
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100994 rsbs r0, r3, #0
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100995 /* beware -- each __kuser slot must be 8 instructions max */
Russell Kingf00ec482010-09-04 10:47:48 +0100996 ALT_SMP(b __kuser_memory_barrier)
997 ALT_UP(usr_ret lr)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100998
999#endif
1000
Russell King5b43e7a2013-07-04 11:32:04 +01001001 kuser_pad __kuser_cmpxchg, 32
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001002
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001003__kuser_get_tls: @ 0xffff0fe0
Tony Lindgrenf159f4e2010-07-05 14:53:10 +01001004 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
Nicolas Pitreba9b5d72006-08-18 17:20:15 +01001005 usr_ret lr
Tony Lindgrenf159f4e2010-07-05 14:53:10 +01001006 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
Russell King5b43e7a2013-07-04 11:32:04 +01001007 kuser_pad __kuser_get_tls, 16
1008 .rep 3
Tony Lindgrenf159f4e2010-07-05 14:53:10 +01001009 .word 0 @ 0xffff0ff0 software TLS value, then
1010 .endr @ pad up to __kuser_helper_version
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001011
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001012__kuser_helper_version: @ 0xffff0ffc
1013 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
1014
1015 .globl __kuser_helper_end
1016__kuser_helper_end:
1017
Russell Kingf6f91b02013-07-23 18:37:00 +01001018#endif
1019
Catalin Marinasb86040a2009-07-24 12:32:54 +01001020 THUMB( .thumb )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001021
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022/*
1023 * Vector stubs.
1024 *
Russell King19accfd2013-07-04 11:40:32 +01001025 * This code is copied to 0xffff1000 so we can use branches in the
1026 * vectors, rather than ldr's. Note that this code must not exceed
1027 * a page size.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 *
1029 * Common stub entry macro:
1030 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
Russell Kingccea7a12005-05-31 22:22:32 +01001031 *
1032 * SP points to a minimal amount of processor-private memory, the address
1033 * of which is copied into r0 for the mode specific abort handler.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001035 .macro vector_stub, name, mode, correction=0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 .align 5
1037
1038vector_\name:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 .if \correction
1040 sub lr, lr, #\correction
1041 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042
Russell Kingccea7a12005-05-31 22:22:32 +01001043 @
1044 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1045 @ (parent CPSR)
1046 @
1047 stmia sp, {r0, lr} @ save r0, lr
1048 mrs lr, spsr
1049 str lr, [sp, #8] @ save spsr
1050
1051 @
1052 @ Prepare for SVC32 mode. IRQs remain disabled.
1053 @
1054 mrs r0, cpsr
Catalin Marinasb86040a2009-07-24 12:32:54 +01001055 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
Russell Kingccea7a12005-05-31 22:22:32 +01001056 msr spsr_cxsf, r0
1057
1058 @
1059 @ the branch table must immediately follow this code
1060 @
Russell Kingccea7a12005-05-31 22:22:32 +01001061 and lr, lr, #0x0f
Catalin Marinasb86040a2009-07-24 12:32:54 +01001062 THUMB( adr r0, 1f )
1063 THUMB( ldr lr, [r0, lr, lsl #2] )
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001064 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +01001065 ARM( ldr lr, [pc, lr, lsl #2] )
Russell Kingccea7a12005-05-31 22:22:32 +01001066 movs pc, lr @ branch to handler in SVC mode
Catalin Marinas93ed3972008-08-28 11:22:32 +01001067ENDPROC(vector_\name)
Catalin Marinas88987ef2009-07-24 12:32:52 +01001068
1069 .align 2
1070 @ handler addresses follow this label
10711:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 .endm
1073
Russell Kingb9b32bf2013-07-04 12:03:31 +01001074 .section .stubs, "ax", %progbits
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075__stubs_start:
Russell King19accfd2013-07-04 11:40:32 +01001076 @ This must be the first word
1077 .word vector_swi
1078
1079vector_rst:
1080 ARM( swi SYS_ERROR0 )
1081 THUMB( svc #0 )
1082 THUMB( nop )
1083 b vector_und
1084
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085/*
1086 * Interrupt dispatcher
1087 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001088 vector_stub irq, IRQ_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089
1090 .long __irq_usr @ 0 (USR_26 / USR_32)
1091 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1092 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1093 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1094 .long __irq_invalid @ 4
1095 .long __irq_invalid @ 5
1096 .long __irq_invalid @ 6
1097 .long __irq_invalid @ 7
1098 .long __irq_invalid @ 8
1099 .long __irq_invalid @ 9
1100 .long __irq_invalid @ a
1101 .long __irq_invalid @ b
1102 .long __irq_invalid @ c
1103 .long __irq_invalid @ d
1104 .long __irq_invalid @ e
1105 .long __irq_invalid @ f
1106
1107/*
1108 * Data abort dispatcher
1109 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1110 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001111 vector_stub dabt, ABT_MODE, 8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
1113 .long __dabt_usr @ 0 (USR_26 / USR_32)
1114 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1115 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1116 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1117 .long __dabt_invalid @ 4
1118 .long __dabt_invalid @ 5
1119 .long __dabt_invalid @ 6
1120 .long __dabt_invalid @ 7
1121 .long __dabt_invalid @ 8
1122 .long __dabt_invalid @ 9
1123 .long __dabt_invalid @ a
1124 .long __dabt_invalid @ b
1125 .long __dabt_invalid @ c
1126 .long __dabt_invalid @ d
1127 .long __dabt_invalid @ e
1128 .long __dabt_invalid @ f
1129
1130/*
1131 * Prefetch abort dispatcher
1132 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1133 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001134 vector_stub pabt, ABT_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
1136 .long __pabt_usr @ 0 (USR_26 / USR_32)
1137 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1138 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1139 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1140 .long __pabt_invalid @ 4
1141 .long __pabt_invalid @ 5
1142 .long __pabt_invalid @ 6
1143 .long __pabt_invalid @ 7
1144 .long __pabt_invalid @ 8
1145 .long __pabt_invalid @ 9
1146 .long __pabt_invalid @ a
1147 .long __pabt_invalid @ b
1148 .long __pabt_invalid @ c
1149 .long __pabt_invalid @ d
1150 .long __pabt_invalid @ e
1151 .long __pabt_invalid @ f
1152
1153/*
1154 * Undef instr entry dispatcher
1155 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1156 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001157 vector_stub und, UND_MODE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
1159 .long __und_usr @ 0 (USR_26 / USR_32)
1160 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1161 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1162 .long __und_svc @ 3 (SVC_26 / SVC_32)
1163 .long __und_invalid @ 4
1164 .long __und_invalid @ 5
1165 .long __und_invalid @ 6
1166 .long __und_invalid @ 7
1167 .long __und_invalid @ 8
1168 .long __und_invalid @ 9
1169 .long __und_invalid @ a
1170 .long __und_invalid @ b
1171 .long __und_invalid @ c
1172 .long __und_invalid @ d
1173 .long __und_invalid @ e
1174 .long __und_invalid @ f
1175
1176 .align 5
1177
1178/*=============================================================================
Russell King19accfd2013-07-04 11:40:32 +01001179 * Address exception handler
1180 *-----------------------------------------------------------------------------
1181 * These aren't too critical.
1182 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1183 */
1184
1185vector_addrexcptn:
1186 b vector_addrexcptn
1187
1188/*=============================================================================
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +01001189 * FIQ "NMI" handler
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 *-----------------------------------------------------------------------------
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +01001191 * Handle a FIQ using the SVC stack allowing FIQ act like NMI on x86
1192 * systems.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 */
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +01001194 vector_stub fiq, FIQ_MODE, 4
1195
1196 .long __fiq_usr @ 0 (USR_26 / USR_32)
1197 .long __fiq_svc @ 1 (FIQ_26 / FIQ_32)
1198 .long __fiq_svc @ 2 (IRQ_26 / IRQ_32)
1199 .long __fiq_svc @ 3 (SVC_26 / SVC_32)
1200 .long __fiq_svc @ 4
1201 .long __fiq_svc @ 5
1202 .long __fiq_svc @ 6
1203 .long __fiq_abt @ 7
1204 .long __fiq_svc @ 8
1205 .long __fiq_svc @ 9
1206 .long __fiq_svc @ a
1207 .long __fiq_svc @ b
1208 .long __fiq_svc @ c
1209 .long __fiq_svc @ d
1210 .long __fiq_svc @ e
1211 .long __fiq_svc @ f
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
Russell Kinge39e3f32013-07-09 01:03:17 +01001213 .globl vector_fiq_offset
1214 .equ vector_fiq_offset, vector_fiq
1215
Russell Kingb9b32bf2013-07-04 12:03:31 +01001216 .section .vectors, "ax", %progbits
Russell King79335232005-04-26 15:17:42 +01001217__vectors_start:
Russell Kingb9b32bf2013-07-04 12:03:31 +01001218 W(b) vector_rst
1219 W(b) vector_und
1220 W(ldr) pc, __vectors_start + 0x1000
1221 W(b) vector_pabt
1222 W(b) vector_dabt
1223 W(b) vector_addrexcptn
1224 W(b) vector_irq
1225 W(b) vector_fiq
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
1227 .data
1228
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 .globl cr_alignment
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230cr_alignment:
1231 .space 4
eric miao52108642010-12-13 09:42:34 +01001232
1233#ifdef CONFIG_MULTI_IRQ_HANDLER
1234 .globl handle_arch_irq
1235handle_arch_irq:
1236 .space 4
1237#endif