blob: e7b932dcbf820d7c6b7307cf615ccccc54f6d8cf [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Aditya Srivastava27088e002021-03-29 19:21:08 +05302/*
Felipe Balbi72246da2011-08-19 18:10:58 +03003 * dwc3-pci.c - PCI Specific glue layer
4 *
Alexander A. Klimov10623b82020-07-11 15:58:04 +02005 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
Felipe Balbi72246da2011-08-19 18:10:58 +03009 */
10
11#include <linux/kernel.h>
Stephen Rothwell46a57282011-08-23 15:08:54 +100012#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030013#include <linux/slab.h>
14#include <linux/pci.h>
Manu Gautam8eed00b2017-09-27 16:49:21 +053015#include <linux/workqueue.h>
Felipe Balbie9af9222016-05-17 10:15:02 +030016#include <linux/pm_runtime.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030017#include <linux/platform_device.h>
Heikki Krogerusa89d9772015-05-13 15:26:50 +030018#include <linux/gpio/consumer.h>
Hans de Goede57410222018-06-10 16:01:20 +020019#include <linux/gpio/machine.h>
Heikki Krogerusa89d9772015-05-13 15:26:50 +030020#include <linux/acpi.h>
Heikki Krogeruscf483052016-04-22 11:17:39 +030021#include <linux/delay.h>
Huang Rui8f317b42014-10-28 19:54:24 +080022
John Youn9a5a0782015-09-25 23:47:53 -070023#define PCI_DEVICE_ID_INTEL_BYT 0x0f37
24#define PCI_DEVICE_ID_INTEL_MRFLD 0x119e
25#define PCI_DEVICE_ID_INTEL_BSW 0x22b7
26#define PCI_DEVICE_ID_INTEL_SPTLP 0x9d30
27#define PCI_DEVICE_ID_INTEL_SPTH 0xa130
Heikki Krogerusb4c580a2015-10-21 14:37:04 +030028#define PCI_DEVICE_ID_INTEL_BXT 0x0aaa
Heikki Krogerus1ffb4d52016-04-01 17:13:10 +030029#define PCI_DEVICE_ID_INTEL_BXT_M 0x1aaa
Heikki Krogerusb4c580a2015-10-21 14:37:04 +030030#define PCI_DEVICE_ID_INTEL_APL 0x5aaa
Heikki Krogerus4491ed52016-04-01 17:13:11 +030031#define PCI_DEVICE_ID_INTEL_KBP 0xa2b0
Heikki Krogerus3c3caae2019-12-12 12:37:13 +030032#define PCI_DEVICE_ID_INTEL_CMLLP 0x02ee
33#define PCI_DEVICE_ID_INTEL_CMLH 0x06ee
Heikki Krogerus8f8983a2016-04-01 17:13:12 +030034#define PCI_DEVICE_ID_INTEL_GLK 0x31aa
Heikki Krogerus68217952016-04-01 17:13:13 +030035#define PCI_DEVICE_ID_INTEL_CNPLP 0x9dee
36#define PCI_DEVICE_ID_INTEL_CNPH 0xa36e
Heikki Krogerusf5ae8862020-01-17 12:30:33 +030037#define PCI_DEVICE_ID_INTEL_CNPV 0xa3b0
Heikki Krogerus00908692017-06-15 12:57:30 +030038#define PCI_DEVICE_ID_INTEL_ICLLP 0x34ee
Felipe Balbidbb05692018-06-11 11:21:12 +030039#define PCI_DEVICE_ID_INTEL_EHLLP 0x4b7e
Felipe Balbib3649de2017-12-13 16:03:22 +020040#define PCI_DEVICE_ID_INTEL_TGPLP 0xa0ee
Heikki Krogerusc3f595a2020-06-25 10:34:32 +030041#define PCI_DEVICE_ID_INTEL_TGPH 0x43ee
Heikki Krogeruse25d1e82020-06-30 15:24:59 +030042#define PCI_DEVICE_ID_INTEL_JSP 0x4dee
Heikki Krogerusf08fc2c2021-01-15 12:49:14 +030043#define PCI_DEVICE_ID_INTEL_ADLP 0x51ee
Heikki Krogerus782de5e2021-04-08 11:31:44 +030044#define PCI_DEVICE_ID_INTEL_ADLM 0x54ee
Heikki Krogerus1384ab42020-10-06 16:02:50 +030045#define PCI_DEVICE_ID_INTEL_ADLS 0x7ae1
Heikki Krogerus73203bd2021-01-15 12:49:13 +030046#define PCI_DEVICE_ID_INTEL_TGL 0x9a15
Felipe Balbi72246da2011-08-19 18:10:58 +030047
Andy Shevchenko94116f82017-06-05 19:40:46 +030048#define PCI_INTEL_BXT_DSM_GUID "732b85d5-b7a7-4a1b-9ba0-4bbd00ffd511"
Felipe Balbi9cecca72016-10-24 10:40:18 +030049#define PCI_INTEL_BXT_FUNC_PMU_PWR 4
50#define PCI_INTEL_BXT_STATE_D0 0
51#define PCI_INTEL_BXT_STATE_D3 3
52
Hans de Goede7740d042018-06-10 16:01:21 +020053#define GP_RWBAR 1
54#define GP_RWREG1 0xa0
55#define GP_RWREG1_ULPI_REFCLK_DISABLE (1 << 17)
56
Felipe Balbi0f817ae2016-10-24 10:29:01 +030057/**
58 * struct dwc3_pci - Driver private structure
59 * @dwc3: child dwc3 platform_device
60 * @pci: our link to PCI bus
Andy Shevchenko94116f82017-06-05 19:40:46 +030061 * @guid: _DSM GUID
Felipe Balbi9cecca72016-10-24 10:40:18 +030062 * @has_dsm_for_pm: true for devices which need to run _DSM on runtime PM
Andy Shevchenko87d852d2018-07-20 19:54:01 +030063 * @wakeup_work: work for asynchronous resume
Felipe Balbi0f817ae2016-10-24 10:29:01 +030064 */
65struct dwc3_pci {
66 struct platform_device *dwc3;
67 struct pci_dev *pci;
Felipe Balbi9cecca72016-10-24 10:40:18 +030068
Andy Shevchenko94116f82017-06-05 19:40:46 +030069 guid_t guid;
Felipe Balbi9cecca72016-10-24 10:40:18 +030070
71 unsigned int has_dsm_for_pm:1;
Manu Gautam8eed00b2017-09-27 16:49:21 +053072 struct work_struct wakeup_work;
Felipe Balbi0f817ae2016-10-24 10:29:01 +030073};
74
Heikki Krogerusa89d9772015-05-13 15:26:50 +030075static const struct acpi_gpio_params reset_gpios = { 0, 0, false };
76static const struct acpi_gpio_params cs_gpios = { 1, 0, false };
77
78static const struct acpi_gpio_mapping acpi_dwc3_byt_gpios[] = {
79 { "reset-gpios", &reset_gpios, 1 },
80 { "cs-gpios", &cs_gpios, 1 },
81 { },
82};
83
Hans de Goede57410222018-06-10 16:01:20 +020084static struct gpiod_lookup_table platform_bytcr_gpios = {
85 .dev_id = "0000:00:16.0",
86 .table = {
87 GPIO_LOOKUP("INT33FC:00", 54, "reset", GPIO_ACTIVE_HIGH),
88 GPIO_LOOKUP("INT33FC:02", 14, "cs", GPIO_ACTIVE_HIGH),
89 {}
90 },
91};
92
Hans de Goede7740d042018-06-10 16:01:21 +020093static int dwc3_byt_enable_ulpi_refclock(struct pci_dev *pci)
94{
95 void __iomem *reg;
96 u32 value;
97
98 reg = pcim_iomap(pci, GP_RWBAR, 0);
Wei Yongjunb497fff2018-07-31 14:38:52 +000099 if (!reg)
100 return -ENOMEM;
Hans de Goede7740d042018-06-10 16:01:21 +0200101
102 value = readl(reg + GP_RWREG1);
103 if (!(value & GP_RWREG1_ULPI_REFCLK_DISABLE))
104 goto unmap; /* ULPI refclk already enabled */
105
106 value &= ~GP_RWREG1_ULPI_REFCLK_DISABLE;
107 writel(value, reg + GP_RWREG1);
108 /* This comes from the Intel Android x86 tree w/o any explanation */
109 msleep(100);
110unmap:
111 pcim_iounmap(pci, reg);
112 return 0;
113}
114
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300115static const struct property_entry dwc3_pci_intel_properties[] = {
116 PROPERTY_ENTRY_STRING("dr_mode", "peripheral"),
117 PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
118 {}
119};
120
Andy Shevchenkoc31d9832018-07-26 14:48:57 +0300121static const struct property_entry dwc3_pci_mrfld_properties[] = {
122 PROPERTY_ENTRY_STRING("dr_mode", "otg"),
Andy Shevchenko066c0952020-05-04 12:33:52 +0300123 PROPERTY_ENTRY_STRING("linux,extcon-name", "mrfld_bcove_pwrsrc"),
Andy Shevchenkob522f832021-03-22 14:52:44 +0200124 PROPERTY_ENTRY_BOOL("snps,dis_u3_susphy_quirk"),
125 PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
Andy Shevchenkoc31d9832018-07-26 14:48:57 +0300126 PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
127 {}
128};
129
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300130static const struct property_entry dwc3_pci_amd_properties[] = {
131 PROPERTY_ENTRY_BOOL("snps,has-lpm-erratum"),
132 PROPERTY_ENTRY_U8("snps,lpm-nyet-threshold", 0xf),
133 PROPERTY_ENTRY_BOOL("snps,u2exit_lfps_quirk"),
134 PROPERTY_ENTRY_BOOL("snps,u2ss_inp3_quirk"),
135 PROPERTY_ENTRY_BOOL("snps,req_p1p2p3_quirk"),
136 PROPERTY_ENTRY_BOOL("snps,del_p1p2p3_quirk"),
137 PROPERTY_ENTRY_BOOL("snps,del_phy_power_chg_quirk"),
138 PROPERTY_ENTRY_BOOL("snps,lfps_filter_quirk"),
139 PROPERTY_ENTRY_BOOL("snps,rx_detect_poll_quirk"),
140 PROPERTY_ENTRY_BOOL("snps,tx_de_emphasis_quirk"),
141 PROPERTY_ENTRY_U8("snps,tx_de_emphasis", 1),
142 /* FIXME these quirks should be removed when AMD NL tapes out */
143 PROPERTY_ENTRY_BOOL("snps,disable_scramble_quirk"),
144 PROPERTY_ENTRY_BOOL("snps,dis_u3_susphy_quirk"),
145 PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
146 PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
147 {}
148};
149
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300150static const struct software_node dwc3_pci_intel_swnode = {
151 .properties = dwc3_pci_intel_properties,
152};
153
154static const struct software_node dwc3_pci_intel_mrfld_swnode = {
155 .properties = dwc3_pci_mrfld_properties,
156};
157
158static const struct software_node dwc3_pci_amd_swnode = {
159 .properties = dwc3_pci_amd_properties,
160};
161
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300162static int dwc3_pci_quirks(struct dwc3_pci *dwc)
Heikki Krogerus2cd9ddf2015-01-12 14:20:14 +0200163{
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300164 struct pci_dev *pdev = dwc->pci;
165
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300166 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Felipe Balbi9cecca72016-10-24 10:40:18 +0300167 if (pdev->device == PCI_DEVICE_ID_INTEL_BXT ||
Raymond Tana609ce22020-08-21 16:11:01 +0300168 pdev->device == PCI_DEVICE_ID_INTEL_BXT_M ||
169 pdev->device == PCI_DEVICE_ID_INTEL_EHLLP) {
Andy Shevchenko94116f82017-06-05 19:40:46 +0300170 guid_parse(PCI_INTEL_BXT_DSM_GUID, &dwc->guid);
Felipe Balbi9cecca72016-10-24 10:40:18 +0300171 dwc->has_dsm_for_pm = true;
172 }
173
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300174 if (pdev->device == PCI_DEVICE_ID_INTEL_BYT) {
175 struct gpio_desc *gpio;
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300176 int ret;
Uwe Kleine-König2df033c2015-07-06 11:09:48 +0200177
Hans de Goede7740d042018-06-10 16:01:21 +0200178 /* On BYT the FW does not always enable the refclock */
179 ret = dwc3_byt_enable_ulpi_refclock(pdev);
180 if (ret)
181 return ret;
182
Andy Shevchenko4a56e412017-03-22 16:08:07 +0200183 ret = devm_acpi_dev_add_driver_gpios(&pdev->dev,
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300184 acpi_dwc3_byt_gpios);
Andy Shevchenko4a56e412017-03-22 16:08:07 +0200185 if (ret)
186 dev_dbg(&pdev->dev, "failed to add mapping table\n");
Uwe Kleine-König2df033c2015-07-06 11:09:48 +0200187
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300188 /*
Hans de Goede57410222018-06-10 16:01:20 +0200189 * A lot of BYT devices lack ACPI resource entries for
190 * the GPIOs, add a fallback mapping to the reference
191 * design GPIOs which all boards seem to use.
192 */
193 gpiod_add_lookup_table(&platform_bytcr_gpios);
194
195 /*
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300196 * These GPIOs will turn on the USB2 PHY. Note that we have to
197 * put the gpio descriptors again here because the phy driver
198 * might want to grab them, too.
199 */
Stephan Gerhold3004cfd2018-12-06 19:42:28 +0100200 gpio = gpiod_get_optional(&pdev->dev, "cs", GPIOD_OUT_LOW);
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300201 if (IS_ERR(gpio))
202 return PTR_ERR(gpio);
203
Heikki Krogerusa89d9772015-05-13 15:26:50 +0300204 gpiod_set_value_cansleep(gpio, 1);
Stephan Gerhold3004cfd2018-12-06 19:42:28 +0100205 gpiod_put(gpio);
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300206
Stephan Gerhold3004cfd2018-12-06 19:42:28 +0100207 gpio = gpiod_get_optional(&pdev->dev, "reset", GPIOD_OUT_LOW);
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300208 if (IS_ERR(gpio))
209 return PTR_ERR(gpio);
210
211 if (gpio) {
212 gpiod_set_value_cansleep(gpio, 1);
Stephan Gerhold3004cfd2018-12-06 19:42:28 +0100213 gpiod_put(gpio);
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300214 usleep_range(10000, 11000);
215 }
Heikki Krogerusa89d9772015-05-13 15:26:50 +0300216 }
217 }
218
Heikki Krogerus2cd9ddf2015-01-12 14:20:14 +0200219 return 0;
220}
Felipe Balbi72246da2011-08-19 18:10:58 +0300221
Manu Gautam8eed00b2017-09-27 16:49:21 +0530222#ifdef CONFIG_PM
223static void dwc3_pci_resume_work(struct work_struct *work)
224{
225 struct dwc3_pci *dwc = container_of(work, struct dwc3_pci, wakeup_work);
226 struct platform_device *dwc3 = dwc->dwc3;
227 int ret;
228
229 ret = pm_runtime_get_sync(&dwc3->dev);
Aditya Pakki26559712020-06-13 22:15:25 -0500230 if (ret) {
231 pm_runtime_put_sync_autosuspend(&dwc3->dev);
Manu Gautam8eed00b2017-09-27 16:49:21 +0530232 return;
Aditya Pakki26559712020-06-13 22:15:25 -0500233 }
Manu Gautam8eed00b2017-09-27 16:49:21 +0530234
235 pm_runtime_mark_last_busy(&dwc3->dev);
236 pm_runtime_put_sync_autosuspend(&dwc3->dev);
237}
238#endif
239
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300240static int dwc3_pci_probe(struct pci_dev *pci, const struct pci_device_id *id)
Felipe Balbi72246da2011-08-19 18:10:58 +0300241{
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300242 struct dwc3_pci *dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300243 struct resource res[2];
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300244 int ret;
Chanho Park802ca852012-02-15 18:27:55 +0900245 struct device *dev = &pci->dev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300246
Andy Shevchenkof1c7e712014-05-15 15:53:33 +0300247 ret = pcim_enable_device(pci);
Felipe Balbi72246da2011-08-19 18:10:58 +0300248 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900249 dev_err(dev, "failed to enable pci device\n");
250 return -ENODEV;
Felipe Balbi72246da2011-08-19 18:10:58 +0300251 }
252
Felipe Balbi72246da2011-08-19 18:10:58 +0300253 pci_set_master(pci);
254
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300255 dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
256 if (!dwc)
Andy Shevchenkof1c7e712014-05-15 15:53:33 +0300257 return -ENOMEM;
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300258
259 dwc->dwc3 = platform_device_alloc("dwc3", PLATFORM_DEVID_AUTO);
260 if (!dwc->dwc3)
261 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300262
263 memset(res, 0x00, sizeof(struct resource) * ARRAY_SIZE(res));
264
265 res[0].start = pci_resource_start(pci, 0);
266 res[0].end = pci_resource_end(pci, 0);
267 res[0].name = "dwc_usb3";
268 res[0].flags = IORESOURCE_MEM;
269
270 res[1].start = pci->irq;
271 res[1].name = "dwc_usb3";
272 res[1].flags = IORESOURCE_IRQ;
273
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300274 ret = platform_device_add_resources(dwc->dwc3, res, ARRAY_SIZE(res));
Felipe Balbi72246da2011-08-19 18:10:58 +0300275 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900276 dev_err(dev, "couldn't add resources to dwc3 device\n");
Thinh Nguyencabdf832018-03-19 13:07:35 -0700277 goto err;
Felipe Balbi72246da2011-08-19 18:10:58 +0300278 }
279
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300280 dwc->pci = pci;
281 dwc->dwc3->dev.parent = dev;
282 ACPI_COMPANION_SET(&dwc->dwc3->dev, ACPI_COMPANION(dev));
Felipe Balbi72246da2011-08-19 18:10:58 +0300283
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300284 ret = device_add_software_node(&dwc->dwc3->dev, (void *)id->driver_data);
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300285 if (ret < 0)
Navid Emamdoost9bbfcee2019-09-29 21:41:45 -0500286 goto err;
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300287
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300288 ret = dwc3_pci_quirks(dwc);
Heikki Krogerus474799f2016-04-22 11:17:37 +0300289 if (ret)
290 goto err;
291
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300292 ret = platform_device_add(dwc->dwc3);
Felipe Balbi72246da2011-08-19 18:10:58 +0300293 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900294 dev_err(dev, "failed to register dwc3 device\n");
Heikki Krogerus2cd9ddf2015-01-12 14:20:14 +0200295 goto err;
Felipe Balbi72246da2011-08-19 18:10:58 +0300296 }
297
Felipe Balbie9af9222016-05-17 10:15:02 +0300298 device_init_wakeup(dev, true);
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300299 pci_set_drvdata(pci, dwc);
Felipe Balbie9af9222016-05-17 10:15:02 +0300300 pm_runtime_put(dev);
Manu Gautam8eed00b2017-09-27 16:49:21 +0530301#ifdef CONFIG_PM
302 INIT_WORK(&dwc->wakeup_work, dwc3_pci_resume_work);
303#endif
Felipe Balbie9af9222016-05-17 10:15:02 +0300304
Felipe Balbi72246da2011-08-19 18:10:58 +0300305 return 0;
Heikki Krogerus2cd9ddf2015-01-12 14:20:14 +0200306err:
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300307 device_remove_software_node(&dwc->dwc3->dev);
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300308 platform_device_put(dwc->dwc3);
Felipe Balbi72246da2011-08-19 18:10:58 +0300309 return ret;
310}
311
Bill Pembertonfb4e98a2012-11-19 13:26:20 -0500312static void dwc3_pci_remove(struct pci_dev *pci)
Felipe Balbi72246da2011-08-19 18:10:58 +0300313{
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300314 struct dwc3_pci *dwc = pci_get_drvdata(pci);
Kuppuswamy Sathyanarayanan7b412b02018-10-17 11:40:26 -0700315 struct pci_dev *pdev = dwc->pci;
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300316
Kuppuswamy Sathyanarayanan7b412b02018-10-17 11:40:26 -0700317 if (pdev->device == PCI_DEVICE_ID_INTEL_BYT)
318 gpiod_remove_lookup_table(&platform_bytcr_gpios);
Manu Gautam8eed00b2017-09-27 16:49:21 +0530319#ifdef CONFIG_PM
320 cancel_work_sync(&dwc->wakeup_work);
321#endif
Felipe Balbie9af9222016-05-17 10:15:02 +0300322 device_init_wakeup(&pci->dev, false);
323 pm_runtime_get(&pci->dev);
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300324 device_remove_software_node(&dwc->dwc3->dev);
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300325 platform_device_unregister(dwc->dwc3);
Felipe Balbi72246da2011-08-19 18:10:58 +0300326}
327
Jingoo Han782df202013-11-28 14:15:46 +0900328static const struct pci_device_id dwc3_pci_id_table[] = {
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300329 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BSW),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300330 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300331
332 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BYT),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300333 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300334
335 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MRFLD),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300336 (kernel_ulong_t) &dwc3_pci_intel_mrfld_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300337
Heikki Krogerus3c3caae2019-12-12 12:37:13 +0300338 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CMLLP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300339 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Heikki Krogerus3c3caae2019-12-12 12:37:13 +0300340
Felipe Balbi7ae622c2019-01-31 11:04:19 +0200341 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CMLH),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300342 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Felipe Balbi7ae622c2019-01-31 11:04:19 +0200343
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300344 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SPTLP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300345 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300346
347 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SPTH),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300348 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300349
350 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BXT),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300351 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300352
353 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BXT_M),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300354 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300355
356 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_APL),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300357 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300358
359 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_KBP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300360 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300361
362 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_GLK),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300363 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300364
365 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPLP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300366 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300367
368 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPH),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300369 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300370
Heikki Krogerusf5ae8862020-01-17 12:30:33 +0300371 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPV),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300372 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Heikki Krogerusf5ae8862020-01-17 12:30:33 +0300373
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300374 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICLLP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300375 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300376
Felipe Balbidbb05692018-06-11 11:21:12 +0300377 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_EHLLP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300378 (kernel_ulong_t) &dwc3_pci_intel_swnode },
Felipe Balbidbb05692018-06-11 11:21:12 +0300379
Felipe Balbib3649de2017-12-13 16:03:22 +0200380 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGPLP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300381 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Felipe Balbib3649de2017-12-13 16:03:22 +0200382
Heikki Krogerusc3f595a2020-06-25 10:34:32 +0300383 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGPH),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300384 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Heikki Krogerusc3f595a2020-06-25 10:34:32 +0300385
Heikki Krogeruse25d1e82020-06-30 15:24:59 +0300386 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_JSP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300387 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Heikki Krogeruse25d1e82020-06-30 15:24:59 +0300388
Heikki Krogerusf08fc2c2021-01-15 12:49:14 +0300389 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ADLP),
390 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
391
Heikki Krogerus782de5e2021-04-08 11:31:44 +0300392 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ADLM),
393 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
394
Heikki Krogerus1384ab42020-10-06 16:02:50 +0300395 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ADLS),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300396 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Heikki Krogerus1384ab42020-10-06 16:02:50 +0300397
Heikki Krogerus73203bd2021-01-15 12:49:13 +0300398 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGL),
399 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
400
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300401 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_NL_USB),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300402 (kernel_ulong_t) &dwc3_pci_amd_swnode, },
Felipe Balbi72246da2011-08-19 18:10:58 +0300403 { } /* Terminating Entry */
404};
405MODULE_DEVICE_TABLE(pci, dwc3_pci_id_table);
406
Felipe Balbi36daf3a2016-11-16 13:16:22 +0200407#if defined(CONFIG_PM) || defined(CONFIG_PM_SLEEP)
408static int dwc3_pci_dsm(struct dwc3_pci *dwc, int param)
409{
410 union acpi_object *obj;
411 union acpi_object tmp;
412 union acpi_object argv4 = ACPI_INIT_DSM_ARGV4(1, &tmp);
413
414 if (!dwc->has_dsm_for_pm)
415 return 0;
416
417 tmp.type = ACPI_TYPE_INTEGER;
418 tmp.integer.value = param;
419
Andy Shevchenko94116f82017-06-05 19:40:46 +0300420 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dwc->pci->dev), &dwc->guid,
Felipe Balbi36daf3a2016-11-16 13:16:22 +0200421 1, PCI_INTEL_BXT_FUNC_PMU_PWR, &argv4);
422 if (!obj) {
423 dev_err(&dwc->pci->dev, "failed to evaluate _DSM\n");
424 return -EIO;
425 }
426
427 ACPI_FREE(obj);
428
429 return 0;
430}
431#endif /* CONFIG_PM || CONFIG_PM_SLEEP */
432
Felipe Balbie9af9222016-05-17 10:15:02 +0300433#ifdef CONFIG_PM
434static int dwc3_pci_runtime_suspend(struct device *dev)
435{
Felipe Balbi9cecca72016-10-24 10:40:18 +0300436 struct dwc3_pci *dwc = dev_get_drvdata(dev);
437
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +0200438 if (device_can_wakeup(dev))
Felipe Balbi9cecca72016-10-24 10:40:18 +0300439 return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
Felipe Balbie9af9222016-05-17 10:15:02 +0300440
441 return -EBUSY;
442}
443
Felipe Balbif6c274e2016-07-28 10:16:12 +0300444static int dwc3_pci_runtime_resume(struct device *dev)
445{
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300446 struct dwc3_pci *dwc = dev_get_drvdata(dev);
Felipe Balbi9cecca72016-10-24 10:40:18 +0300447 int ret;
448
449 ret = dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
450 if (ret)
451 return ret;
Felipe Balbif6c274e2016-07-28 10:16:12 +0300452
Manu Gautam8eed00b2017-09-27 16:49:21 +0530453 queue_work(pm_wq, &dwc->wakeup_work);
454
455 return 0;
Felipe Balbif6c274e2016-07-28 10:16:12 +0300456}
Felipe Balbi696118c2016-09-07 13:39:37 +0300457#endif /* CONFIG_PM */
Felipe Balbif6c274e2016-07-28 10:16:12 +0300458
Felipe Balbi696118c2016-09-07 13:39:37 +0300459#ifdef CONFIG_PM_SLEEP
Felipe Balbi9cecca72016-10-24 10:40:18 +0300460static int dwc3_pci_suspend(struct device *dev)
Felipe Balbie9af9222016-05-17 10:15:02 +0300461{
Felipe Balbi9cecca72016-10-24 10:40:18 +0300462 struct dwc3_pci *dwc = dev_get_drvdata(dev);
463
464 return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
465}
466
467static int dwc3_pci_resume(struct device *dev)
468{
469 struct dwc3_pci *dwc = dev_get_drvdata(dev);
470
471 return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
Felipe Balbie9af9222016-05-17 10:15:02 +0300472}
Felipe Balbi696118c2016-09-07 13:39:37 +0300473#endif /* CONFIG_PM_SLEEP */
Felipe Balbie9af9222016-05-17 10:15:02 +0300474
Doug Wilson95aa9322017-08-08 16:50:16 +0530475static const struct dev_pm_ops dwc3_pci_dev_pm_ops = {
Felipe Balbi9cecca72016-10-24 10:40:18 +0300476 SET_SYSTEM_SLEEP_PM_OPS(dwc3_pci_suspend, dwc3_pci_resume)
Felipe Balbif6c274e2016-07-28 10:16:12 +0300477 SET_RUNTIME_PM_OPS(dwc3_pci_runtime_suspend, dwc3_pci_runtime_resume,
Felipe Balbie9af9222016-05-17 10:15:02 +0300478 NULL)
479};
480
Felipe Balbi72246da2011-08-19 18:10:58 +0300481static struct pci_driver dwc3_pci_driver = {
Felipe Balbi0949e992011-10-12 10:44:56 +0300482 .name = "dwc3-pci",
Felipe Balbi72246da2011-08-19 18:10:58 +0300483 .id_table = dwc3_pci_id_table,
484 .probe = dwc3_pci_probe,
Bill Pemberton76904172012-11-19 13:21:08 -0500485 .remove = dwc3_pci_remove,
Felipe Balbie9af9222016-05-17 10:15:02 +0300486 .driver = {
487 .pm = &dwc3_pci_dev_pm_ops,
488 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300489};
490
491MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +0300492MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +0300493MODULE_DESCRIPTION("DesignWare USB3 PCI Glue Layer");
494
Greg Kroah-Hartman95656332011-11-18 10:14:24 -0800495module_pci_driver(dwc3_pci_driver);