blob: c810a99e9b4461ff318755602bcd8d9a47d087d1 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Aditya Srivastava27088e002021-03-29 19:21:08 +05302/*
Felipe Balbi72246da2011-08-19 18:10:58 +03003 * dwc3-pci.c - PCI Specific glue layer
4 *
Alexander A. Klimov10623b82020-07-11 15:58:04 +02005 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
Felipe Balbi72246da2011-08-19 18:10:58 +03009 */
10
11#include <linux/kernel.h>
Stephen Rothwell46a57282011-08-23 15:08:54 +100012#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030013#include <linux/slab.h>
14#include <linux/pci.h>
Manu Gautam8eed00b2017-09-27 16:49:21 +053015#include <linux/workqueue.h>
Felipe Balbie9af9222016-05-17 10:15:02 +030016#include <linux/pm_runtime.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030017#include <linux/platform_device.h>
Heikki Krogerusa89d9772015-05-13 15:26:50 +030018#include <linux/gpio/consumer.h>
Hans de Goede57410222018-06-10 16:01:20 +020019#include <linux/gpio/machine.h>
Heikki Krogerusa89d9772015-05-13 15:26:50 +030020#include <linux/acpi.h>
Heikki Krogeruscf483052016-04-22 11:17:39 +030021#include <linux/delay.h>
Huang Rui8f317b42014-10-28 19:54:24 +080022
John Youn9a5a0782015-09-25 23:47:53 -070023#define PCI_DEVICE_ID_INTEL_BYT 0x0f37
24#define PCI_DEVICE_ID_INTEL_MRFLD 0x119e
25#define PCI_DEVICE_ID_INTEL_BSW 0x22b7
26#define PCI_DEVICE_ID_INTEL_SPTLP 0x9d30
27#define PCI_DEVICE_ID_INTEL_SPTH 0xa130
Heikki Krogerusb4c580a2015-10-21 14:37:04 +030028#define PCI_DEVICE_ID_INTEL_BXT 0x0aaa
Heikki Krogerus1ffb4d52016-04-01 17:13:10 +030029#define PCI_DEVICE_ID_INTEL_BXT_M 0x1aaa
Heikki Krogerusb4c580a2015-10-21 14:37:04 +030030#define PCI_DEVICE_ID_INTEL_APL 0x5aaa
Heikki Krogerus4491ed52016-04-01 17:13:11 +030031#define PCI_DEVICE_ID_INTEL_KBP 0xa2b0
Heikki Krogerus3c3caae2019-12-12 12:37:13 +030032#define PCI_DEVICE_ID_INTEL_CMLLP 0x02ee
33#define PCI_DEVICE_ID_INTEL_CMLH 0x06ee
Heikki Krogerus8f8983a2016-04-01 17:13:12 +030034#define PCI_DEVICE_ID_INTEL_GLK 0x31aa
Heikki Krogerus68217952016-04-01 17:13:13 +030035#define PCI_DEVICE_ID_INTEL_CNPLP 0x9dee
36#define PCI_DEVICE_ID_INTEL_CNPH 0xa36e
Heikki Krogerusf5ae8862020-01-17 12:30:33 +030037#define PCI_DEVICE_ID_INTEL_CNPV 0xa3b0
Heikki Krogerus00908692017-06-15 12:57:30 +030038#define PCI_DEVICE_ID_INTEL_ICLLP 0x34ee
Felipe Balbidbb05692018-06-11 11:21:12 +030039#define PCI_DEVICE_ID_INTEL_EHLLP 0x4b7e
Felipe Balbib3649de2017-12-13 16:03:22 +020040#define PCI_DEVICE_ID_INTEL_TGPLP 0xa0ee
Heikki Krogerusc3f595a2020-06-25 10:34:32 +030041#define PCI_DEVICE_ID_INTEL_TGPH 0x43ee
Heikki Krogeruse25d1e82020-06-30 15:24:59 +030042#define PCI_DEVICE_ID_INTEL_JSP 0x4dee
Heikki Krogerusf08fc2c2021-01-15 12:49:14 +030043#define PCI_DEVICE_ID_INTEL_ADLP 0x51ee
Heikki Krogerus1384ab42020-10-06 16:02:50 +030044#define PCI_DEVICE_ID_INTEL_ADLS 0x7ae1
Heikki Krogerus73203bd2021-01-15 12:49:13 +030045#define PCI_DEVICE_ID_INTEL_TGL 0x9a15
Felipe Balbi72246da2011-08-19 18:10:58 +030046
Andy Shevchenko94116f82017-06-05 19:40:46 +030047#define PCI_INTEL_BXT_DSM_GUID "732b85d5-b7a7-4a1b-9ba0-4bbd00ffd511"
Felipe Balbi9cecca72016-10-24 10:40:18 +030048#define PCI_INTEL_BXT_FUNC_PMU_PWR 4
49#define PCI_INTEL_BXT_STATE_D0 0
50#define PCI_INTEL_BXT_STATE_D3 3
51
Hans de Goede7740d042018-06-10 16:01:21 +020052#define GP_RWBAR 1
53#define GP_RWREG1 0xa0
54#define GP_RWREG1_ULPI_REFCLK_DISABLE (1 << 17)
55
Felipe Balbi0f817ae2016-10-24 10:29:01 +030056/**
57 * struct dwc3_pci - Driver private structure
58 * @dwc3: child dwc3 platform_device
59 * @pci: our link to PCI bus
Andy Shevchenko94116f82017-06-05 19:40:46 +030060 * @guid: _DSM GUID
Felipe Balbi9cecca72016-10-24 10:40:18 +030061 * @has_dsm_for_pm: true for devices which need to run _DSM on runtime PM
Andy Shevchenko87d852d2018-07-20 19:54:01 +030062 * @wakeup_work: work for asynchronous resume
Felipe Balbi0f817ae2016-10-24 10:29:01 +030063 */
64struct dwc3_pci {
65 struct platform_device *dwc3;
66 struct pci_dev *pci;
Felipe Balbi9cecca72016-10-24 10:40:18 +030067
Andy Shevchenko94116f82017-06-05 19:40:46 +030068 guid_t guid;
Felipe Balbi9cecca72016-10-24 10:40:18 +030069
70 unsigned int has_dsm_for_pm:1;
Manu Gautam8eed00b2017-09-27 16:49:21 +053071 struct work_struct wakeup_work;
Felipe Balbi0f817ae2016-10-24 10:29:01 +030072};
73
Heikki Krogerusa89d9772015-05-13 15:26:50 +030074static const struct acpi_gpio_params reset_gpios = { 0, 0, false };
75static const struct acpi_gpio_params cs_gpios = { 1, 0, false };
76
77static const struct acpi_gpio_mapping acpi_dwc3_byt_gpios[] = {
78 { "reset-gpios", &reset_gpios, 1 },
79 { "cs-gpios", &cs_gpios, 1 },
80 { },
81};
82
Hans de Goede57410222018-06-10 16:01:20 +020083static struct gpiod_lookup_table platform_bytcr_gpios = {
84 .dev_id = "0000:00:16.0",
85 .table = {
86 GPIO_LOOKUP("INT33FC:00", 54, "reset", GPIO_ACTIVE_HIGH),
87 GPIO_LOOKUP("INT33FC:02", 14, "cs", GPIO_ACTIVE_HIGH),
88 {}
89 },
90};
91
Hans de Goede7740d042018-06-10 16:01:21 +020092static int dwc3_byt_enable_ulpi_refclock(struct pci_dev *pci)
93{
94 void __iomem *reg;
95 u32 value;
96
97 reg = pcim_iomap(pci, GP_RWBAR, 0);
Wei Yongjunb497fff2018-07-31 14:38:52 +000098 if (!reg)
99 return -ENOMEM;
Hans de Goede7740d042018-06-10 16:01:21 +0200100
101 value = readl(reg + GP_RWREG1);
102 if (!(value & GP_RWREG1_ULPI_REFCLK_DISABLE))
103 goto unmap; /* ULPI refclk already enabled */
104
105 value &= ~GP_RWREG1_ULPI_REFCLK_DISABLE;
106 writel(value, reg + GP_RWREG1);
107 /* This comes from the Intel Android x86 tree w/o any explanation */
108 msleep(100);
109unmap:
110 pcim_iounmap(pci, reg);
111 return 0;
112}
113
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300114static const struct property_entry dwc3_pci_intel_properties[] = {
115 PROPERTY_ENTRY_STRING("dr_mode", "peripheral"),
116 PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
117 {}
118};
119
Andy Shevchenkoc31d9832018-07-26 14:48:57 +0300120static const struct property_entry dwc3_pci_mrfld_properties[] = {
121 PROPERTY_ENTRY_STRING("dr_mode", "otg"),
Andy Shevchenko066c0952020-05-04 12:33:52 +0300122 PROPERTY_ENTRY_STRING("linux,extcon-name", "mrfld_bcove_pwrsrc"),
Andy Shevchenkoc31d9832018-07-26 14:48:57 +0300123 PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
124 {}
125};
126
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300127static const struct property_entry dwc3_pci_amd_properties[] = {
128 PROPERTY_ENTRY_BOOL("snps,has-lpm-erratum"),
129 PROPERTY_ENTRY_U8("snps,lpm-nyet-threshold", 0xf),
130 PROPERTY_ENTRY_BOOL("snps,u2exit_lfps_quirk"),
131 PROPERTY_ENTRY_BOOL("snps,u2ss_inp3_quirk"),
132 PROPERTY_ENTRY_BOOL("snps,req_p1p2p3_quirk"),
133 PROPERTY_ENTRY_BOOL("snps,del_p1p2p3_quirk"),
134 PROPERTY_ENTRY_BOOL("snps,del_phy_power_chg_quirk"),
135 PROPERTY_ENTRY_BOOL("snps,lfps_filter_quirk"),
136 PROPERTY_ENTRY_BOOL("snps,rx_detect_poll_quirk"),
137 PROPERTY_ENTRY_BOOL("snps,tx_de_emphasis_quirk"),
138 PROPERTY_ENTRY_U8("snps,tx_de_emphasis", 1),
139 /* FIXME these quirks should be removed when AMD NL tapes out */
140 PROPERTY_ENTRY_BOOL("snps,disable_scramble_quirk"),
141 PROPERTY_ENTRY_BOOL("snps,dis_u3_susphy_quirk"),
142 PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
143 PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
144 {}
145};
146
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300147static const struct software_node dwc3_pci_intel_swnode = {
148 .properties = dwc3_pci_intel_properties,
149};
150
151static const struct software_node dwc3_pci_intel_mrfld_swnode = {
152 .properties = dwc3_pci_mrfld_properties,
153};
154
155static const struct software_node dwc3_pci_amd_swnode = {
156 .properties = dwc3_pci_amd_properties,
157};
158
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300159static int dwc3_pci_quirks(struct dwc3_pci *dwc)
Heikki Krogerus2cd9ddf2015-01-12 14:20:14 +0200160{
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300161 struct pci_dev *pdev = dwc->pci;
162
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300163 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Felipe Balbi9cecca72016-10-24 10:40:18 +0300164 if (pdev->device == PCI_DEVICE_ID_INTEL_BXT ||
Raymond Tana609ce22020-08-21 16:11:01 +0300165 pdev->device == PCI_DEVICE_ID_INTEL_BXT_M ||
166 pdev->device == PCI_DEVICE_ID_INTEL_EHLLP) {
Andy Shevchenko94116f82017-06-05 19:40:46 +0300167 guid_parse(PCI_INTEL_BXT_DSM_GUID, &dwc->guid);
Felipe Balbi9cecca72016-10-24 10:40:18 +0300168 dwc->has_dsm_for_pm = true;
169 }
170
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300171 if (pdev->device == PCI_DEVICE_ID_INTEL_BYT) {
172 struct gpio_desc *gpio;
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300173 int ret;
Uwe Kleine-König2df033c2015-07-06 11:09:48 +0200174
Hans de Goede7740d042018-06-10 16:01:21 +0200175 /* On BYT the FW does not always enable the refclock */
176 ret = dwc3_byt_enable_ulpi_refclock(pdev);
177 if (ret)
178 return ret;
179
Andy Shevchenko4a56e412017-03-22 16:08:07 +0200180 ret = devm_acpi_dev_add_driver_gpios(&pdev->dev,
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300181 acpi_dwc3_byt_gpios);
Andy Shevchenko4a56e412017-03-22 16:08:07 +0200182 if (ret)
183 dev_dbg(&pdev->dev, "failed to add mapping table\n");
Uwe Kleine-König2df033c2015-07-06 11:09:48 +0200184
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300185 /*
Hans de Goede57410222018-06-10 16:01:20 +0200186 * A lot of BYT devices lack ACPI resource entries for
187 * the GPIOs, add a fallback mapping to the reference
188 * design GPIOs which all boards seem to use.
189 */
190 gpiod_add_lookup_table(&platform_bytcr_gpios);
191
192 /*
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300193 * These GPIOs will turn on the USB2 PHY. Note that we have to
194 * put the gpio descriptors again here because the phy driver
195 * might want to grab them, too.
196 */
Stephan Gerhold3004cfd2018-12-06 19:42:28 +0100197 gpio = gpiod_get_optional(&pdev->dev, "cs", GPIOD_OUT_LOW);
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300198 if (IS_ERR(gpio))
199 return PTR_ERR(gpio);
200
Heikki Krogerusa89d9772015-05-13 15:26:50 +0300201 gpiod_set_value_cansleep(gpio, 1);
Stephan Gerhold3004cfd2018-12-06 19:42:28 +0100202 gpiod_put(gpio);
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300203
Stephan Gerhold3004cfd2018-12-06 19:42:28 +0100204 gpio = gpiod_get_optional(&pdev->dev, "reset", GPIOD_OUT_LOW);
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300205 if (IS_ERR(gpio))
206 return PTR_ERR(gpio);
207
208 if (gpio) {
209 gpiod_set_value_cansleep(gpio, 1);
Stephan Gerhold3004cfd2018-12-06 19:42:28 +0100210 gpiod_put(gpio);
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300211 usleep_range(10000, 11000);
212 }
Heikki Krogerusa89d9772015-05-13 15:26:50 +0300213 }
214 }
215
Heikki Krogerus2cd9ddf2015-01-12 14:20:14 +0200216 return 0;
217}
Felipe Balbi72246da2011-08-19 18:10:58 +0300218
Manu Gautam8eed00b2017-09-27 16:49:21 +0530219#ifdef CONFIG_PM
220static void dwc3_pci_resume_work(struct work_struct *work)
221{
222 struct dwc3_pci *dwc = container_of(work, struct dwc3_pci, wakeup_work);
223 struct platform_device *dwc3 = dwc->dwc3;
224 int ret;
225
226 ret = pm_runtime_get_sync(&dwc3->dev);
Aditya Pakki26559712020-06-13 22:15:25 -0500227 if (ret) {
228 pm_runtime_put_sync_autosuspend(&dwc3->dev);
Manu Gautam8eed00b2017-09-27 16:49:21 +0530229 return;
Aditya Pakki26559712020-06-13 22:15:25 -0500230 }
Manu Gautam8eed00b2017-09-27 16:49:21 +0530231
232 pm_runtime_mark_last_busy(&dwc3->dev);
233 pm_runtime_put_sync_autosuspend(&dwc3->dev);
234}
235#endif
236
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300237static int dwc3_pci_probe(struct pci_dev *pci, const struct pci_device_id *id)
Felipe Balbi72246da2011-08-19 18:10:58 +0300238{
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300239 struct dwc3_pci *dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300240 struct resource res[2];
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300241 int ret;
Chanho Park802ca852012-02-15 18:27:55 +0900242 struct device *dev = &pci->dev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300243
Andy Shevchenkof1c7e712014-05-15 15:53:33 +0300244 ret = pcim_enable_device(pci);
Felipe Balbi72246da2011-08-19 18:10:58 +0300245 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900246 dev_err(dev, "failed to enable pci device\n");
247 return -ENODEV;
Felipe Balbi72246da2011-08-19 18:10:58 +0300248 }
249
Felipe Balbi72246da2011-08-19 18:10:58 +0300250 pci_set_master(pci);
251
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300252 dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
253 if (!dwc)
Andy Shevchenkof1c7e712014-05-15 15:53:33 +0300254 return -ENOMEM;
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300255
256 dwc->dwc3 = platform_device_alloc("dwc3", PLATFORM_DEVID_AUTO);
257 if (!dwc->dwc3)
258 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300259
260 memset(res, 0x00, sizeof(struct resource) * ARRAY_SIZE(res));
261
262 res[0].start = pci_resource_start(pci, 0);
263 res[0].end = pci_resource_end(pci, 0);
264 res[0].name = "dwc_usb3";
265 res[0].flags = IORESOURCE_MEM;
266
267 res[1].start = pci->irq;
268 res[1].name = "dwc_usb3";
269 res[1].flags = IORESOURCE_IRQ;
270
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300271 ret = platform_device_add_resources(dwc->dwc3, res, ARRAY_SIZE(res));
Felipe Balbi72246da2011-08-19 18:10:58 +0300272 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900273 dev_err(dev, "couldn't add resources to dwc3 device\n");
Thinh Nguyencabdf832018-03-19 13:07:35 -0700274 goto err;
Felipe Balbi72246da2011-08-19 18:10:58 +0300275 }
276
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300277 dwc->pci = pci;
278 dwc->dwc3->dev.parent = dev;
279 ACPI_COMPANION_SET(&dwc->dwc3->dev, ACPI_COMPANION(dev));
Felipe Balbi72246da2011-08-19 18:10:58 +0300280
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300281 ret = device_add_software_node(&dwc->dwc3->dev, (void *)id->driver_data);
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300282 if (ret < 0)
Navid Emamdoost9bbfcee2019-09-29 21:41:45 -0500283 goto err;
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300284
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300285 ret = dwc3_pci_quirks(dwc);
Heikki Krogerus474799f2016-04-22 11:17:37 +0300286 if (ret)
287 goto err;
288
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300289 ret = platform_device_add(dwc->dwc3);
Felipe Balbi72246da2011-08-19 18:10:58 +0300290 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900291 dev_err(dev, "failed to register dwc3 device\n");
Heikki Krogerus2cd9ddf2015-01-12 14:20:14 +0200292 goto err;
Felipe Balbi72246da2011-08-19 18:10:58 +0300293 }
294
Felipe Balbie9af9222016-05-17 10:15:02 +0300295 device_init_wakeup(dev, true);
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300296 pci_set_drvdata(pci, dwc);
Felipe Balbie9af9222016-05-17 10:15:02 +0300297 pm_runtime_put(dev);
Manu Gautam8eed00b2017-09-27 16:49:21 +0530298#ifdef CONFIG_PM
299 INIT_WORK(&dwc->wakeup_work, dwc3_pci_resume_work);
300#endif
Felipe Balbie9af9222016-05-17 10:15:02 +0300301
Felipe Balbi72246da2011-08-19 18:10:58 +0300302 return 0;
Heikki Krogerus2cd9ddf2015-01-12 14:20:14 +0200303err:
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300304 device_remove_software_node(&dwc->dwc3->dev);
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300305 platform_device_put(dwc->dwc3);
Felipe Balbi72246da2011-08-19 18:10:58 +0300306 return ret;
307}
308
Bill Pembertonfb4e98a2012-11-19 13:26:20 -0500309static void dwc3_pci_remove(struct pci_dev *pci)
Felipe Balbi72246da2011-08-19 18:10:58 +0300310{
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300311 struct dwc3_pci *dwc = pci_get_drvdata(pci);
Kuppuswamy Sathyanarayanan7b412b02018-10-17 11:40:26 -0700312 struct pci_dev *pdev = dwc->pci;
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300313
Kuppuswamy Sathyanarayanan7b412b02018-10-17 11:40:26 -0700314 if (pdev->device == PCI_DEVICE_ID_INTEL_BYT)
315 gpiod_remove_lookup_table(&platform_bytcr_gpios);
Manu Gautam8eed00b2017-09-27 16:49:21 +0530316#ifdef CONFIG_PM
317 cancel_work_sync(&dwc->wakeup_work);
318#endif
Felipe Balbie9af9222016-05-17 10:15:02 +0300319 device_init_wakeup(&pci->dev, false);
320 pm_runtime_get(&pci->dev);
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300321 device_remove_software_node(&dwc->dwc3->dev);
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300322 platform_device_unregister(dwc->dwc3);
Felipe Balbi72246da2011-08-19 18:10:58 +0300323}
324
Jingoo Han782df202013-11-28 14:15:46 +0900325static const struct pci_device_id dwc3_pci_id_table[] = {
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300326 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BSW),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300327 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300328
329 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BYT),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300330 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300331
332 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MRFLD),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300333 (kernel_ulong_t) &dwc3_pci_intel_mrfld_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300334
Heikki Krogerus3c3caae2019-12-12 12:37:13 +0300335 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CMLLP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300336 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Heikki Krogerus3c3caae2019-12-12 12:37:13 +0300337
Felipe Balbi7ae622c2019-01-31 11:04:19 +0200338 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CMLH),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300339 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Felipe Balbi7ae622c2019-01-31 11:04:19 +0200340
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300341 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SPTLP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300342 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300343
344 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SPTH),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300345 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300346
347 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BXT),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300348 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300349
350 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BXT_M),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300351 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300352
353 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_APL),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300354 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300355
356 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_KBP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300357 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300358
359 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_GLK),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300360 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300361
362 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPLP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300363 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300364
365 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPH),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300366 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300367
Heikki Krogerusf5ae8862020-01-17 12:30:33 +0300368 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPV),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300369 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Heikki Krogerusf5ae8862020-01-17 12:30:33 +0300370
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300371 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICLLP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300372 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300373
Felipe Balbidbb05692018-06-11 11:21:12 +0300374 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_EHLLP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300375 (kernel_ulong_t) &dwc3_pci_intel_swnode },
Felipe Balbidbb05692018-06-11 11:21:12 +0300376
Felipe Balbib3649de2017-12-13 16:03:22 +0200377 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGPLP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300378 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Felipe Balbib3649de2017-12-13 16:03:22 +0200379
Heikki Krogerusc3f595a2020-06-25 10:34:32 +0300380 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGPH),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300381 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Heikki Krogerusc3f595a2020-06-25 10:34:32 +0300382
Heikki Krogeruse25d1e82020-06-30 15:24:59 +0300383 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_JSP),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300384 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Heikki Krogeruse25d1e82020-06-30 15:24:59 +0300385
Heikki Krogerusf08fc2c2021-01-15 12:49:14 +0300386 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ADLP),
387 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
388
Heikki Krogerus1384ab42020-10-06 16:02:50 +0300389 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ADLS),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300390 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
Heikki Krogerus1384ab42020-10-06 16:02:50 +0300391
Heikki Krogerus73203bd2021-01-15 12:49:13 +0300392 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGL),
393 (kernel_ulong_t) &dwc3_pci_intel_swnode, },
394
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300395 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_NL_USB),
Heikki Krogeruse492ce92021-01-15 12:49:12 +0300396 (kernel_ulong_t) &dwc3_pci_amd_swnode, },
Felipe Balbi72246da2011-08-19 18:10:58 +0300397 { } /* Terminating Entry */
398};
399MODULE_DEVICE_TABLE(pci, dwc3_pci_id_table);
400
Felipe Balbi36daf3a2016-11-16 13:16:22 +0200401#if defined(CONFIG_PM) || defined(CONFIG_PM_SLEEP)
402static int dwc3_pci_dsm(struct dwc3_pci *dwc, int param)
403{
404 union acpi_object *obj;
405 union acpi_object tmp;
406 union acpi_object argv4 = ACPI_INIT_DSM_ARGV4(1, &tmp);
407
408 if (!dwc->has_dsm_for_pm)
409 return 0;
410
411 tmp.type = ACPI_TYPE_INTEGER;
412 tmp.integer.value = param;
413
Andy Shevchenko94116f82017-06-05 19:40:46 +0300414 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dwc->pci->dev), &dwc->guid,
Felipe Balbi36daf3a2016-11-16 13:16:22 +0200415 1, PCI_INTEL_BXT_FUNC_PMU_PWR, &argv4);
416 if (!obj) {
417 dev_err(&dwc->pci->dev, "failed to evaluate _DSM\n");
418 return -EIO;
419 }
420
421 ACPI_FREE(obj);
422
423 return 0;
424}
425#endif /* CONFIG_PM || CONFIG_PM_SLEEP */
426
Felipe Balbie9af9222016-05-17 10:15:02 +0300427#ifdef CONFIG_PM
428static int dwc3_pci_runtime_suspend(struct device *dev)
429{
Felipe Balbi9cecca72016-10-24 10:40:18 +0300430 struct dwc3_pci *dwc = dev_get_drvdata(dev);
431
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +0200432 if (device_can_wakeup(dev))
Felipe Balbi9cecca72016-10-24 10:40:18 +0300433 return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
Felipe Balbie9af9222016-05-17 10:15:02 +0300434
435 return -EBUSY;
436}
437
Felipe Balbif6c274e2016-07-28 10:16:12 +0300438static int dwc3_pci_runtime_resume(struct device *dev)
439{
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300440 struct dwc3_pci *dwc = dev_get_drvdata(dev);
Felipe Balbi9cecca72016-10-24 10:40:18 +0300441 int ret;
442
443 ret = dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
444 if (ret)
445 return ret;
Felipe Balbif6c274e2016-07-28 10:16:12 +0300446
Manu Gautam8eed00b2017-09-27 16:49:21 +0530447 queue_work(pm_wq, &dwc->wakeup_work);
448
449 return 0;
Felipe Balbif6c274e2016-07-28 10:16:12 +0300450}
Felipe Balbi696118c2016-09-07 13:39:37 +0300451#endif /* CONFIG_PM */
Felipe Balbif6c274e2016-07-28 10:16:12 +0300452
Felipe Balbi696118c2016-09-07 13:39:37 +0300453#ifdef CONFIG_PM_SLEEP
Felipe Balbi9cecca72016-10-24 10:40:18 +0300454static int dwc3_pci_suspend(struct device *dev)
Felipe Balbie9af9222016-05-17 10:15:02 +0300455{
Felipe Balbi9cecca72016-10-24 10:40:18 +0300456 struct dwc3_pci *dwc = dev_get_drvdata(dev);
457
458 return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
459}
460
461static int dwc3_pci_resume(struct device *dev)
462{
463 struct dwc3_pci *dwc = dev_get_drvdata(dev);
464
465 return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
Felipe Balbie9af9222016-05-17 10:15:02 +0300466}
Felipe Balbi696118c2016-09-07 13:39:37 +0300467#endif /* CONFIG_PM_SLEEP */
Felipe Balbie9af9222016-05-17 10:15:02 +0300468
Doug Wilson95aa9322017-08-08 16:50:16 +0530469static const struct dev_pm_ops dwc3_pci_dev_pm_ops = {
Felipe Balbi9cecca72016-10-24 10:40:18 +0300470 SET_SYSTEM_SLEEP_PM_OPS(dwc3_pci_suspend, dwc3_pci_resume)
Felipe Balbif6c274e2016-07-28 10:16:12 +0300471 SET_RUNTIME_PM_OPS(dwc3_pci_runtime_suspend, dwc3_pci_runtime_resume,
Felipe Balbie9af9222016-05-17 10:15:02 +0300472 NULL)
473};
474
Felipe Balbi72246da2011-08-19 18:10:58 +0300475static struct pci_driver dwc3_pci_driver = {
Felipe Balbi0949e992011-10-12 10:44:56 +0300476 .name = "dwc3-pci",
Felipe Balbi72246da2011-08-19 18:10:58 +0300477 .id_table = dwc3_pci_id_table,
478 .probe = dwc3_pci_probe,
Bill Pemberton76904172012-11-19 13:21:08 -0500479 .remove = dwc3_pci_remove,
Felipe Balbie9af9222016-05-17 10:15:02 +0300480 .driver = {
481 .pm = &dwc3_pci_dev_pm_ops,
482 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300483};
484
485MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +0300486MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +0300487MODULE_DESCRIPTION("DesignWare USB3 PCI Glue Layer");
488
Greg Kroah-Hartman95656332011-11-18 10:14:24 -0800489module_pci_driver(dwc3_pci_driver);