blob: e430dc8dffdffdfa3056054c1b4e40933b4ffd45 [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020022#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010024#include <linux/syscore_ops.h>
Joerg Roedela80dc3e2008-09-11 16:51:41 +020025#include <linux/interrupt.h>
26#include <linux/msi.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020027#include <linux/amd-iommu.h>
Joerg Roedel400a28a2011-11-28 15:11:02 +010028#include <linux/export.h>
Alex Williamson066f2e92014-06-12 16:12:37 -060029#include <linux/iommu.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020030#include <asm/pci-direct.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090031#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010032#include <asm/gart.h>
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +090033#include <asm/x86_init.h>
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -040034#include <asm/iommu_table.h>
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +020035#include <asm/io_apic.h>
Joerg Roedel6b474b82012-06-26 16:46:04 +020036#include <asm/irq_remapping.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020037
38#include "amd_iommu_proto.h"
39#include "amd_iommu_types.h"
Joerg Roedel05152a02012-06-15 16:53:51 +020040#include "irq_remapping.h"
Joerg Roedel403f81d2011-06-14 16:44:25 +020041
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020042/*
43 * definitions for the ACPI scanning code
44 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020045#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020046
47#define ACPI_IVHD_TYPE 0x10
48#define ACPI_IVMD_TYPE_ALL 0x20
49#define ACPI_IVMD_TYPE 0x21
50#define ACPI_IVMD_TYPE_RANGE 0x22
51
52#define IVHD_DEV_ALL 0x01
53#define IVHD_DEV_SELECT 0x02
54#define IVHD_DEV_SELECT_RANGE_START 0x03
55#define IVHD_DEV_RANGE_END 0x04
56#define IVHD_DEV_ALIAS 0x42
57#define IVHD_DEV_ALIAS_RANGE 0x43
58#define IVHD_DEV_EXT_SELECT 0x46
59#define IVHD_DEV_EXT_SELECT_RANGE 0x47
Joerg Roedel6efed632012-06-14 15:52:58 +020060#define IVHD_DEV_SPECIAL 0x48
61
62#define IVHD_SPECIAL_IOAPIC 1
63#define IVHD_SPECIAL_HPET 2
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020064
Joerg Roedel6da73422009-05-04 11:44:38 +020065#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
66#define IVHD_FLAG_PASSPW_EN_MASK 0x02
67#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
68#define IVHD_FLAG_ISOC_EN_MASK 0x08
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020069
70#define IVMD_FLAG_EXCL_RANGE 0x08
71#define IVMD_FLAG_UNITY_MAP 0x01
72
73#define ACPI_DEVFLAG_INITPASS 0x01
74#define ACPI_DEVFLAG_EXTINT 0x02
75#define ACPI_DEVFLAG_NMI 0x04
76#define ACPI_DEVFLAG_SYSMGT1 0x10
77#define ACPI_DEVFLAG_SYSMGT2 0x20
78#define ACPI_DEVFLAG_LINT0 0x40
79#define ACPI_DEVFLAG_LINT1 0x80
80#define ACPI_DEVFLAG_ATSDIS 0x10000000
81
Joerg Roedelb65233a2008-07-11 17:14:21 +020082/*
83 * ACPI table definitions
84 *
85 * These data structures are laid over the table to parse the important values
86 * out of it.
87 */
88
89/*
90 * structure describing one IOMMU in the ACPI table. Typically followed by one
91 * or more ivhd_entrys.
92 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020093struct ivhd_header {
94 u8 type;
95 u8 flags;
96 u16 length;
97 u16 devid;
98 u16 cap_ptr;
99 u64 mmio_phys;
100 u16 pci_seg;
101 u16 info;
Steven L Kinney30861dd2013-06-05 16:11:48 -0500102 u32 efr;
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200103} __attribute__((packed));
104
Joerg Roedelb65233a2008-07-11 17:14:21 +0200105/*
106 * A device entry describing which devices a specific IOMMU translates and
107 * which requestor ids they use.
108 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200109struct ivhd_entry {
110 u8 type;
111 u16 devid;
112 u8 flags;
113 u32 ext;
114} __attribute__((packed));
115
Joerg Roedelb65233a2008-07-11 17:14:21 +0200116/*
117 * An AMD IOMMU memory definition structure. It defines things like exclusion
118 * ranges for devices and regions that should be unity mapped.
119 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200120struct ivmd_header {
121 u8 type;
122 u8 flags;
123 u16 length;
124 u16 devid;
125 u16 aux;
126 u64 resv;
127 u64 range_start;
128 u64 range_length;
129} __attribute__((packed));
130
Joerg Roedelfefda112009-05-20 12:21:42 +0200131bool amd_iommu_dump;
Joerg Roedel05152a02012-06-15 16:53:51 +0200132bool amd_iommu_irq_remap __read_mostly;
Joerg Roedelfefda112009-05-20 12:21:42 +0200133
Joerg Roedel02f3b3f2012-06-11 17:45:25 +0200134static bool amd_iommu_detected;
Joerg Roedela5235722010-05-11 17:12:33 +0200135static bool __initdata amd_iommu_disabled;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200136
Joerg Roedelb65233a2008-07-11 17:14:21 +0200137u16 amd_iommu_last_bdf; /* largest PCI device id we have
138 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200139LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200140 we find in ACPI */
Dan Carpenter3775d482012-06-27 12:09:18 +0300141u32 amd_iommu_unmap_flush; /* if true, flush on every unmap */
Joerg Roedel928abd22008-06-26 21:27:40 +0200142
Joerg Roedel2e228472008-07-11 17:14:31 +0200143LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200144 system */
145
Joerg Roedelbb527772009-11-20 14:31:51 +0100146/* Array to assign indices to IOMMUs*/
147struct amd_iommu *amd_iommus[MAX_IOMMUS];
148int amd_iommus_present;
149
Joerg Roedel318afd42009-11-23 18:32:38 +0100150/* IOMMUs have a non-present cache? */
151bool amd_iommu_np_cache __read_mostly;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200152bool amd_iommu_iotlb_sup __read_mostly = true;
Joerg Roedel318afd42009-11-23 18:32:38 +0100153
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600154u32 amd_iommu_max_pasid __read_mostly = ~0;
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100155
Joerg Roedel400a28a2011-11-28 15:11:02 +0100156bool amd_iommu_v2_present __read_mostly;
Steven L Kinney30861dd2013-06-05 16:11:48 -0500157bool amd_iommu_pc_present __read_mostly;
Joerg Roedel400a28a2011-11-28 15:11:02 +0100158
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100159bool amd_iommu_force_isolation __read_mostly;
160
Joerg Roedelb65233a2008-07-11 17:14:21 +0200161/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100162 * List of protection domains - used during resume
163 */
164LIST_HEAD(amd_iommu_pd_list);
165spinlock_t amd_iommu_pd_lock;
166
167/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200168 * Pointer to the device table which is shared by all AMD IOMMUs
169 * it is indexed by the PCI device id or the HT unit id and contains
170 * information about the domain the device belongs to as well as the
171 * page table root pointer.
172 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200173struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200174
175/*
176 * The alias table is a driver specific data structure which contains the
177 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
178 * More than one device can share the same requestor id.
179 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200180u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200181
182/*
183 * The rlookup table is used to find the IOMMU which is responsible
184 * for a specific device. It is also indexed by the PCI device id.
185 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200186struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200187
188/*
Joerg Roedel0ea2c422012-06-15 18:05:20 +0200189 * This table is used to find the irq remapping table for a given device id
190 * quickly.
191 */
192struct irq_remap_table **irq_lookup_table;
193
194/*
Frank Arnolddf805ab2012-08-27 19:21:04 +0200195 * AMD IOMMU allows up to 2^16 different protection domains. This is a bitmap
Joerg Roedelb65233a2008-07-11 17:14:21 +0200196 * to know which ones are already in use.
197 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200198unsigned long *amd_iommu_pd_alloc_bitmap;
199
Joerg Roedelb65233a2008-07-11 17:14:21 +0200200static u32 dev_table_size; /* size of the device table */
201static u32 alias_table_size; /* size of the alias table */
202static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200203
Joerg Roedel2c0ae172012-06-12 15:59:30 +0200204enum iommu_init_state {
205 IOMMU_START_STATE,
206 IOMMU_IVRS_DETECTED,
207 IOMMU_ACPI_FINISHED,
208 IOMMU_ENABLED,
209 IOMMU_PCI_INIT,
210 IOMMU_INTERRUPTS_EN,
211 IOMMU_DMA_OPS,
212 IOMMU_INITIALIZED,
213 IOMMU_NOT_FOUND,
214 IOMMU_INIT_ERROR,
215};
216
Joerg Roedel235dacb2013-04-09 17:53:14 +0200217/* Early ioapic and hpet maps from kernel command line */
218#define EARLY_MAP_SIZE 4
219static struct devid_map __initdata early_ioapic_map[EARLY_MAP_SIZE];
220static struct devid_map __initdata early_hpet_map[EARLY_MAP_SIZE];
221static int __initdata early_ioapic_map_size;
222static int __initdata early_hpet_map_size;
Joerg Roedeldfbb6d42013-04-09 19:06:18 +0200223static bool __initdata cmdline_maps;
Joerg Roedel235dacb2013-04-09 17:53:14 +0200224
Joerg Roedel2c0ae172012-06-12 15:59:30 +0200225static enum iommu_init_state init_state = IOMMU_START_STATE;
226
Gerard Snitselaarae295142012-03-16 11:38:22 -0700227static int amd_iommu_enable_interrupts(void);
Joerg Roedel2c0ae172012-06-12 15:59:30 +0200228static int __init iommu_go_to_state(enum iommu_init_state state);
Joerg Roedel3d9761e2012-03-15 16:39:21 +0100229
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200230static inline void update_last_devid(u16 devid)
231{
232 if (devid > amd_iommu_last_bdf)
233 amd_iommu_last_bdf = devid;
234}
235
Joerg Roedelc5714842008-07-11 17:14:25 +0200236static inline unsigned long tbl_size(int entry_size)
237{
238 unsigned shift = PAGE_SHIFT +
Neil Turton421f9092009-05-14 14:00:35 +0100239 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
Joerg Roedelc5714842008-07-11 17:14:25 +0200240
241 return 1UL << shift;
242}
243
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400244/* Access to l1 and l2 indexed register spaces */
245
246static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address)
247{
248 u32 val;
249
250 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
251 pci_read_config_dword(iommu->dev, 0xfc, &val);
252 return val;
253}
254
255static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val)
256{
257 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31));
258 pci_write_config_dword(iommu->dev, 0xfc, val);
259 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
260}
261
262static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address)
263{
264 u32 val;
265
266 pci_write_config_dword(iommu->dev, 0xf0, address);
267 pci_read_config_dword(iommu->dev, 0xf4, &val);
268 return val;
269}
270
271static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val)
272{
273 pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8));
274 pci_write_config_dword(iommu->dev, 0xf4, val);
275}
276
Joerg Roedelb65233a2008-07-11 17:14:21 +0200277/****************************************************************************
278 *
279 * AMD IOMMU MMIO register space handling functions
280 *
281 * These functions are used to program the IOMMU device registers in
282 * MMIO space required for that driver.
283 *
284 ****************************************************************************/
285
286/*
287 * This function set the exclusion range in the IOMMU. DMA accesses to the
288 * exclusion range are passed through untranslated
289 */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200290static void iommu_set_exclusion_range(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200291{
292 u64 start = iommu->exclusion_start & PAGE_MASK;
293 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
294 u64 entry;
295
296 if (!iommu->exclusion_start)
297 return;
298
299 entry = start | MMIO_EXCL_ENABLE_MASK;
300 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
301 &entry, sizeof(entry));
302
303 entry = limit;
304 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
305 &entry, sizeof(entry));
306}
307
Joerg Roedelb65233a2008-07-11 17:14:21 +0200308/* Programs the physical address of the device table into the IOMMU hardware */
Jan Beulich6b7f0002012-03-08 08:58:13 +0000309static void iommu_set_device_table(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200310{
Andreas Herrmannf6098912008-10-16 16:27:36 +0200311 u64 entry;
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200312
313 BUG_ON(iommu->mmio_base == NULL);
314
315 entry = virt_to_phys(amd_iommu_dev_table);
316 entry |= (dev_table_size >> 12) - 1;
317 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
318 &entry, sizeof(entry));
319}
320
Joerg Roedelb65233a2008-07-11 17:14:21 +0200321/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200322static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200323{
324 u32 ctrl;
325
326 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
327 ctrl |= (1 << bit);
328 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
329}
330
Joerg Roedelca0207112009-10-28 18:02:26 +0100331static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200332{
333 u32 ctrl;
334
Joerg Roedel199d0d52008-09-17 16:45:59 +0200335 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200336 ctrl &= ~(1 << bit);
337 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
338}
339
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100340static void iommu_set_inv_tlb_timeout(struct amd_iommu *iommu, int timeout)
341{
342 u32 ctrl;
343
344 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
345 ctrl &= ~CTRL_INV_TO_MASK;
346 ctrl |= (timeout << CONTROL_INV_TIMEOUT) & CTRL_INV_TO_MASK;
347 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
348}
349
Joerg Roedelb65233a2008-07-11 17:14:21 +0200350/* Function to enable the hardware */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200351static void iommu_enable(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200352{
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200353 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200354}
355
Joerg Roedel92ac4322009-05-19 19:06:27 +0200356static void iommu_disable(struct amd_iommu *iommu)
Joerg Roedel126c52b2008-09-09 16:47:35 +0200357{
Chris Wrighta8c485b2009-06-15 15:53:45 +0200358 /* Disable command buffer */
359 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
360
361 /* Disable event logging and event interrupts */
362 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
363 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
364
365 /* Disable IOMMU hardware itself */
Joerg Roedel92ac4322009-05-19 19:06:27 +0200366 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
Joerg Roedel126c52b2008-09-09 16:47:35 +0200367}
368
Joerg Roedelb65233a2008-07-11 17:14:21 +0200369/*
370 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
371 * the system has one.
372 */
Steven L Kinney30861dd2013-06-05 16:11:48 -0500373static u8 __iomem * __init iommu_map_mmio_space(u64 address, u64 end)
Joerg Roedel6c567472008-06-26 21:27:43 +0200374{
Steven L Kinney30861dd2013-06-05 16:11:48 -0500375 if (!request_mem_region(address, end, "amd_iommu")) {
376 pr_err("AMD-Vi: Can not reserve memory region %llx-%llx for mmio\n",
377 address, end);
Joerg Roedele82752d2010-05-28 14:26:48 +0200378 pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n");
Joerg Roedel6c567472008-06-26 21:27:43 +0200379 return NULL;
Joerg Roedele82752d2010-05-28 14:26:48 +0200380 }
Joerg Roedel6c567472008-06-26 21:27:43 +0200381
Steven L Kinney30861dd2013-06-05 16:11:48 -0500382 return (u8 __iomem *)ioremap_nocache(address, end);
Joerg Roedel6c567472008-06-26 21:27:43 +0200383}
384
385static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
386{
387 if (iommu->mmio_base)
388 iounmap(iommu->mmio_base);
Steven L Kinney30861dd2013-06-05 16:11:48 -0500389 release_mem_region(iommu->mmio_phys, iommu->mmio_phys_end);
Joerg Roedel6c567472008-06-26 21:27:43 +0200390}
391
Joerg Roedelb65233a2008-07-11 17:14:21 +0200392/****************************************************************************
393 *
394 * The functions below belong to the first pass of AMD IOMMU ACPI table
395 * parsing. In this pass we try to find out the highest device id this
396 * code has to handle. Upon this information the size of the shared data
397 * structures is determined later.
398 *
399 ****************************************************************************/
400
401/*
Joerg Roedelb514e552008-09-17 17:14:27 +0200402 * This function calculates the length of a given IVHD entry
403 */
404static inline int ivhd_entry_length(u8 *ivhd)
405{
406 return 0x04 << (*ivhd >> 6);
407}
408
409/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200410 * This function reads the last device id the IOMMU has to handle from the PCI
411 * capability header for this IOMMU
412 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200413static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
414{
415 u32 cap;
416
417 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Shuah Khan6f2729b2013-02-27 17:07:30 -0700418 update_last_devid(PCI_DEVID(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200419
420 return 0;
421}
422
Joerg Roedelb65233a2008-07-11 17:14:21 +0200423/*
424 * After reading the highest device id from the IOMMU PCI capability header
425 * this function looks if there is a higher device id defined in the ACPI table
426 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200427static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
428{
429 u8 *p = (void *)h, *end = (void *)h;
430 struct ivhd_entry *dev;
431
432 p += sizeof(*h);
433 end += h->length;
434
Shuah Khanc5081cd2013-02-27 17:07:19 -0700435 find_last_devid_on_pci(PCI_BUS_NUM(h->devid),
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200436 PCI_SLOT(h->devid),
437 PCI_FUNC(h->devid),
438 h->cap_ptr);
439
440 while (p < end) {
441 dev = (struct ivhd_entry *)p;
442 switch (dev->type) {
443 case IVHD_DEV_SELECT:
444 case IVHD_DEV_RANGE_END:
445 case IVHD_DEV_ALIAS:
446 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200447 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200448 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200449 break;
450 default:
451 break;
452 }
Joerg Roedelb514e552008-09-17 17:14:27 +0200453 p += ivhd_entry_length(p);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200454 }
455
456 WARN_ON(p != end);
457
458 return 0;
459}
460
Joerg Roedelb65233a2008-07-11 17:14:21 +0200461/*
462 * Iterate over all IVHD entries in the ACPI table and find the highest device
463 * id which we need to handle. This is the first of three functions which parse
464 * the ACPI table. So we check the checksum here.
465 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200466static int __init find_last_devid_acpi(struct acpi_table_header *table)
467{
468 int i;
469 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
470 struct ivhd_header *h;
471
472 /*
473 * Validate checksum here so we don't need to do it when
474 * we actually parse the table
475 */
476 for (i = 0; i < table->length; ++i)
477 checksum += p[i];
Joerg Roedel02f3b3f2012-06-11 17:45:25 +0200478 if (checksum != 0)
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200479 /* ACPI table corrupt */
Joerg Roedel02f3b3f2012-06-11 17:45:25 +0200480 return -ENODEV;
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200481
482 p += IVRS_HEADER_LENGTH;
483
484 end += table->length;
485 while (p < end) {
486 h = (struct ivhd_header *)p;
487 switch (h->type) {
488 case ACPI_IVHD_TYPE:
489 find_last_devid_from_ivhd(h);
490 break;
491 default:
492 break;
493 }
494 p += h->length;
495 }
496 WARN_ON(p != end);
497
498 return 0;
499}
500
Joerg Roedelb65233a2008-07-11 17:14:21 +0200501/****************************************************************************
502 *
Frank Arnolddf805ab2012-08-27 19:21:04 +0200503 * The following functions belong to the code path which parses the ACPI table
Joerg Roedelb65233a2008-07-11 17:14:21 +0200504 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
505 * data structures, initialize the device/alias/rlookup table and also
506 * basically initialize the hardware.
507 *
508 ****************************************************************************/
509
510/*
511 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
512 * write commands to that buffer later and the IOMMU will execute them
513 * asynchronously
514 */
Joerg Roedelb36ca912008-06-26 21:27:45 +0200515static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
516{
Joerg Roedeld0312b22008-07-11 17:14:29 +0200517 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelb36ca912008-06-26 21:27:45 +0200518 get_order(CMD_BUFFER_SIZE));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200519
520 if (cmd_buf == NULL)
521 return NULL;
522
Chris Wright549c90dc2010-04-02 18:27:53 -0700523 iommu->cmd_buf_size = CMD_BUFFER_SIZE | CMD_BUFFER_UNINITIALIZED;
Joerg Roedelb36ca912008-06-26 21:27:45 +0200524
Joerg Roedel58492e12009-05-04 18:41:16 +0200525 return cmd_buf;
526}
527
528/*
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200529 * This function resets the command buffer if the IOMMU stopped fetching
530 * commands from it.
531 */
532void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
533{
534 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
535
536 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
537 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
538
539 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
540}
541
542/*
Joerg Roedel58492e12009-05-04 18:41:16 +0200543 * This function writes the command buffer address to the hardware and
544 * enables it.
545 */
546static void iommu_enable_command_buffer(struct amd_iommu *iommu)
547{
548 u64 entry;
549
550 BUG_ON(iommu->cmd_buf == NULL);
551
552 entry = (u64)virt_to_phys(iommu->cmd_buf);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200553 entry |= MMIO_CMD_SIZE_512;
Joerg Roedel58492e12009-05-04 18:41:16 +0200554
Joerg Roedelb36ca912008-06-26 21:27:45 +0200555 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
Joerg Roedel58492e12009-05-04 18:41:16 +0200556 &entry, sizeof(entry));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200557
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200558 amd_iommu_reset_cmd_buffer(iommu);
Chris Wright549c90dc2010-04-02 18:27:53 -0700559 iommu->cmd_buf_size &= ~(CMD_BUFFER_UNINITIALIZED);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200560}
561
562static void __init free_command_buffer(struct amd_iommu *iommu)
563{
Joerg Roedel23c17132008-09-17 17:18:17 +0200564 free_pages((unsigned long)iommu->cmd_buf,
Chris Wright549c90dc2010-04-02 18:27:53 -0700565 get_order(iommu->cmd_buf_size & ~(CMD_BUFFER_UNINITIALIZED)));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200566}
567
Joerg Roedel335503e2008-09-05 14:29:07 +0200568/* allocates the memory where the IOMMU will log its events to */
569static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
570{
Joerg Roedel335503e2008-09-05 14:29:07 +0200571 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
572 get_order(EVT_BUFFER_SIZE));
573
574 if (iommu->evt_buf == NULL)
575 return NULL;
576
Joerg Roedel1bc6f832009-07-02 18:32:05 +0200577 iommu->evt_buf_size = EVT_BUFFER_SIZE;
578
Joerg Roedel58492e12009-05-04 18:41:16 +0200579 return iommu->evt_buf;
580}
581
582static void iommu_enable_event_buffer(struct amd_iommu *iommu)
583{
584 u64 entry;
585
586 BUG_ON(iommu->evt_buf == NULL);
587
Joerg Roedel335503e2008-09-05 14:29:07 +0200588 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
Joerg Roedel58492e12009-05-04 18:41:16 +0200589
Joerg Roedel335503e2008-09-05 14:29:07 +0200590 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
591 &entry, sizeof(entry));
592
Joerg Roedel090672072009-06-15 16:06:48 +0200593 /* set head and tail to zero manually */
594 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
595 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
596
Joerg Roedel58492e12009-05-04 18:41:16 +0200597 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
Joerg Roedel335503e2008-09-05 14:29:07 +0200598}
599
600static void __init free_event_buffer(struct amd_iommu *iommu)
601{
602 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
603}
604
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100605/* allocates the memory where the IOMMU will log its events to */
606static u8 * __init alloc_ppr_log(struct amd_iommu *iommu)
607{
608 iommu->ppr_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
609 get_order(PPR_LOG_SIZE));
610
611 if (iommu->ppr_log == NULL)
612 return NULL;
613
614 return iommu->ppr_log;
615}
616
617static void iommu_enable_ppr_log(struct amd_iommu *iommu)
618{
619 u64 entry;
620
621 if (iommu->ppr_log == NULL)
622 return;
623
624 entry = (u64)virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512;
625
626 memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET,
627 &entry, sizeof(entry));
628
629 /* set head and tail to zero manually */
630 writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
631 writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
632
633 iommu_feature_enable(iommu, CONTROL_PPFLOG_EN);
634 iommu_feature_enable(iommu, CONTROL_PPR_EN);
635}
636
637static void __init free_ppr_log(struct amd_iommu *iommu)
638{
639 if (iommu->ppr_log == NULL)
640 return;
641
642 free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE));
643}
644
Joerg Roedelcbc33a92011-11-25 11:41:31 +0100645static void iommu_enable_gt(struct amd_iommu *iommu)
646{
647 if (!iommu_feature(iommu, FEATURE_GT))
648 return;
649
650 iommu_feature_enable(iommu, CONTROL_GT_EN);
651}
652
Joerg Roedelb65233a2008-07-11 17:14:21 +0200653/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200654static void set_dev_entry_bit(u16 devid, u8 bit)
655{
Joerg Roedelee6c2862011-11-09 12:06:03 +0100656 int i = (bit >> 6) & 0x03;
657 int _bit = bit & 0x3f;
Joerg Roedel3566b772008-06-26 21:27:46 +0200658
Joerg Roedelee6c2862011-11-09 12:06:03 +0100659 amd_iommu_dev_table[devid].data[i] |= (1UL << _bit);
Joerg Roedel3566b772008-06-26 21:27:46 +0200660}
661
Joerg Roedelc5cca142009-10-09 18:31:20 +0200662static int get_dev_entry_bit(u16 devid, u8 bit)
663{
Joerg Roedelee6c2862011-11-09 12:06:03 +0100664 int i = (bit >> 6) & 0x03;
665 int _bit = bit & 0x3f;
Joerg Roedelc5cca142009-10-09 18:31:20 +0200666
Joerg Roedelee6c2862011-11-09 12:06:03 +0100667 return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit;
Joerg Roedelc5cca142009-10-09 18:31:20 +0200668}
669
670
671void amd_iommu_apply_erratum_63(u16 devid)
672{
673 int sysmgt;
674
675 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
676 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
677
678 if (sysmgt == 0x01)
679 set_dev_entry_bit(devid, DEV_ENTRY_IW);
680}
681
Joerg Roedel5ff47892008-07-14 20:11:18 +0200682/* Writes the specific IOMMU for a device into the rlookup table */
683static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
684{
685 amd_iommu_rlookup_table[devid] = iommu;
686}
687
Joerg Roedelb65233a2008-07-11 17:14:21 +0200688/*
689 * This function takes the device specific flags read from the ACPI
690 * table and sets up the device table entry with that information
691 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200692static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
693 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200694{
695 if (flags & ACPI_DEVFLAG_INITPASS)
696 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
697 if (flags & ACPI_DEVFLAG_EXTINT)
698 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
699 if (flags & ACPI_DEVFLAG_NMI)
700 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
701 if (flags & ACPI_DEVFLAG_SYSMGT1)
702 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
703 if (flags & ACPI_DEVFLAG_SYSMGT2)
704 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
705 if (flags & ACPI_DEVFLAG_LINT0)
706 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
707 if (flags & ACPI_DEVFLAG_LINT1)
708 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200709
Joerg Roedelc5cca142009-10-09 18:31:20 +0200710 amd_iommu_apply_erratum_63(devid);
711
Joerg Roedel5ff47892008-07-14 20:11:18 +0200712 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200713}
714
Joerg Roedelc50e3242014-09-09 15:59:37 +0200715static int __init add_special_device(u8 type, u8 id, u16 *devid, bool cmd_line)
Joerg Roedel6efed632012-06-14 15:52:58 +0200716{
717 struct devid_map *entry;
718 struct list_head *list;
719
Joerg Roedel31cff672013-04-09 16:53:58 +0200720 if (type == IVHD_SPECIAL_IOAPIC)
721 list = &ioapic_map;
722 else if (type == IVHD_SPECIAL_HPET)
723 list = &hpet_map;
724 else
Joerg Roedel6efed632012-06-14 15:52:58 +0200725 return -EINVAL;
726
Joerg Roedel31cff672013-04-09 16:53:58 +0200727 list_for_each_entry(entry, list, list) {
728 if (!(entry->id == id && entry->cmd_line))
729 continue;
730
731 pr_info("AMD-Vi: Command-line override present for %s id %d - ignoring\n",
732 type == IVHD_SPECIAL_IOAPIC ? "IOAPIC" : "HPET", id);
733
Joerg Roedelc50e3242014-09-09 15:59:37 +0200734 *devid = entry->devid;
735
Joerg Roedel31cff672013-04-09 16:53:58 +0200736 return 0;
737 }
738
Joerg Roedel6efed632012-06-14 15:52:58 +0200739 entry = kzalloc(sizeof(*entry), GFP_KERNEL);
740 if (!entry)
741 return -ENOMEM;
742
Joerg Roedel31cff672013-04-09 16:53:58 +0200743 entry->id = id;
Joerg Roedelc50e3242014-09-09 15:59:37 +0200744 entry->devid = *devid;
Joerg Roedel31cff672013-04-09 16:53:58 +0200745 entry->cmd_line = cmd_line;
Joerg Roedel6efed632012-06-14 15:52:58 +0200746
747 list_add_tail(&entry->list, list);
748
749 return 0;
750}
751
Joerg Roedel235dacb2013-04-09 17:53:14 +0200752static int __init add_early_maps(void)
753{
754 int i, ret;
755
756 for (i = 0; i < early_ioapic_map_size; ++i) {
757 ret = add_special_device(IVHD_SPECIAL_IOAPIC,
758 early_ioapic_map[i].id,
Joerg Roedelc50e3242014-09-09 15:59:37 +0200759 &early_ioapic_map[i].devid,
Joerg Roedel235dacb2013-04-09 17:53:14 +0200760 early_ioapic_map[i].cmd_line);
761 if (ret)
762 return ret;
763 }
764
765 for (i = 0; i < early_hpet_map_size; ++i) {
766 ret = add_special_device(IVHD_SPECIAL_HPET,
767 early_hpet_map[i].id,
Joerg Roedelc50e3242014-09-09 15:59:37 +0200768 &early_hpet_map[i].devid,
Joerg Roedel235dacb2013-04-09 17:53:14 +0200769 early_hpet_map[i].cmd_line);
770 if (ret)
771 return ret;
772 }
773
774 return 0;
775}
776
Joerg Roedelb65233a2008-07-11 17:14:21 +0200777/*
Frank Arnolddf805ab2012-08-27 19:21:04 +0200778 * Reads the device exclusion range from ACPI and initializes the IOMMU with
Joerg Roedelb65233a2008-07-11 17:14:21 +0200779 * it
780 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200781static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
782{
783 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
784
785 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
786 return;
787
788 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200789 /*
790 * We only can configure exclusion ranges per IOMMU, not
791 * per device. But we can enable the exclusion range per
792 * device. This is done here
793 */
Su Friendy2c16c9f2014-05-07 13:54:52 +0800794 set_dev_entry_bit(devid, DEV_ENTRY_EX);
Joerg Roedel3566b772008-06-26 21:27:46 +0200795 iommu->exclusion_start = m->range_start;
796 iommu->exclusion_length = m->range_length;
797 }
798}
799
Joerg Roedelb65233a2008-07-11 17:14:21 +0200800/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200801 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
802 * initializes the hardware and our data structures with it.
803 */
Joerg Roedel6efed632012-06-14 15:52:58 +0200804static int __init init_iommu_from_acpi(struct amd_iommu *iommu,
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200805 struct ivhd_header *h)
806{
807 u8 *p = (u8 *)h;
808 u8 *end = p, flags = 0;
Joerg Roedel0de66d52011-06-06 16:04:02 +0200809 u16 devid = 0, devid_start = 0, devid_to = 0;
810 u32 dev_i, ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200811 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200812 struct ivhd_entry *e;
Joerg Roedel235dacb2013-04-09 17:53:14 +0200813 int ret;
814
815
816 ret = add_early_maps();
817 if (ret)
818 return ret;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200819
820 /*
Joerg Roedele9bf5192010-09-20 14:33:07 +0200821 * First save the recommended feature enable bits from ACPI
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200822 */
Joerg Roedele9bf5192010-09-20 14:33:07 +0200823 iommu->acpi_flags = h->flags;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200824
825 /*
826 * Done. Now parse the device entries
827 */
828 p += sizeof(struct ivhd_header);
829 end += h->length;
830
Joerg Roedel42a698f2009-05-20 15:41:28 +0200831
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200832 while (p < end) {
833 e = (struct ivhd_entry *)p;
834 switch (e->type) {
835 case IVHD_DEV_ALL:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200836
837 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
838 " last device %02x:%02x.%x flags: %02x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700839 PCI_BUS_NUM(iommu->first_device),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200840 PCI_SLOT(iommu->first_device),
841 PCI_FUNC(iommu->first_device),
Shuah Khanc5081cd2013-02-27 17:07:19 -0700842 PCI_BUS_NUM(iommu->last_device),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200843 PCI_SLOT(iommu->last_device),
844 PCI_FUNC(iommu->last_device),
845 e->flags);
846
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200847 for (dev_i = iommu->first_device;
848 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200849 set_dev_entry_from_acpi(iommu, dev_i,
850 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200851 break;
852 case IVHD_DEV_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200853
854 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
855 "flags: %02x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700856 PCI_BUS_NUM(e->devid),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200857 PCI_SLOT(e->devid),
858 PCI_FUNC(e->devid),
859 e->flags);
860
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200861 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200862 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200863 break;
864 case IVHD_DEV_SELECT_RANGE_START:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200865
866 DUMP_printk(" DEV_SELECT_RANGE_START\t "
867 "devid: %02x:%02x.%x flags: %02x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700868 PCI_BUS_NUM(e->devid),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200869 PCI_SLOT(e->devid),
870 PCI_FUNC(e->devid),
871 e->flags);
872
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200873 devid_start = e->devid;
874 flags = e->flags;
875 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200876 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200877 break;
878 case IVHD_DEV_ALIAS:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200879
880 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
881 "flags: %02x devid_to: %02x:%02x.%x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700882 PCI_BUS_NUM(e->devid),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200883 PCI_SLOT(e->devid),
884 PCI_FUNC(e->devid),
885 e->flags,
Shuah Khanc5081cd2013-02-27 17:07:19 -0700886 PCI_BUS_NUM(e->ext >> 8),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200887 PCI_SLOT(e->ext >> 8),
888 PCI_FUNC(e->ext >> 8));
889
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200890 devid = e->devid;
891 devid_to = e->ext >> 8;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200892 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
Neil Turton7455aab2009-05-14 14:08:11 +0100893 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200894 amd_iommu_alias_table[devid] = devid_to;
895 break;
896 case IVHD_DEV_ALIAS_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200897
898 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
899 "devid: %02x:%02x.%x flags: %02x "
900 "devid_to: %02x:%02x.%x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700901 PCI_BUS_NUM(e->devid),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200902 PCI_SLOT(e->devid),
903 PCI_FUNC(e->devid),
904 e->flags,
Shuah Khanc5081cd2013-02-27 17:07:19 -0700905 PCI_BUS_NUM(e->ext >> 8),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200906 PCI_SLOT(e->ext >> 8),
907 PCI_FUNC(e->ext >> 8));
908
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200909 devid_start = e->devid;
910 flags = e->flags;
911 devid_to = e->ext >> 8;
912 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200913 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200914 break;
915 case IVHD_DEV_EXT_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200916
917 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
918 "flags: %02x ext: %08x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700919 PCI_BUS_NUM(e->devid),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200920 PCI_SLOT(e->devid),
921 PCI_FUNC(e->devid),
922 e->flags, e->ext);
923
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200924 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200925 set_dev_entry_from_acpi(iommu, devid, e->flags,
926 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200927 break;
928 case IVHD_DEV_EXT_SELECT_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200929
930 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
931 "%02x:%02x.%x flags: %02x ext: %08x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700932 PCI_BUS_NUM(e->devid),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200933 PCI_SLOT(e->devid),
934 PCI_FUNC(e->devid),
935 e->flags, e->ext);
936
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200937 devid_start = e->devid;
938 flags = e->flags;
939 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200940 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200941 break;
942 case IVHD_DEV_RANGE_END:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200943
944 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700945 PCI_BUS_NUM(e->devid),
Joerg Roedel42a698f2009-05-20 15:41:28 +0200946 PCI_SLOT(e->devid),
947 PCI_FUNC(e->devid));
948
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200949 devid = e->devid;
950 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200951 if (alias) {
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200952 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200953 set_dev_entry_from_acpi(iommu,
954 devid_to, flags, ext_flags);
955 }
956 set_dev_entry_from_acpi(iommu, dev_i,
957 flags, ext_flags);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200958 }
959 break;
Joerg Roedel6efed632012-06-14 15:52:58 +0200960 case IVHD_DEV_SPECIAL: {
961 u8 handle, type;
962 const char *var;
963 u16 devid;
964 int ret;
965
966 handle = e->ext & 0xff;
967 devid = (e->ext >> 8) & 0xffff;
968 type = (e->ext >> 24) & 0xff;
969
970 if (type == IVHD_SPECIAL_IOAPIC)
971 var = "IOAPIC";
972 else if (type == IVHD_SPECIAL_HPET)
973 var = "HPET";
974 else
975 var = "UNKNOWN";
976
977 DUMP_printk(" DEV_SPECIAL(%s[%d])\t\tdevid: %02x:%02x.%x\n",
978 var, (int)handle,
Shuah Khanc5081cd2013-02-27 17:07:19 -0700979 PCI_BUS_NUM(devid),
Joerg Roedel6efed632012-06-14 15:52:58 +0200980 PCI_SLOT(devid),
981 PCI_FUNC(devid));
982
Joerg Roedelc50e3242014-09-09 15:59:37 +0200983 ret = add_special_device(type, handle, &devid, false);
Joerg Roedel6efed632012-06-14 15:52:58 +0200984 if (ret)
985 return ret;
Joerg Roedelc50e3242014-09-09 15:59:37 +0200986
987 /*
988 * add_special_device might update the devid in case a
989 * command-line override is present. So call
990 * set_dev_entry_from_acpi after add_special_device.
991 */
992 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
993
Joerg Roedel6efed632012-06-14 15:52:58 +0200994 break;
995 }
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200996 default:
997 break;
998 }
999
Joerg Roedelb514e552008-09-17 17:14:27 +02001000 p += ivhd_entry_length(p);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +02001001 }
Joerg Roedel6efed632012-06-14 15:52:58 +02001002
1003 return 0;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +02001004}
1005
Joerg Roedelb65233a2008-07-11 17:14:21 +02001006/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +02001007static int __init init_iommu_devices(struct amd_iommu *iommu)
1008{
Joerg Roedel0de66d52011-06-06 16:04:02 +02001009 u32 i;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +02001010
1011 for (i = iommu->first_device; i <= iommu->last_device; ++i)
1012 set_iommu_for_device(iommu, i);
1013
1014 return 0;
1015}
1016
Joerg Roedele47d4022008-06-26 21:27:48 +02001017static void __init free_iommu_one(struct amd_iommu *iommu)
1018{
1019 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +02001020 free_event_buffer(iommu);
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001021 free_ppr_log(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +02001022 iommu_unmap_mmio_space(iommu);
1023}
1024
1025static void __init free_iommu_all(void)
1026{
1027 struct amd_iommu *iommu, *next;
1028
Joerg Roedel3bd22172009-05-04 15:06:20 +02001029 for_each_iommu_safe(iommu, next) {
Joerg Roedele47d4022008-06-26 21:27:48 +02001030 list_del(&iommu->list);
1031 free_iommu_one(iommu);
1032 kfree(iommu);
1033 }
1034}
1035
Joerg Roedelb65233a2008-07-11 17:14:21 +02001036/*
Suravee Suthikulpanit318fe782013-01-24 13:17:53 -06001037 * Family15h Model 10h-1fh erratum 746 (IOMMU Logging May Stall Translations)
1038 * Workaround:
1039 * BIOS should disable L2B micellaneous clock gating by setting
1040 * L2_L2B_CK_GATE_CONTROL[CKGateL2BMiscDisable](D0F2xF4_x90[2]) = 1b
1041 */
Nikola Pajkovskye2f1a3b2013-02-26 16:12:05 +01001042static void amd_iommu_erratum_746_workaround(struct amd_iommu *iommu)
Suravee Suthikulpanit318fe782013-01-24 13:17:53 -06001043{
1044 u32 value;
1045
1046 if ((boot_cpu_data.x86 != 0x15) ||
1047 (boot_cpu_data.x86_model < 0x10) ||
1048 (boot_cpu_data.x86_model > 0x1f))
1049 return;
1050
1051 pci_write_config_dword(iommu->dev, 0xf0, 0x90);
1052 pci_read_config_dword(iommu->dev, 0xf4, &value);
1053
1054 if (value & BIT(2))
1055 return;
1056
1057 /* Select NB indirect register 0x90 and enable writing */
1058 pci_write_config_dword(iommu->dev, 0xf0, 0x90 | (1 << 8));
1059
1060 pci_write_config_dword(iommu->dev, 0xf4, value | 0x4);
1061 pr_info("AMD-Vi: Applying erratum 746 workaround for IOMMU at %s\n",
1062 dev_name(&iommu->dev->dev));
1063
1064 /* Clear the enable writing bit */
1065 pci_write_config_dword(iommu->dev, 0xf0, 0x90);
1066}
1067
1068/*
Joerg Roedelb65233a2008-07-11 17:14:21 +02001069 * This function clues the initialization function for one IOMMU
1070 * together and also allocates the command buffer and programs the
1071 * hardware. It does NOT enable the IOMMU. This is done afterwards.
1072 */
Joerg Roedele47d4022008-06-26 21:27:48 +02001073static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
1074{
Joerg Roedel6efed632012-06-14 15:52:58 +02001075 int ret;
1076
Joerg Roedele47d4022008-06-26 21:27:48 +02001077 spin_lock_init(&iommu->lock);
Joerg Roedelbb527772009-11-20 14:31:51 +01001078
1079 /* Add IOMMU to internal data structures */
Joerg Roedele47d4022008-06-26 21:27:48 +02001080 list_add_tail(&iommu->list, &amd_iommu_list);
Joerg Roedelbb527772009-11-20 14:31:51 +01001081 iommu->index = amd_iommus_present++;
1082
1083 if (unlikely(iommu->index >= MAX_IOMMUS)) {
1084 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
1085 return -ENOSYS;
1086 }
1087
1088 /* Index is fine - add IOMMU to the array */
1089 amd_iommus[iommu->index] = iommu;
Joerg Roedele47d4022008-06-26 21:27:48 +02001090
1091 /*
1092 * Copy data from ACPI table entry to the iommu struct
1093 */
Joerg Roedel23c742d2012-06-12 11:47:34 +02001094 iommu->devid = h->devid;
Joerg Roedele47d4022008-06-26 21:27:48 +02001095 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +02001096 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +02001097 iommu->mmio_phys = h->mmio_phys;
Steven L Kinney30861dd2013-06-05 16:11:48 -05001098
1099 /* Check if IVHD EFR contains proper max banks/counters */
1100 if ((h->efr != 0) &&
1101 ((h->efr & (0xF << 13)) != 0) &&
1102 ((h->efr & (0x3F << 17)) != 0)) {
1103 iommu->mmio_phys_end = MMIO_REG_END_OFFSET;
1104 } else {
1105 iommu->mmio_phys_end = MMIO_CNTR_CONF_OFFSET;
1106 }
1107
1108 iommu->mmio_base = iommu_map_mmio_space(iommu->mmio_phys,
1109 iommu->mmio_phys_end);
Joerg Roedele47d4022008-06-26 21:27:48 +02001110 if (!iommu->mmio_base)
1111 return -ENOMEM;
1112
Joerg Roedele47d4022008-06-26 21:27:48 +02001113 iommu->cmd_buf = alloc_command_buffer(iommu);
1114 if (!iommu->cmd_buf)
1115 return -ENOMEM;
1116
Joerg Roedel335503e2008-09-05 14:29:07 +02001117 iommu->evt_buf = alloc_event_buffer(iommu);
1118 if (!iommu->evt_buf)
1119 return -ENOMEM;
1120
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001121 iommu->int_enabled = false;
1122
Joerg Roedel6efed632012-06-14 15:52:58 +02001123 ret = init_iommu_from_acpi(iommu, h);
1124 if (ret)
1125 return ret;
Joerg Roedelf6fec002012-06-21 16:51:25 +02001126
1127 /*
1128 * Make sure IOMMU is not considered to translate itself. The IVRS
1129 * table tells us so, but this is a lie!
1130 */
1131 amd_iommu_rlookup_table[iommu->devid] = NULL;
1132
Joerg Roedele47d4022008-06-26 21:27:48 +02001133 init_iommu_devices(iommu);
1134
Joerg Roedel23c742d2012-06-12 11:47:34 +02001135 return 0;
Joerg Roedele47d4022008-06-26 21:27:48 +02001136}
1137
Joerg Roedelb65233a2008-07-11 17:14:21 +02001138/*
1139 * Iterates over all IOMMU entries in the ACPI table, allocates the
1140 * IOMMU structure and initializes it with init_iommu_one()
1141 */
Joerg Roedele47d4022008-06-26 21:27:48 +02001142static int __init init_iommu_all(struct acpi_table_header *table)
1143{
1144 u8 *p = (u8 *)table, *end = (u8 *)table;
1145 struct ivhd_header *h;
1146 struct amd_iommu *iommu;
1147 int ret;
1148
Joerg Roedele47d4022008-06-26 21:27:48 +02001149 end += table->length;
1150 p += IVRS_HEADER_LENGTH;
1151
1152 while (p < end) {
1153 h = (struct ivhd_header *)p;
1154 switch (*p) {
1155 case ACPI_IVHD_TYPE:
Joerg Roedel9c720412009-05-20 13:53:57 +02001156
Joerg Roedelae908c22009-09-01 16:52:16 +02001157 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
Joerg Roedel9c720412009-05-20 13:53:57 +02001158 "seg: %d flags: %01x info %04x\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -07001159 PCI_BUS_NUM(h->devid), PCI_SLOT(h->devid),
Joerg Roedel9c720412009-05-20 13:53:57 +02001160 PCI_FUNC(h->devid), h->cap_ptr,
1161 h->pci_seg, h->flags, h->info);
1162 DUMP_printk(" mmio-addr: %016llx\n",
1163 h->mmio_phys);
1164
Joerg Roedele47d4022008-06-26 21:27:48 +02001165 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001166 if (iommu == NULL)
1167 return -ENOMEM;
Joerg Roedel3551a702010-03-01 13:52:19 +01001168
Joerg Roedele47d4022008-06-26 21:27:48 +02001169 ret = init_iommu_one(iommu, h);
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001170 if (ret)
1171 return ret;
Joerg Roedele47d4022008-06-26 21:27:48 +02001172 break;
1173 default:
1174 break;
1175 }
1176 p += h->length;
1177
1178 }
1179 WARN_ON(p != end);
1180
1181 return 0;
1182}
1183
Steven L Kinney30861dd2013-06-05 16:11:48 -05001184
1185static void init_iommu_perf_ctr(struct amd_iommu *iommu)
1186{
1187 u64 val = 0xabcd, val2 = 0;
1188
1189 if (!iommu_feature(iommu, FEATURE_PC))
1190 return;
1191
1192 amd_iommu_pc_present = true;
1193
1194 /* Check if the performance counters can be written to */
1195 if ((0 != amd_iommu_pc_get_set_reg_val(0, 0, 0, 0, &val, true)) ||
1196 (0 != amd_iommu_pc_get_set_reg_val(0, 0, 0, 0, &val2, false)) ||
1197 (val != val2)) {
1198 pr_err("AMD-Vi: Unable to write to IOMMU perf counter.\n");
1199 amd_iommu_pc_present = false;
1200 return;
1201 }
1202
1203 pr_info("AMD-Vi: IOMMU performance counters supported\n");
1204
1205 val = readl(iommu->mmio_base + MMIO_CNTR_CONF_OFFSET);
1206 iommu->max_banks = (u8) ((val >> 12) & 0x3f);
1207 iommu->max_counters = (u8) ((val >> 7) & 0xf);
1208}
1209
Alex Williamson066f2e92014-06-12 16:12:37 -06001210static ssize_t amd_iommu_show_cap(struct device *dev,
1211 struct device_attribute *attr,
1212 char *buf)
1213{
1214 struct amd_iommu *iommu = dev_get_drvdata(dev);
1215 return sprintf(buf, "%x\n", iommu->cap);
1216}
1217static DEVICE_ATTR(cap, S_IRUGO, amd_iommu_show_cap, NULL);
1218
1219static ssize_t amd_iommu_show_features(struct device *dev,
1220 struct device_attribute *attr,
1221 char *buf)
1222{
1223 struct amd_iommu *iommu = dev_get_drvdata(dev);
1224 return sprintf(buf, "%llx\n", iommu->features);
1225}
1226static DEVICE_ATTR(features, S_IRUGO, amd_iommu_show_features, NULL);
1227
1228static struct attribute *amd_iommu_attrs[] = {
1229 &dev_attr_cap.attr,
1230 &dev_attr_features.attr,
1231 NULL,
1232};
1233
1234static struct attribute_group amd_iommu_group = {
1235 .name = "amd-iommu",
1236 .attrs = amd_iommu_attrs,
1237};
1238
1239static const struct attribute_group *amd_iommu_groups[] = {
1240 &amd_iommu_group,
1241 NULL,
1242};
Steven L Kinney30861dd2013-06-05 16:11:48 -05001243
Joerg Roedel23c742d2012-06-12 11:47:34 +02001244static int iommu_init_pci(struct amd_iommu *iommu)
1245{
1246 int cap_ptr = iommu->cap_ptr;
1247 u32 range, misc, low, high;
1248
Shuah Khanc5081cd2013-02-27 17:07:19 -07001249 iommu->dev = pci_get_bus_and_slot(PCI_BUS_NUM(iommu->devid),
Joerg Roedel23c742d2012-06-12 11:47:34 +02001250 iommu->devid & 0xff);
1251 if (!iommu->dev)
1252 return -ENODEV;
1253
1254 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
1255 &iommu->cap);
1256 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
1257 &range);
1258 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
1259 &misc);
1260
Shuah Khan6f2729b2013-02-27 17:07:30 -07001261 iommu->first_device = PCI_DEVID(MMIO_GET_BUS(range),
Joerg Roedel23c742d2012-06-12 11:47:34 +02001262 MMIO_GET_FD(range));
Shuah Khan6f2729b2013-02-27 17:07:30 -07001263 iommu->last_device = PCI_DEVID(MMIO_GET_BUS(range),
Joerg Roedel23c742d2012-06-12 11:47:34 +02001264 MMIO_GET_LD(range));
1265
1266 if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB)))
1267 amd_iommu_iotlb_sup = false;
1268
1269 /* read extended feature bits */
1270 low = readl(iommu->mmio_base + MMIO_EXT_FEATURES);
1271 high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4);
1272
1273 iommu->features = ((u64)high << 32) | low;
1274
1275 if (iommu_feature(iommu, FEATURE_GT)) {
1276 int glxval;
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001277 u32 max_pasid;
1278 u64 pasmax;
Joerg Roedel23c742d2012-06-12 11:47:34 +02001279
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001280 pasmax = iommu->features & FEATURE_PASID_MASK;
1281 pasmax >>= FEATURE_PASID_SHIFT;
1282 max_pasid = (1 << (pasmax + 1)) - 1;
Joerg Roedel23c742d2012-06-12 11:47:34 +02001283
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001284 amd_iommu_max_pasid = min(amd_iommu_max_pasid, max_pasid);
1285
1286 BUG_ON(amd_iommu_max_pasid & ~PASID_MASK);
Joerg Roedel23c742d2012-06-12 11:47:34 +02001287
1288 glxval = iommu->features & FEATURE_GLXVAL_MASK;
1289 glxval >>= FEATURE_GLXVAL_SHIFT;
1290
1291 if (amd_iommu_max_glx_val == -1)
1292 amd_iommu_max_glx_val = glxval;
1293 else
1294 amd_iommu_max_glx_val = min(amd_iommu_max_glx_val, glxval);
1295 }
1296
1297 if (iommu_feature(iommu, FEATURE_GT) &&
1298 iommu_feature(iommu, FEATURE_PPR)) {
1299 iommu->is_iommu_v2 = true;
1300 amd_iommu_v2_present = true;
1301 }
1302
1303 if (iommu_feature(iommu, FEATURE_PPR)) {
1304 iommu->ppr_log = alloc_ppr_log(iommu);
1305 if (!iommu->ppr_log)
1306 return -ENOMEM;
1307 }
1308
1309 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
1310 amd_iommu_np_cache = true;
1311
Steven L Kinney30861dd2013-06-05 16:11:48 -05001312 init_iommu_perf_ctr(iommu);
1313
Joerg Roedel23c742d2012-06-12 11:47:34 +02001314 if (is_rd890_iommu(iommu->dev)) {
1315 int i, j;
1316
1317 iommu->root_pdev = pci_get_bus_and_slot(iommu->dev->bus->number,
1318 PCI_DEVFN(0, 0));
1319
1320 /*
1321 * Some rd890 systems may not be fully reconfigured by the
1322 * BIOS, so it's necessary for us to store this information so
1323 * it can be reprogrammed on resume
1324 */
1325 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4,
1326 &iommu->stored_addr_lo);
1327 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8,
1328 &iommu->stored_addr_hi);
1329
1330 /* Low bit locks writes to configuration space */
1331 iommu->stored_addr_lo &= ~1;
1332
1333 for (i = 0; i < 6; i++)
1334 for (j = 0; j < 0x12; j++)
1335 iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j);
1336
1337 for (i = 0; i < 0x83; i++)
1338 iommu->stored_l2[i] = iommu_read_l2(iommu, i);
1339 }
1340
Suravee Suthikulpanit318fe782013-01-24 13:17:53 -06001341 amd_iommu_erratum_746_workaround(iommu);
1342
Alex Williamson066f2e92014-06-12 16:12:37 -06001343 iommu->iommu_dev = iommu_device_create(&iommu->dev->dev, iommu,
1344 amd_iommu_groups, "ivhd%d",
1345 iommu->index);
1346
Joerg Roedel23c742d2012-06-12 11:47:34 +02001347 return pci_enable_device(iommu->dev);
1348}
1349
Joerg Roedel4d121c32012-06-14 12:21:55 +02001350static void print_iommu_info(void)
1351{
1352 static const char * const feat_str[] = {
1353 "PreF", "PPR", "X2APIC", "NX", "GT", "[5]",
1354 "IA", "GA", "HE", "PC"
1355 };
1356 struct amd_iommu *iommu;
1357
1358 for_each_iommu(iommu) {
1359 int i;
1360
1361 pr_info("AMD-Vi: Found IOMMU at %s cap 0x%hx\n",
1362 dev_name(&iommu->dev->dev), iommu->cap_ptr);
1363
1364 if (iommu->cap & (1 << IOMMU_CAP_EFR)) {
1365 pr_info("AMD-Vi: Extended features: ");
Joerg Roedel2bd5ed02012-08-10 11:34:08 +02001366 for (i = 0; i < ARRAY_SIZE(feat_str); ++i) {
Joerg Roedel4d121c32012-06-14 12:21:55 +02001367 if (iommu_feature(iommu, (1ULL << i)))
1368 pr_cont(" %s", feat_str[i]);
1369 }
Steven L Kinney30861dd2013-06-05 16:11:48 -05001370 pr_cont("\n");
Borislav Petkov500c25e2012-09-28 16:22:26 +02001371 }
Joerg Roedel4d121c32012-06-14 12:21:55 +02001372 }
Joerg Roedelebe60bb2012-07-02 18:36:03 +02001373 if (irq_remapping_enabled)
1374 pr_info("AMD-Vi: Interrupt remapping enabled\n");
Joerg Roedel4d121c32012-06-14 12:21:55 +02001375}
1376
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001377static int __init amd_iommu_init_pci(void)
Joerg Roedel23c742d2012-06-12 11:47:34 +02001378{
1379 struct amd_iommu *iommu;
1380 int ret = 0;
1381
1382 for_each_iommu(iommu) {
1383 ret = iommu_init_pci(iommu);
1384 if (ret)
1385 break;
1386 }
1387
Joerg Roedel23c742d2012-06-12 11:47:34 +02001388 ret = amd_iommu_init_devices();
1389
Joerg Roedel4d121c32012-06-14 12:21:55 +02001390 print_iommu_info();
1391
Joerg Roedel23c742d2012-06-12 11:47:34 +02001392 return ret;
1393}
1394
Joerg Roedelb65233a2008-07-11 17:14:21 +02001395/****************************************************************************
1396 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001397 * The following functions initialize the MSI interrupts for all IOMMUs
Frank Arnolddf805ab2012-08-27 19:21:04 +02001398 * in the system. It's a bit challenging because there could be multiple
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001399 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
1400 * pci_dev.
1401 *
1402 ****************************************************************************/
1403
Joerg Roedel9f800de2009-11-23 12:45:25 +01001404static int iommu_setup_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001405{
1406 int r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001407
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001408 r = pci_enable_msi(iommu->dev);
1409 if (r)
1410 return r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001411
Joerg Roedel72fe00f2011-05-10 10:50:42 +02001412 r = request_threaded_irq(iommu->dev->irq,
1413 amd_iommu_int_handler,
1414 amd_iommu_int_thread,
1415 0, "AMD-Vi",
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -05001416 iommu);
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001417
1418 if (r) {
1419 pci_disable_msi(iommu->dev);
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001420 return r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001421 }
1422
Joerg Roedelfab6afa2009-05-04 18:46:34 +02001423 iommu->int_enabled = true;
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001424
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001425 return 0;
1426}
1427
Joerg Roedel05f92db2009-05-12 09:52:46 +02001428static int iommu_init_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001429{
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001430 int ret;
1431
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001432 if (iommu->int_enabled)
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001433 goto enable_faults;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001434
Yijing Wang82fcfc62013-08-08 21:12:36 +08001435 if (iommu->dev->msi_cap)
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001436 ret = iommu_setup_msi(iommu);
1437 else
1438 ret = -ENODEV;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001439
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001440 if (ret)
1441 return ret;
1442
1443enable_faults:
1444 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
1445
1446 if (iommu->ppr_log != NULL)
1447 iommu_feature_enable(iommu, CONTROL_PPFINT_EN);
1448
1449 return 0;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001450}
1451
1452/****************************************************************************
1453 *
Joerg Roedelb65233a2008-07-11 17:14:21 +02001454 * The next functions belong to the third pass of parsing the ACPI
1455 * table. In this last pass the memory mapping requirements are
Frank Arnolddf805ab2012-08-27 19:21:04 +02001456 * gathered (like exclusion and unity mapping ranges).
Joerg Roedelb65233a2008-07-11 17:14:21 +02001457 *
1458 ****************************************************************************/
1459
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001460static void __init free_unity_maps(void)
1461{
1462 struct unity_map_entry *entry, *next;
1463
1464 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1465 list_del(&entry->list);
1466 kfree(entry);
1467 }
1468}
1469
Joerg Roedelb65233a2008-07-11 17:14:21 +02001470/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001471static int __init init_exclusion_range(struct ivmd_header *m)
1472{
1473 int i;
1474
1475 switch (m->type) {
1476 case ACPI_IVMD_TYPE:
1477 set_device_exclusion_range(m->devid, m);
1478 break;
1479 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001480 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001481 set_device_exclusion_range(i, m);
1482 break;
1483 case ACPI_IVMD_TYPE_RANGE:
1484 for (i = m->devid; i <= m->aux; ++i)
1485 set_device_exclusion_range(i, m);
1486 break;
1487 default:
1488 break;
1489 }
1490
1491 return 0;
1492}
1493
Joerg Roedelb65233a2008-07-11 17:14:21 +02001494/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001495static int __init init_unity_map_range(struct ivmd_header *m)
1496{
Joerg Roedel98f1ad22012-07-06 13:28:37 +02001497 struct unity_map_entry *e = NULL;
Joerg Roedel02acc432009-05-20 16:24:21 +02001498 char *s;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001499
1500 e = kzalloc(sizeof(*e), GFP_KERNEL);
1501 if (e == NULL)
1502 return -ENOMEM;
1503
1504 switch (m->type) {
1505 default:
Joerg Roedel0bc252f2009-05-22 12:48:05 +02001506 kfree(e);
1507 return 0;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001508 case ACPI_IVMD_TYPE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001509 s = "IVMD_TYPEi\t\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001510 e->devid_start = e->devid_end = m->devid;
1511 break;
1512 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel02acc432009-05-20 16:24:21 +02001513 s = "IVMD_TYPE_ALL\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001514 e->devid_start = 0;
1515 e->devid_end = amd_iommu_last_bdf;
1516 break;
1517 case ACPI_IVMD_TYPE_RANGE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001518 s = "IVMD_TYPE_RANGE\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001519 e->devid_start = m->devid;
1520 e->devid_end = m->aux;
1521 break;
1522 }
1523 e->address_start = PAGE_ALIGN(m->range_start);
1524 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1525 e->prot = m->flags >> 1;
1526
Joerg Roedel02acc432009-05-20 16:24:21 +02001527 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1528 " range_start: %016llx range_end: %016llx flags: %x\n", s,
Shuah Khanc5081cd2013-02-27 17:07:19 -07001529 PCI_BUS_NUM(e->devid_start), PCI_SLOT(e->devid_start),
1530 PCI_FUNC(e->devid_start), PCI_BUS_NUM(e->devid_end),
Joerg Roedel02acc432009-05-20 16:24:21 +02001531 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1532 e->address_start, e->address_end, m->flags);
1533
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001534 list_add_tail(&e->list, &amd_iommu_unity_map);
1535
1536 return 0;
1537}
1538
Joerg Roedelb65233a2008-07-11 17:14:21 +02001539/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001540static int __init init_memory_definitions(struct acpi_table_header *table)
1541{
1542 u8 *p = (u8 *)table, *end = (u8 *)table;
1543 struct ivmd_header *m;
1544
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001545 end += table->length;
1546 p += IVRS_HEADER_LENGTH;
1547
1548 while (p < end) {
1549 m = (struct ivmd_header *)p;
1550 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1551 init_exclusion_range(m);
1552 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1553 init_unity_map_range(m);
1554
1555 p += m->length;
1556 }
1557
1558 return 0;
1559}
1560
Joerg Roedelb65233a2008-07-11 17:14:21 +02001561/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001562 * Init the device table to not allow DMA access for devices and
1563 * suppress all page faults
1564 */
Joerg Roedel33f28c52012-06-15 18:03:31 +02001565static void init_device_table_dma(void)
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001566{
Joerg Roedel0de66d52011-06-06 16:04:02 +02001567 u32 devid;
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001568
1569 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1570 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1571 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001572 }
1573}
1574
Joerg Roedeld04e0ba2012-07-02 16:02:20 +02001575static void __init uninit_device_table_dma(void)
1576{
1577 u32 devid;
1578
1579 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1580 amd_iommu_dev_table[devid].data[0] = 0ULL;
1581 amd_iommu_dev_table[devid].data[1] = 0ULL;
1582 }
1583}
1584
Joerg Roedel33f28c52012-06-15 18:03:31 +02001585static void init_device_table(void)
1586{
1587 u32 devid;
1588
1589 if (!amd_iommu_irq_remap)
1590 return;
1591
1592 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
1593 set_dev_entry_bit(devid, DEV_ENTRY_IRQ_TBL_EN);
1594}
1595
Joerg Roedele9bf5192010-09-20 14:33:07 +02001596static void iommu_init_flags(struct amd_iommu *iommu)
1597{
1598 iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ?
1599 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
1600 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
1601
1602 iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ?
1603 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
1604 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
1605
1606 iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
1607 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
1608 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
1609
1610 iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ?
1611 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
1612 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
1613
1614 /*
1615 * make IOMMU memory accesses cache coherent
1616 */
1617 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
Joerg Roedel1456e9d2011-12-22 14:51:53 +01001618
1619 /* Set IOTLB invalidation timeout to 1s */
1620 iommu_set_inv_tlb_timeout(iommu, CTRL_INV_TO_1S);
Joerg Roedele9bf5192010-09-20 14:33:07 +02001621}
1622
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001623static void iommu_apply_resume_quirks(struct amd_iommu *iommu)
Joerg Roedel4c894f42010-09-23 15:15:19 +02001624{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001625 int i, j;
1626 u32 ioc_feature_control;
Joerg Roedelc1bf94e2012-05-31 17:38:11 +02001627 struct pci_dev *pdev = iommu->root_pdev;
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001628
1629 /* RD890 BIOSes may not have completely reconfigured the iommu */
Joerg Roedelc1bf94e2012-05-31 17:38:11 +02001630 if (!is_rd890_iommu(iommu->dev) || !pdev)
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001631 return;
1632
1633 /*
1634 * First, we need to ensure that the iommu is enabled. This is
1635 * controlled by a register in the northbridge
1636 */
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001637
1638 /* Select Northbridge indirect register 0x75 and enable writing */
1639 pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7));
1640 pci_read_config_dword(pdev, 0x64, &ioc_feature_control);
1641
1642 /* Enable the iommu */
1643 if (!(ioc_feature_control & 0x1))
1644 pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1);
1645
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001646 /* Restore the iommu BAR */
1647 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1648 iommu->stored_addr_lo);
1649 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8,
1650 iommu->stored_addr_hi);
1651
1652 /* Restore the l1 indirect regs for each of the 6 l1s */
1653 for (i = 0; i < 6; i++)
1654 for (j = 0; j < 0x12; j++)
1655 iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]);
1656
1657 /* Restore the l2 indirect regs */
1658 for (i = 0; i < 0x83; i++)
1659 iommu_write_l2(iommu, i, iommu->stored_l2[i]);
1660
1661 /* Lock PCI setup registers */
1662 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1663 iommu->stored_addr_lo | 1);
Joerg Roedel4c894f42010-09-23 15:15:19 +02001664}
1665
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001666/*
Joerg Roedelb65233a2008-07-11 17:14:21 +02001667 * This function finally enables all IOMMUs found in the system after
1668 * they have been initialized
1669 */
Joerg Roedel11ee5ac2012-06-12 16:30:06 +02001670static void early_enable_iommus(void)
Joerg Roedel87361972008-06-26 21:28:07 +02001671{
1672 struct amd_iommu *iommu;
1673
Joerg Roedel3bd22172009-05-04 15:06:20 +02001674 for_each_iommu(iommu) {
Chris Wrighta8c485b2009-06-15 15:53:45 +02001675 iommu_disable(iommu);
Joerg Roedele9bf5192010-09-20 14:33:07 +02001676 iommu_init_flags(iommu);
Joerg Roedel58492e12009-05-04 18:41:16 +02001677 iommu_set_device_table(iommu);
1678 iommu_enable_command_buffer(iommu);
1679 iommu_enable_event_buffer(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001680 iommu_set_exclusion_range(iommu);
1681 iommu_enable(iommu);
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001682 iommu_flush_all_caches(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001683 }
1684}
1685
Joerg Roedel11ee5ac2012-06-12 16:30:06 +02001686static void enable_iommus_v2(void)
1687{
1688 struct amd_iommu *iommu;
1689
1690 for_each_iommu(iommu) {
1691 iommu_enable_ppr_log(iommu);
1692 iommu_enable_gt(iommu);
1693 }
1694}
1695
1696static void enable_iommus(void)
1697{
1698 early_enable_iommus();
1699
1700 enable_iommus_v2();
1701}
1702
Joerg Roedel92ac4322009-05-19 19:06:27 +02001703static void disable_iommus(void)
1704{
1705 struct amd_iommu *iommu;
1706
1707 for_each_iommu(iommu)
1708 iommu_disable(iommu);
1709}
1710
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001711/*
1712 * Suspend/Resume support
1713 * disable suspend until real resume implemented
1714 */
1715
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001716static void amd_iommu_resume(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001717{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001718 struct amd_iommu *iommu;
1719
1720 for_each_iommu(iommu)
1721 iommu_apply_resume_quirks(iommu);
1722
Joerg Roedel736501e2009-05-12 09:56:12 +02001723 /* re-load the hardware */
1724 enable_iommus();
Joerg Roedel3d9761e2012-03-15 16:39:21 +01001725
1726 amd_iommu_enable_interrupts();
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001727}
1728
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001729static int amd_iommu_suspend(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001730{
Joerg Roedel736501e2009-05-12 09:56:12 +02001731 /* disable IOMMUs to go out of the way for BIOS */
1732 disable_iommus();
1733
1734 return 0;
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001735}
1736
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001737static struct syscore_ops amd_iommu_syscore_ops = {
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001738 .suspend = amd_iommu_suspend,
1739 .resume = amd_iommu_resume,
1740};
1741
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001742static void __init free_on_init_error(void)
1743{
Joerg Roedel0ea2c422012-06-15 18:05:20 +02001744 free_pages((unsigned long)irq_lookup_table,
1745 get_order(rlookup_table_size));
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001746
Joerg Roedel05152a02012-06-15 16:53:51 +02001747 if (amd_iommu_irq_cache) {
1748 kmem_cache_destroy(amd_iommu_irq_cache);
1749 amd_iommu_irq_cache = NULL;
Joerg Roedel0ea2c422012-06-15 18:05:20 +02001750
Joerg Roedel05152a02012-06-15 16:53:51 +02001751 }
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001752
1753 free_pages((unsigned long)amd_iommu_rlookup_table,
1754 get_order(rlookup_table_size));
1755
1756 free_pages((unsigned long)amd_iommu_alias_table,
1757 get_order(alias_table_size));
1758
1759 free_pages((unsigned long)amd_iommu_dev_table,
1760 get_order(dev_table_size));
1761
1762 free_iommu_all();
1763
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001764#ifdef CONFIG_GART_IOMMU
1765 /*
1766 * We failed to initialize the AMD IOMMU - try fallback to GART
1767 * if possible.
1768 */
1769 gart_iommu_init();
1770
1771#endif
1772}
1773
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001774/* SB IOAPIC is always on this device in AMD systems */
1775#define IOAPIC_SB_DEVID ((0x00 << 8) | PCI_DEVFN(0x14, 0))
1776
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001777static bool __init check_ioapic_information(void)
1778{
Joerg Roedeldfbb6d42013-04-09 19:06:18 +02001779 const char *fw_bug = FW_BUG;
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001780 bool ret, has_sb_ioapic;
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001781 int idx;
1782
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001783 has_sb_ioapic = false;
1784 ret = false;
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001785
Joerg Roedeldfbb6d42013-04-09 19:06:18 +02001786 /*
1787 * If we have map overrides on the kernel command line the
1788 * messages in this function might not describe firmware bugs
1789 * anymore - so be careful
1790 */
1791 if (cmdline_maps)
1792 fw_bug = "";
1793
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001794 for (idx = 0; idx < nr_ioapics; idx++) {
1795 int devid, id = mpc_ioapic_id(idx);
1796
1797 devid = get_ioapic_devid(id);
1798 if (devid < 0) {
Joerg Roedeldfbb6d42013-04-09 19:06:18 +02001799 pr_err("%sAMD-Vi: IOAPIC[%d] not in IVRS table\n",
1800 fw_bug, id);
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001801 ret = false;
1802 } else if (devid == IOAPIC_SB_DEVID) {
1803 has_sb_ioapic = true;
1804 ret = true;
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001805 }
1806 }
1807
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001808 if (!has_sb_ioapic) {
1809 /*
1810 * We expect the SB IOAPIC to be listed in the IVRS
1811 * table. The system timer is connected to the SB IOAPIC
1812 * and if we don't have it in the list the system will
1813 * panic at boot time. This situation usually happens
1814 * when the BIOS is buggy and provides us the wrong
1815 * device id for the IOAPIC in the system.
1816 */
Joerg Roedeldfbb6d42013-04-09 19:06:18 +02001817 pr_err("%sAMD-Vi: No southbridge IOAPIC found\n", fw_bug);
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001818 }
1819
1820 if (!ret)
Joerg Roedeldfbb6d42013-04-09 19:06:18 +02001821 pr_err("AMD-Vi: Disabling interrupt remapping\n");
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001822
1823 return ret;
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001824}
1825
Joerg Roedeld04e0ba2012-07-02 16:02:20 +02001826static void __init free_dma_resources(void)
1827{
1828 amd_iommu_uninit_devices();
1829
1830 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1831 get_order(MAX_DOMAIN_ID/8));
1832
1833 free_unity_maps();
1834}
1835
Joerg Roedelb65233a2008-07-11 17:14:21 +02001836/*
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001837 * This is the hardware init function for AMD IOMMU in the system.
1838 * This function is called either from amd_iommu_init or from the interrupt
1839 * remapping setup code.
Joerg Roedelb65233a2008-07-11 17:14:21 +02001840 *
1841 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1842 * three times:
1843 *
1844 * 1 pass) Find the highest PCI device id the driver has to handle.
1845 * Upon this information the size of the data structures is
1846 * determined that needs to be allocated.
1847 *
1848 * 2 pass) Initialize the data structures just allocated with the
1849 * information in the ACPI table about available AMD IOMMUs
1850 * in the system. It also maps the PCI devices in the
1851 * system to specific IOMMUs
1852 *
1853 * 3 pass) After the basic data structures are allocated and
1854 * initialized we update them with information about memory
1855 * remapping requirements parsed out of the ACPI table in
1856 * this last pass.
1857 *
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001858 * After everything is set up the IOMMUs are enabled and the necessary
1859 * hotplug and suspend notifiers are registered.
Joerg Roedelb65233a2008-07-11 17:14:21 +02001860 */
Joerg Roedel643511b2012-06-12 12:09:35 +02001861static int __init early_amd_iommu_init(void)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001862{
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001863 struct acpi_table_header *ivrs_base;
1864 acpi_size ivrs_size;
1865 acpi_status status;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001866 int i, ret = 0;
1867
Joerg Roedel643511b2012-06-12 12:09:35 +02001868 if (!amd_iommu_detected)
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001869 return -ENODEV;
1870
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001871 status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size);
1872 if (status == AE_NOT_FOUND)
1873 return -ENODEV;
1874 else if (ACPI_FAILURE(status)) {
1875 const char *err = acpi_format_exception(status);
1876 pr_err("AMD-Vi: IVRS table error: %s\n", err);
1877 return -EINVAL;
1878 }
1879
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001880 /*
1881 * First parse ACPI tables to find the largest Bus/Dev/Func
1882 * we need to handle. Upon this information the shared data
1883 * structures for the IOMMUs in the system will be allocated
1884 */
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001885 ret = find_last_devid_acpi(ivrs_base);
1886 if (ret)
Joerg Roedel3551a702010-03-01 13:52:19 +01001887 goto out;
1888
Joerg Roedelc5714842008-07-11 17:14:25 +02001889 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1890 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1891 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001892
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001893 /* Device table - directly used by all IOMMUs */
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001894 ret = -ENOMEM;
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001895 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001896 get_order(dev_table_size));
1897 if (amd_iommu_dev_table == NULL)
1898 goto out;
1899
1900 /*
1901 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1902 * IOMMU see for that device
1903 */
1904 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1905 get_order(alias_table_size));
1906 if (amd_iommu_alias_table == NULL)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001907 goto out;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001908
1909 /* IOMMU rlookup table - find the IOMMU for a specific device */
Joerg Roedel83fd5cc2008-12-16 19:17:11 +01001910 amd_iommu_rlookup_table = (void *)__get_free_pages(
1911 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001912 get_order(rlookup_table_size));
1913 if (amd_iommu_rlookup_table == NULL)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001914 goto out;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001915
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001916 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1917 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001918 get_order(MAX_DOMAIN_ID/8));
1919 if (amd_iommu_pd_alloc_bitmap == NULL)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001920 goto out;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001921
1922 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001923 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001924 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001925 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001926 amd_iommu_alias_table[i] = i;
1927
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001928 /*
1929 * never allocate domain 0 because its used as the non-allocated and
1930 * error value placeholder
1931 */
1932 amd_iommu_pd_alloc_bitmap[0] = 1;
1933
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001934 spin_lock_init(&amd_iommu_pd_lock);
1935
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001936 /*
1937 * now the data structures are allocated and basically initialized
1938 * start the real acpi table scan
1939 */
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001940 ret = init_iommu_all(ivrs_base);
1941 if (ret)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001942 goto out;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001943
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001944 if (amd_iommu_irq_remap)
1945 amd_iommu_irq_remap = check_ioapic_information();
1946
Joerg Roedel05152a02012-06-15 16:53:51 +02001947 if (amd_iommu_irq_remap) {
1948 /*
1949 * Interrupt remapping enabled, create kmem_cache for the
1950 * remapping tables.
1951 */
Wei Yongjun83ed9c12013-04-23 10:47:44 +08001952 ret = -ENOMEM;
Joerg Roedel05152a02012-06-15 16:53:51 +02001953 amd_iommu_irq_cache = kmem_cache_create("irq_remap_cache",
1954 MAX_IRQS_PER_TABLE * sizeof(u32),
1955 IRQ_TABLE_ALIGNMENT,
1956 0, NULL);
1957 if (!amd_iommu_irq_cache)
1958 goto out;
Joerg Roedel0ea2c422012-06-15 18:05:20 +02001959
1960 irq_lookup_table = (void *)__get_free_pages(
1961 GFP_KERNEL | __GFP_ZERO,
1962 get_order(rlookup_table_size));
1963 if (!irq_lookup_table)
1964 goto out;
Joerg Roedel05152a02012-06-15 16:53:51 +02001965 }
1966
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001967 ret = init_memory_definitions(ivrs_base);
1968 if (ret)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001969 goto out;
Joerg Roedel3551a702010-03-01 13:52:19 +01001970
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001971 /* init the device table */
1972 init_device_table();
1973
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001974out:
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001975 /* Don't leak any ACPI memory */
1976 early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size);
1977 ivrs_base = NULL;
1978
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001979 return ret;
Joerg Roedel643511b2012-06-12 12:09:35 +02001980}
1981
Gerard Snitselaarae295142012-03-16 11:38:22 -07001982static int amd_iommu_enable_interrupts(void)
Joerg Roedel3d9761e2012-03-15 16:39:21 +01001983{
1984 struct amd_iommu *iommu;
1985 int ret = 0;
1986
1987 for_each_iommu(iommu) {
1988 ret = iommu_init_msi(iommu);
1989 if (ret)
1990 goto out;
1991 }
1992
1993out:
1994 return ret;
1995}
1996
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001997static bool detect_ivrs(void)
1998{
1999 struct acpi_table_header *ivrs_base;
2000 acpi_size ivrs_size;
2001 acpi_status status;
2002
2003 status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size);
2004 if (status == AE_NOT_FOUND)
2005 return false;
2006 else if (ACPI_FAILURE(status)) {
2007 const char *err = acpi_format_exception(status);
2008 pr_err("AMD-Vi: IVRS table error: %s\n", err);
2009 return false;
2010 }
2011
2012 early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size);
2013
Joerg Roedel1adb7d32012-08-06 14:18:42 +02002014 /* Make sure ACS will be enabled during PCI probe */
2015 pci_request_acs();
2016
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02002017 return true;
2018}
2019
Joerg Roedelb9b1ce702012-06-12 16:51:12 +02002020static int amd_iommu_init_dma(void)
2021{
Joerg Roedel33f28c52012-06-15 18:03:31 +02002022 struct amd_iommu *iommu;
Joerg Roedelb9b1ce702012-06-12 16:51:12 +02002023 int ret;
2024
2025 if (iommu_pass_through)
2026 ret = amd_iommu_init_passthrough();
2027 else
2028 ret = amd_iommu_init_dma_ops();
2029
2030 if (ret)
2031 return ret;
2032
Joerg Roedelf528d982013-02-06 12:55:23 +01002033 init_device_table_dma();
2034
2035 for_each_iommu(iommu)
2036 iommu_flush_all_caches(iommu);
2037
Joerg Roedelb9b1ce702012-06-12 16:51:12 +02002038 amd_iommu_init_api();
2039
2040 amd_iommu_init_notifier();
2041
2042 return 0;
2043}
2044
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002045/****************************************************************************
2046 *
2047 * AMD IOMMU Initialization State Machine
2048 *
2049 ****************************************************************************/
2050
2051static int __init state_next(void)
2052{
2053 int ret = 0;
2054
2055 switch (init_state) {
2056 case IOMMU_START_STATE:
2057 if (!detect_ivrs()) {
2058 init_state = IOMMU_NOT_FOUND;
2059 ret = -ENODEV;
2060 } else {
2061 init_state = IOMMU_IVRS_DETECTED;
2062 }
2063 break;
2064 case IOMMU_IVRS_DETECTED:
2065 ret = early_amd_iommu_init();
2066 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_ACPI_FINISHED;
2067 break;
2068 case IOMMU_ACPI_FINISHED:
2069 early_enable_iommus();
2070 register_syscore_ops(&amd_iommu_syscore_ops);
2071 x86_platform.iommu_shutdown = disable_iommus;
2072 init_state = IOMMU_ENABLED;
2073 break;
2074 case IOMMU_ENABLED:
2075 ret = amd_iommu_init_pci();
2076 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_PCI_INIT;
2077 enable_iommus_v2();
2078 break;
2079 case IOMMU_PCI_INIT:
2080 ret = amd_iommu_enable_interrupts();
2081 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_INTERRUPTS_EN;
2082 break;
2083 case IOMMU_INTERRUPTS_EN:
2084 ret = amd_iommu_init_dma();
2085 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_DMA_OPS;
2086 break;
2087 case IOMMU_DMA_OPS:
2088 init_state = IOMMU_INITIALIZED;
2089 break;
2090 case IOMMU_INITIALIZED:
2091 /* Nothing to do */
2092 break;
2093 case IOMMU_NOT_FOUND:
2094 case IOMMU_INIT_ERROR:
2095 /* Error states => do nothing */
2096 ret = -EINVAL;
2097 break;
2098 default:
2099 /* Unknown state */
2100 BUG();
2101 }
2102
2103 return ret;
2104}
2105
2106static int __init iommu_go_to_state(enum iommu_init_state state)
2107{
2108 int ret = 0;
2109
2110 while (init_state != state) {
2111 ret = state_next();
2112 if (init_state == IOMMU_NOT_FOUND ||
2113 init_state == IOMMU_INIT_ERROR)
2114 break;
2115 }
2116
2117 return ret;
2118}
2119
Joerg Roedel6b474b82012-06-26 16:46:04 +02002120#ifdef CONFIG_IRQ_REMAP
2121int __init amd_iommu_prepare(void)
2122{
Jiang Liu7fa1c842015-01-07 15:31:42 +08002123 amd_iommu_irq_remap = true;
Joerg Roedel84d07792015-01-07 15:31:39 +08002124
Joerg Roedel6b474b82012-06-26 16:46:04 +02002125 return iommu_go_to_state(IOMMU_ACPI_FINISHED);
2126}
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002127
Joerg Roedel6b474b82012-06-26 16:46:04 +02002128int __init amd_iommu_enable(void)
2129{
2130 int ret;
2131
2132 ret = iommu_go_to_state(IOMMU_ENABLED);
2133 if (ret)
2134 return ret;
2135
2136 irq_remapping_enabled = 1;
2137
2138 return 0;
2139}
2140
2141void amd_iommu_disable(void)
2142{
2143 amd_iommu_suspend();
2144}
2145
2146int amd_iommu_reenable(int mode)
2147{
2148 amd_iommu_resume();
2149
2150 return 0;
2151}
2152
2153int __init amd_iommu_enable_faulting(void)
2154{
2155 /* We enable MSI later when PCI is initialized */
2156 return 0;
2157}
2158#endif
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002159
Joerg Roedel8704a1b2012-03-01 15:57:53 +01002160/*
2161 * This is the core init function for AMD IOMMU hardware in the system.
2162 * This function is called from the generic x86 DMA layer initialization
2163 * code.
Joerg Roedel8704a1b2012-03-01 15:57:53 +01002164 */
2165static int __init amd_iommu_init(void)
2166{
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002167 int ret;
Joerg Roedel8704a1b2012-03-01 15:57:53 +01002168
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002169 ret = iommu_go_to_state(IOMMU_INITIALIZED);
2170 if (ret) {
Joerg Roedeld04e0ba2012-07-02 16:02:20 +02002171 free_dma_resources();
2172 if (!irq_remapping_enabled) {
2173 disable_iommus();
2174 free_on_init_error();
2175 } else {
2176 struct amd_iommu *iommu;
2177
2178 uninit_device_table_dma();
2179 for_each_iommu(iommu)
2180 iommu_flush_all_caches(iommu);
2181 }
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002182 }
Joerg Roedel8704a1b2012-03-01 15:57:53 +01002183
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02002184 return ret;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02002185}
2186
Joerg Roedelb65233a2008-07-11 17:14:21 +02002187/****************************************************************************
2188 *
2189 * Early detect code. This code runs at IOMMU detection time in the DMA
2190 * layer. It just looks if there is an IVRS ACPI table to detect AMD
2191 * IOMMUs
2192 *
2193 ****************************************************************************/
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04002194int __init amd_iommu_detect(void)
Joerg Roedelae7877d2008-06-26 21:27:51 +02002195{
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002196 int ret;
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02002197
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09002198 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04002199 return -ENODEV;
Joerg Roedelae7877d2008-06-26 21:27:51 +02002200
Joerg Roedela5235722010-05-11 17:12:33 +02002201 if (amd_iommu_disabled)
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04002202 return -ENODEV;
Joerg Roedela5235722010-05-11 17:12:33 +02002203
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002204 ret = iommu_go_to_state(IOMMU_IVRS_DETECTED);
2205 if (ret)
2206 return ret;
Linus Torvalds11bd04f2009-12-11 12:18:16 -08002207
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02002208 amd_iommu_detected = true;
2209 iommu_detected = 1;
2210 x86_init.iommu.iommu_init = amd_iommu_init;
2211
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02002212 return 0;
Joerg Roedelae7877d2008-06-26 21:27:51 +02002213}
2214
Joerg Roedelb65233a2008-07-11 17:14:21 +02002215/****************************************************************************
2216 *
2217 * Parsing functions for the AMD IOMMU specific kernel command line
2218 * options.
2219 *
2220 ****************************************************************************/
2221
Joerg Roedelfefda112009-05-20 12:21:42 +02002222static int __init parse_amd_iommu_dump(char *str)
2223{
2224 amd_iommu_dump = true;
2225
2226 return 1;
2227}
2228
Joerg Roedel918ad6c2008-06-26 21:27:52 +02002229static int __init parse_amd_iommu_options(char *str)
2230{
2231 for (; *str; ++str) {
Joerg Roedel695b5672008-11-17 15:16:43 +01002232 if (strncmp(str, "fullflush", 9) == 0)
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09002233 amd_iommu_unmap_flush = true;
Joerg Roedela5235722010-05-11 17:12:33 +02002234 if (strncmp(str, "off", 3) == 0)
2235 amd_iommu_disabled = true;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002236 if (strncmp(str, "force_isolation", 15) == 0)
2237 amd_iommu_force_isolation = true;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02002238 }
2239
2240 return 1;
2241}
2242
Joerg Roedel440e89982013-04-09 16:35:28 +02002243static int __init parse_ivrs_ioapic(char *str)
2244{
2245 unsigned int bus, dev, fn;
2246 int ret, id, i;
2247 u16 devid;
2248
2249 ret = sscanf(str, "[%d]=%x:%x.%x", &id, &bus, &dev, &fn);
2250
2251 if (ret != 4) {
2252 pr_err("AMD-Vi: Invalid command line: ivrs_ioapic%s\n", str);
2253 return 1;
2254 }
2255
2256 if (early_ioapic_map_size == EARLY_MAP_SIZE) {
2257 pr_err("AMD-Vi: Early IOAPIC map overflow - ignoring ivrs_ioapic%s\n",
2258 str);
2259 return 1;
2260 }
2261
2262 devid = ((bus & 0xff) << 8) | ((dev & 0x1f) << 3) | (fn & 0x7);
2263
Joerg Roedeldfbb6d42013-04-09 19:06:18 +02002264 cmdline_maps = true;
Joerg Roedel440e89982013-04-09 16:35:28 +02002265 i = early_ioapic_map_size++;
2266 early_ioapic_map[i].id = id;
2267 early_ioapic_map[i].devid = devid;
2268 early_ioapic_map[i].cmd_line = true;
2269
2270 return 1;
2271}
2272
2273static int __init parse_ivrs_hpet(char *str)
2274{
2275 unsigned int bus, dev, fn;
2276 int ret, id, i;
2277 u16 devid;
2278
2279 ret = sscanf(str, "[%d]=%x:%x.%x", &id, &bus, &dev, &fn);
2280
2281 if (ret != 4) {
2282 pr_err("AMD-Vi: Invalid command line: ivrs_hpet%s\n", str);
2283 return 1;
2284 }
2285
2286 if (early_hpet_map_size == EARLY_MAP_SIZE) {
2287 pr_err("AMD-Vi: Early HPET map overflow - ignoring ivrs_hpet%s\n",
2288 str);
2289 return 1;
2290 }
2291
2292 devid = ((bus & 0xff) << 8) | ((dev & 0x1f) << 3) | (fn & 0x7);
2293
Joerg Roedeldfbb6d42013-04-09 19:06:18 +02002294 cmdline_maps = true;
Joerg Roedel440e89982013-04-09 16:35:28 +02002295 i = early_hpet_map_size++;
2296 early_hpet_map[i].id = id;
2297 early_hpet_map[i].devid = devid;
2298 early_hpet_map[i].cmd_line = true;
2299
2300 return 1;
2301}
2302
2303__setup("amd_iommu_dump", parse_amd_iommu_dump);
2304__setup("amd_iommu=", parse_amd_iommu_options);
2305__setup("ivrs_ioapic", parse_ivrs_ioapic);
2306__setup("ivrs_hpet", parse_ivrs_hpet);
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -04002307
2308IOMMU_INIT_FINISH(amd_iommu_detect,
2309 gart_iommu_hole_init,
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002310 NULL,
2311 NULL);
Joerg Roedel400a28a2011-11-28 15:11:02 +01002312
2313bool amd_iommu_v2_supported(void)
2314{
2315 return amd_iommu_v2_present;
2316}
2317EXPORT_SYMBOL(amd_iommu_v2_supported);
Steven L Kinney30861dd2013-06-05 16:11:48 -05002318
2319/****************************************************************************
2320 *
2321 * IOMMU EFR Performance Counter support functionality. This code allows
2322 * access to the IOMMU PC functionality.
2323 *
2324 ****************************************************************************/
2325
2326u8 amd_iommu_pc_get_max_banks(u16 devid)
2327{
2328 struct amd_iommu *iommu;
2329 u8 ret = 0;
2330
2331 /* locate the iommu governing the devid */
2332 iommu = amd_iommu_rlookup_table[devid];
2333 if (iommu)
2334 ret = iommu->max_banks;
2335
2336 return ret;
2337}
2338EXPORT_SYMBOL(amd_iommu_pc_get_max_banks);
2339
2340bool amd_iommu_pc_supported(void)
2341{
2342 return amd_iommu_pc_present;
2343}
2344EXPORT_SYMBOL(amd_iommu_pc_supported);
2345
2346u8 amd_iommu_pc_get_max_counters(u16 devid)
2347{
2348 struct amd_iommu *iommu;
2349 u8 ret = 0;
2350
2351 /* locate the iommu governing the devid */
2352 iommu = amd_iommu_rlookup_table[devid];
2353 if (iommu)
2354 ret = iommu->max_counters;
2355
2356 return ret;
2357}
2358EXPORT_SYMBOL(amd_iommu_pc_get_max_counters);
2359
2360int amd_iommu_pc_get_set_reg_val(u16 devid, u8 bank, u8 cntr, u8 fxn,
2361 u64 *value, bool is_write)
2362{
2363 struct amd_iommu *iommu;
2364 u32 offset;
2365 u32 max_offset_lim;
2366
2367 /* Make sure the IOMMU PC resource is available */
2368 if (!amd_iommu_pc_present)
2369 return -ENODEV;
2370
2371 /* Locate the iommu associated with the device ID */
2372 iommu = amd_iommu_rlookup_table[devid];
2373
2374 /* Check for valid iommu and pc register indexing */
2375 if (WARN_ON((iommu == NULL) || (fxn > 0x28) || (fxn & 7)))
2376 return -ENODEV;
2377
2378 offset = (u32)(((0x40|bank) << 12) | (cntr << 8) | fxn);
2379
2380 /* Limit the offset to the hw defined mmio region aperture */
2381 max_offset_lim = (u32)(((0x40|iommu->max_banks) << 12) |
2382 (iommu->max_counters << 8) | 0x28);
2383 if ((offset < MMIO_CNTR_REG_OFFSET) ||
2384 (offset > max_offset_lim))
2385 return -EINVAL;
2386
2387 if (is_write) {
2388 writel((u32)*value, iommu->mmio_base + offset);
2389 writel((*value >> 32), iommu->mmio_base + offset + 4);
2390 } else {
2391 *value = readl(iommu->mmio_base + offset + 4);
2392 *value <<= 32;
2393 *value = readl(iommu->mmio_base + offset);
2394 }
2395
2396 return 0;
2397}
2398EXPORT_SYMBOL(amd_iommu_pc_get_set_reg_val);