Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 1 | /* |
Joerg Roedel | 5d0d715 | 2010-10-13 11:13:21 +0200 | [diff] [blame] | 2 | * Copyright (C) 2007-2010 Advanced Micro Devices, Inc. |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 3 | * Author: Joerg Roedel <joerg.roedel@amd.com> |
| 4 | * Leo Duran <leo.duran@amd.com> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License version 2 as published |
| 8 | * by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 18 | */ |
| 19 | |
| 20 | #include <linux/pci.h> |
| 21 | #include <linux/acpi.h> |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 22 | #include <linux/list.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 23 | #include <linux/slab.h> |
Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 24 | #include <linux/syscore_ops.h> |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 25 | #include <linux/interrupt.h> |
| 26 | #include <linux/msi.h> |
Joerg Roedel | 403f81d | 2011-06-14 16:44:25 +0200 | [diff] [blame] | 27 | #include <linux/amd-iommu.h> |
Joerg Roedel | 400a28a | 2011-11-28 15:11:02 +0100 | [diff] [blame] | 28 | #include <linux/export.h> |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 29 | #include <linux/acpi.h> |
| 30 | #include <acpi/acpi.h> |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 31 | #include <asm/pci-direct.h> |
FUJITA Tomonori | 46a7fa2 | 2008-07-11 10:23:42 +0900 | [diff] [blame] | 32 | #include <asm/iommu.h> |
Joerg Roedel | 1d9b16d | 2008-11-27 18:39:15 +0100 | [diff] [blame] | 33 | #include <asm/gart.h> |
FUJITA Tomonori | ea1b0d3 | 2009-11-10 19:46:15 +0900 | [diff] [blame] | 34 | #include <asm/x86_init.h> |
Konrad Rzeszutek Wilk | 22e6daf | 2010-08-26 13:58:03 -0400 | [diff] [blame] | 35 | #include <asm/iommu_table.h> |
Joerg Roedel | 403f81d | 2011-06-14 16:44:25 +0200 | [diff] [blame] | 36 | |
| 37 | #include "amd_iommu_proto.h" |
| 38 | #include "amd_iommu_types.h" |
| 39 | |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 40 | /* |
| 41 | * definitions for the ACPI scanning code |
| 42 | */ |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 43 | #define IVRS_HEADER_LENGTH 48 |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 44 | |
| 45 | #define ACPI_IVHD_TYPE 0x10 |
| 46 | #define ACPI_IVMD_TYPE_ALL 0x20 |
| 47 | #define ACPI_IVMD_TYPE 0x21 |
| 48 | #define ACPI_IVMD_TYPE_RANGE 0x22 |
| 49 | |
| 50 | #define IVHD_DEV_ALL 0x01 |
| 51 | #define IVHD_DEV_SELECT 0x02 |
| 52 | #define IVHD_DEV_SELECT_RANGE_START 0x03 |
| 53 | #define IVHD_DEV_RANGE_END 0x04 |
| 54 | #define IVHD_DEV_ALIAS 0x42 |
| 55 | #define IVHD_DEV_ALIAS_RANGE 0x43 |
| 56 | #define IVHD_DEV_EXT_SELECT 0x46 |
| 57 | #define IVHD_DEV_EXT_SELECT_RANGE 0x47 |
| 58 | |
Joerg Roedel | 6da7342 | 2009-05-04 11:44:38 +0200 | [diff] [blame] | 59 | #define IVHD_FLAG_HT_TUN_EN_MASK 0x01 |
| 60 | #define IVHD_FLAG_PASSPW_EN_MASK 0x02 |
| 61 | #define IVHD_FLAG_RESPASSPW_EN_MASK 0x04 |
| 62 | #define IVHD_FLAG_ISOC_EN_MASK 0x08 |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 63 | |
| 64 | #define IVMD_FLAG_EXCL_RANGE 0x08 |
| 65 | #define IVMD_FLAG_UNITY_MAP 0x01 |
| 66 | |
| 67 | #define ACPI_DEVFLAG_INITPASS 0x01 |
| 68 | #define ACPI_DEVFLAG_EXTINT 0x02 |
| 69 | #define ACPI_DEVFLAG_NMI 0x04 |
| 70 | #define ACPI_DEVFLAG_SYSMGT1 0x10 |
| 71 | #define ACPI_DEVFLAG_SYSMGT2 0x20 |
| 72 | #define ACPI_DEVFLAG_LINT0 0x40 |
| 73 | #define ACPI_DEVFLAG_LINT1 0x80 |
| 74 | #define ACPI_DEVFLAG_ATSDIS 0x10000000 |
| 75 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 76 | /* |
| 77 | * ACPI table definitions |
| 78 | * |
| 79 | * These data structures are laid over the table to parse the important values |
| 80 | * out of it. |
| 81 | */ |
| 82 | |
| 83 | /* |
| 84 | * structure describing one IOMMU in the ACPI table. Typically followed by one |
| 85 | * or more ivhd_entrys. |
| 86 | */ |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 87 | struct ivhd_header { |
| 88 | u8 type; |
| 89 | u8 flags; |
| 90 | u16 length; |
| 91 | u16 devid; |
| 92 | u16 cap_ptr; |
| 93 | u64 mmio_phys; |
| 94 | u16 pci_seg; |
| 95 | u16 info; |
| 96 | u32 reserved; |
| 97 | } __attribute__((packed)); |
| 98 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 99 | /* |
| 100 | * A device entry describing which devices a specific IOMMU translates and |
| 101 | * which requestor ids they use. |
| 102 | */ |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 103 | struct ivhd_entry { |
| 104 | u8 type; |
| 105 | u16 devid; |
| 106 | u8 flags; |
| 107 | u32 ext; |
| 108 | } __attribute__((packed)); |
| 109 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 110 | /* |
| 111 | * An AMD IOMMU memory definition structure. It defines things like exclusion |
| 112 | * ranges for devices and regions that should be unity mapped. |
| 113 | */ |
Joerg Roedel | f6e2e6b | 2008-06-26 21:27:39 +0200 | [diff] [blame] | 114 | struct ivmd_header { |
| 115 | u8 type; |
| 116 | u8 flags; |
| 117 | u16 length; |
| 118 | u16 devid; |
| 119 | u16 aux; |
| 120 | u64 resv; |
| 121 | u64 range_start; |
| 122 | u64 range_length; |
| 123 | } __attribute__((packed)); |
| 124 | |
Joerg Roedel | fefda11 | 2009-05-20 12:21:42 +0200 | [diff] [blame] | 125 | bool amd_iommu_dump; |
| 126 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 127 | static bool amd_iommu_detected; |
Joerg Roedel | a523572 | 2010-05-11 17:12:33 +0200 | [diff] [blame] | 128 | static bool __initdata amd_iommu_disabled; |
Joerg Roedel | c1cbebe | 2008-07-03 19:35:10 +0200 | [diff] [blame] | 129 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 130 | u16 amd_iommu_last_bdf; /* largest PCI device id we have |
| 131 | to handle */ |
Joerg Roedel | 2e22847 | 2008-07-11 17:14:31 +0200 | [diff] [blame] | 132 | LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 133 | we find in ACPI */ |
Dan Carpenter | 3775d48 | 2012-06-27 12:09:18 +0300 | [diff] [blame] | 134 | u32 amd_iommu_unmap_flush; /* if true, flush on every unmap */ |
Joerg Roedel | 928abd2 | 2008-06-26 21:27:40 +0200 | [diff] [blame] | 135 | |
Joerg Roedel | 2e22847 | 2008-07-11 17:14:31 +0200 | [diff] [blame] | 136 | LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 137 | system */ |
| 138 | |
Joerg Roedel | bb52777 | 2009-11-20 14:31:51 +0100 | [diff] [blame] | 139 | /* Array to assign indices to IOMMUs*/ |
| 140 | struct amd_iommu *amd_iommus[MAX_IOMMUS]; |
| 141 | int amd_iommus_present; |
| 142 | |
Joerg Roedel | 318afd4 | 2009-11-23 18:32:38 +0100 | [diff] [blame] | 143 | /* IOMMUs have a non-present cache? */ |
| 144 | bool amd_iommu_np_cache __read_mostly; |
Joerg Roedel | 60f723b | 2011-04-05 12:50:24 +0200 | [diff] [blame] | 145 | bool amd_iommu_iotlb_sup __read_mostly = true; |
Joerg Roedel | 318afd4 | 2009-11-23 18:32:38 +0100 | [diff] [blame] | 146 | |
Joerg Roedel | 62f71ab | 2011-11-10 14:41:57 +0100 | [diff] [blame] | 147 | u32 amd_iommu_max_pasids __read_mostly = ~0; |
| 148 | |
Joerg Roedel | 400a28a | 2011-11-28 15:11:02 +0100 | [diff] [blame] | 149 | bool amd_iommu_v2_present __read_mostly; |
| 150 | |
Joerg Roedel | 5abcdba | 2011-12-01 15:49:45 +0100 | [diff] [blame] | 151 | bool amd_iommu_force_isolation __read_mostly; |
| 152 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 153 | /* |
Joerg Roedel | aeb26f5 | 2009-11-20 16:44:01 +0100 | [diff] [blame] | 154 | * List of protection domains - used during resume |
| 155 | */ |
| 156 | LIST_HEAD(amd_iommu_pd_list); |
| 157 | spinlock_t amd_iommu_pd_lock; |
| 158 | |
| 159 | /* |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 160 | * Pointer to the device table which is shared by all AMD IOMMUs |
| 161 | * it is indexed by the PCI device id or the HT unit id and contains |
| 162 | * information about the domain the device belongs to as well as the |
| 163 | * page table root pointer. |
| 164 | */ |
Joerg Roedel | 928abd2 | 2008-06-26 21:27:40 +0200 | [diff] [blame] | 165 | struct dev_table_entry *amd_iommu_dev_table; |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 166 | |
| 167 | /* |
| 168 | * The alias table is a driver specific data structure which contains the |
| 169 | * mappings of the PCI device ids to the actual requestor ids on the IOMMU. |
| 170 | * More than one device can share the same requestor id. |
| 171 | */ |
Joerg Roedel | 928abd2 | 2008-06-26 21:27:40 +0200 | [diff] [blame] | 172 | u16 *amd_iommu_alias_table; |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 173 | |
| 174 | /* |
| 175 | * The rlookup table is used to find the IOMMU which is responsible |
| 176 | * for a specific device. It is also indexed by the PCI device id. |
| 177 | */ |
Joerg Roedel | 928abd2 | 2008-06-26 21:27:40 +0200 | [diff] [blame] | 178 | struct amd_iommu **amd_iommu_rlookup_table; |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 179 | |
| 180 | /* |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 181 | * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap |
| 182 | * to know which ones are already in use. |
| 183 | */ |
Joerg Roedel | 928abd2 | 2008-06-26 21:27:40 +0200 | [diff] [blame] | 184 | unsigned long *amd_iommu_pd_alloc_bitmap; |
| 185 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 186 | static u32 dev_table_size; /* size of the device table */ |
| 187 | static u32 alias_table_size; /* size of the alias table */ |
| 188 | static u32 rlookup_table_size; /* size if the rlookup table */ |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 189 | |
Joerg Roedel | 2c0ae17 | 2012-06-12 15:59:30 +0200 | [diff] [blame] | 190 | enum iommu_init_state { |
| 191 | IOMMU_START_STATE, |
| 192 | IOMMU_IVRS_DETECTED, |
| 193 | IOMMU_ACPI_FINISHED, |
| 194 | IOMMU_ENABLED, |
| 195 | IOMMU_PCI_INIT, |
| 196 | IOMMU_INTERRUPTS_EN, |
| 197 | IOMMU_DMA_OPS, |
| 198 | IOMMU_INITIALIZED, |
| 199 | IOMMU_NOT_FOUND, |
| 200 | IOMMU_INIT_ERROR, |
| 201 | }; |
| 202 | |
| 203 | static enum iommu_init_state init_state = IOMMU_START_STATE; |
| 204 | |
Gerard Snitselaar | ae29514 | 2012-03-16 11:38:22 -0700 | [diff] [blame] | 205 | static int amd_iommu_enable_interrupts(void); |
Joerg Roedel | 2c0ae17 | 2012-06-12 15:59:30 +0200 | [diff] [blame] | 206 | static int __init iommu_go_to_state(enum iommu_init_state state); |
Joerg Roedel | 3d9761e | 2012-03-15 16:39:21 +0100 | [diff] [blame] | 207 | |
Joerg Roedel | 208ec8c | 2008-07-11 17:14:24 +0200 | [diff] [blame] | 208 | static inline void update_last_devid(u16 devid) |
| 209 | { |
| 210 | if (devid > amd_iommu_last_bdf) |
| 211 | amd_iommu_last_bdf = devid; |
| 212 | } |
| 213 | |
Joerg Roedel | c571484 | 2008-07-11 17:14:25 +0200 | [diff] [blame] | 214 | static inline unsigned long tbl_size(int entry_size) |
| 215 | { |
| 216 | unsigned shift = PAGE_SHIFT + |
Neil Turton | 421f909 | 2009-05-14 14:00:35 +0100 | [diff] [blame] | 217 | get_order(((int)amd_iommu_last_bdf + 1) * entry_size); |
Joerg Roedel | c571484 | 2008-07-11 17:14:25 +0200 | [diff] [blame] | 218 | |
| 219 | return 1UL << shift; |
| 220 | } |
| 221 | |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 222 | /* Access to l1 and l2 indexed register spaces */ |
| 223 | |
| 224 | static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address) |
| 225 | { |
| 226 | u32 val; |
| 227 | |
| 228 | pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16)); |
| 229 | pci_read_config_dword(iommu->dev, 0xfc, &val); |
| 230 | return val; |
| 231 | } |
| 232 | |
| 233 | static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val) |
| 234 | { |
| 235 | pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31)); |
| 236 | pci_write_config_dword(iommu->dev, 0xfc, val); |
| 237 | pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16)); |
| 238 | } |
| 239 | |
| 240 | static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address) |
| 241 | { |
| 242 | u32 val; |
| 243 | |
| 244 | pci_write_config_dword(iommu->dev, 0xf0, address); |
| 245 | pci_read_config_dword(iommu->dev, 0xf4, &val); |
| 246 | return val; |
| 247 | } |
| 248 | |
| 249 | static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val) |
| 250 | { |
| 251 | pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8)); |
| 252 | pci_write_config_dword(iommu->dev, 0xf4, val); |
| 253 | } |
| 254 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 255 | /**************************************************************************** |
| 256 | * |
| 257 | * AMD IOMMU MMIO register space handling functions |
| 258 | * |
| 259 | * These functions are used to program the IOMMU device registers in |
| 260 | * MMIO space required for that driver. |
| 261 | * |
| 262 | ****************************************************************************/ |
| 263 | |
| 264 | /* |
| 265 | * This function set the exclusion range in the IOMMU. DMA accesses to the |
| 266 | * exclusion range are passed through untranslated |
| 267 | */ |
Joerg Roedel | 05f92db | 2009-05-12 09:52:46 +0200 | [diff] [blame] | 268 | static void iommu_set_exclusion_range(struct amd_iommu *iommu) |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 269 | { |
| 270 | u64 start = iommu->exclusion_start & PAGE_MASK; |
| 271 | u64 limit = (start + iommu->exclusion_length) & PAGE_MASK; |
| 272 | u64 entry; |
| 273 | |
| 274 | if (!iommu->exclusion_start) |
| 275 | return; |
| 276 | |
| 277 | entry = start | MMIO_EXCL_ENABLE_MASK; |
| 278 | memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET, |
| 279 | &entry, sizeof(entry)); |
| 280 | |
| 281 | entry = limit; |
| 282 | memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET, |
| 283 | &entry, sizeof(entry)); |
| 284 | } |
| 285 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 286 | /* Programs the physical address of the device table into the IOMMU hardware */ |
Jan Beulich | 6b7f000 | 2012-03-08 08:58:13 +0000 | [diff] [blame] | 287 | static void iommu_set_device_table(struct amd_iommu *iommu) |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 288 | { |
Andreas Herrmann | f609891 | 2008-10-16 16:27:36 +0200 | [diff] [blame] | 289 | u64 entry; |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 290 | |
| 291 | BUG_ON(iommu->mmio_base == NULL); |
| 292 | |
| 293 | entry = virt_to_phys(amd_iommu_dev_table); |
| 294 | entry |= (dev_table_size >> 12) - 1; |
| 295 | memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET, |
| 296 | &entry, sizeof(entry)); |
| 297 | } |
| 298 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 299 | /* Generic functions to enable/disable certain features of the IOMMU. */ |
Joerg Roedel | 05f92db | 2009-05-12 09:52:46 +0200 | [diff] [blame] | 300 | static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit) |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 301 | { |
| 302 | u32 ctrl; |
| 303 | |
| 304 | ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET); |
| 305 | ctrl |= (1 << bit); |
| 306 | writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET); |
| 307 | } |
| 308 | |
Joerg Roedel | ca020711 | 2009-10-28 18:02:26 +0100 | [diff] [blame] | 309 | static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit) |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 310 | { |
| 311 | u32 ctrl; |
| 312 | |
Joerg Roedel | 199d0d5 | 2008-09-17 16:45:59 +0200 | [diff] [blame] | 313 | ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET); |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 314 | ctrl &= ~(1 << bit); |
| 315 | writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET); |
| 316 | } |
| 317 | |
Joerg Roedel | 1456e9d | 2011-12-22 14:51:53 +0100 | [diff] [blame] | 318 | static void iommu_set_inv_tlb_timeout(struct amd_iommu *iommu, int timeout) |
| 319 | { |
| 320 | u32 ctrl; |
| 321 | |
| 322 | ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET); |
| 323 | ctrl &= ~CTRL_INV_TO_MASK; |
| 324 | ctrl |= (timeout << CONTROL_INV_TIMEOUT) & CTRL_INV_TO_MASK; |
| 325 | writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET); |
| 326 | } |
| 327 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 328 | /* Function to enable the hardware */ |
Joerg Roedel | 05f92db | 2009-05-12 09:52:46 +0200 | [diff] [blame] | 329 | static void iommu_enable(struct amd_iommu *iommu) |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 330 | { |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 331 | iommu_feature_enable(iommu, CONTROL_IOMMU_EN); |
Joerg Roedel | b2026aa | 2008-06-26 21:27:44 +0200 | [diff] [blame] | 332 | } |
| 333 | |
Joerg Roedel | 92ac432 | 2009-05-19 19:06:27 +0200 | [diff] [blame] | 334 | static void iommu_disable(struct amd_iommu *iommu) |
Joerg Roedel | 126c52b | 2008-09-09 16:47:35 +0200 | [diff] [blame] | 335 | { |
Chris Wright | a8c485b | 2009-06-15 15:53:45 +0200 | [diff] [blame] | 336 | /* Disable command buffer */ |
| 337 | iommu_feature_disable(iommu, CONTROL_CMDBUF_EN); |
| 338 | |
| 339 | /* Disable event logging and event interrupts */ |
| 340 | iommu_feature_disable(iommu, CONTROL_EVT_INT_EN); |
| 341 | iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN); |
| 342 | |
| 343 | /* Disable IOMMU hardware itself */ |
Joerg Roedel | 92ac432 | 2009-05-19 19:06:27 +0200 | [diff] [blame] | 344 | iommu_feature_disable(iommu, CONTROL_IOMMU_EN); |
Joerg Roedel | 126c52b | 2008-09-09 16:47:35 +0200 | [diff] [blame] | 345 | } |
| 346 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 347 | /* |
| 348 | * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in |
| 349 | * the system has one. |
| 350 | */ |
Joerg Roedel | 98f1ad2 | 2012-07-06 13:28:37 +0200 | [diff] [blame] | 351 | static u8 __iomem * __init iommu_map_mmio_space(u64 address) |
Joerg Roedel | 6c56747 | 2008-06-26 21:27:43 +0200 | [diff] [blame] | 352 | { |
Joerg Roedel | e82752d | 2010-05-28 14:26:48 +0200 | [diff] [blame] | 353 | if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu")) { |
| 354 | pr_err("AMD-Vi: Can not reserve memory region %llx for mmio\n", |
| 355 | address); |
| 356 | pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n"); |
Joerg Roedel | 6c56747 | 2008-06-26 21:27:43 +0200 | [diff] [blame] | 357 | return NULL; |
Joerg Roedel | e82752d | 2010-05-28 14:26:48 +0200 | [diff] [blame] | 358 | } |
Joerg Roedel | 6c56747 | 2008-06-26 21:27:43 +0200 | [diff] [blame] | 359 | |
Joerg Roedel | 98f1ad2 | 2012-07-06 13:28:37 +0200 | [diff] [blame] | 360 | return (u8 __iomem *)ioremap_nocache(address, MMIO_REGION_LENGTH); |
Joerg Roedel | 6c56747 | 2008-06-26 21:27:43 +0200 | [diff] [blame] | 361 | } |
| 362 | |
| 363 | static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu) |
| 364 | { |
| 365 | if (iommu->mmio_base) |
| 366 | iounmap(iommu->mmio_base); |
| 367 | release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH); |
| 368 | } |
| 369 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 370 | /**************************************************************************** |
| 371 | * |
| 372 | * The functions below belong to the first pass of AMD IOMMU ACPI table |
| 373 | * parsing. In this pass we try to find out the highest device id this |
| 374 | * code has to handle. Upon this information the size of the shared data |
| 375 | * structures is determined later. |
| 376 | * |
| 377 | ****************************************************************************/ |
| 378 | |
| 379 | /* |
Joerg Roedel | b514e55 | 2008-09-17 17:14:27 +0200 | [diff] [blame] | 380 | * This function calculates the length of a given IVHD entry |
| 381 | */ |
| 382 | static inline int ivhd_entry_length(u8 *ivhd) |
| 383 | { |
| 384 | return 0x04 << (*ivhd >> 6); |
| 385 | } |
| 386 | |
| 387 | /* |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 388 | * This function reads the last device id the IOMMU has to handle from the PCI |
| 389 | * capability header for this IOMMU |
| 390 | */ |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 391 | static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr) |
| 392 | { |
| 393 | u32 cap; |
| 394 | |
| 395 | cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET); |
Joerg Roedel | d591b0a | 2008-07-11 17:14:35 +0200 | [diff] [blame] | 396 | update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap))); |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 397 | |
| 398 | return 0; |
| 399 | } |
| 400 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 401 | /* |
| 402 | * After reading the highest device id from the IOMMU PCI capability header |
| 403 | * this function looks if there is a higher device id defined in the ACPI table |
| 404 | */ |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 405 | static int __init find_last_devid_from_ivhd(struct ivhd_header *h) |
| 406 | { |
| 407 | u8 *p = (void *)h, *end = (void *)h; |
| 408 | struct ivhd_entry *dev; |
| 409 | |
| 410 | p += sizeof(*h); |
| 411 | end += h->length; |
| 412 | |
| 413 | find_last_devid_on_pci(PCI_BUS(h->devid), |
| 414 | PCI_SLOT(h->devid), |
| 415 | PCI_FUNC(h->devid), |
| 416 | h->cap_ptr); |
| 417 | |
| 418 | while (p < end) { |
| 419 | dev = (struct ivhd_entry *)p; |
| 420 | switch (dev->type) { |
| 421 | case IVHD_DEV_SELECT: |
| 422 | case IVHD_DEV_RANGE_END: |
| 423 | case IVHD_DEV_ALIAS: |
| 424 | case IVHD_DEV_EXT_SELECT: |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 425 | /* all the above subfield types refer to device ids */ |
Joerg Roedel | 208ec8c | 2008-07-11 17:14:24 +0200 | [diff] [blame] | 426 | update_last_devid(dev->devid); |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 427 | break; |
| 428 | default: |
| 429 | break; |
| 430 | } |
Joerg Roedel | b514e55 | 2008-09-17 17:14:27 +0200 | [diff] [blame] | 431 | p += ivhd_entry_length(p); |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 432 | } |
| 433 | |
| 434 | WARN_ON(p != end); |
| 435 | |
| 436 | return 0; |
| 437 | } |
| 438 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 439 | /* |
| 440 | * Iterate over all IVHD entries in the ACPI table and find the highest device |
| 441 | * id which we need to handle. This is the first of three functions which parse |
| 442 | * the ACPI table. So we check the checksum here. |
| 443 | */ |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 444 | static int __init find_last_devid_acpi(struct acpi_table_header *table) |
| 445 | { |
| 446 | int i; |
| 447 | u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table; |
| 448 | struct ivhd_header *h; |
| 449 | |
| 450 | /* |
| 451 | * Validate checksum here so we don't need to do it when |
| 452 | * we actually parse the table |
| 453 | */ |
| 454 | for (i = 0; i < table->length; ++i) |
| 455 | checksum += p[i]; |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 456 | if (checksum != 0) |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 457 | /* ACPI table corrupt */ |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 458 | return -ENODEV; |
Joerg Roedel | 3e8064b | 2008-06-26 21:27:41 +0200 | [diff] [blame] | 459 | |
| 460 | p += IVRS_HEADER_LENGTH; |
| 461 | |
| 462 | end += table->length; |
| 463 | while (p < end) { |
| 464 | h = (struct ivhd_header *)p; |
| 465 | switch (h->type) { |
| 466 | case ACPI_IVHD_TYPE: |
| 467 | find_last_devid_from_ivhd(h); |
| 468 | break; |
| 469 | default: |
| 470 | break; |
| 471 | } |
| 472 | p += h->length; |
| 473 | } |
| 474 | WARN_ON(p != end); |
| 475 | |
| 476 | return 0; |
| 477 | } |
| 478 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 479 | /**************************************************************************** |
| 480 | * |
| 481 | * The following functions belong the the code path which parses the ACPI table |
| 482 | * the second time. In this ACPI parsing iteration we allocate IOMMU specific |
| 483 | * data structures, initialize the device/alias/rlookup table and also |
| 484 | * basically initialize the hardware. |
| 485 | * |
| 486 | ****************************************************************************/ |
| 487 | |
| 488 | /* |
| 489 | * Allocates the command buffer. This buffer is per AMD IOMMU. We can |
| 490 | * write commands to that buffer later and the IOMMU will execute them |
| 491 | * asynchronously |
| 492 | */ |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 493 | static u8 * __init alloc_command_buffer(struct amd_iommu *iommu) |
| 494 | { |
Joerg Roedel | d0312b2 | 2008-07-11 17:14:29 +0200 | [diff] [blame] | 495 | u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 496 | get_order(CMD_BUFFER_SIZE)); |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 497 | |
| 498 | if (cmd_buf == NULL) |
| 499 | return NULL; |
| 500 | |
Chris Wright | 549c90dc | 2010-04-02 18:27:53 -0700 | [diff] [blame] | 501 | iommu->cmd_buf_size = CMD_BUFFER_SIZE | CMD_BUFFER_UNINITIALIZED; |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 502 | |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 503 | return cmd_buf; |
| 504 | } |
| 505 | |
| 506 | /* |
Joerg Roedel | 93f1cc67 | 2009-09-03 14:50:20 +0200 | [diff] [blame] | 507 | * This function resets the command buffer if the IOMMU stopped fetching |
| 508 | * commands from it. |
| 509 | */ |
| 510 | void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu) |
| 511 | { |
| 512 | iommu_feature_disable(iommu, CONTROL_CMDBUF_EN); |
| 513 | |
| 514 | writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET); |
| 515 | writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET); |
| 516 | |
| 517 | iommu_feature_enable(iommu, CONTROL_CMDBUF_EN); |
| 518 | } |
| 519 | |
| 520 | /* |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 521 | * This function writes the command buffer address to the hardware and |
| 522 | * enables it. |
| 523 | */ |
| 524 | static void iommu_enable_command_buffer(struct amd_iommu *iommu) |
| 525 | { |
| 526 | u64 entry; |
| 527 | |
| 528 | BUG_ON(iommu->cmd_buf == NULL); |
| 529 | |
| 530 | entry = (u64)virt_to_phys(iommu->cmd_buf); |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 531 | entry |= MMIO_CMD_SIZE_512; |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 532 | |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 533 | memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET, |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 534 | &entry, sizeof(entry)); |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 535 | |
Joerg Roedel | 93f1cc67 | 2009-09-03 14:50:20 +0200 | [diff] [blame] | 536 | amd_iommu_reset_cmd_buffer(iommu); |
Chris Wright | 549c90dc | 2010-04-02 18:27:53 -0700 | [diff] [blame] | 537 | iommu->cmd_buf_size &= ~(CMD_BUFFER_UNINITIALIZED); |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 538 | } |
| 539 | |
| 540 | static void __init free_command_buffer(struct amd_iommu *iommu) |
| 541 | { |
Joerg Roedel | 23c1713 | 2008-09-17 17:18:17 +0200 | [diff] [blame] | 542 | free_pages((unsigned long)iommu->cmd_buf, |
Chris Wright | 549c90dc | 2010-04-02 18:27:53 -0700 | [diff] [blame] | 543 | get_order(iommu->cmd_buf_size & ~(CMD_BUFFER_UNINITIALIZED))); |
Joerg Roedel | b36ca91 | 2008-06-26 21:27:45 +0200 | [diff] [blame] | 544 | } |
| 545 | |
Joerg Roedel | 335503e | 2008-09-05 14:29:07 +0200 | [diff] [blame] | 546 | /* allocates the memory where the IOMMU will log its events to */ |
| 547 | static u8 * __init alloc_event_buffer(struct amd_iommu *iommu) |
| 548 | { |
Joerg Roedel | 335503e | 2008-09-05 14:29:07 +0200 | [diff] [blame] | 549 | iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, |
| 550 | get_order(EVT_BUFFER_SIZE)); |
| 551 | |
| 552 | if (iommu->evt_buf == NULL) |
| 553 | return NULL; |
| 554 | |
Joerg Roedel | 1bc6f83 | 2009-07-02 18:32:05 +0200 | [diff] [blame] | 555 | iommu->evt_buf_size = EVT_BUFFER_SIZE; |
| 556 | |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 557 | return iommu->evt_buf; |
| 558 | } |
| 559 | |
| 560 | static void iommu_enable_event_buffer(struct amd_iommu *iommu) |
| 561 | { |
| 562 | u64 entry; |
| 563 | |
| 564 | BUG_ON(iommu->evt_buf == NULL); |
| 565 | |
Joerg Roedel | 335503e | 2008-09-05 14:29:07 +0200 | [diff] [blame] | 566 | entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK; |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 567 | |
Joerg Roedel | 335503e | 2008-09-05 14:29:07 +0200 | [diff] [blame] | 568 | memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET, |
| 569 | &entry, sizeof(entry)); |
| 570 | |
Joerg Roedel | 09067207 | 2009-06-15 16:06:48 +0200 | [diff] [blame] | 571 | /* set head and tail to zero manually */ |
| 572 | writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET); |
| 573 | writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET); |
| 574 | |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 575 | iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN); |
Joerg Roedel | 335503e | 2008-09-05 14:29:07 +0200 | [diff] [blame] | 576 | } |
| 577 | |
| 578 | static void __init free_event_buffer(struct amd_iommu *iommu) |
| 579 | { |
| 580 | free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE)); |
| 581 | } |
| 582 | |
Joerg Roedel | 1a29ac0 | 2011-11-10 15:41:40 +0100 | [diff] [blame] | 583 | /* allocates the memory where the IOMMU will log its events to */ |
| 584 | static u8 * __init alloc_ppr_log(struct amd_iommu *iommu) |
| 585 | { |
| 586 | iommu->ppr_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, |
| 587 | get_order(PPR_LOG_SIZE)); |
| 588 | |
| 589 | if (iommu->ppr_log == NULL) |
| 590 | return NULL; |
| 591 | |
| 592 | return iommu->ppr_log; |
| 593 | } |
| 594 | |
| 595 | static void iommu_enable_ppr_log(struct amd_iommu *iommu) |
| 596 | { |
| 597 | u64 entry; |
| 598 | |
| 599 | if (iommu->ppr_log == NULL) |
| 600 | return; |
| 601 | |
| 602 | entry = (u64)virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512; |
| 603 | |
| 604 | memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET, |
| 605 | &entry, sizeof(entry)); |
| 606 | |
| 607 | /* set head and tail to zero manually */ |
| 608 | writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET); |
| 609 | writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET); |
| 610 | |
| 611 | iommu_feature_enable(iommu, CONTROL_PPFLOG_EN); |
| 612 | iommu_feature_enable(iommu, CONTROL_PPR_EN); |
| 613 | } |
| 614 | |
| 615 | static void __init free_ppr_log(struct amd_iommu *iommu) |
| 616 | { |
| 617 | if (iommu->ppr_log == NULL) |
| 618 | return; |
| 619 | |
| 620 | free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE)); |
| 621 | } |
| 622 | |
Joerg Roedel | cbc33a9 | 2011-11-25 11:41:31 +0100 | [diff] [blame] | 623 | static void iommu_enable_gt(struct amd_iommu *iommu) |
| 624 | { |
| 625 | if (!iommu_feature(iommu, FEATURE_GT)) |
| 626 | return; |
| 627 | |
| 628 | iommu_feature_enable(iommu, CONTROL_GT_EN); |
| 629 | } |
| 630 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 631 | /* sets a specific bit in the device table entry. */ |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 632 | static void set_dev_entry_bit(u16 devid, u8 bit) |
| 633 | { |
Joerg Roedel | ee6c286 | 2011-11-09 12:06:03 +0100 | [diff] [blame] | 634 | int i = (bit >> 6) & 0x03; |
| 635 | int _bit = bit & 0x3f; |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 636 | |
Joerg Roedel | ee6c286 | 2011-11-09 12:06:03 +0100 | [diff] [blame] | 637 | amd_iommu_dev_table[devid].data[i] |= (1UL << _bit); |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 638 | } |
| 639 | |
Joerg Roedel | c5cca14 | 2009-10-09 18:31:20 +0200 | [diff] [blame] | 640 | static int get_dev_entry_bit(u16 devid, u8 bit) |
| 641 | { |
Joerg Roedel | ee6c286 | 2011-11-09 12:06:03 +0100 | [diff] [blame] | 642 | int i = (bit >> 6) & 0x03; |
| 643 | int _bit = bit & 0x3f; |
Joerg Roedel | c5cca14 | 2009-10-09 18:31:20 +0200 | [diff] [blame] | 644 | |
Joerg Roedel | ee6c286 | 2011-11-09 12:06:03 +0100 | [diff] [blame] | 645 | return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit; |
Joerg Roedel | c5cca14 | 2009-10-09 18:31:20 +0200 | [diff] [blame] | 646 | } |
| 647 | |
| 648 | |
| 649 | void amd_iommu_apply_erratum_63(u16 devid) |
| 650 | { |
| 651 | int sysmgt; |
| 652 | |
| 653 | sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) | |
| 654 | (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1); |
| 655 | |
| 656 | if (sysmgt == 0x01) |
| 657 | set_dev_entry_bit(devid, DEV_ENTRY_IW); |
| 658 | } |
| 659 | |
Joerg Roedel | 5ff4789 | 2008-07-14 20:11:18 +0200 | [diff] [blame] | 660 | /* Writes the specific IOMMU for a device into the rlookup table */ |
| 661 | static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid) |
| 662 | { |
| 663 | amd_iommu_rlookup_table[devid] = iommu; |
| 664 | } |
| 665 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 666 | /* |
| 667 | * This function takes the device specific flags read from the ACPI |
| 668 | * table and sets up the device table entry with that information |
| 669 | */ |
Joerg Roedel | 5ff4789 | 2008-07-14 20:11:18 +0200 | [diff] [blame] | 670 | static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu, |
| 671 | u16 devid, u32 flags, u32 ext_flags) |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 672 | { |
| 673 | if (flags & ACPI_DEVFLAG_INITPASS) |
| 674 | set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS); |
| 675 | if (flags & ACPI_DEVFLAG_EXTINT) |
| 676 | set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS); |
| 677 | if (flags & ACPI_DEVFLAG_NMI) |
| 678 | set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS); |
| 679 | if (flags & ACPI_DEVFLAG_SYSMGT1) |
| 680 | set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1); |
| 681 | if (flags & ACPI_DEVFLAG_SYSMGT2) |
| 682 | set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2); |
| 683 | if (flags & ACPI_DEVFLAG_LINT0) |
| 684 | set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS); |
| 685 | if (flags & ACPI_DEVFLAG_LINT1) |
| 686 | set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS); |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 687 | |
Joerg Roedel | c5cca14 | 2009-10-09 18:31:20 +0200 | [diff] [blame] | 688 | amd_iommu_apply_erratum_63(devid); |
| 689 | |
Joerg Roedel | 5ff4789 | 2008-07-14 20:11:18 +0200 | [diff] [blame] | 690 | set_iommu_for_device(iommu, devid); |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 691 | } |
| 692 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 693 | /* |
| 694 | * Reads the device exclusion range from ACPI and initialize IOMMU with |
| 695 | * it |
| 696 | */ |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 697 | static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m) |
| 698 | { |
| 699 | struct amd_iommu *iommu = amd_iommu_rlookup_table[devid]; |
| 700 | |
| 701 | if (!(m->flags & IVMD_FLAG_EXCL_RANGE)) |
| 702 | return; |
| 703 | |
| 704 | if (iommu) { |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 705 | /* |
| 706 | * We only can configure exclusion ranges per IOMMU, not |
| 707 | * per device. But we can enable the exclusion range per |
| 708 | * device. This is done here |
| 709 | */ |
Joerg Roedel | 3566b77 | 2008-06-26 21:27:46 +0200 | [diff] [blame] | 710 | set_dev_entry_bit(m->devid, DEV_ENTRY_EX); |
| 711 | iommu->exclusion_start = m->range_start; |
| 712 | iommu->exclusion_length = m->range_length; |
| 713 | } |
| 714 | } |
| 715 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 716 | /* |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 717 | * Takes a pointer to an AMD IOMMU entry in the ACPI table and |
| 718 | * initializes the hardware and our data structures with it. |
| 719 | */ |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 720 | static void __init init_iommu_from_acpi(struct amd_iommu *iommu, |
| 721 | struct ivhd_header *h) |
| 722 | { |
| 723 | u8 *p = (u8 *)h; |
| 724 | u8 *end = p, flags = 0; |
Joerg Roedel | 0de66d5 | 2011-06-06 16:04:02 +0200 | [diff] [blame] | 725 | u16 devid = 0, devid_start = 0, devid_to = 0; |
| 726 | u32 dev_i, ext_flags = 0; |
Joerg Roedel | 58a3bee | 2008-07-11 17:14:30 +0200 | [diff] [blame] | 727 | bool alias = false; |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 728 | struct ivhd_entry *e; |
| 729 | |
| 730 | /* |
Joerg Roedel | e9bf519 | 2010-09-20 14:33:07 +0200 | [diff] [blame] | 731 | * First save the recommended feature enable bits from ACPI |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 732 | */ |
Joerg Roedel | e9bf519 | 2010-09-20 14:33:07 +0200 | [diff] [blame] | 733 | iommu->acpi_flags = h->flags; |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 734 | |
| 735 | /* |
| 736 | * Done. Now parse the device entries |
| 737 | */ |
| 738 | p += sizeof(struct ivhd_header); |
| 739 | end += h->length; |
| 740 | |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 741 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 742 | while (p < end) { |
| 743 | e = (struct ivhd_entry *)p; |
| 744 | switch (e->type) { |
| 745 | case IVHD_DEV_ALL: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 746 | |
| 747 | DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x" |
| 748 | " last device %02x:%02x.%x flags: %02x\n", |
| 749 | PCI_BUS(iommu->first_device), |
| 750 | PCI_SLOT(iommu->first_device), |
| 751 | PCI_FUNC(iommu->first_device), |
| 752 | PCI_BUS(iommu->last_device), |
| 753 | PCI_SLOT(iommu->last_device), |
| 754 | PCI_FUNC(iommu->last_device), |
| 755 | e->flags); |
| 756 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 757 | for (dev_i = iommu->first_device; |
| 758 | dev_i <= iommu->last_device; ++dev_i) |
Joerg Roedel | 5ff4789 | 2008-07-14 20:11:18 +0200 | [diff] [blame] | 759 | set_dev_entry_from_acpi(iommu, dev_i, |
| 760 | e->flags, 0); |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 761 | break; |
| 762 | case IVHD_DEV_SELECT: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 763 | |
| 764 | DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x " |
| 765 | "flags: %02x\n", |
| 766 | PCI_BUS(e->devid), |
| 767 | PCI_SLOT(e->devid), |
| 768 | PCI_FUNC(e->devid), |
| 769 | e->flags); |
| 770 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 771 | devid = e->devid; |
Joerg Roedel | 5ff4789 | 2008-07-14 20:11:18 +0200 | [diff] [blame] | 772 | set_dev_entry_from_acpi(iommu, devid, e->flags, 0); |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 773 | break; |
| 774 | case IVHD_DEV_SELECT_RANGE_START: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 775 | |
| 776 | DUMP_printk(" DEV_SELECT_RANGE_START\t " |
| 777 | "devid: %02x:%02x.%x flags: %02x\n", |
| 778 | PCI_BUS(e->devid), |
| 779 | PCI_SLOT(e->devid), |
| 780 | PCI_FUNC(e->devid), |
| 781 | e->flags); |
| 782 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 783 | devid_start = e->devid; |
| 784 | flags = e->flags; |
| 785 | ext_flags = 0; |
Joerg Roedel | 58a3bee | 2008-07-11 17:14:30 +0200 | [diff] [blame] | 786 | alias = false; |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 787 | break; |
| 788 | case IVHD_DEV_ALIAS: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 789 | |
| 790 | DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x " |
| 791 | "flags: %02x devid_to: %02x:%02x.%x\n", |
| 792 | PCI_BUS(e->devid), |
| 793 | PCI_SLOT(e->devid), |
| 794 | PCI_FUNC(e->devid), |
| 795 | e->flags, |
| 796 | PCI_BUS(e->ext >> 8), |
| 797 | PCI_SLOT(e->ext >> 8), |
| 798 | PCI_FUNC(e->ext >> 8)); |
| 799 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 800 | devid = e->devid; |
| 801 | devid_to = e->ext >> 8; |
Joerg Roedel | 7a6a3a0 | 2009-07-02 12:23:23 +0200 | [diff] [blame] | 802 | set_dev_entry_from_acpi(iommu, devid , e->flags, 0); |
Neil Turton | 7455aab | 2009-05-14 14:08:11 +0100 | [diff] [blame] | 803 | set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0); |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 804 | amd_iommu_alias_table[devid] = devid_to; |
| 805 | break; |
| 806 | case IVHD_DEV_ALIAS_RANGE: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 807 | |
| 808 | DUMP_printk(" DEV_ALIAS_RANGE\t\t " |
| 809 | "devid: %02x:%02x.%x flags: %02x " |
| 810 | "devid_to: %02x:%02x.%x\n", |
| 811 | PCI_BUS(e->devid), |
| 812 | PCI_SLOT(e->devid), |
| 813 | PCI_FUNC(e->devid), |
| 814 | e->flags, |
| 815 | PCI_BUS(e->ext >> 8), |
| 816 | PCI_SLOT(e->ext >> 8), |
| 817 | PCI_FUNC(e->ext >> 8)); |
| 818 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 819 | devid_start = e->devid; |
| 820 | flags = e->flags; |
| 821 | devid_to = e->ext >> 8; |
| 822 | ext_flags = 0; |
Joerg Roedel | 58a3bee | 2008-07-11 17:14:30 +0200 | [diff] [blame] | 823 | alias = true; |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 824 | break; |
| 825 | case IVHD_DEV_EXT_SELECT: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 826 | |
| 827 | DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x " |
| 828 | "flags: %02x ext: %08x\n", |
| 829 | PCI_BUS(e->devid), |
| 830 | PCI_SLOT(e->devid), |
| 831 | PCI_FUNC(e->devid), |
| 832 | e->flags, e->ext); |
| 833 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 834 | devid = e->devid; |
Joerg Roedel | 5ff4789 | 2008-07-14 20:11:18 +0200 | [diff] [blame] | 835 | set_dev_entry_from_acpi(iommu, devid, e->flags, |
| 836 | e->ext); |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 837 | break; |
| 838 | case IVHD_DEV_EXT_SELECT_RANGE: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 839 | |
| 840 | DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: " |
| 841 | "%02x:%02x.%x flags: %02x ext: %08x\n", |
| 842 | PCI_BUS(e->devid), |
| 843 | PCI_SLOT(e->devid), |
| 844 | PCI_FUNC(e->devid), |
| 845 | e->flags, e->ext); |
| 846 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 847 | devid_start = e->devid; |
| 848 | flags = e->flags; |
| 849 | ext_flags = e->ext; |
Joerg Roedel | 58a3bee | 2008-07-11 17:14:30 +0200 | [diff] [blame] | 850 | alias = false; |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 851 | break; |
| 852 | case IVHD_DEV_RANGE_END: |
Joerg Roedel | 42a698f | 2009-05-20 15:41:28 +0200 | [diff] [blame] | 853 | |
| 854 | DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n", |
| 855 | PCI_BUS(e->devid), |
| 856 | PCI_SLOT(e->devid), |
| 857 | PCI_FUNC(e->devid)); |
| 858 | |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 859 | devid = e->devid; |
| 860 | for (dev_i = devid_start; dev_i <= devid; ++dev_i) { |
Joerg Roedel | 7a6a3a0 | 2009-07-02 12:23:23 +0200 | [diff] [blame] | 861 | if (alias) { |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 862 | amd_iommu_alias_table[dev_i] = devid_to; |
Joerg Roedel | 7a6a3a0 | 2009-07-02 12:23:23 +0200 | [diff] [blame] | 863 | set_dev_entry_from_acpi(iommu, |
| 864 | devid_to, flags, ext_flags); |
| 865 | } |
| 866 | set_dev_entry_from_acpi(iommu, dev_i, |
| 867 | flags, ext_flags); |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 868 | } |
| 869 | break; |
| 870 | default: |
| 871 | break; |
| 872 | } |
| 873 | |
Joerg Roedel | b514e55 | 2008-09-17 17:14:27 +0200 | [diff] [blame] | 874 | p += ivhd_entry_length(p); |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 875 | } |
| 876 | } |
| 877 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 878 | /* Initializes the device->iommu mapping for the driver */ |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 879 | static int __init init_iommu_devices(struct amd_iommu *iommu) |
| 880 | { |
Joerg Roedel | 0de66d5 | 2011-06-06 16:04:02 +0200 | [diff] [blame] | 881 | u32 i; |
Joerg Roedel | 5d0c8e4 | 2008-06-26 21:27:47 +0200 | [diff] [blame] | 882 | |
| 883 | for (i = iommu->first_device; i <= iommu->last_device; ++i) |
| 884 | set_iommu_for_device(iommu, i); |
| 885 | |
| 886 | return 0; |
| 887 | } |
| 888 | |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 889 | static void __init free_iommu_one(struct amd_iommu *iommu) |
| 890 | { |
| 891 | free_command_buffer(iommu); |
Joerg Roedel | 335503e | 2008-09-05 14:29:07 +0200 | [diff] [blame] | 892 | free_event_buffer(iommu); |
Joerg Roedel | 1a29ac0 | 2011-11-10 15:41:40 +0100 | [diff] [blame] | 893 | free_ppr_log(iommu); |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 894 | iommu_unmap_mmio_space(iommu); |
| 895 | } |
| 896 | |
| 897 | static void __init free_iommu_all(void) |
| 898 | { |
| 899 | struct amd_iommu *iommu, *next; |
| 900 | |
Joerg Roedel | 3bd2217 | 2009-05-04 15:06:20 +0200 | [diff] [blame] | 901 | for_each_iommu_safe(iommu, next) { |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 902 | list_del(&iommu->list); |
| 903 | free_iommu_one(iommu); |
| 904 | kfree(iommu); |
| 905 | } |
| 906 | } |
| 907 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 908 | /* |
| 909 | * This function clues the initialization function for one IOMMU |
| 910 | * together and also allocates the command buffer and programs the |
| 911 | * hardware. It does NOT enable the IOMMU. This is done afterwards. |
| 912 | */ |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 913 | static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h) |
| 914 | { |
| 915 | spin_lock_init(&iommu->lock); |
Joerg Roedel | bb52777 | 2009-11-20 14:31:51 +0100 | [diff] [blame] | 916 | |
| 917 | /* Add IOMMU to internal data structures */ |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 918 | list_add_tail(&iommu->list, &amd_iommu_list); |
Joerg Roedel | bb52777 | 2009-11-20 14:31:51 +0100 | [diff] [blame] | 919 | iommu->index = amd_iommus_present++; |
| 920 | |
| 921 | if (unlikely(iommu->index >= MAX_IOMMUS)) { |
| 922 | WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n"); |
| 923 | return -ENOSYS; |
| 924 | } |
| 925 | |
| 926 | /* Index is fine - add IOMMU to the array */ |
| 927 | amd_iommus[iommu->index] = iommu; |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 928 | |
| 929 | /* |
| 930 | * Copy data from ACPI table entry to the iommu struct |
| 931 | */ |
Joerg Roedel | 23c742d | 2012-06-12 11:47:34 +0200 | [diff] [blame] | 932 | iommu->devid = h->devid; |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 933 | iommu->cap_ptr = h->cap_ptr; |
Joerg Roedel | ee893c2 | 2008-09-08 14:48:04 +0200 | [diff] [blame] | 934 | iommu->pci_seg = h->pci_seg; |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 935 | iommu->mmio_phys = h->mmio_phys; |
| 936 | iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys); |
| 937 | if (!iommu->mmio_base) |
| 938 | return -ENOMEM; |
| 939 | |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 940 | iommu->cmd_buf = alloc_command_buffer(iommu); |
| 941 | if (!iommu->cmd_buf) |
| 942 | return -ENOMEM; |
| 943 | |
Joerg Roedel | 335503e | 2008-09-05 14:29:07 +0200 | [diff] [blame] | 944 | iommu->evt_buf = alloc_event_buffer(iommu); |
| 945 | if (!iommu->evt_buf) |
| 946 | return -ENOMEM; |
| 947 | |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 948 | iommu->int_enabled = false; |
| 949 | |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 950 | init_iommu_from_acpi(iommu, h); |
| 951 | init_iommu_devices(iommu); |
| 952 | |
Joerg Roedel | 23c742d | 2012-06-12 11:47:34 +0200 | [diff] [blame] | 953 | return 0; |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 954 | } |
| 955 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 956 | /* |
| 957 | * Iterates over all IOMMU entries in the ACPI table, allocates the |
| 958 | * IOMMU structure and initializes it with init_iommu_one() |
| 959 | */ |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 960 | static int __init init_iommu_all(struct acpi_table_header *table) |
| 961 | { |
| 962 | u8 *p = (u8 *)table, *end = (u8 *)table; |
| 963 | struct ivhd_header *h; |
| 964 | struct amd_iommu *iommu; |
| 965 | int ret; |
| 966 | |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 967 | end += table->length; |
| 968 | p += IVRS_HEADER_LENGTH; |
| 969 | |
| 970 | while (p < end) { |
| 971 | h = (struct ivhd_header *)p; |
| 972 | switch (*p) { |
| 973 | case ACPI_IVHD_TYPE: |
Joerg Roedel | 9c72041 | 2009-05-20 13:53:57 +0200 | [diff] [blame] | 974 | |
Joerg Roedel | ae908c2 | 2009-09-01 16:52:16 +0200 | [diff] [blame] | 975 | DUMP_printk("device: %02x:%02x.%01x cap: %04x " |
Joerg Roedel | 9c72041 | 2009-05-20 13:53:57 +0200 | [diff] [blame] | 976 | "seg: %d flags: %01x info %04x\n", |
| 977 | PCI_BUS(h->devid), PCI_SLOT(h->devid), |
| 978 | PCI_FUNC(h->devid), h->cap_ptr, |
| 979 | h->pci_seg, h->flags, h->info); |
| 980 | DUMP_printk(" mmio-addr: %016llx\n", |
| 981 | h->mmio_phys); |
| 982 | |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 983 | iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL); |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 984 | if (iommu == NULL) |
| 985 | return -ENOMEM; |
Joerg Roedel | 3551a70 | 2010-03-01 13:52:19 +0100 | [diff] [blame] | 986 | |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 987 | ret = init_iommu_one(iommu, h); |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 988 | if (ret) |
| 989 | return ret; |
Joerg Roedel | e47d402 | 2008-06-26 21:27:48 +0200 | [diff] [blame] | 990 | break; |
| 991 | default: |
| 992 | break; |
| 993 | } |
| 994 | p += h->length; |
| 995 | |
| 996 | } |
| 997 | WARN_ON(p != end); |
| 998 | |
| 999 | return 0; |
| 1000 | } |
| 1001 | |
Joerg Roedel | 23c742d | 2012-06-12 11:47:34 +0200 | [diff] [blame] | 1002 | static int iommu_init_pci(struct amd_iommu *iommu) |
| 1003 | { |
| 1004 | int cap_ptr = iommu->cap_ptr; |
| 1005 | u32 range, misc, low, high; |
| 1006 | |
| 1007 | iommu->dev = pci_get_bus_and_slot(PCI_BUS(iommu->devid), |
| 1008 | iommu->devid & 0xff); |
| 1009 | if (!iommu->dev) |
| 1010 | return -ENODEV; |
| 1011 | |
| 1012 | pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET, |
| 1013 | &iommu->cap); |
| 1014 | pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET, |
| 1015 | &range); |
| 1016 | pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET, |
| 1017 | &misc); |
| 1018 | |
| 1019 | iommu->first_device = calc_devid(MMIO_GET_BUS(range), |
| 1020 | MMIO_GET_FD(range)); |
| 1021 | iommu->last_device = calc_devid(MMIO_GET_BUS(range), |
| 1022 | MMIO_GET_LD(range)); |
| 1023 | |
| 1024 | if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB))) |
| 1025 | amd_iommu_iotlb_sup = false; |
| 1026 | |
| 1027 | /* read extended feature bits */ |
| 1028 | low = readl(iommu->mmio_base + MMIO_EXT_FEATURES); |
| 1029 | high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4); |
| 1030 | |
| 1031 | iommu->features = ((u64)high << 32) | low; |
| 1032 | |
| 1033 | if (iommu_feature(iommu, FEATURE_GT)) { |
| 1034 | int glxval; |
| 1035 | u32 pasids; |
| 1036 | u64 shift; |
| 1037 | |
| 1038 | shift = iommu->features & FEATURE_PASID_MASK; |
| 1039 | shift >>= FEATURE_PASID_SHIFT; |
| 1040 | pasids = (1 << shift); |
| 1041 | |
| 1042 | amd_iommu_max_pasids = min(amd_iommu_max_pasids, pasids); |
| 1043 | |
| 1044 | glxval = iommu->features & FEATURE_GLXVAL_MASK; |
| 1045 | glxval >>= FEATURE_GLXVAL_SHIFT; |
| 1046 | |
| 1047 | if (amd_iommu_max_glx_val == -1) |
| 1048 | amd_iommu_max_glx_val = glxval; |
| 1049 | else |
| 1050 | amd_iommu_max_glx_val = min(amd_iommu_max_glx_val, glxval); |
| 1051 | } |
| 1052 | |
| 1053 | if (iommu_feature(iommu, FEATURE_GT) && |
| 1054 | iommu_feature(iommu, FEATURE_PPR)) { |
| 1055 | iommu->is_iommu_v2 = true; |
| 1056 | amd_iommu_v2_present = true; |
| 1057 | } |
| 1058 | |
| 1059 | if (iommu_feature(iommu, FEATURE_PPR)) { |
| 1060 | iommu->ppr_log = alloc_ppr_log(iommu); |
| 1061 | if (!iommu->ppr_log) |
| 1062 | return -ENOMEM; |
| 1063 | } |
| 1064 | |
| 1065 | if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE)) |
| 1066 | amd_iommu_np_cache = true; |
| 1067 | |
| 1068 | if (is_rd890_iommu(iommu->dev)) { |
| 1069 | int i, j; |
| 1070 | |
| 1071 | iommu->root_pdev = pci_get_bus_and_slot(iommu->dev->bus->number, |
| 1072 | PCI_DEVFN(0, 0)); |
| 1073 | |
| 1074 | /* |
| 1075 | * Some rd890 systems may not be fully reconfigured by the |
| 1076 | * BIOS, so it's necessary for us to store this information so |
| 1077 | * it can be reprogrammed on resume |
| 1078 | */ |
| 1079 | pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4, |
| 1080 | &iommu->stored_addr_lo); |
| 1081 | pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8, |
| 1082 | &iommu->stored_addr_hi); |
| 1083 | |
| 1084 | /* Low bit locks writes to configuration space */ |
| 1085 | iommu->stored_addr_lo &= ~1; |
| 1086 | |
| 1087 | for (i = 0; i < 6; i++) |
| 1088 | for (j = 0; j < 0x12; j++) |
| 1089 | iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j); |
| 1090 | |
| 1091 | for (i = 0; i < 0x83; i++) |
| 1092 | iommu->stored_l2[i] = iommu_read_l2(iommu, i); |
| 1093 | } |
| 1094 | |
| 1095 | return pci_enable_device(iommu->dev); |
| 1096 | } |
| 1097 | |
Joerg Roedel | 4d121c3 | 2012-06-14 12:21:55 +0200 | [diff] [blame] | 1098 | static void print_iommu_info(void) |
| 1099 | { |
| 1100 | static const char * const feat_str[] = { |
| 1101 | "PreF", "PPR", "X2APIC", "NX", "GT", "[5]", |
| 1102 | "IA", "GA", "HE", "PC" |
| 1103 | }; |
| 1104 | struct amd_iommu *iommu; |
| 1105 | |
| 1106 | for_each_iommu(iommu) { |
| 1107 | int i; |
| 1108 | |
| 1109 | pr_info("AMD-Vi: Found IOMMU at %s cap 0x%hx\n", |
| 1110 | dev_name(&iommu->dev->dev), iommu->cap_ptr); |
| 1111 | |
| 1112 | if (iommu->cap & (1 << IOMMU_CAP_EFR)) { |
| 1113 | pr_info("AMD-Vi: Extended features: "); |
| 1114 | for (i = 0; ARRAY_SIZE(feat_str); ++i) { |
| 1115 | if (iommu_feature(iommu, (1ULL << i))) |
| 1116 | pr_cont(" %s", feat_str[i]); |
| 1117 | } |
| 1118 | } |
| 1119 | pr_cont("\n"); |
| 1120 | } |
| 1121 | } |
| 1122 | |
Joerg Roedel | 2c0ae17 | 2012-06-12 15:59:30 +0200 | [diff] [blame] | 1123 | static int __init amd_iommu_init_pci(void) |
Joerg Roedel | 23c742d | 2012-06-12 11:47:34 +0200 | [diff] [blame] | 1124 | { |
| 1125 | struct amd_iommu *iommu; |
| 1126 | int ret = 0; |
| 1127 | |
| 1128 | for_each_iommu(iommu) { |
| 1129 | ret = iommu_init_pci(iommu); |
| 1130 | if (ret) |
| 1131 | break; |
| 1132 | } |
| 1133 | |
Joerg Roedel | 23c742d | 2012-06-12 11:47:34 +0200 | [diff] [blame] | 1134 | ret = amd_iommu_init_devices(); |
| 1135 | |
Joerg Roedel | 4d121c3 | 2012-06-14 12:21:55 +0200 | [diff] [blame] | 1136 | print_iommu_info(); |
| 1137 | |
Joerg Roedel | 23c742d | 2012-06-12 11:47:34 +0200 | [diff] [blame] | 1138 | return ret; |
| 1139 | } |
| 1140 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1141 | /**************************************************************************** |
| 1142 | * |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1143 | * The following functions initialize the MSI interrupts for all IOMMUs |
| 1144 | * in the system. Its a bit challenging because there could be multiple |
| 1145 | * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per |
| 1146 | * pci_dev. |
| 1147 | * |
| 1148 | ****************************************************************************/ |
| 1149 | |
Joerg Roedel | 9f800de | 2009-11-23 12:45:25 +0100 | [diff] [blame] | 1150 | static int iommu_setup_msi(struct amd_iommu *iommu) |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1151 | { |
| 1152 | int r; |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1153 | |
Joerg Roedel | 9ddd592 | 2012-03-15 16:29:47 +0100 | [diff] [blame] | 1154 | r = pci_enable_msi(iommu->dev); |
| 1155 | if (r) |
| 1156 | return r; |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1157 | |
Joerg Roedel | 72fe00f | 2011-05-10 10:50:42 +0200 | [diff] [blame] | 1158 | r = request_threaded_irq(iommu->dev->irq, |
| 1159 | amd_iommu_int_handler, |
| 1160 | amd_iommu_int_thread, |
| 1161 | 0, "AMD-Vi", |
| 1162 | iommu->dev); |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1163 | |
| 1164 | if (r) { |
| 1165 | pci_disable_msi(iommu->dev); |
Joerg Roedel | 9ddd592 | 2012-03-15 16:29:47 +0100 | [diff] [blame] | 1166 | return r; |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1167 | } |
| 1168 | |
Joerg Roedel | fab6afa | 2009-05-04 18:46:34 +0200 | [diff] [blame] | 1169 | iommu->int_enabled = true; |
Joerg Roedel | 1a29ac0 | 2011-11-10 15:41:40 +0100 | [diff] [blame] | 1170 | |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1171 | return 0; |
| 1172 | } |
| 1173 | |
Joerg Roedel | 05f92db | 2009-05-12 09:52:46 +0200 | [diff] [blame] | 1174 | static int iommu_init_msi(struct amd_iommu *iommu) |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1175 | { |
Joerg Roedel | 9ddd592 | 2012-03-15 16:29:47 +0100 | [diff] [blame] | 1176 | int ret; |
| 1177 | |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1178 | if (iommu->int_enabled) |
Joerg Roedel | 9ddd592 | 2012-03-15 16:29:47 +0100 | [diff] [blame] | 1179 | goto enable_faults; |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1180 | |
Joerg Roedel | d91cecd | 2009-05-04 18:51:00 +0200 | [diff] [blame] | 1181 | if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI)) |
Joerg Roedel | 9ddd592 | 2012-03-15 16:29:47 +0100 | [diff] [blame] | 1182 | ret = iommu_setup_msi(iommu); |
| 1183 | else |
| 1184 | ret = -ENODEV; |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1185 | |
Joerg Roedel | 9ddd592 | 2012-03-15 16:29:47 +0100 | [diff] [blame] | 1186 | if (ret) |
| 1187 | return ret; |
| 1188 | |
| 1189 | enable_faults: |
| 1190 | iommu_feature_enable(iommu, CONTROL_EVT_INT_EN); |
| 1191 | |
| 1192 | if (iommu->ppr_log != NULL) |
| 1193 | iommu_feature_enable(iommu, CONTROL_PPFINT_EN); |
| 1194 | |
| 1195 | return 0; |
Joerg Roedel | a80dc3e | 2008-09-11 16:51:41 +0200 | [diff] [blame] | 1196 | } |
| 1197 | |
| 1198 | /**************************************************************************** |
| 1199 | * |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1200 | * The next functions belong to the third pass of parsing the ACPI |
| 1201 | * table. In this last pass the memory mapping requirements are |
| 1202 | * gathered (like exclusion and unity mapping reanges). |
| 1203 | * |
| 1204 | ****************************************************************************/ |
| 1205 | |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1206 | static void __init free_unity_maps(void) |
| 1207 | { |
| 1208 | struct unity_map_entry *entry, *next; |
| 1209 | |
| 1210 | list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) { |
| 1211 | list_del(&entry->list); |
| 1212 | kfree(entry); |
| 1213 | } |
| 1214 | } |
| 1215 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1216 | /* called when we find an exclusion range definition in ACPI */ |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1217 | static int __init init_exclusion_range(struct ivmd_header *m) |
| 1218 | { |
| 1219 | int i; |
| 1220 | |
| 1221 | switch (m->type) { |
| 1222 | case ACPI_IVMD_TYPE: |
| 1223 | set_device_exclusion_range(m->devid, m); |
| 1224 | break; |
| 1225 | case ACPI_IVMD_TYPE_ALL: |
Joerg Roedel | 3a61ec3 | 2008-07-25 13:07:50 +0200 | [diff] [blame] | 1226 | for (i = 0; i <= amd_iommu_last_bdf; ++i) |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1227 | set_device_exclusion_range(i, m); |
| 1228 | break; |
| 1229 | case ACPI_IVMD_TYPE_RANGE: |
| 1230 | for (i = m->devid; i <= m->aux; ++i) |
| 1231 | set_device_exclusion_range(i, m); |
| 1232 | break; |
| 1233 | default: |
| 1234 | break; |
| 1235 | } |
| 1236 | |
| 1237 | return 0; |
| 1238 | } |
| 1239 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1240 | /* called for unity map ACPI definition */ |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1241 | static int __init init_unity_map_range(struct ivmd_header *m) |
| 1242 | { |
Joerg Roedel | 98f1ad2 | 2012-07-06 13:28:37 +0200 | [diff] [blame] | 1243 | struct unity_map_entry *e = NULL; |
Joerg Roedel | 02acc43 | 2009-05-20 16:24:21 +0200 | [diff] [blame] | 1244 | char *s; |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1245 | |
| 1246 | e = kzalloc(sizeof(*e), GFP_KERNEL); |
| 1247 | if (e == NULL) |
| 1248 | return -ENOMEM; |
| 1249 | |
| 1250 | switch (m->type) { |
| 1251 | default: |
Joerg Roedel | 0bc252f | 2009-05-22 12:48:05 +0200 | [diff] [blame] | 1252 | kfree(e); |
| 1253 | return 0; |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1254 | case ACPI_IVMD_TYPE: |
Joerg Roedel | 02acc43 | 2009-05-20 16:24:21 +0200 | [diff] [blame] | 1255 | s = "IVMD_TYPEi\t\t\t"; |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1256 | e->devid_start = e->devid_end = m->devid; |
| 1257 | break; |
| 1258 | case ACPI_IVMD_TYPE_ALL: |
Joerg Roedel | 02acc43 | 2009-05-20 16:24:21 +0200 | [diff] [blame] | 1259 | s = "IVMD_TYPE_ALL\t\t"; |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1260 | e->devid_start = 0; |
| 1261 | e->devid_end = amd_iommu_last_bdf; |
| 1262 | break; |
| 1263 | case ACPI_IVMD_TYPE_RANGE: |
Joerg Roedel | 02acc43 | 2009-05-20 16:24:21 +0200 | [diff] [blame] | 1264 | s = "IVMD_TYPE_RANGE\t\t"; |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1265 | e->devid_start = m->devid; |
| 1266 | e->devid_end = m->aux; |
| 1267 | break; |
| 1268 | } |
| 1269 | e->address_start = PAGE_ALIGN(m->range_start); |
| 1270 | e->address_end = e->address_start + PAGE_ALIGN(m->range_length); |
| 1271 | e->prot = m->flags >> 1; |
| 1272 | |
Joerg Roedel | 02acc43 | 2009-05-20 16:24:21 +0200 | [diff] [blame] | 1273 | DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x" |
| 1274 | " range_start: %016llx range_end: %016llx flags: %x\n", s, |
| 1275 | PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start), |
| 1276 | PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end), |
| 1277 | PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end), |
| 1278 | e->address_start, e->address_end, m->flags); |
| 1279 | |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1280 | list_add_tail(&e->list, &amd_iommu_unity_map); |
| 1281 | |
| 1282 | return 0; |
| 1283 | } |
| 1284 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1285 | /* iterates over all memory definitions we find in the ACPI table */ |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1286 | static int __init init_memory_definitions(struct acpi_table_header *table) |
| 1287 | { |
| 1288 | u8 *p = (u8 *)table, *end = (u8 *)table; |
| 1289 | struct ivmd_header *m; |
| 1290 | |
Joerg Roedel | be2a022 | 2008-06-26 21:27:49 +0200 | [diff] [blame] | 1291 | end += table->length; |
| 1292 | p += IVRS_HEADER_LENGTH; |
| 1293 | |
| 1294 | while (p < end) { |
| 1295 | m = (struct ivmd_header *)p; |
| 1296 | if (m->flags & IVMD_FLAG_EXCL_RANGE) |
| 1297 | init_exclusion_range(m); |
| 1298 | else if (m->flags & IVMD_FLAG_UNITY_MAP) |
| 1299 | init_unity_map_range(m); |
| 1300 | |
| 1301 | p += m->length; |
| 1302 | } |
| 1303 | |
| 1304 | return 0; |
| 1305 | } |
| 1306 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1307 | /* |
Joerg Roedel | 9f5f5fb | 2008-08-14 19:55:16 +0200 | [diff] [blame] | 1308 | * Init the device table to not allow DMA access for devices and |
| 1309 | * suppress all page faults |
| 1310 | */ |
| 1311 | static void init_device_table(void) |
| 1312 | { |
Joerg Roedel | 0de66d5 | 2011-06-06 16:04:02 +0200 | [diff] [blame] | 1313 | u32 devid; |
Joerg Roedel | 9f5f5fb | 2008-08-14 19:55:16 +0200 | [diff] [blame] | 1314 | |
| 1315 | for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) { |
| 1316 | set_dev_entry_bit(devid, DEV_ENTRY_VALID); |
| 1317 | set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION); |
Joerg Roedel | 9f5f5fb | 2008-08-14 19:55:16 +0200 | [diff] [blame] | 1318 | } |
| 1319 | } |
| 1320 | |
Joerg Roedel | e9bf519 | 2010-09-20 14:33:07 +0200 | [diff] [blame] | 1321 | static void iommu_init_flags(struct amd_iommu *iommu) |
| 1322 | { |
| 1323 | iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ? |
| 1324 | iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) : |
| 1325 | iommu_feature_disable(iommu, CONTROL_HT_TUN_EN); |
| 1326 | |
| 1327 | iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ? |
| 1328 | iommu_feature_enable(iommu, CONTROL_PASSPW_EN) : |
| 1329 | iommu_feature_disable(iommu, CONTROL_PASSPW_EN); |
| 1330 | |
| 1331 | iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ? |
| 1332 | iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) : |
| 1333 | iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN); |
| 1334 | |
| 1335 | iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ? |
| 1336 | iommu_feature_enable(iommu, CONTROL_ISOC_EN) : |
| 1337 | iommu_feature_disable(iommu, CONTROL_ISOC_EN); |
| 1338 | |
| 1339 | /* |
| 1340 | * make IOMMU memory accesses cache coherent |
| 1341 | */ |
| 1342 | iommu_feature_enable(iommu, CONTROL_COHERENT_EN); |
Joerg Roedel | 1456e9d | 2011-12-22 14:51:53 +0100 | [diff] [blame] | 1343 | |
| 1344 | /* Set IOTLB invalidation timeout to 1s */ |
| 1345 | iommu_set_inv_tlb_timeout(iommu, CTRL_INV_TO_1S); |
Joerg Roedel | e9bf519 | 2010-09-20 14:33:07 +0200 | [diff] [blame] | 1346 | } |
| 1347 | |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 1348 | static void iommu_apply_resume_quirks(struct amd_iommu *iommu) |
Joerg Roedel | 4c894f4 | 2010-09-23 15:15:19 +0200 | [diff] [blame] | 1349 | { |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 1350 | int i, j; |
| 1351 | u32 ioc_feature_control; |
Joerg Roedel | c1bf94e | 2012-05-31 17:38:11 +0200 | [diff] [blame] | 1352 | struct pci_dev *pdev = iommu->root_pdev; |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 1353 | |
| 1354 | /* RD890 BIOSes may not have completely reconfigured the iommu */ |
Joerg Roedel | c1bf94e | 2012-05-31 17:38:11 +0200 | [diff] [blame] | 1355 | if (!is_rd890_iommu(iommu->dev) || !pdev) |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 1356 | return; |
| 1357 | |
| 1358 | /* |
| 1359 | * First, we need to ensure that the iommu is enabled. This is |
| 1360 | * controlled by a register in the northbridge |
| 1361 | */ |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 1362 | |
| 1363 | /* Select Northbridge indirect register 0x75 and enable writing */ |
| 1364 | pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7)); |
| 1365 | pci_read_config_dword(pdev, 0x64, &ioc_feature_control); |
| 1366 | |
| 1367 | /* Enable the iommu */ |
| 1368 | if (!(ioc_feature_control & 0x1)) |
| 1369 | pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1); |
| 1370 | |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 1371 | /* Restore the iommu BAR */ |
| 1372 | pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4, |
| 1373 | iommu->stored_addr_lo); |
| 1374 | pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8, |
| 1375 | iommu->stored_addr_hi); |
| 1376 | |
| 1377 | /* Restore the l1 indirect regs for each of the 6 l1s */ |
| 1378 | for (i = 0; i < 6; i++) |
| 1379 | for (j = 0; j < 0x12; j++) |
| 1380 | iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]); |
| 1381 | |
| 1382 | /* Restore the l2 indirect regs */ |
| 1383 | for (i = 0; i < 0x83; i++) |
| 1384 | iommu_write_l2(iommu, i, iommu->stored_l2[i]); |
| 1385 | |
| 1386 | /* Lock PCI setup registers */ |
| 1387 | pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4, |
| 1388 | iommu->stored_addr_lo | 1); |
Joerg Roedel | 4c894f4 | 2010-09-23 15:15:19 +0200 | [diff] [blame] | 1389 | } |
| 1390 | |
Joerg Roedel | 9f5f5fb | 2008-08-14 19:55:16 +0200 | [diff] [blame] | 1391 | /* |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1392 | * This function finally enables all IOMMUs found in the system after |
| 1393 | * they have been initialized |
| 1394 | */ |
Joerg Roedel | 11ee5ac | 2012-06-12 16:30:06 +0200 | [diff] [blame] | 1395 | static void early_enable_iommus(void) |
Joerg Roedel | 8736197 | 2008-06-26 21:28:07 +0200 | [diff] [blame] | 1396 | { |
| 1397 | struct amd_iommu *iommu; |
| 1398 | |
Joerg Roedel | 3bd2217 | 2009-05-04 15:06:20 +0200 | [diff] [blame] | 1399 | for_each_iommu(iommu) { |
Chris Wright | a8c485b | 2009-06-15 15:53:45 +0200 | [diff] [blame] | 1400 | iommu_disable(iommu); |
Joerg Roedel | e9bf519 | 2010-09-20 14:33:07 +0200 | [diff] [blame] | 1401 | iommu_init_flags(iommu); |
Joerg Roedel | 58492e1 | 2009-05-04 18:41:16 +0200 | [diff] [blame] | 1402 | iommu_set_device_table(iommu); |
| 1403 | iommu_enable_command_buffer(iommu); |
| 1404 | iommu_enable_event_buffer(iommu); |
Joerg Roedel | 8736197 | 2008-06-26 21:28:07 +0200 | [diff] [blame] | 1405 | iommu_set_exclusion_range(iommu); |
| 1406 | iommu_enable(iommu); |
Joerg Roedel | 7d0c5cc | 2011-04-07 08:16:10 +0200 | [diff] [blame] | 1407 | iommu_flush_all_caches(iommu); |
Joerg Roedel | 8736197 | 2008-06-26 21:28:07 +0200 | [diff] [blame] | 1408 | } |
| 1409 | } |
| 1410 | |
Joerg Roedel | 11ee5ac | 2012-06-12 16:30:06 +0200 | [diff] [blame] | 1411 | static void enable_iommus_v2(void) |
| 1412 | { |
| 1413 | struct amd_iommu *iommu; |
| 1414 | |
| 1415 | for_each_iommu(iommu) { |
| 1416 | iommu_enable_ppr_log(iommu); |
| 1417 | iommu_enable_gt(iommu); |
| 1418 | } |
| 1419 | } |
| 1420 | |
| 1421 | static void enable_iommus(void) |
| 1422 | { |
| 1423 | early_enable_iommus(); |
| 1424 | |
| 1425 | enable_iommus_v2(); |
| 1426 | } |
| 1427 | |
Joerg Roedel | 92ac432 | 2009-05-19 19:06:27 +0200 | [diff] [blame] | 1428 | static void disable_iommus(void) |
| 1429 | { |
| 1430 | struct amd_iommu *iommu; |
| 1431 | |
| 1432 | for_each_iommu(iommu) |
| 1433 | iommu_disable(iommu); |
| 1434 | } |
| 1435 | |
Joerg Roedel | 7441e9c | 2008-06-30 20:18:02 +0200 | [diff] [blame] | 1436 | /* |
| 1437 | * Suspend/Resume support |
| 1438 | * disable suspend until real resume implemented |
| 1439 | */ |
| 1440 | |
Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 1441 | static void amd_iommu_resume(void) |
Joerg Roedel | 7441e9c | 2008-06-30 20:18:02 +0200 | [diff] [blame] | 1442 | { |
Matthew Garrett | 5bcd757 | 2010-10-04 14:59:31 -0400 | [diff] [blame] | 1443 | struct amd_iommu *iommu; |
| 1444 | |
| 1445 | for_each_iommu(iommu) |
| 1446 | iommu_apply_resume_quirks(iommu); |
| 1447 | |
Joerg Roedel | 736501e | 2009-05-12 09:56:12 +0200 | [diff] [blame] | 1448 | /* re-load the hardware */ |
| 1449 | enable_iommus(); |
Joerg Roedel | 3d9761e | 2012-03-15 16:39:21 +0100 | [diff] [blame] | 1450 | |
| 1451 | amd_iommu_enable_interrupts(); |
Joerg Roedel | 7441e9c | 2008-06-30 20:18:02 +0200 | [diff] [blame] | 1452 | } |
| 1453 | |
Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 1454 | static int amd_iommu_suspend(void) |
Joerg Roedel | 7441e9c | 2008-06-30 20:18:02 +0200 | [diff] [blame] | 1455 | { |
Joerg Roedel | 736501e | 2009-05-12 09:56:12 +0200 | [diff] [blame] | 1456 | /* disable IOMMUs to go out of the way for BIOS */ |
| 1457 | disable_iommus(); |
| 1458 | |
| 1459 | return 0; |
Joerg Roedel | 7441e9c | 2008-06-30 20:18:02 +0200 | [diff] [blame] | 1460 | } |
| 1461 | |
Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 1462 | static struct syscore_ops amd_iommu_syscore_ops = { |
Joerg Roedel | 7441e9c | 2008-06-30 20:18:02 +0200 | [diff] [blame] | 1463 | .suspend = amd_iommu_suspend, |
| 1464 | .resume = amd_iommu_resume, |
| 1465 | }; |
| 1466 | |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1467 | static void __init free_on_init_error(void) |
| 1468 | { |
| 1469 | amd_iommu_uninit_devices(); |
| 1470 | |
| 1471 | free_pages((unsigned long)amd_iommu_pd_alloc_bitmap, |
| 1472 | get_order(MAX_DOMAIN_ID/8)); |
| 1473 | |
| 1474 | free_pages((unsigned long)amd_iommu_rlookup_table, |
| 1475 | get_order(rlookup_table_size)); |
| 1476 | |
| 1477 | free_pages((unsigned long)amd_iommu_alias_table, |
| 1478 | get_order(alias_table_size)); |
| 1479 | |
| 1480 | free_pages((unsigned long)amd_iommu_dev_table, |
| 1481 | get_order(dev_table_size)); |
| 1482 | |
| 1483 | free_iommu_all(); |
| 1484 | |
| 1485 | free_unity_maps(); |
| 1486 | |
| 1487 | #ifdef CONFIG_GART_IOMMU |
| 1488 | /* |
| 1489 | * We failed to initialize the AMD IOMMU - try fallback to GART |
| 1490 | * if possible. |
| 1491 | */ |
| 1492 | gart_iommu_init(); |
| 1493 | |
| 1494 | #endif |
| 1495 | } |
| 1496 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1497 | /* |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1498 | * This is the hardware init function for AMD IOMMU in the system. |
| 1499 | * This function is called either from amd_iommu_init or from the interrupt |
| 1500 | * remapping setup code. |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1501 | * |
| 1502 | * This function basically parses the ACPI table for AMD IOMMU (IVRS) |
| 1503 | * three times: |
| 1504 | * |
| 1505 | * 1 pass) Find the highest PCI device id the driver has to handle. |
| 1506 | * Upon this information the size of the data structures is |
| 1507 | * determined that needs to be allocated. |
| 1508 | * |
| 1509 | * 2 pass) Initialize the data structures just allocated with the |
| 1510 | * information in the ACPI table about available AMD IOMMUs |
| 1511 | * in the system. It also maps the PCI devices in the |
| 1512 | * system to specific IOMMUs |
| 1513 | * |
| 1514 | * 3 pass) After the basic data structures are allocated and |
| 1515 | * initialized we update them with information about memory |
| 1516 | * remapping requirements parsed out of the ACPI table in |
| 1517 | * this last pass. |
| 1518 | * |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1519 | * After everything is set up the IOMMUs are enabled and the necessary |
| 1520 | * hotplug and suspend notifiers are registered. |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1521 | */ |
Joerg Roedel | 643511b | 2012-06-12 12:09:35 +0200 | [diff] [blame] | 1522 | static int __init early_amd_iommu_init(void) |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1523 | { |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1524 | struct acpi_table_header *ivrs_base; |
| 1525 | acpi_size ivrs_size; |
| 1526 | acpi_status status; |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1527 | int i, ret = 0; |
| 1528 | |
Joerg Roedel | 643511b | 2012-06-12 12:09:35 +0200 | [diff] [blame] | 1529 | if (!amd_iommu_detected) |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1530 | return -ENODEV; |
| 1531 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1532 | status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size); |
| 1533 | if (status == AE_NOT_FOUND) |
| 1534 | return -ENODEV; |
| 1535 | else if (ACPI_FAILURE(status)) { |
| 1536 | const char *err = acpi_format_exception(status); |
| 1537 | pr_err("AMD-Vi: IVRS table error: %s\n", err); |
| 1538 | return -EINVAL; |
| 1539 | } |
| 1540 | |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1541 | /* |
| 1542 | * First parse ACPI tables to find the largest Bus/Dev/Func |
| 1543 | * we need to handle. Upon this information the shared data |
| 1544 | * structures for the IOMMUs in the system will be allocated |
| 1545 | */ |
Joerg Roedel | 2c0ae17 | 2012-06-12 15:59:30 +0200 | [diff] [blame] | 1546 | ret = find_last_devid_acpi(ivrs_base); |
| 1547 | if (ret) |
Joerg Roedel | 3551a70 | 2010-03-01 13:52:19 +0100 | [diff] [blame] | 1548 | goto out; |
| 1549 | |
Joerg Roedel | c571484 | 2008-07-11 17:14:25 +0200 | [diff] [blame] | 1550 | dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE); |
| 1551 | alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE); |
| 1552 | rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE); |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1553 | |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1554 | /* Device table - directly used by all IOMMUs */ |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1555 | ret = -ENOMEM; |
Joerg Roedel | 5dc8bff | 2008-07-11 17:14:32 +0200 | [diff] [blame] | 1556 | amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1557 | get_order(dev_table_size)); |
| 1558 | if (amd_iommu_dev_table == NULL) |
| 1559 | goto out; |
| 1560 | |
| 1561 | /* |
| 1562 | * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the |
| 1563 | * IOMMU see for that device |
| 1564 | */ |
| 1565 | amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL, |
| 1566 | get_order(alias_table_size)); |
| 1567 | if (amd_iommu_alias_table == NULL) |
Joerg Roedel | 2c0ae17 | 2012-06-12 15:59:30 +0200 | [diff] [blame] | 1568 | goto out; |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1569 | |
| 1570 | /* IOMMU rlookup table - find the IOMMU for a specific device */ |
Joerg Roedel | 83fd5cc | 2008-12-16 19:17:11 +0100 | [diff] [blame] | 1571 | amd_iommu_rlookup_table = (void *)__get_free_pages( |
| 1572 | GFP_KERNEL | __GFP_ZERO, |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1573 | get_order(rlookup_table_size)); |
| 1574 | if (amd_iommu_rlookup_table == NULL) |
Joerg Roedel | 2c0ae17 | 2012-06-12 15:59:30 +0200 | [diff] [blame] | 1575 | goto out; |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1576 | |
Joerg Roedel | 5dc8bff | 2008-07-11 17:14:32 +0200 | [diff] [blame] | 1577 | amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages( |
| 1578 | GFP_KERNEL | __GFP_ZERO, |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1579 | get_order(MAX_DOMAIN_ID/8)); |
| 1580 | if (amd_iommu_pd_alloc_bitmap == NULL) |
Joerg Roedel | 2c0ae17 | 2012-06-12 15:59:30 +0200 | [diff] [blame] | 1581 | goto out; |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1582 | |
Joerg Roedel | 9f5f5fb | 2008-08-14 19:55:16 +0200 | [diff] [blame] | 1583 | /* init the device table */ |
| 1584 | init_device_table(); |
| 1585 | |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1586 | /* |
Joerg Roedel | 5dc8bff | 2008-07-11 17:14:32 +0200 | [diff] [blame] | 1587 | * let all alias entries point to itself |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1588 | */ |
Joerg Roedel | 3a61ec3 | 2008-07-25 13:07:50 +0200 | [diff] [blame] | 1589 | for (i = 0; i <= amd_iommu_last_bdf; ++i) |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1590 | amd_iommu_alias_table[i] = i; |
| 1591 | |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1592 | /* |
| 1593 | * never allocate domain 0 because its used as the non-allocated and |
| 1594 | * error value placeholder |
| 1595 | */ |
| 1596 | amd_iommu_pd_alloc_bitmap[0] = 1; |
| 1597 | |
Joerg Roedel | aeb26f5 | 2009-11-20 16:44:01 +0100 | [diff] [blame] | 1598 | spin_lock_init(&amd_iommu_pd_lock); |
| 1599 | |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1600 | /* |
| 1601 | * now the data structures are allocated and basically initialized |
| 1602 | * start the real acpi table scan |
| 1603 | */ |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1604 | ret = init_iommu_all(ivrs_base); |
| 1605 | if (ret) |
Joerg Roedel | 2c0ae17 | 2012-06-12 15:59:30 +0200 | [diff] [blame] | 1606 | goto out; |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1607 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1608 | ret = init_memory_definitions(ivrs_base); |
| 1609 | if (ret) |
Joerg Roedel | 2c0ae17 | 2012-06-12 15:59:30 +0200 | [diff] [blame] | 1610 | goto out; |
Joerg Roedel | 3551a70 | 2010-03-01 13:52:19 +0100 | [diff] [blame] | 1611 | |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1612 | out: |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1613 | /* Don't leak any ACPI memory */ |
| 1614 | early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size); |
| 1615 | ivrs_base = NULL; |
| 1616 | |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1617 | return ret; |
Joerg Roedel | 643511b | 2012-06-12 12:09:35 +0200 | [diff] [blame] | 1618 | } |
| 1619 | |
Gerard Snitselaar | ae29514 | 2012-03-16 11:38:22 -0700 | [diff] [blame] | 1620 | static int amd_iommu_enable_interrupts(void) |
Joerg Roedel | 3d9761e | 2012-03-15 16:39:21 +0100 | [diff] [blame] | 1621 | { |
| 1622 | struct amd_iommu *iommu; |
| 1623 | int ret = 0; |
| 1624 | |
| 1625 | for_each_iommu(iommu) { |
| 1626 | ret = iommu_init_msi(iommu); |
| 1627 | if (ret) |
| 1628 | goto out; |
| 1629 | } |
| 1630 | |
| 1631 | out: |
| 1632 | return ret; |
| 1633 | } |
| 1634 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1635 | static bool detect_ivrs(void) |
| 1636 | { |
| 1637 | struct acpi_table_header *ivrs_base; |
| 1638 | acpi_size ivrs_size; |
| 1639 | acpi_status status; |
| 1640 | |
| 1641 | status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size); |
| 1642 | if (status == AE_NOT_FOUND) |
| 1643 | return false; |
| 1644 | else if (ACPI_FAILURE(status)) { |
| 1645 | const char *err = acpi_format_exception(status); |
| 1646 | pr_err("AMD-Vi: IVRS table error: %s\n", err); |
| 1647 | return false; |
| 1648 | } |
| 1649 | |
| 1650 | early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size); |
| 1651 | |
Joerg Roedel | 1adb7d3 | 2012-08-06 14:18:42 +0200 | [diff] [blame^] | 1652 | /* Make sure ACS will be enabled during PCI probe */ |
| 1653 | pci_request_acs(); |
| 1654 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1655 | return true; |
| 1656 | } |
| 1657 | |
Joerg Roedel | b9b1ce70 | 2012-06-12 16:51:12 +0200 | [diff] [blame] | 1658 | static int amd_iommu_init_dma(void) |
| 1659 | { |
| 1660 | int ret; |
| 1661 | |
| 1662 | if (iommu_pass_through) |
| 1663 | ret = amd_iommu_init_passthrough(); |
| 1664 | else |
| 1665 | ret = amd_iommu_init_dma_ops(); |
| 1666 | |
| 1667 | if (ret) |
| 1668 | return ret; |
| 1669 | |
| 1670 | amd_iommu_init_api(); |
| 1671 | |
| 1672 | amd_iommu_init_notifier(); |
| 1673 | |
| 1674 | return 0; |
| 1675 | } |
| 1676 | |
Joerg Roedel | 2c0ae17 | 2012-06-12 15:59:30 +0200 | [diff] [blame] | 1677 | /**************************************************************************** |
| 1678 | * |
| 1679 | * AMD IOMMU Initialization State Machine |
| 1680 | * |
| 1681 | ****************************************************************************/ |
| 1682 | |
| 1683 | static int __init state_next(void) |
| 1684 | { |
| 1685 | int ret = 0; |
| 1686 | |
| 1687 | switch (init_state) { |
| 1688 | case IOMMU_START_STATE: |
| 1689 | if (!detect_ivrs()) { |
| 1690 | init_state = IOMMU_NOT_FOUND; |
| 1691 | ret = -ENODEV; |
| 1692 | } else { |
| 1693 | init_state = IOMMU_IVRS_DETECTED; |
| 1694 | } |
| 1695 | break; |
| 1696 | case IOMMU_IVRS_DETECTED: |
| 1697 | ret = early_amd_iommu_init(); |
| 1698 | init_state = ret ? IOMMU_INIT_ERROR : IOMMU_ACPI_FINISHED; |
| 1699 | break; |
| 1700 | case IOMMU_ACPI_FINISHED: |
| 1701 | early_enable_iommus(); |
| 1702 | register_syscore_ops(&amd_iommu_syscore_ops); |
| 1703 | x86_platform.iommu_shutdown = disable_iommus; |
| 1704 | init_state = IOMMU_ENABLED; |
| 1705 | break; |
| 1706 | case IOMMU_ENABLED: |
| 1707 | ret = amd_iommu_init_pci(); |
| 1708 | init_state = ret ? IOMMU_INIT_ERROR : IOMMU_PCI_INIT; |
| 1709 | enable_iommus_v2(); |
| 1710 | break; |
| 1711 | case IOMMU_PCI_INIT: |
| 1712 | ret = amd_iommu_enable_interrupts(); |
| 1713 | init_state = ret ? IOMMU_INIT_ERROR : IOMMU_INTERRUPTS_EN; |
| 1714 | break; |
| 1715 | case IOMMU_INTERRUPTS_EN: |
| 1716 | ret = amd_iommu_init_dma(); |
| 1717 | init_state = ret ? IOMMU_INIT_ERROR : IOMMU_DMA_OPS; |
| 1718 | break; |
| 1719 | case IOMMU_DMA_OPS: |
| 1720 | init_state = IOMMU_INITIALIZED; |
| 1721 | break; |
| 1722 | case IOMMU_INITIALIZED: |
| 1723 | /* Nothing to do */ |
| 1724 | break; |
| 1725 | case IOMMU_NOT_FOUND: |
| 1726 | case IOMMU_INIT_ERROR: |
| 1727 | /* Error states => do nothing */ |
| 1728 | ret = -EINVAL; |
| 1729 | break; |
| 1730 | default: |
| 1731 | /* Unknown state */ |
| 1732 | BUG(); |
| 1733 | } |
| 1734 | |
| 1735 | return ret; |
| 1736 | } |
| 1737 | |
| 1738 | static int __init iommu_go_to_state(enum iommu_init_state state) |
| 1739 | { |
| 1740 | int ret = 0; |
| 1741 | |
| 1742 | while (init_state != state) { |
| 1743 | ret = state_next(); |
| 1744 | if (init_state == IOMMU_NOT_FOUND || |
| 1745 | init_state == IOMMU_INIT_ERROR) |
| 1746 | break; |
| 1747 | } |
| 1748 | |
| 1749 | return ret; |
| 1750 | } |
| 1751 | |
| 1752 | |
| 1753 | |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1754 | /* |
| 1755 | * This is the core init function for AMD IOMMU hardware in the system. |
| 1756 | * This function is called from the generic x86 DMA layer initialization |
| 1757 | * code. |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1758 | */ |
| 1759 | static int __init amd_iommu_init(void) |
| 1760 | { |
Joerg Roedel | 2c0ae17 | 2012-06-12 15:59:30 +0200 | [diff] [blame] | 1761 | int ret; |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1762 | |
Joerg Roedel | 2c0ae17 | 2012-06-12 15:59:30 +0200 | [diff] [blame] | 1763 | ret = iommu_go_to_state(IOMMU_INITIALIZED); |
| 1764 | if (ret) { |
| 1765 | disable_iommus(); |
| 1766 | free_on_init_error(); |
| 1767 | } |
Joerg Roedel | 8704a1b | 2012-03-01 15:57:53 +0100 | [diff] [blame] | 1768 | |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1769 | return ret; |
Joerg Roedel | fe74c9c | 2008-06-26 21:27:50 +0200 | [diff] [blame] | 1770 | } |
| 1771 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1772 | /**************************************************************************** |
| 1773 | * |
| 1774 | * Early detect code. This code runs at IOMMU detection time in the DMA |
| 1775 | * layer. It just looks if there is an IVRS ACPI table to detect AMD |
| 1776 | * IOMMUs |
| 1777 | * |
| 1778 | ****************************************************************************/ |
Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 1779 | int __init amd_iommu_detect(void) |
Joerg Roedel | ae7877d | 2008-06-26 21:27:51 +0200 | [diff] [blame] | 1780 | { |
Joerg Roedel | 2c0ae17 | 2012-06-12 15:59:30 +0200 | [diff] [blame] | 1781 | int ret; |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1782 | |
FUJITA Tomonori | 75f1cdf | 2009-11-10 19:46:20 +0900 | [diff] [blame] | 1783 | if (no_iommu || (iommu_detected && !gart_iommu_aperture)) |
Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 1784 | return -ENODEV; |
Joerg Roedel | ae7877d | 2008-06-26 21:27:51 +0200 | [diff] [blame] | 1785 | |
Joerg Roedel | a523572 | 2010-05-11 17:12:33 +0200 | [diff] [blame] | 1786 | if (amd_iommu_disabled) |
Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 1787 | return -ENODEV; |
Joerg Roedel | a523572 | 2010-05-11 17:12:33 +0200 | [diff] [blame] | 1788 | |
Joerg Roedel | 2c0ae17 | 2012-06-12 15:59:30 +0200 | [diff] [blame] | 1789 | ret = iommu_go_to_state(IOMMU_IVRS_DETECTED); |
| 1790 | if (ret) |
| 1791 | return ret; |
Linus Torvalds | 11bd04f | 2009-12-11 12:18:16 -0800 | [diff] [blame] | 1792 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1793 | amd_iommu_detected = true; |
| 1794 | iommu_detected = 1; |
| 1795 | x86_init.iommu.iommu_init = amd_iommu_init; |
| 1796 | |
Joerg Roedel | 02f3b3f | 2012-06-11 17:45:25 +0200 | [diff] [blame] | 1797 | return 0; |
Joerg Roedel | ae7877d | 2008-06-26 21:27:51 +0200 | [diff] [blame] | 1798 | } |
| 1799 | |
Joerg Roedel | b65233a | 2008-07-11 17:14:21 +0200 | [diff] [blame] | 1800 | /**************************************************************************** |
| 1801 | * |
| 1802 | * Parsing functions for the AMD IOMMU specific kernel command line |
| 1803 | * options. |
| 1804 | * |
| 1805 | ****************************************************************************/ |
| 1806 | |
Joerg Roedel | fefda11 | 2009-05-20 12:21:42 +0200 | [diff] [blame] | 1807 | static int __init parse_amd_iommu_dump(char *str) |
| 1808 | { |
| 1809 | amd_iommu_dump = true; |
| 1810 | |
| 1811 | return 1; |
| 1812 | } |
| 1813 | |
Joerg Roedel | 918ad6c | 2008-06-26 21:27:52 +0200 | [diff] [blame] | 1814 | static int __init parse_amd_iommu_options(char *str) |
| 1815 | { |
| 1816 | for (; *str; ++str) { |
Joerg Roedel | 695b567 | 2008-11-17 15:16:43 +0100 | [diff] [blame] | 1817 | if (strncmp(str, "fullflush", 9) == 0) |
FUJITA Tomonori | afa9fdc | 2008-09-20 01:23:30 +0900 | [diff] [blame] | 1818 | amd_iommu_unmap_flush = true; |
Joerg Roedel | a523572 | 2010-05-11 17:12:33 +0200 | [diff] [blame] | 1819 | if (strncmp(str, "off", 3) == 0) |
| 1820 | amd_iommu_disabled = true; |
Joerg Roedel | 5abcdba | 2011-12-01 15:49:45 +0100 | [diff] [blame] | 1821 | if (strncmp(str, "force_isolation", 15) == 0) |
| 1822 | amd_iommu_force_isolation = true; |
Joerg Roedel | 918ad6c | 2008-06-26 21:27:52 +0200 | [diff] [blame] | 1823 | } |
| 1824 | |
| 1825 | return 1; |
| 1826 | } |
| 1827 | |
Joerg Roedel | fefda11 | 2009-05-20 12:21:42 +0200 | [diff] [blame] | 1828 | __setup("amd_iommu_dump", parse_amd_iommu_dump); |
Joerg Roedel | 918ad6c | 2008-06-26 21:27:52 +0200 | [diff] [blame] | 1829 | __setup("amd_iommu=", parse_amd_iommu_options); |
Konrad Rzeszutek Wilk | 22e6daf | 2010-08-26 13:58:03 -0400 | [diff] [blame] | 1830 | |
| 1831 | IOMMU_INIT_FINISH(amd_iommu_detect, |
| 1832 | gart_iommu_hole_init, |
Joerg Roedel | 98f1ad2 | 2012-07-06 13:28:37 +0200 | [diff] [blame] | 1833 | NULL, |
| 1834 | NULL); |
Joerg Roedel | 400a28a | 2011-11-28 15:11:02 +0100 | [diff] [blame] | 1835 | |
| 1836 | bool amd_iommu_v2_supported(void) |
| 1837 | { |
| 1838 | return amd_iommu_v2_present; |
| 1839 | } |
| 1840 | EXPORT_SYMBOL(amd_iommu_v2_supported); |