blob: 19fa734a9a793a7e86c1913b67a50a93be671f53 [file] [log] [blame]
Sandeep Singh4f567b92020-10-10 01:31:36 +05301// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * AMD MP2 PCIe communication driver
Basavaraj Natikarf75203c2021-09-23 17:59:30 +05304 * Copyright 2020-2021 Advanced Micro Devices, Inc.
Sandeep Singh4f567b92020-10-10 01:31:36 +05305 *
6 * Authors: Shyam Sundar S K <Shyam-sundar.S-k@amd.com>
7 * Sandeep Singh <Sandeep.singh@amd.com>
Basavaraj Natikarf75203c2021-09-23 17:59:30 +05308 * Basavaraj Natikar <Basavaraj.Natikar@amd.com>
Sandeep Singh4f567b92020-10-10 01:31:36 +05309 */
10
11#include <linux/bitops.h>
12#include <linux/delay.h>
13#include <linux/dma-mapping.h>
Hans de Goede25615e42021-01-28 13:12:19 +010014#include <linux/dmi.h>
Sandeep Singh4f567b92020-10-10 01:31:36 +053015#include <linux/interrupt.h>
16#include <linux/io-64-nonatomic-lo-hi.h>
Basavaraj Natikar173709f2021-08-02 19:33:38 +053017#include <linux/iopoll.h>
Sandeep Singh4f567b92020-10-10 01:31:36 +053018#include <linux/module.h>
19#include <linux/slab.h>
20
21#include "amd_sfh_pcie.h"
22
23#define DRIVER_NAME "pcie_mp2_amd"
24#define DRIVER_DESC "AMD(R) PCIe MP2 Communication Driver"
25
Sandeep Singh4b393f02020-10-28 14:30:10 +053026#define ACEL_EN BIT(0)
27#define GYRO_EN BIT(1)
Hans de Goede952f7d12021-01-28 13:12:18 +010028#define MAGNO_EN BIT(2)
Basavaraj Natikar24a31ea2021-06-18 13:48:38 +053029#define HPD_EN BIT(16)
Sandeep Singh4f567b92020-10-10 01:31:36 +053030#define ALS_EN BIT(19)
31
Hans de Goede952f7d12021-01-28 13:12:18 +010032static int sensor_mask_override = -1;
33module_param_named(sensor_mask, sensor_mask_override, int, 0444);
34MODULE_PARM_DESC(sensor_mask, "override the detected sensors mask");
35
Basavaraj Natikar173709f2021-08-02 19:33:38 +053036static int amd_sfh_wait_response_v2(struct amd_mp2_dev *mp2, u8 sid, u32 sensor_sts)
37{
38 union cmd_response cmd_resp;
39
Basavaraj Natikara7072c02022-01-31 22:48:32 +053040 /* Get response with status within a max of 1600 ms timeout */
Basavaraj Natikar173709f2021-08-02 19:33:38 +053041 if (!readl_poll_timeout(mp2->mmio + AMD_P2C_MSG(0), cmd_resp.resp,
42 (cmd_resp.response_v2.response == sensor_sts &&
43 cmd_resp.response_v2.status == 0 && (sid == 0xff ||
Basavaraj Natikara7072c02022-01-31 22:48:32 +053044 cmd_resp.response_v2.sensor_id == sid)), 500, 1600000))
Basavaraj Natikar173709f2021-08-02 19:33:38 +053045 return cmd_resp.response_v2.response;
46
47 return SENSOR_DISABLED;
48}
49
Basavaraj Natikarf2644812021-06-18 13:48:36 +053050static void amd_start_sensor_v2(struct amd_mp2_dev *privdata, struct amd_mp2_sensor_info info)
51{
52 union sfh_cmd_base cmd_base;
53
54 cmd_base.ul = 0;
55 cmd_base.cmd_v2.cmd_id = ENABLE_SENSOR;
Basavaraj Natikarb3006672022-02-08 17:51:10 +053056 cmd_base.cmd_v2.intr_disable = 1;
Basavaraj Natikarf2644812021-06-18 13:48:36 +053057 cmd_base.cmd_v2.period = info.period;
58 cmd_base.cmd_v2.sensor_id = info.sensor_idx;
59 cmd_base.cmd_v2.length = 16;
60
61 if (info.sensor_idx == als_idx)
62 cmd_base.cmd_v2.mem_type = USE_C2P_REG;
63
64 writeq(info.dma_address, privdata->mmio + AMD_C2P_MSG1);
65 writel(cmd_base.ul, privdata->mmio + AMD_C2P_MSG0);
66}
67
68static void amd_stop_sensor_v2(struct amd_mp2_dev *privdata, u16 sensor_idx)
69{
70 union sfh_cmd_base cmd_base;
71
72 cmd_base.ul = 0;
73 cmd_base.cmd_v2.cmd_id = DISABLE_SENSOR;
Basavaraj Natikarb3006672022-02-08 17:51:10 +053074 cmd_base.cmd_v2.intr_disable = 1;
Basavaraj Natikarf2644812021-06-18 13:48:36 +053075 cmd_base.cmd_v2.period = 0;
76 cmd_base.cmd_v2.sensor_id = sensor_idx;
77 cmd_base.cmd_v2.length = 16;
78
Dylan MacKenzie8aa63482021-07-13 16:31:07 -070079 writeq(0x0, privdata->mmio + AMD_C2P_MSG1);
Basavaraj Natikarf2644812021-06-18 13:48:36 +053080 writel(cmd_base.ul, privdata->mmio + AMD_C2P_MSG0);
81}
82
83static void amd_stop_all_sensor_v2(struct amd_mp2_dev *privdata)
84{
85 union sfh_cmd_base cmd_base;
86
87 cmd_base.cmd_v2.cmd_id = STOP_ALL_SENSORS;
Basavaraj Natikarb3006672022-02-08 17:51:10 +053088 cmd_base.cmd_v2.intr_disable = 1;
Basavaraj Natikarf2644812021-06-18 13:48:36 +053089 cmd_base.cmd_v2.period = 0;
90 cmd_base.cmd_v2.sensor_id = 0;
91
92 writel(cmd_base.ul, privdata->mmio + AMD_C2P_MSG0);
93}
94
Basavaraj Natikarfb75a372022-02-08 17:51:11 +053095static void amd_sfh_clear_intr_v2(struct amd_mp2_dev *privdata)
96{
97 if (readl(privdata->mmio + AMD_P2C_MSG(4))) {
98 writel(0, privdata->mmio + AMD_P2C_MSG(4));
99 writel(0xf, privdata->mmio + AMD_P2C_MSG(5));
100 }
101}
102
103static void amd_sfh_clear_intr(struct amd_mp2_dev *privdata)
104{
105 if (privdata->mp2_ops->clear_intr)
106 privdata->mp2_ops->clear_intr(privdata);
107}
108
Basavaraj Natikar7f016b32022-02-08 17:51:12 +0530109static irqreturn_t amd_sfh_irq_handler(int irq, void *data)
110{
111 amd_sfh_clear_intr(data);
112
113 return IRQ_HANDLED;
114}
115
116static int amd_sfh_irq_init_v2(struct amd_mp2_dev *privdata)
117{
118 int rc;
119
120 pci_intx(privdata->pdev, true);
121
122 rc = devm_request_irq(&privdata->pdev->dev, privdata->pdev->irq,
123 amd_sfh_irq_handler, 0, DRIVER_NAME, privdata);
124 if (rc) {
125 dev_err(&privdata->pdev->dev, "failed to request irq %d err=%d\n",
126 privdata->pdev->irq, rc);
127 return rc;
128 }
129
130 return 0;
131}
132
Sandeep Singh4f567b92020-10-10 01:31:36 +0530133void amd_start_sensor(struct amd_mp2_dev *privdata, struct amd_mp2_sensor_info info)
134{
135 union sfh_cmd_param cmd_param;
136 union sfh_cmd_base cmd_base;
137
138 /* fill up command register */
139 memset(&cmd_base, 0, sizeof(cmd_base));
140 cmd_base.s.cmd_id = ENABLE_SENSOR;
141 cmd_base.s.period = info.period;
142 cmd_base.s.sensor_id = info.sensor_idx;
143
144 /* fill up command param register */
145 memset(&cmd_param, 0, sizeof(cmd_param));
146 cmd_param.s.buf_layout = 1;
147 cmd_param.s.buf_length = 16;
148
Arnd Bergmannde304912021-01-03 14:53:55 +0100149 writeq(info.dma_address, privdata->mmio + AMD_C2P_MSG2);
Sandeep Singh4f567b92020-10-10 01:31:36 +0530150 writel(cmd_param.ul, privdata->mmio + AMD_C2P_MSG1);
151 writel(cmd_base.ul, privdata->mmio + AMD_C2P_MSG0);
152}
153
154void amd_stop_sensor(struct amd_mp2_dev *privdata, u16 sensor_idx)
155{
156 union sfh_cmd_base cmd_base;
157
158 /* fill up command register */
159 memset(&cmd_base, 0, sizeof(cmd_base));
160 cmd_base.s.cmd_id = DISABLE_SENSOR;
161 cmd_base.s.period = 0;
162 cmd_base.s.sensor_id = sensor_idx;
163
164 writeq(0x0, privdata->mmio + AMD_C2P_MSG2);
165 writel(cmd_base.ul, privdata->mmio + AMD_C2P_MSG0);
166}
167
168void amd_stop_all_sensors(struct amd_mp2_dev *privdata)
169{
170 union sfh_cmd_base cmd_base;
171
172 /* fill up command register */
173 memset(&cmd_base, 0, sizeof(cmd_base));
174 cmd_base.s.cmd_id = STOP_ALL_SENSORS;
175 cmd_base.s.period = 0;
176 cmd_base.s.sensor_id = 0;
177
178 writel(cmd_base.ul, privdata->mmio + AMD_C2P_MSG0);
179}
180
Hans de Goede25615e42021-01-28 13:12:19 +0100181static const struct dmi_system_id dmi_sensor_mask_overrides[] = {
182 {
183 .matches = {
184 DMI_MATCH(DMI_PRODUCT_NAME, "HP ENVY x360 Convertible 13-ag0xxx"),
185 },
186 .driver_data = (void *)(ACEL_EN | MAGNO_EN),
187 },
188 {
189 .matches = {
190 DMI_MATCH(DMI_PRODUCT_NAME, "HP ENVY x360 Convertible 15-cp0xxx"),
191 },
192 .driver_data = (void *)(ACEL_EN | MAGNO_EN),
193 },
194 { }
195};
196
Sandeep Singh4f567b92020-10-10 01:31:36 +0530197int amd_mp2_get_sensor_num(struct amd_mp2_dev *privdata, u8 *sensor_id)
198{
199 int activestatus, num_of_sensors = 0;
Hans de Goede25615e42021-01-28 13:12:19 +0100200 const struct dmi_system_id *dmi_id;
Sandeep Singh4f567b92020-10-10 01:31:36 +0530201
Hans de Goede25615e42021-01-28 13:12:19 +0100202 if (sensor_mask_override == -1) {
203 dmi_id = dmi_first_match(dmi_sensor_mask_overrides);
204 if (dmi_id)
205 sensor_mask_override = (long)dmi_id->driver_data;
206 }
207
Hans de Goede952f7d12021-01-28 13:12:18 +0100208 if (sensor_mask_override >= 0) {
209 activestatus = sensor_mask_override;
210 } else {
Basavaraj Natikarf2644812021-06-18 13:48:36 +0530211 activestatus = privdata->mp2_acs >> 4;
Hans de Goede952f7d12021-01-28 13:12:18 +0100212 }
Hans de Goedea9e54f42021-01-28 13:12:17 +0100213
Sandeep Singh4f567b92020-10-10 01:31:36 +0530214 if (ACEL_EN & activestatus)
215 sensor_id[num_of_sensors++] = accel_idx;
216
217 if (GYRO_EN & activestatus)
218 sensor_id[num_of_sensors++] = gyro_idx;
219
220 if (MAGNO_EN & activestatus)
221 sensor_id[num_of_sensors++] = mag_idx;
222
223 if (ALS_EN & activestatus)
224 sensor_id[num_of_sensors++] = als_idx;
225
Basavaraj Natikar24a31ea2021-06-18 13:48:38 +0530226 if (HPD_EN & activestatus)
227 sensor_id[num_of_sensors++] = HPD_IDX;
228
Sandeep Singh4f567b92020-10-10 01:31:36 +0530229 return num_of_sensors;
230}
231
232static void amd_mp2_pci_remove(void *privdata)
233{
Basavaraj Natikarf2644812021-06-18 13:48:36 +0530234 struct amd_mp2_dev *mp2 = privdata;
Sandeep Singh4f567b92020-10-10 01:31:36 +0530235 amd_sfh_hid_client_deinit(privdata);
Basavaraj Natikarf2644812021-06-18 13:48:36 +0530236 mp2->mp2_ops->stop_all(mp2);
Basavaraj Natikar7f016b32022-02-08 17:51:12 +0530237 pci_intx(mp2->pdev, false);
Basavaraj Natikarfb75a372022-02-08 17:51:11 +0530238 amd_sfh_clear_intr(mp2);
Basavaraj Natikarf2644812021-06-18 13:48:36 +0530239}
240
241static const struct amd_mp2_ops amd_sfh_ops_v2 = {
242 .start = amd_start_sensor_v2,
243 .stop = amd_stop_sensor_v2,
244 .stop_all = amd_stop_all_sensor_v2,
Basavaraj Natikar173709f2021-08-02 19:33:38 +0530245 .response = amd_sfh_wait_response_v2,
Basavaraj Natikarfb75a372022-02-08 17:51:11 +0530246 .clear_intr = amd_sfh_clear_intr_v2,
Basavaraj Natikar7f016b32022-02-08 17:51:12 +0530247 .init_intr = amd_sfh_irq_init_v2,
Basavaraj Natikarf2644812021-06-18 13:48:36 +0530248};
249
250static const struct amd_mp2_ops amd_sfh_ops = {
251 .start = amd_start_sensor,
252 .stop = amd_stop_sensor,
253 .stop_all = amd_stop_all_sensors,
254};
255
256static void mp2_select_ops(struct amd_mp2_dev *privdata)
257{
258 u8 acs;
259
260 privdata->mp2_acs = readl(privdata->mmio + AMD_P2C_MSG3);
261 acs = privdata->mp2_acs & GENMASK(3, 0);
262
263 switch (acs) {
264 case V2_STATUS:
265 privdata->mp2_ops = &amd_sfh_ops_v2;
266 break;
267 default:
268 privdata->mp2_ops = &amd_sfh_ops;
269 break;
270 }
Sandeep Singh4f567b92020-10-10 01:31:36 +0530271}
272
Basavaraj Natikar7f016b32022-02-08 17:51:12 +0530273static int amd_sfh_irq_init(struct amd_mp2_dev *privdata)
274{
275 if (privdata->mp2_ops->init_intr)
276 return privdata->mp2_ops->init_intr(privdata);
277
278 return 0;
279}
280
Sandeep Singh4f567b92020-10-10 01:31:36 +0530281static int amd_mp2_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
282{
283 struct amd_mp2_dev *privdata;
284 int rc;
285
286 privdata = devm_kzalloc(&pdev->dev, sizeof(*privdata), GFP_KERNEL);
287 if (!privdata)
288 return -ENOMEM;
289
290 privdata->pdev = pdev;
Basavaraj Natikarba70a4f2021-09-23 17:59:29 +0530291 dev_set_drvdata(&pdev->dev, privdata);
Sandeep Singh4f567b92020-10-10 01:31:36 +0530292 rc = pcim_enable_device(pdev);
293 if (rc)
294 return rc;
295
296 rc = pcim_iomap_regions(pdev, BIT(2), DRIVER_NAME);
297 if (rc)
298 return rc;
299
300 privdata->mmio = pcim_iomap_table(pdev)[2];
301 pci_set_master(pdev);
Basavaraj Natikarc45d2b52021-09-23 17:59:28 +0530302 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
Sandeep Singh4f567b92020-10-10 01:31:36 +0530303 if (rc) {
Basavaraj Natikarc45d2b52021-09-23 17:59:28 +0530304 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
305 if (rc) {
306 dev_err(&pdev->dev, "failed to set DMA mask\n");
307 return rc;
308 }
Sandeep Singh4f567b92020-10-10 01:31:36 +0530309 }
Basavaraj Natikar0aad9c92021-06-18 13:48:37 +0530310
311 privdata->cl_data = devm_kzalloc(&pdev->dev, sizeof(struct amdtp_cl_data), GFP_KERNEL);
312 if (!privdata->cl_data)
313 return -ENOMEM;
314
Basavaraj Natikar88a04042021-09-23 17:59:27 +0530315 mp2_select_ops(privdata);
316
Basavaraj Natikar7f016b32022-02-08 17:51:12 +0530317 rc = amd_sfh_irq_init(privdata);
318 if (rc) {
319 dev_err(&pdev->dev, "amd_sfh_irq_init failed\n");
320 return rc;
321 }
322
Basavaraj Natikar88a04042021-09-23 17:59:27 +0530323 rc = amd_sfh_hid_client_init(privdata);
Basavaraj Natikarfb75a372022-02-08 17:51:11 +0530324 if (rc) {
325 amd_sfh_clear_intr(privdata);
326 dev_err(&pdev->dev, "amd_sfh_hid_client_init failed\n");
Sandeep Singh4f567b92020-10-10 01:31:36 +0530327 return rc;
Basavaraj Natikarfb75a372022-02-08 17:51:11 +0530328 }
329
330 amd_sfh_clear_intr(privdata);
Sandeep Singh4f567b92020-10-10 01:31:36 +0530331
Basavaraj Natikar88a04042021-09-23 17:59:27 +0530332 return devm_add_action_or_reset(&pdev->dev, amd_mp2_pci_remove, privdata);
Sandeep Singh4f567b92020-10-10 01:31:36 +0530333}
334
Basavaraj Natikar0873d1a2021-08-02 19:33:40 +0530335static int __maybe_unused amd_mp2_pci_resume(struct device *dev)
336{
Basavaraj Natikarba70a4f2021-09-23 17:59:29 +0530337 struct amd_mp2_dev *mp2 = dev_get_drvdata(dev);
Basavaraj Natikar0873d1a2021-08-02 19:33:40 +0530338 struct amdtp_cl_data *cl_data = mp2->cl_data;
339 struct amd_mp2_sensor_info info;
340 int i, status;
341
342 for (i = 0; i < cl_data->num_hid_devices; i++) {
343 if (cl_data->sensor_sts[i] == SENSOR_DISABLED) {
344 info.period = AMD_SFH_IDLE_LOOP;
345 info.sensor_idx = cl_data->sensor_idx[i];
346 info.dma_address = cl_data->sensor_dma_addr[i];
347 mp2->mp2_ops->start(mp2, info);
348 status = amd_sfh_wait_for_response
349 (mp2, cl_data->sensor_idx[i], SENSOR_ENABLED);
350 if (status == SENSOR_ENABLED)
351 cl_data->sensor_sts[i] = SENSOR_ENABLED;
Basavaraj Natikare6657752021-08-02 19:33:41 +0530352 dev_dbg(dev, "resume sid 0x%x status 0x%x\n",
353 cl_data->sensor_idx[i], cl_data->sensor_sts[i]);
Basavaraj Natikar0873d1a2021-08-02 19:33:40 +0530354 }
355 }
356
Basavaraj Natikar0cf74232022-02-08 17:51:08 +0530357 schedule_delayed_work(&cl_data->work_buffer, msecs_to_jiffies(AMD_SFH_IDLE_LOOP));
Basavaraj Natikarfb75a372022-02-08 17:51:11 +0530358 amd_sfh_clear_intr(mp2);
Basavaraj Natikar0cf74232022-02-08 17:51:08 +0530359
Basavaraj Natikar0873d1a2021-08-02 19:33:40 +0530360 return 0;
361}
362
363static int __maybe_unused amd_mp2_pci_suspend(struct device *dev)
364{
Basavaraj Natikarba70a4f2021-09-23 17:59:29 +0530365 struct amd_mp2_dev *mp2 = dev_get_drvdata(dev);
Basavaraj Natikar0873d1a2021-08-02 19:33:40 +0530366 struct amdtp_cl_data *cl_data = mp2->cl_data;
367 int i, status;
368
369 for (i = 0; i < cl_data->num_hid_devices; i++) {
370 if (cl_data->sensor_idx[i] != HPD_IDX &&
371 cl_data->sensor_sts[i] == SENSOR_ENABLED) {
372 mp2->mp2_ops->stop(mp2, cl_data->sensor_idx[i]);
373 status = amd_sfh_wait_for_response
374 (mp2, cl_data->sensor_idx[i], SENSOR_DISABLED);
375 if (status != SENSOR_ENABLED)
376 cl_data->sensor_sts[i] = SENSOR_DISABLED;
Basavaraj Natikare6657752021-08-02 19:33:41 +0530377 dev_dbg(dev, "suspend sid 0x%x status 0x%x\n",
378 cl_data->sensor_idx[i], cl_data->sensor_sts[i]);
Basavaraj Natikar0873d1a2021-08-02 19:33:40 +0530379 }
380 }
381
Basavaraj Natikar0cf74232022-02-08 17:51:08 +0530382 cancel_delayed_work_sync(&cl_data->work_buffer);
Basavaraj Natikarfb75a372022-02-08 17:51:11 +0530383 amd_sfh_clear_intr(mp2);
Basavaraj Natikar0cf74232022-02-08 17:51:08 +0530384
Basavaraj Natikar0873d1a2021-08-02 19:33:40 +0530385 return 0;
386}
387
388static SIMPLE_DEV_PM_OPS(amd_mp2_pm_ops, amd_mp2_pci_suspend,
389 amd_mp2_pci_resume);
390
Sandeep Singh4f567b92020-10-10 01:31:36 +0530391static const struct pci_device_id amd_mp2_pci_tbl[] = {
392 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_MP2) },
393 { }
394};
395MODULE_DEVICE_TABLE(pci, amd_mp2_pci_tbl);
396
397static struct pci_driver amd_mp2_pci_driver = {
398 .name = DRIVER_NAME,
399 .id_table = amd_mp2_pci_tbl,
400 .probe = amd_mp2_pci_probe,
Basavaraj Natikar0873d1a2021-08-02 19:33:40 +0530401 .driver.pm = &amd_mp2_pm_ops,
Sandeep Singh4f567b92020-10-10 01:31:36 +0530402};
403module_pci_driver(amd_mp2_pci_driver);
404
405MODULE_DESCRIPTION(DRIVER_DESC);
406MODULE_LICENSE("Dual BSD/GPL");
407MODULE_AUTHOR("Shyam Sundar S K <Shyam-sundar.S-k@amd.com>");
408MODULE_AUTHOR("Sandeep Singh <Sandeep.singh@amd.com>");
Basavaraj Natikarf75203c2021-09-23 17:59:30 +0530409MODULE_AUTHOR("Basavaraj Natikar <Basavaraj.Natikar@amd.com>");