blob: a9d2de403c0c4233f80593f05823eea886ee1a8e [file] [log] [blame]
Thomas Gleixnerb886d83c2019-06-01 10:08:55 +02001// SPDX-License-Identifier: GPL-2.0-only
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04002/*
3 * CPPC (Collaborative Processor Performance Control) methods used by CPUfreq drivers.
4 *
5 * (C) Copyright 2014, 2015 Linaro Ltd.
6 * Author: Ashwin Chaugule <ashwin.chaugule@linaro.org>
7 *
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04008 * CPPC describes a few methods for controlling CPU performance using
9 * information from a per CPU table called CPC. This table is described in
10 * the ACPI v5.0+ specification. The table consists of a list of
11 * registers which may be memory mapped or hardware registers and also may
12 * include some static integer values.
13 *
14 * CPU performance is on an abstract continuous scale as against a discretized
15 * P-state scale which is tied to CPU frequency only. In brief, the basic
16 * operation involves:
17 *
18 * - OS makes a CPU performance request. (Can provide min and max bounds)
19 *
20 * - Platform (such as BMC) is free to optimize request within requested bounds
21 * depending on power/thermal budgets etc.
22 *
23 * - Platform conveys its decision back to OS
24 *
25 * The communication between OS and platform occurs through another medium
26 * called (PCC) Platform Communication Channel. This is a generic mailbox like
27 * mechanism which includes doorbell semantics to indicate register updates.
28 * See drivers/mailbox/pcc.c for details on PCC.
29 *
30 * Finer details about the PCC and CPPC spec are available in the ACPI v5.1 and
31 * above specifications.
32 */
33
34#define pr_fmt(fmt) "ACPI CPPC: " fmt
35
Ashwin Chaugule337aadf2015-10-02 10:01:19 -040036#include <linux/delay.h>
Prakash, Prashanth58e1c032018-04-24 17:10:02 -060037#include <linux/iopoll.h>
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -070038#include <linux/ktime.h>
Prakash, Prashanth80b82862016-08-16 14:39:40 -060039#include <linux/rwsem.h>
40#include <linux/wait.h>
Nathan Fontenot41ea6672020-11-12 19:26:12 +010041#include <linux/topology.h>
Ashwin Chaugule337aadf2015-10-02 10:01:19 -040042
43#include <acpi/cppc_acpi.h>
Prakash, Prashanth80b82862016-08-16 14:39:40 -060044
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060045struct cppc_pcc_data {
Sudeep Holla7b6da7f2021-09-17 14:33:50 +010046 struct pcc_mbox_chan *pcc_channel;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060047 void __iomem *pcc_comm_addr;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060048 bool pcc_channel_acquired;
Prakash, Prashanth58e1c032018-04-24 17:10:02 -060049 unsigned int deadline_us;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060050 unsigned int pcc_mpar, pcc_mrtt, pcc_nominal;
Prakash, Prashanth80b82862016-08-16 14:39:40 -060051
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060052 bool pending_pcc_write_cmd; /* Any pending/batched PCC write cmds? */
Prakash, Prashanth139aee72016-08-16 14:39:44 -060053 bool platform_owns_pcc; /* Ownership of PCC subspace */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060054 unsigned int pcc_write_cnt; /* Running count of PCC write commands */
Prakash, Prashanth80b82862016-08-16 14:39:40 -060055
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060056 /*
57 * Lock to provide controlled access to the PCC channel.
58 *
59 * For performance critical usecases(currently cppc_set_perf)
60 * We need to take read_lock and check if channel belongs to OSPM
61 * before reading or writing to PCC subspace
62 * We need to take write_lock before transferring the channel
63 * ownership to the platform via a Doorbell
64 * This allows us to batch a number of CPPC requests if they happen
65 * to originate in about the same time
66 *
67 * For non-performance critical usecases(init)
68 * Take write_lock for all purposes which gives exclusive access
69 */
70 struct rw_semaphore pcc_lock;
Prakash, Prashanth80b82862016-08-16 14:39:40 -060071
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060072 /* Wait queue for CPUs whose requests were batched */
73 wait_queue_head_t pcc_write_wait_q;
George Cherian85b14072017-10-11 08:54:58 +000074 ktime_t last_cmd_cmpl_time;
75 ktime_t last_mpar_reset;
76 int mpar_count;
77 int refcount;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060078};
79
Bjorn Helgaas603fadf2019-03-25 13:34:00 -050080/* Array to represent the PCC channel per subspace ID */
George Cherian85b14072017-10-11 08:54:58 +000081static struct cppc_pcc_data *pcc_data[MAX_PCC_SUBSPACES];
Bjorn Helgaas603fadf2019-03-25 13:34:00 -050082/* The cpu_pcc_subspace_idx contains per CPU subspace ID */
George Cherian85b14072017-10-11 08:54:58 +000083static DEFINE_PER_CPU(int, cpu_pcc_subspace_idx);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -040084
85/*
86 * The cpc_desc structure contains the ACPI register details
87 * as described in the per CPU _CPC tables. The details
88 * include the type of register (e.g. PCC, System IO, FFH etc.)
89 * and destination addresses which lets us READ/WRITE CPU performance
90 * information using the appropriate I/O methods.
91 */
92static DEFINE_PER_CPU(struct cpc_desc *, cpc_desc_ptr);
93
Prakash, Prashanth77e3d862016-02-17 13:21:00 -070094/* pcc mapped address + header size + offset within PCC subspace */
George Cherian85b14072017-10-11 08:54:58 +000095#define GET_PCC_VADDR(offs, pcc_ss_id) (pcc_data[pcc_ss_id]->pcc_comm_addr + \
96 0x8 + (offs))
Prakash, Prashanth77e3d862016-02-17 13:21:00 -070097
Stephen Boydad61dd32017-05-08 15:57:50 -070098/* Check if a CPC register is in PCC */
Prakash, Prashanth80b82862016-08-16 14:39:40 -060099#define CPC_IN_PCC(cpc) ((cpc)->type == ACPI_TYPE_BUFFER && \
100 (cpc)->cpc_entry.reg.space_id == \
101 ACPI_ADR_SPACE_PLATFORM_COMM)
102
Tom Saeger935ab852021-03-12 18:55:35 -0700103/* Evaluates to True if reg is a NULL register descriptor */
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600104#define IS_NULL_REG(reg) ((reg)->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY && \
105 (reg)->address == 0 && \
106 (reg)->bit_width == 0 && \
107 (reg)->bit_offset == 0 && \
108 (reg)->access_width == 0)
109
Tom Saeger935ab852021-03-12 18:55:35 -0700110/* Evaluates to True if an optional cpc field is supported */
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600111#define CPC_SUPPORTED(cpc) ((cpc)->type == ACPI_TYPE_INTEGER ? \
112 !!(cpc)->cpc_entry.int_value : \
113 !IS_NULL_REG(&(cpc)->cpc_entry.reg))
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400114/*
115 * Arbitrary Retries in case the remote processor is slow to respond
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700116 * to PCC commands. Keeping it high enough to cover emulators where
117 * the processors run painfully slow.
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400118 */
Gustavo A. R. Silvab52f4512018-02-06 17:36:17 -0600119#define NUM_RETRIES 500ULL
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400120
Steven Noonana2c8f922021-12-24 09:04:57 +0800121#define OVER_16BTS_MASK ~0xFFFFULL
122
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600123#define define_one_cppc_ro(_name) \
Nathan Chancellor2bc62622021-04-07 14:30:48 -0700124static struct kobj_attribute _name = \
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600125__ATTR(_name, 0444, show_##_name, NULL)
126
127#define to_cpc_desc(a) container_of(a, struct cpc_desc, kobj)
128
Prakash, Prashanth2c74d842017-03-29 13:50:00 -0600129#define show_cppc_data(access_fn, struct_name, member_name) \
130 static ssize_t show_##member_name(struct kobject *kobj, \
Nathan Chancellor2bc62622021-04-07 14:30:48 -0700131 struct kobj_attribute *attr, char *buf) \
Prakash, Prashanth2c74d842017-03-29 13:50:00 -0600132 { \
133 struct cpc_desc *cpc_ptr = to_cpc_desc(kobj); \
134 struct struct_name st_name = {0}; \
135 int ret; \
136 \
137 ret = access_fn(cpc_ptr->cpu_id, &st_name); \
138 if (ret) \
139 return ret; \
140 \
141 return scnprintf(buf, PAGE_SIZE, "%llu\n", \
142 (u64)st_name.member_name); \
143 } \
144 define_one_cppc_ro(member_name)
145
146show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, highest_perf);
147show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, lowest_perf);
148show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, nominal_perf);
149show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, lowest_nonlinear_perf);
Prashanth Prakash4773e772018-04-04 12:14:50 -0600150show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, lowest_freq);
151show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, nominal_freq);
152
Prakash, Prashanth2c74d842017-03-29 13:50:00 -0600153show_cppc_data(cppc_get_perf_ctrs, cppc_perf_fb_ctrs, reference_perf);
154show_cppc_data(cppc_get_perf_ctrs, cppc_perf_fb_ctrs, wraparound_time);
155
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600156static ssize_t show_feedback_ctrs(struct kobject *kobj,
Nathan Chancellor2bc62622021-04-07 14:30:48 -0700157 struct kobj_attribute *attr, char *buf)
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600158{
159 struct cpc_desc *cpc_ptr = to_cpc_desc(kobj);
160 struct cppc_perf_fb_ctrs fb_ctrs = {0};
Prakash, Prashanth2c74d842017-03-29 13:50:00 -0600161 int ret;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600162
Prakash, Prashanth2c74d842017-03-29 13:50:00 -0600163 ret = cppc_get_perf_ctrs(cpc_ptr->cpu_id, &fb_ctrs);
164 if (ret)
165 return ret;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600166
167 return scnprintf(buf, PAGE_SIZE, "ref:%llu del:%llu\n",
168 fb_ctrs.reference, fb_ctrs.delivered);
169}
170define_one_cppc_ro(feedback_ctrs);
171
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600172static struct attribute *cppc_attrs[] = {
173 &feedback_ctrs.attr,
174 &reference_perf.attr,
175 &wraparound_time.attr,
Prakash, Prashanth2c74d842017-03-29 13:50:00 -0600176 &highest_perf.attr,
177 &lowest_perf.attr,
178 &lowest_nonlinear_perf.attr,
179 &nominal_perf.attr,
Prashanth Prakash4773e772018-04-04 12:14:50 -0600180 &nominal_freq.attr,
181 &lowest_freq.attr,
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600182 NULL
183};
Greg Kroah-Hartman17f18412021-12-28 14:14:23 +0100184ATTRIBUTE_GROUPS(cppc);
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600185
186static struct kobj_type cppc_ktype = {
187 .sysfs_ops = &kobj_sysfs_ops,
Greg Kroah-Hartman17f18412021-12-28 14:14:23 +0100188 .default_groups = cppc_groups,
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600189};
190
George Cherian85b14072017-10-11 08:54:58 +0000191static int check_pcc_chan(int pcc_ss_id, bool chk_err_bit)
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700192{
Prakash, Prashanth58e1c032018-04-24 17:10:02 -0600193 int ret, status;
George Cherian85b14072017-10-11 08:54:58 +0000194 struct cppc_pcc_data *pcc_ss_data = pcc_data[pcc_ss_id];
195 struct acpi_pcct_shared_memory __iomem *generic_comm_base =
196 pcc_ss_data->pcc_comm_addr;
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700197
George Cherian85b14072017-10-11 08:54:58 +0000198 if (!pcc_ss_data->platform_owns_pcc)
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600199 return 0;
200
Prakash, Prashanth58e1c032018-04-24 17:10:02 -0600201 /*
202 * Poll PCC status register every 3us(delay_us) for maximum of
203 * deadline_us(timeout_us) until PCC command complete bit is set(cond)
204 */
205 ret = readw_relaxed_poll_timeout(&generic_comm_base->status, status,
206 status & PCC_CMD_COMPLETE_MASK, 3,
207 pcc_ss_data->deadline_us);
208
209 if (likely(!ret)) {
210 pcc_ss_data->platform_owns_pcc = false;
211 if (chk_err_bit && (status & PCC_ERROR_MASK))
212 ret = -EIO;
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700213 }
214
Prakash, Prashanth58e1c032018-04-24 17:10:02 -0600215 if (unlikely(ret))
216 pr_err("PCC check channel failed for ss: %d. ret=%d\n",
217 pcc_ss_id, ret);
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600218
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700219 return ret;
220}
221
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600222/*
223 * This function transfers the ownership of the PCC to the platform
224 * So it must be called while holding write_lock(pcc_lock)
225 */
George Cherian85b14072017-10-11 08:54:58 +0000226static int send_pcc_cmd(int pcc_ss_id, u16 cmd)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400227{
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600228 int ret = -EIO, i;
George Cherian85b14072017-10-11 08:54:58 +0000229 struct cppc_pcc_data *pcc_ss_data = pcc_data[pcc_ss_id];
Ionela Voinescu1d9b4ab2021-01-07 11:17:16 +0000230 struct acpi_pcct_shared_memory __iomem *generic_comm_base =
231 pcc_ss_data->pcc_comm_addr;
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700232 unsigned int time_delta;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400233
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700234 /*
235 * For CMD_WRITE we know for a fact the caller should have checked
236 * the channel before writing to PCC space
237 */
238 if (cmd == CMD_READ) {
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600239 /*
240 * If there are pending cpc_writes, then we stole the channel
241 * before write completion, so first send a WRITE command to
242 * platform
243 */
George Cherian85b14072017-10-11 08:54:58 +0000244 if (pcc_ss_data->pending_pcc_write_cmd)
245 send_pcc_cmd(pcc_ss_id, CMD_WRITE);
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600246
George Cherian85b14072017-10-11 08:54:58 +0000247 ret = check_pcc_chan(pcc_ss_id, false);
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700248 if (ret)
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600249 goto end;
250 } else /* CMD_WRITE */
George Cherian85b14072017-10-11 08:54:58 +0000251 pcc_ss_data->pending_pcc_write_cmd = FALSE;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400252
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700253 /*
254 * Handle the Minimum Request Turnaround Time(MRTT)
255 * "The minimum amount of time that OSPM must wait after the completion
256 * of a command before issuing the next command, in microseconds"
257 */
George Cherian85b14072017-10-11 08:54:58 +0000258 if (pcc_ss_data->pcc_mrtt) {
259 time_delta = ktime_us_delta(ktime_get(),
260 pcc_ss_data->last_cmd_cmpl_time);
261 if (pcc_ss_data->pcc_mrtt > time_delta)
262 udelay(pcc_ss_data->pcc_mrtt - time_delta);
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700263 }
264
265 /*
266 * Handle the non-zero Maximum Periodic Access Rate(MPAR)
267 * "The maximum number of periodic requests that the subspace channel can
268 * support, reported in commands per minute. 0 indicates no limitation."
269 *
270 * This parameter should be ideally zero or large enough so that it can
271 * handle maximum number of requests that all the cores in the system can
272 * collectively generate. If it is not, we will follow the spec and just
273 * not send the request to the platform after hitting the MPAR limit in
274 * any 60s window
275 */
George Cherian85b14072017-10-11 08:54:58 +0000276 if (pcc_ss_data->pcc_mpar) {
277 if (pcc_ss_data->mpar_count == 0) {
278 time_delta = ktime_ms_delta(ktime_get(),
279 pcc_ss_data->last_mpar_reset);
280 if ((time_delta < 60 * MSEC_PER_SEC) && pcc_ss_data->last_mpar_reset) {
George Cheriand29abc82018-02-20 11:16:03 +0000281 pr_debug("PCC cmd for subspace %d not sent due to MPAR limit",
282 pcc_ss_id);
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600283 ret = -EIO;
284 goto end;
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700285 }
George Cherian85b14072017-10-11 08:54:58 +0000286 pcc_ss_data->last_mpar_reset = ktime_get();
287 pcc_ss_data->mpar_count = pcc_ss_data->pcc_mpar;
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700288 }
George Cherian85b14072017-10-11 08:54:58 +0000289 pcc_ss_data->mpar_count--;
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700290 }
291
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400292 /* Write to the shared comm region. */
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700293 writew_relaxed(cmd, &generic_comm_base->command);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400294
295 /* Flip CMD COMPLETE bit */
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700296 writew_relaxed(0, &generic_comm_base->status);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400297
George Cherian85b14072017-10-11 08:54:58 +0000298 pcc_ss_data->platform_owns_pcc = true;
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600299
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400300 /* Ring doorbell */
Sudeep Holla7b6da7f2021-09-17 14:33:50 +0100301 ret = mbox_send_message(pcc_ss_data->pcc_channel->mchan, &cmd);
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700302 if (ret < 0) {
George Cheriand29abc82018-02-20 11:16:03 +0000303 pr_err("Err sending PCC mbox message. ss: %d cmd:%d, ret:%d\n",
304 pcc_ss_id, cmd, ret);
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600305 goto end;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400306 }
307
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600308 /* wait for completion and check for PCC errro bit */
George Cherian85b14072017-10-11 08:54:58 +0000309 ret = check_pcc_chan(pcc_ss_id, true);
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600310
George Cherian85b14072017-10-11 08:54:58 +0000311 if (pcc_ss_data->pcc_mrtt)
312 pcc_ss_data->last_cmd_cmpl_time = ktime_get();
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400313
Sudeep Holla7b6da7f2021-09-17 14:33:50 +0100314 if (pcc_ss_data->pcc_channel->mchan->mbox->txdone_irq)
315 mbox_chan_txdone(pcc_ss_data->pcc_channel->mchan, ret);
Hoan Tranb59c4b32016-09-14 10:54:58 -0700316 else
Sudeep Holla7b6da7f2021-09-17 14:33:50 +0100317 mbox_client_txdone(pcc_ss_data->pcc_channel->mchan, ret);
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600318
319end:
320 if (cmd == CMD_WRITE) {
321 if (unlikely(ret)) {
322 for_each_possible_cpu(i) {
323 struct cpc_desc *desc = per_cpu(cpc_desc_ptr, i);
Xiaofei Tane69ae672021-03-27 20:08:20 +0800324
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600325 if (!desc)
326 continue;
327
George Cherian85b14072017-10-11 08:54:58 +0000328 if (desc->write_cmd_id == pcc_ss_data->pcc_write_cnt)
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600329 desc->write_cmd_status = ret;
330 }
331 }
George Cherian85b14072017-10-11 08:54:58 +0000332 pcc_ss_data->pcc_write_cnt++;
333 wake_up_all(&pcc_ss_data->pcc_write_wait_q);
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600334 }
335
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700336 return ret;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400337}
338
339static void cppc_chan_tx_done(struct mbox_client *cl, void *msg, int ret)
340{
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700341 if (ret < 0)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400342 pr_debug("TX did not complete: CMD sent:%x, ret:%d\n",
343 *(u16 *)msg, ret);
344 else
345 pr_debug("TX completed. CMD sent:%x, ret:%d\n",
346 *(u16 *)msg, ret);
347}
348
Zou Wei5c447c12020-04-23 15:21:58 +0800349static struct mbox_client cppc_mbox_cl = {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400350 .tx_done = cppc_chan_tx_done,
351 .knows_txdone = true,
352};
353
354static int acpi_get_psd(struct cpc_desc *cpc_ptr, acpi_handle handle)
355{
356 int result = -EFAULT;
357 acpi_status status = AE_OK;
358 struct acpi_buffer buffer = {ACPI_ALLOCATE_BUFFER, NULL};
359 struct acpi_buffer format = {sizeof("NNNNN"), "NNNNN"};
360 struct acpi_buffer state = {0, NULL};
361 union acpi_object *psd = NULL;
362 struct acpi_psd_package *pdomain;
363
Al Stone4c4cdc42019-08-27 18:21:20 -0600364 status = acpi_evaluate_object_typed(handle, "_PSD", NULL,
365 &buffer, ACPI_TYPE_PACKAGE);
366 if (status == AE_NOT_FOUND) /* _PSD is optional */
367 return 0;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400368 if (ACPI_FAILURE(status))
369 return -ENODEV;
370
371 psd = buffer.pointer;
372 if (!psd || psd->package.count != 1) {
373 pr_debug("Invalid _PSD data\n");
374 goto end;
375 }
376
377 pdomain = &(cpc_ptr->domain_info);
378
379 state.length = sizeof(struct acpi_psd_package);
380 state.pointer = pdomain;
381
382 status = acpi_extract_package(&(psd->package.elements[0]),
383 &format, &state);
384 if (ACPI_FAILURE(status)) {
385 pr_debug("Invalid _PSD data for CPU:%d\n", cpc_ptr->cpu_id);
386 goto end;
387 }
388
389 if (pdomain->num_entries != ACPI_PSD_REV0_ENTRIES) {
390 pr_debug("Unknown _PSD:num_entries for CPU:%d\n", cpc_ptr->cpu_id);
391 goto end;
392 }
393
394 if (pdomain->revision != ACPI_PSD_REV0_REVISION) {
395 pr_debug("Unknown _PSD:revision for CPU: %d\n", cpc_ptr->cpu_id);
396 goto end;
397 }
398
399 if (pdomain->coord_type != DOMAIN_COORD_TYPE_SW_ALL &&
400 pdomain->coord_type != DOMAIN_COORD_TYPE_SW_ANY &&
401 pdomain->coord_type != DOMAIN_COORD_TYPE_HW_ALL) {
402 pr_debug("Invalid _PSD:coord_type for CPU:%d\n", cpc_ptr->cpu_id);
403 goto end;
404 }
405
406 result = 0;
407end:
408 kfree(buffer.pointer);
409 return result;
410}
411
Ionela Voinescua28b2bf2020-12-14 12:38:23 +0000412bool acpi_cpc_valid(void)
413{
414 struct cpc_desc *cpc_ptr;
415 int cpu;
416
Mario Limonciello2aeca6b2021-12-24 09:04:58 +0800417 for_each_present_cpu(cpu) {
Ionela Voinescua28b2bf2020-12-14 12:38:23 +0000418 cpc_ptr = per_cpu(cpc_desc_ptr, cpu);
419 if (!cpc_ptr)
420 return false;
421 }
422
423 return true;
424}
425EXPORT_SYMBOL_GPL(acpi_cpc_valid);
426
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400427/**
Ionela Voinescua28b2bf2020-12-14 12:38:23 +0000428 * acpi_get_psd_map - Map the CPUs in the freq domain of a given cpu
429 * @cpu: Find all CPUs that share a domain with cpu.
430 * @cpu_data: Pointer to CPU specific CPPC data including PSD info.
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400431 *
432 * Return: 0 for success or negative value for err.
433 */
Ionela Voinescua28b2bf2020-12-14 12:38:23 +0000434int acpi_get_psd_map(unsigned int cpu, struct cppc_cpudata *cpu_data)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400435{
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400436 struct cpc_desc *cpc_ptr, *match_cpc_ptr;
Ionela Voinescua28b2bf2020-12-14 12:38:23 +0000437 struct acpi_psd_package *match_pdomain;
438 struct acpi_psd_package *pdomain;
439 int count_target, i;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400440
441 /*
Bjorn Helgaas603fadf2019-03-25 13:34:00 -0500442 * Now that we have _PSD data from all CPUs, let's setup P-state
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400443 * domain info.
444 */
Ionela Voinescua28b2bf2020-12-14 12:38:23 +0000445 cpc_ptr = per_cpu(cpc_desc_ptr, cpu);
446 if (!cpc_ptr)
447 return -EFAULT;
448
449 pdomain = &(cpc_ptr->domain_info);
450 cpumask_set_cpu(cpu, cpu_data->shared_cpu_map);
451 if (pdomain->num_processors <= 1)
452 return 0;
453
454 /* Validate the Domain info */
455 count_target = pdomain->num_processors;
456 if (pdomain->coord_type == DOMAIN_COORD_TYPE_SW_ALL)
457 cpu_data->shared_type = CPUFREQ_SHARED_TYPE_ALL;
458 else if (pdomain->coord_type == DOMAIN_COORD_TYPE_HW_ALL)
459 cpu_data->shared_type = CPUFREQ_SHARED_TYPE_HW;
460 else if (pdomain->coord_type == DOMAIN_COORD_TYPE_SW_ANY)
461 cpu_data->shared_type = CPUFREQ_SHARED_TYPE_ANY;
462
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400463 for_each_possible_cpu(i) {
Ionela Voinescua28b2bf2020-12-14 12:38:23 +0000464 if (i == cpu)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400465 continue;
466
Ionela Voinescua28b2bf2020-12-14 12:38:23 +0000467 match_cpc_ptr = per_cpu(cpc_desc_ptr, i);
468 if (!match_cpc_ptr)
469 goto err_fault;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400470
Ionela Voinescua28b2bf2020-12-14 12:38:23 +0000471 match_pdomain = &(match_cpc_ptr->domain_info);
472 if (match_pdomain->domain != pdomain->domain)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400473 continue;
474
Ionela Voinescua28b2bf2020-12-14 12:38:23 +0000475 /* Here i and cpu are in the same domain */
476 if (match_pdomain->num_processors != count_target)
477 goto err_fault;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400478
Ionela Voinescua28b2bf2020-12-14 12:38:23 +0000479 if (pdomain->coord_type != match_pdomain->coord_type)
480 goto err_fault;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400481
Ionela Voinescua28b2bf2020-12-14 12:38:23 +0000482 cpumask_set_cpu(i, cpu_data->shared_cpu_map);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400483 }
484
Ionela Voinescua28b2bf2020-12-14 12:38:23 +0000485 return 0;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400486
Ionela Voinescua28b2bf2020-12-14 12:38:23 +0000487err_fault:
488 /* Assume no coordination on any error parsing domain info */
489 cpumask_clear(cpu_data->shared_cpu_map);
490 cpumask_set_cpu(cpu, cpu_data->shared_cpu_map);
491 cpu_data->shared_type = CPUFREQ_SHARED_TYPE_NONE;
492
493 return -EFAULT;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400494}
495EXPORT_SYMBOL_GPL(acpi_get_psd_map);
496
George Cherian85b14072017-10-11 08:54:58 +0000497static int register_pcc_channel(int pcc_ss_idx)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400498{
Sudeep Holla7b6da7f2021-09-17 14:33:50 +0100499 struct pcc_mbox_chan *pcc_chan;
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700500 u64 usecs_lat;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400501
George Cherian85b14072017-10-11 08:54:58 +0000502 if (pcc_ss_idx >= 0) {
Sudeep Holla7b6da7f2021-09-17 14:33:50 +0100503 pcc_chan = pcc_mbox_request_channel(&cppc_mbox_cl, pcc_ss_idx);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400504
Sudeep Holla7b6da7f2021-09-17 14:33:50 +0100505 if (IS_ERR(pcc_chan)) {
George Cheriand29abc82018-02-20 11:16:03 +0000506 pr_err("Failed to find PCC channel for subspace %d\n",
507 pcc_ss_idx);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400508 return -ENODEV;
509 }
510
Sudeep Holla7b6da7f2021-09-17 14:33:50 +0100511 pcc_data[pcc_ss_idx]->pcc_channel = pcc_chan;
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700512 /*
513 * cppc_ss->latency is just a Nominal value. In reality
514 * the remote processor could be much slower to reply.
515 * So add an arbitrary amount of wait on top of Nominal.
516 */
Sudeep Holla7b6da7f2021-09-17 14:33:50 +0100517 usecs_lat = NUM_RETRIES * pcc_chan->latency;
Prakash, Prashanth58e1c032018-04-24 17:10:02 -0600518 pcc_data[pcc_ss_idx]->deadline_us = usecs_lat;
Sudeep Holla7b6da7f2021-09-17 14:33:50 +0100519 pcc_data[pcc_ss_idx]->pcc_mrtt = pcc_chan->min_turnaround_time;
520 pcc_data[pcc_ss_idx]->pcc_mpar = pcc_chan->max_access_rate;
521 pcc_data[pcc_ss_idx]->pcc_nominal = pcc_chan->latency;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400522
George Cherian85b14072017-10-11 08:54:58 +0000523 pcc_data[pcc_ss_idx]->pcc_comm_addr =
Sudeep Holla7b6da7f2021-09-17 14:33:50 +0100524 acpi_os_ioremap(pcc_chan->shmem_base_addr,
525 pcc_chan->shmem_size);
George Cherian85b14072017-10-11 08:54:58 +0000526 if (!pcc_data[pcc_ss_idx]->pcc_comm_addr) {
George Cheriand29abc82018-02-20 11:16:03 +0000527 pr_err("Failed to ioremap PCC comm region mem for %d\n",
528 pcc_ss_idx);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400529 return -ENOMEM;
530 }
531
Bjorn Helgaas603fadf2019-03-25 13:34:00 -0500532 /* Set flag so that we don't come here for each CPU. */
George Cherian85b14072017-10-11 08:54:58 +0000533 pcc_data[pcc_ss_idx]->pcc_channel_acquired = true;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400534 }
535
536 return 0;
537}
538
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700539/**
540 * cpc_ffh_supported() - check if FFH reading supported
541 *
542 * Check if the architecture has support for functional fixed hardware
543 * read/write capability.
544 *
545 * Return: true for supported, false for not supported
546 */
547bool __weak cpc_ffh_supported(void)
548{
549 return false;
550}
551
George Cherian85b14072017-10-11 08:54:58 +0000552/**
553 * pcc_data_alloc() - Allocate the pcc_data memory for pcc subspace
554 *
555 * Check and allocate the cppc_pcc_data memory.
556 * In some processor configurations it is possible that same subspace
Bjorn Helgaas603fadf2019-03-25 13:34:00 -0500557 * is shared between multiple CPUs. This is seen especially in CPUs
George Cherian85b14072017-10-11 08:54:58 +0000558 * with hardware multi-threading support.
559 *
560 * Return: 0 for success, errno for failure
561 */
Zou Wei5c447c12020-04-23 15:21:58 +0800562static int pcc_data_alloc(int pcc_ss_id)
George Cherian85b14072017-10-11 08:54:58 +0000563{
564 if (pcc_ss_id < 0 || pcc_ss_id >= MAX_PCC_SUBSPACES)
565 return -EINVAL;
566
567 if (pcc_data[pcc_ss_id]) {
568 pcc_data[pcc_ss_id]->refcount++;
569 } else {
570 pcc_data[pcc_ss_id] = kzalloc(sizeof(struct cppc_pcc_data),
571 GFP_KERNEL);
572 if (!pcc_data[pcc_ss_id])
573 return -ENOMEM;
574 pcc_data[pcc_ss_id]->refcount++;
575 }
576
577 return 0;
578}
Prashanth Prakash4773e772018-04-04 12:14:50 -0600579
580/* Check if CPPC revision + num_ent combination is supported */
581static bool is_cppc_supported(int revision, int num_ent)
582{
583 int expected_num_ent;
584
585 switch (revision) {
586 case CPPC_V2_REV:
587 expected_num_ent = CPPC_V2_NUM_ENT;
588 break;
589 case CPPC_V3_REV:
590 expected_num_ent = CPPC_V3_NUM_ENT;
591 break;
592 default:
593 pr_debug("Firmware exports unsupported CPPC revision: %d\n",
594 revision);
595 return false;
596 }
597
598 if (expected_num_ent != num_ent) {
599 pr_debug("Firmware exports %d entries. Expected: %d for CPPC rev:%d\n",
600 num_ent, expected_num_ent, revision);
601 return false;
602 }
603
604 return true;
605}
606
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400607/*
608 * An example CPC table looks like the following.
609 *
Andy Shevchenko1a901c92021-12-22 16:04:45 +0200610 * Name (_CPC, Package() {
611 * 17, // NumEntries
612 * 1, // Revision
613 * ResourceTemplate() {Register(PCC, 32, 0, 0x120, 2)}, // Highest Performance
614 * ResourceTemplate() {Register(PCC, 32, 0, 0x124, 2)}, // Nominal Performance
615 * ResourceTemplate() {Register(PCC, 32, 0, 0x128, 2)}, // Lowest Nonlinear Performance
616 * ResourceTemplate() {Register(PCC, 32, 0, 0x12C, 2)}, // Lowest Performance
617 * ResourceTemplate() {Register(PCC, 32, 0, 0x130, 2)}, // Guaranteed Performance Register
618 * ResourceTemplate() {Register(PCC, 32, 0, 0x110, 2)}, // Desired Performance Register
619 * ResourceTemplate() {Register(SystemMemory, 0, 0, 0, 0)},
620 * ...
621 * ...
622 * ...
623 * }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400624 * Each Register() encodes how to access that specific register.
625 * e.g. a sample PCC entry has the following encoding:
626 *
Andy Shevchenko1a901c92021-12-22 16:04:45 +0200627 * Register (
628 * PCC, // AddressSpaceKeyword
629 * 8, // RegisterBitWidth
630 * 8, // RegisterBitOffset
631 * 0x30, // RegisterAddress
632 * 9, // AccessSize (subspace ID)
633 * )
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400634 */
635
Nathan Fontenot41ea6672020-11-12 19:26:12 +0100636#ifndef init_freq_invariance_cppc
637static inline void init_freq_invariance_cppc(void) { }
638#endif
639
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400640/**
641 * acpi_cppc_processor_probe - Search for per CPU _CPC objects.
Bjorn Helgaas603fadf2019-03-25 13:34:00 -0500642 * @pr: Ptr to acpi_processor containing this CPU's logical ID.
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400643 *
644 * Return: 0 for success or negative value for err.
645 */
646int acpi_cppc_processor_probe(struct acpi_processor *pr)
647{
648 struct acpi_buffer output = {ACPI_ALLOCATE_BUFFER, NULL};
649 union acpi_object *out_obj, *cpc_obj;
650 struct cpc_desc *cpc_ptr;
651 struct cpc_reg *gas_t;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600652 struct device *cpu_dev;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400653 acpi_handle handle = pr->handle;
654 unsigned int num_ent, i, cpc_rev;
George Cherian85b14072017-10-11 08:54:58 +0000655 int pcc_subspace_id = -1;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400656 acpi_status status;
657 int ret = -EFAULT;
658
Bjorn Helgaas603fadf2019-03-25 13:34:00 -0500659 /* Parse the ACPI _CPC table for this CPU. */
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400660 status = acpi_evaluate_object_typed(handle, "_CPC", NULL, &output,
661 ACPI_TYPE_PACKAGE);
662 if (ACPI_FAILURE(status)) {
663 ret = -ENODEV;
664 goto out_buf_free;
665 }
666
667 out_obj = (union acpi_object *) output.pointer;
668
669 cpc_ptr = kzalloc(sizeof(struct cpc_desc), GFP_KERNEL);
670 if (!cpc_ptr) {
671 ret = -ENOMEM;
672 goto out_buf_free;
673 }
674
675 /* First entry is NumEntries. */
676 cpc_obj = &out_obj->package.elements[0];
677 if (cpc_obj->type == ACPI_TYPE_INTEGER) {
678 num_ent = cpc_obj->integer.value;
679 } else {
680 pr_debug("Unexpected entry type(%d) for NumEntries\n",
681 cpc_obj->type);
682 goto out_free;
683 }
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600684 cpc_ptr->num_entries = num_ent;
685
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400686 /* Second entry should be revision. */
687 cpc_obj = &out_obj->package.elements[1];
688 if (cpc_obj->type == ACPI_TYPE_INTEGER) {
689 cpc_rev = cpc_obj->integer.value;
690 } else {
691 pr_debug("Unexpected entry type(%d) for Revision\n",
692 cpc_obj->type);
693 goto out_free;
694 }
Prashanth Prakash4773e772018-04-04 12:14:50 -0600695 cpc_ptr->version = cpc_rev;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400696
Prashanth Prakash4773e772018-04-04 12:14:50 -0600697 if (!is_cppc_supported(cpc_rev, num_ent))
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400698 goto out_free;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400699
700 /* Iterate through remaining entries in _CPC */
701 for (i = 2; i < num_ent; i++) {
702 cpc_obj = &out_obj->package.elements[i];
703
704 if (cpc_obj->type == ACPI_TYPE_INTEGER) {
705 cpc_ptr->cpc_regs[i-2].type = ACPI_TYPE_INTEGER;
706 cpc_ptr->cpc_regs[i-2].cpc_entry.int_value = cpc_obj->integer.value;
707 } else if (cpc_obj->type == ACPI_TYPE_BUFFER) {
708 gas_t = (struct cpc_reg *)
709 cpc_obj->buffer.pointer;
710
711 /*
712 * The PCC Subspace index is encoded inside
713 * the CPC table entries. The same PCC index
714 * will be used for all the PCC entries,
715 * so extract it only once.
716 */
717 if (gas_t->space_id == ACPI_ADR_SPACE_PLATFORM_COMM) {
George Cherian85b14072017-10-11 08:54:58 +0000718 if (pcc_subspace_id < 0) {
719 pcc_subspace_id = gas_t->access_width;
720 if (pcc_data_alloc(pcc_subspace_id))
721 goto out_free;
722 } else if (pcc_subspace_id != gas_t->access_width) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400723 pr_debug("Mismatched PCC ids.\n");
724 goto out_free;
725 }
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600726 } else if (gas_t->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY) {
727 if (gas_t->address) {
728 void __iomem *addr;
729
730 addr = ioremap(gas_t->address, gas_t->bit_width/8);
731 if (!addr)
732 goto out_free;
733 cpc_ptr->cpc_regs[i-2].sys_mem_vaddr = addr;
734 }
Steven Noonana2c8f922021-12-24 09:04:57 +0800735 } else if (gas_t->space_id == ACPI_ADR_SPACE_SYSTEM_IO) {
736 if (gas_t->access_width < 1 || gas_t->access_width > 3) {
737 /*
738 * 1 = 8-bit, 2 = 16-bit, and 3 = 32-bit.
739 * SystemIO doesn't implement 64-bit
740 * registers.
741 */
742 pr_debug("Invalid access width %d for SystemIO register\n",
743 gas_t->access_width);
744 goto out_free;
745 }
746 if (gas_t->address & OVER_16BTS_MASK) {
747 /* SystemIO registers use 16-bit integer addresses */
748 pr_debug("Invalid IO port %llu for SystemIO register\n",
749 gas_t->address);
750 goto out_free;
751 }
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600752 } else {
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700753 if (gas_t->space_id != ACPI_ADR_SPACE_FIXED_HARDWARE || !cpc_ffh_supported()) {
Steven Noonana2c8f922021-12-24 09:04:57 +0800754 /* Support only PCC, SystemMemory, SystemIO, and FFH type regs. */
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700755 pr_debug("Unsupported register type: %d\n", gas_t->space_id);
756 goto out_free;
757 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400758 }
759
760 cpc_ptr->cpc_regs[i-2].type = ACPI_TYPE_BUFFER;
761 memcpy(&cpc_ptr->cpc_regs[i-2].cpc_entry.reg, gas_t, sizeof(*gas_t));
762 } else {
Xiaofei Tane69ae672021-03-27 20:08:20 +0800763 pr_debug("Err in entry:%d in CPC table of CPU:%d\n", i, pr->id);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400764 goto out_free;
765 }
766 }
George Cherian85b14072017-10-11 08:54:58 +0000767 per_cpu(cpu_pcc_subspace_idx, pr->id) = pcc_subspace_id;
Prashanth Prakash4773e772018-04-04 12:14:50 -0600768
769 /*
770 * Initialize the remaining cpc_regs as unsupported.
771 * Example: In case FW exposes CPPC v2, the below loop will initialize
772 * LOWEST_FREQ and NOMINAL_FREQ regs as unsupported
773 */
774 for (i = num_ent - 2; i < MAX_CPC_REG_ENT; i++) {
775 cpc_ptr->cpc_regs[i].type = ACPI_TYPE_INTEGER;
776 cpc_ptr->cpc_regs[i].cpc_entry.int_value = 0;
777 }
778
779
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400780 /* Store CPU Logical ID */
781 cpc_ptr->cpu_id = pr->id;
782
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400783 /* Parse PSD data for this CPU */
784 ret = acpi_get_psd(cpc_ptr, handle);
785 if (ret)
786 goto out_free;
787
Bjorn Helgaas603fadf2019-03-25 13:34:00 -0500788 /* Register PCC channel once for all PCC subspace ID. */
George Cherian85b14072017-10-11 08:54:58 +0000789 if (pcc_subspace_id >= 0 && !pcc_data[pcc_subspace_id]->pcc_channel_acquired) {
790 ret = register_pcc_channel(pcc_subspace_id);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400791 if (ret)
792 goto out_free;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600793
George Cherian85b14072017-10-11 08:54:58 +0000794 init_rwsem(&pcc_data[pcc_subspace_id]->pcc_lock);
795 init_waitqueue_head(&pcc_data[pcc_subspace_id]->pcc_write_wait_q);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400796 }
797
798 /* Everything looks okay */
799 pr_debug("Parsed CPC struct for CPU: %d\n", pr->id);
800
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600801 /* Add per logical CPU nodes for reading its feedback counters. */
802 cpu_dev = get_cpu_device(pr->id);
Dan Carpenter50163472016-11-30 22:22:54 +0300803 if (!cpu_dev) {
804 ret = -EINVAL;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600805 goto out_free;
Dan Carpenter50163472016-11-30 22:22:54 +0300806 }
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600807
Bjorn Helgaas603fadf2019-03-25 13:34:00 -0500808 /* Plug PSD data into this CPU's CPC descriptor. */
Rafael J. Wysocki28076482016-12-10 00:52:28 +0100809 per_cpu(cpc_desc_ptr, pr->id) = cpc_ptr;
810
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600811 ret = kobject_init_and_add(&cpc_ptr->kobj, &cppc_ktype, &cpu_dev->kobj,
812 "acpi_cppc");
Rafael J. Wysocki28076482016-12-10 00:52:28 +0100813 if (ret) {
814 per_cpu(cpc_desc_ptr, pr->id) = NULL;
Qiushi Wu4d8be4b2020-05-27 17:35:51 -0500815 kobject_put(&cpc_ptr->kobj);
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600816 goto out_free;
Rafael J. Wysocki28076482016-12-10 00:52:28 +0100817 }
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600818
Nathan Fontenot41ea6672020-11-12 19:26:12 +0100819 init_freq_invariance_cppc();
820
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400821 kfree(output.pointer);
822 return 0;
823
824out_free:
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600825 /* Free all the mapped sys mem areas for this CPU */
826 for (i = 2; i < cpc_ptr->num_entries; i++) {
827 void __iomem *addr = cpc_ptr->cpc_regs[i-2].sys_mem_vaddr;
828
829 if (addr)
830 iounmap(addr);
831 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400832 kfree(cpc_ptr);
833
834out_buf_free:
835 kfree(output.pointer);
836 return ret;
837}
838EXPORT_SYMBOL_GPL(acpi_cppc_processor_probe);
839
840/**
841 * acpi_cppc_processor_exit - Cleanup CPC structs.
Bjorn Helgaas603fadf2019-03-25 13:34:00 -0500842 * @pr: Ptr to acpi_processor containing this CPU's logical ID.
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400843 *
844 * Return: Void
845 */
846void acpi_cppc_processor_exit(struct acpi_processor *pr)
847{
848 struct cpc_desc *cpc_ptr;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600849 unsigned int i;
850 void __iomem *addr;
George Cherian85b14072017-10-11 08:54:58 +0000851 int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, pr->id);
852
Xiaofei Tane69ae672021-03-27 20:08:20 +0800853 if (pcc_ss_id >= 0 && pcc_data[pcc_ss_id]) {
George Cherian85b14072017-10-11 08:54:58 +0000854 if (pcc_data[pcc_ss_id]->pcc_channel_acquired) {
855 pcc_data[pcc_ss_id]->refcount--;
856 if (!pcc_data[pcc_ss_id]->refcount) {
857 pcc_mbox_free_channel(pcc_data[pcc_ss_id]->pcc_channel);
George Cherian85b14072017-10-11 08:54:58 +0000858 kfree(pcc_data[pcc_ss_id]);
John Garry56a0b972019-10-15 22:07:31 +0800859 pcc_data[pcc_ss_id] = NULL;
George Cherian85b14072017-10-11 08:54:58 +0000860 }
861 }
862 }
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600863
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400864 cpc_ptr = per_cpu(cpc_desc_ptr, pr->id);
Sebastian Andrzej Siewior9e9d68d2016-12-07 20:06:08 +0100865 if (!cpc_ptr)
866 return;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600867
868 /* Free all the mapped sys mem areas for this CPU */
869 for (i = 2; i < cpc_ptr->num_entries; i++) {
870 addr = cpc_ptr->cpc_regs[i-2].sys_mem_vaddr;
871 if (addr)
872 iounmap(addr);
873 }
874
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600875 kobject_put(&cpc_ptr->kobj);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400876 kfree(cpc_ptr);
877}
878EXPORT_SYMBOL_GPL(acpi_cppc_processor_exit);
879
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700880/**
881 * cpc_read_ffh() - Read FFH register
Bjorn Helgaas603fadf2019-03-25 13:34:00 -0500882 * @cpunum: CPU number to read
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700883 * @reg: cppc register information
884 * @val: place holder for return value
885 *
886 * Read bit_width bits from a specified address and bit_offset
887 *
888 * Return: 0 for success and error code
889 */
890int __weak cpc_read_ffh(int cpunum, struct cpc_reg *reg, u64 *val)
891{
892 return -ENOTSUPP;
893}
894
895/**
896 * cpc_write_ffh() - Write FFH register
Bjorn Helgaas603fadf2019-03-25 13:34:00 -0500897 * @cpunum: CPU number to write
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700898 * @reg: cppc register information
899 * @val: value to write
900 *
901 * Write value of bit_width bits to a specified address and bit_offset
902 *
903 * Return: 0 for success and error code
904 */
905int __weak cpc_write_ffh(int cpunum, struct cpc_reg *reg, u64 val)
906{
907 return -ENOTSUPP;
908}
909
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700910/*
911 * Since cpc_read and cpc_write are called while holding pcc_lock, it should be
912 * as fast as possible. We have already mapped the PCC subspace during init, so
913 * we can directly write to it.
914 */
915
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700916static int cpc_read(int cpu, struct cpc_register_resource *reg_res, u64 *val)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400917{
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700918 int ret_val = 0;
Ionela Voinescu26692cd2021-01-07 11:17:17 +0000919 void __iomem *vaddr = NULL;
George Cherian85b14072017-10-11 08:54:58 +0000920 int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpu);
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600921 struct cpc_reg *reg = &reg_res->cpc_entry.reg;
922
923 if (reg_res->type == ACPI_TYPE_INTEGER) {
924 *val = reg_res->cpc_entry.int_value;
925 return ret_val;
926 }
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700927
928 *val = 0;
Steven Noonana2c8f922021-12-24 09:04:57 +0800929
930 if (reg->space_id == ACPI_ADR_SPACE_SYSTEM_IO) {
931 u32 width = 8 << (reg->access_width - 1);
932 acpi_status status;
933
934 status = acpi_os_read_port((acpi_io_address)reg->address,
935 (u32 *)val, width);
936 if (ACPI_FAILURE(status)) {
937 pr_debug("Error: Failed to read SystemIO port %llx\n",
938 reg->address);
939 return -EFAULT;
940 }
941
942 return 0;
943 } else if (reg->space_id == ACPI_ADR_SPACE_PLATFORM_COMM && pcc_ss_id >= 0)
George Cherian85b14072017-10-11 08:54:58 +0000944 vaddr = GET_PCC_VADDR(reg->address, pcc_ss_id);
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600945 else if (reg->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY)
946 vaddr = reg_res->sys_mem_vaddr;
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700947 else if (reg->space_id == ACPI_ADR_SPACE_FIXED_HARDWARE)
948 return cpc_read_ffh(cpu, reg, val);
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600949 else
950 return acpi_os_read_memory((acpi_physical_address)reg->address,
951 val, reg->bit_width);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700952
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600953 switch (reg->bit_width) {
Xiaofei Tane69ae672021-03-27 20:08:20 +0800954 case 8:
955 *val = readb_relaxed(vaddr);
956 break;
957 case 16:
958 *val = readw_relaxed(vaddr);
959 break;
960 case 32:
961 *val = readl_relaxed(vaddr);
962 break;
963 case 64:
964 *val = readq_relaxed(vaddr);
965 break;
966 default:
967 pr_debug("Error: Cannot read %u bit width from PCC for ss: %d\n",
968 reg->bit_width, pcc_ss_id);
969 ret_val = -EFAULT;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600970 }
971
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700972 return ret_val;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400973}
974
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700975static int cpc_write(int cpu, struct cpc_register_resource *reg_res, u64 val)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400976{
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700977 int ret_val = 0;
Ionela Voinescu26692cd2021-01-07 11:17:17 +0000978 void __iomem *vaddr = NULL;
George Cherian85b14072017-10-11 08:54:58 +0000979 int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpu);
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600980 struct cpc_reg *reg = &reg_res->cpc_entry.reg;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400981
Steven Noonana2c8f922021-12-24 09:04:57 +0800982 if (reg->space_id == ACPI_ADR_SPACE_SYSTEM_IO) {
983 u32 width = 8 << (reg->access_width - 1);
984 acpi_status status;
985
986 status = acpi_os_write_port((acpi_io_address)reg->address,
987 (u32)val, width);
988 if (ACPI_FAILURE(status)) {
989 pr_debug("Error: Failed to write SystemIO port %llx\n",
990 reg->address);
991 return -EFAULT;
992 }
993
994 return 0;
995 } else if (reg->space_id == ACPI_ADR_SPACE_PLATFORM_COMM && pcc_ss_id >= 0)
George Cherian85b14072017-10-11 08:54:58 +0000996 vaddr = GET_PCC_VADDR(reg->address, pcc_ss_id);
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600997 else if (reg->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY)
998 vaddr = reg_res->sys_mem_vaddr;
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700999 else if (reg->space_id == ACPI_ADR_SPACE_FIXED_HARDWARE)
1000 return cpc_write_ffh(cpu, reg, val);
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -06001001 else
1002 return acpi_os_write_memory((acpi_physical_address)reg->address,
1003 val, reg->bit_width);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001004
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -06001005 switch (reg->bit_width) {
Xiaofei Tane69ae672021-03-27 20:08:20 +08001006 case 8:
1007 writeb_relaxed(val, vaddr);
1008 break;
1009 case 16:
1010 writew_relaxed(val, vaddr);
1011 break;
1012 case 32:
1013 writel_relaxed(val, vaddr);
1014 break;
1015 case 64:
1016 writeq_relaxed(val, vaddr);
1017 break;
1018 default:
1019 pr_debug("Error: Cannot write %u bit width to PCC for ss: %d\n",
1020 reg->bit_width, pcc_ss_id);
1021 ret_val = -EFAULT;
1022 break;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -06001023 }
1024
Prakash, Prashanth77e3d862016-02-17 13:21:00 -07001025 return ret_val;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001026}
1027
Rafael J. Wysocki0654cf02021-09-04 15:51:45 +02001028static int cppc_get_perf(int cpunum, enum cppc_regs reg_idx, u64 *perf)
Xiongfeng Wang1757d052019-02-17 11:54:14 +08001029{
1030 struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpunum);
Rafael J. Wysocki935dff32021-11-18 14:37:38 +01001031 struct cpc_register_resource *reg;
1032
1033 if (!cpc_desc) {
1034 pr_debug("No CPC descriptor for CPU:%d\n", cpunum);
1035 return -ENODEV;
1036 }
1037
1038 reg = &cpc_desc->cpc_regs[reg_idx];
Xiongfeng Wang1757d052019-02-17 11:54:14 +08001039
Rafael J. Wysocki0654cf02021-09-04 15:51:45 +02001040 if (CPC_IN_PCC(reg)) {
1041 int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpunum);
1042 struct cppc_pcc_data *pcc_ss_data = NULL;
Xiongfeng Wang1757d052019-02-17 11:54:14 +08001043 int ret = 0;
1044
1045 if (pcc_ss_id < 0)
1046 return -EIO;
1047
1048 pcc_ss_data = pcc_data[pcc_ss_id];
1049
1050 down_write(&pcc_ss_data->pcc_lock);
1051
1052 if (send_pcc_cmd(pcc_ss_id, CMD_READ) >= 0)
Rafael J. Wysocki0654cf02021-09-04 15:51:45 +02001053 cpc_read(cpunum, reg, perf);
Xiongfeng Wang1757d052019-02-17 11:54:14 +08001054 else
1055 ret = -EIO;
1056
1057 up_write(&pcc_ss_data->pcc_lock);
1058
1059 return ret;
1060 }
1061
Rafael J. Wysocki0654cf02021-09-04 15:51:45 +02001062 cpc_read(cpunum, reg, perf);
Xiongfeng Wang1757d052019-02-17 11:54:14 +08001063
1064 return 0;
1065}
Rafael J. Wysocki0654cf02021-09-04 15:51:45 +02001066
1067/**
1068 * cppc_get_desired_perf - Get the desired performance register value.
1069 * @cpunum: CPU from which to get desired performance.
1070 * @desired_perf: Return address.
1071 *
1072 * Return: 0 for success, -EIO otherwise.
1073 */
1074int cppc_get_desired_perf(int cpunum, u64 *desired_perf)
1075{
1076 return cppc_get_perf(cpunum, DESIRED_PERF, desired_perf);
1077}
Xiongfeng Wang1757d052019-02-17 11:54:14 +08001078EXPORT_SYMBOL_GPL(cppc_get_desired_perf);
1079
1080/**
Rafael J. Wysocki0654cf02021-09-04 15:51:45 +02001081 * cppc_get_nominal_perf - Get the nominal performance register value.
1082 * @cpunum: CPU from which to get nominal performance.
1083 * @nominal_perf: Return address.
1084 *
1085 * Return: 0 for success, -EIO otherwise.
1086 */
1087int cppc_get_nominal_perf(int cpunum, u64 *nominal_perf)
1088{
1089 return cppc_get_perf(cpunum, NOMINAL_PERF, nominal_perf);
1090}
1091
1092/**
Bjorn Helgaas603fadf2019-03-25 13:34:00 -05001093 * cppc_get_perf_caps - Get a CPU's performance capabilities.
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001094 * @cpunum: CPU from which to get capabilities info.
1095 * @perf_caps: ptr to cppc_perf_caps. See cppc_acpi.h
1096 *
1097 * Return: 0 for success with perf_caps populated else -ERRNO.
1098 */
1099int cppc_get_perf_caps(int cpunum, struct cppc_perf_caps *perf_caps)
1100{
1101 struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpunum);
Prakash, Prashanth368520a2017-03-29 13:49:59 -06001102 struct cpc_register_resource *highest_reg, *lowest_reg,
Srinivas Pandruvada29523f02018-10-15 10:37:19 -07001103 *lowest_non_linear_reg, *nominal_reg, *guaranteed_reg,
Prashanth Prakash4773e772018-04-04 12:14:50 -06001104 *low_freq_reg = NULL, *nom_freq_reg = NULL;
Srinivas Pandruvada29523f02018-10-15 10:37:19 -07001105 u64 high, low, guaranteed, nom, min_nonlinear, low_f = 0, nom_f = 0;
George Cherian85b14072017-10-11 08:54:58 +00001106 int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpunum);
Prashanth Prakash6fa12d52018-04-04 12:14:51 -06001107 struct cppc_pcc_data *pcc_ss_data = NULL;
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001108 int ret = 0, regs_in_pcc = 0;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001109
Prashanth Prakash6fa12d52018-04-04 12:14:51 -06001110 if (!cpc_desc) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001111 pr_debug("No CPC descriptor for CPU:%d\n", cpunum);
1112 return -ENODEV;
1113 }
1114
1115 highest_reg = &cpc_desc->cpc_regs[HIGHEST_PERF];
1116 lowest_reg = &cpc_desc->cpc_regs[LOWEST_PERF];
Prakash, Prashanth368520a2017-03-29 13:49:59 -06001117 lowest_non_linear_reg = &cpc_desc->cpc_regs[LOW_NON_LINEAR_PERF];
1118 nominal_reg = &cpc_desc->cpc_regs[NOMINAL_PERF];
Prashanth Prakash4773e772018-04-04 12:14:50 -06001119 low_freq_reg = &cpc_desc->cpc_regs[LOWEST_FREQ];
1120 nom_freq_reg = &cpc_desc->cpc_regs[NOMINAL_FREQ];
Srinivas Pandruvada29523f02018-10-15 10:37:19 -07001121 guaranteed_reg = &cpc_desc->cpc_regs[GUARANTEED_PERF];
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001122
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001123 /* Are any of the regs PCC ?*/
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001124 if (CPC_IN_PCC(highest_reg) || CPC_IN_PCC(lowest_reg) ||
Prashanth Prakash4773e772018-04-04 12:14:50 -06001125 CPC_IN_PCC(lowest_non_linear_reg) || CPC_IN_PCC(nominal_reg) ||
1126 CPC_IN_PCC(low_freq_reg) || CPC_IN_PCC(nom_freq_reg)) {
Prashanth Prakash6fa12d52018-04-04 12:14:51 -06001127 if (pcc_ss_id < 0) {
1128 pr_debug("Invalid pcc_ss_id\n");
1129 return -ENODEV;
1130 }
1131 pcc_ss_data = pcc_data[pcc_ss_id];
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001132 regs_in_pcc = 1;
George Cherian85b14072017-10-11 08:54:58 +00001133 down_write(&pcc_ss_data->pcc_lock);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001134 /* Ring doorbell once to update PCC subspace */
George Cherian85b14072017-10-11 08:54:58 +00001135 if (send_pcc_cmd(pcc_ss_id, CMD_READ) < 0) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001136 ret = -EIO;
1137 goto out_err;
1138 }
1139 }
1140
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001141 cpc_read(cpunum, highest_reg, &high);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001142 perf_caps->highest_perf = high;
1143
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001144 cpc_read(cpunum, lowest_reg, &low);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001145 perf_caps->lowest_perf = low;
1146
Prakash, Prashanth368520a2017-03-29 13:49:59 -06001147 cpc_read(cpunum, nominal_reg, &nom);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001148 perf_caps->nominal_perf = nom;
1149
Srinivas Pandruvadaedef1ef2019-03-25 09:04:39 -07001150 if (guaranteed_reg->type != ACPI_TYPE_BUFFER ||
1151 IS_NULL_REG(&guaranteed_reg->cpc_entry.reg)) {
1152 perf_caps->guaranteed_perf = 0;
1153 } else {
1154 cpc_read(cpunum, guaranteed_reg, &guaranteed);
1155 perf_caps->guaranteed_perf = guaranteed;
1156 }
Srinivas Pandruvada29523f02018-10-15 10:37:19 -07001157
Prakash, Prashanth368520a2017-03-29 13:49:59 -06001158 cpc_read(cpunum, lowest_non_linear_reg, &min_nonlinear);
1159 perf_caps->lowest_nonlinear_perf = min_nonlinear;
1160
1161 if (!high || !low || !nom || !min_nonlinear)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001162 ret = -EFAULT;
1163
Prashanth Prakash4773e772018-04-04 12:14:50 -06001164 /* Read optional lowest and nominal frequencies if present */
1165 if (CPC_SUPPORTED(low_freq_reg))
1166 cpc_read(cpunum, low_freq_reg, &low_f);
1167
1168 if (CPC_SUPPORTED(nom_freq_reg))
1169 cpc_read(cpunum, nom_freq_reg, &nom_f);
1170
1171 perf_caps->lowest_freq = low_f;
1172 perf_caps->nominal_freq = nom_f;
1173
1174
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001175out_err:
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001176 if (regs_in_pcc)
George Cherian85b14072017-10-11 08:54:58 +00001177 up_write(&pcc_ss_data->pcc_lock);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001178 return ret;
1179}
1180EXPORT_SYMBOL_GPL(cppc_get_perf_caps);
1181
1182/**
Bjorn Helgaas603fadf2019-03-25 13:34:00 -05001183 * cppc_get_perf_ctrs - Read a CPU's performance feedback counters.
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001184 * @cpunum: CPU from which to read counters.
1185 * @perf_fb_ctrs: ptr to cppc_perf_fb_ctrs. See cppc_acpi.h
1186 *
1187 * Return: 0 for success with perf_fb_ctrs populated else -ERRNO.
1188 */
1189int cppc_get_perf_ctrs(int cpunum, struct cppc_perf_fb_ctrs *perf_fb_ctrs)
1190{
1191 struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpunum);
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001192 struct cpc_register_resource *delivered_reg, *reference_reg,
1193 *ref_perf_reg, *ctr_wrap_reg;
George Cherian85b14072017-10-11 08:54:58 +00001194 int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpunum);
Prashanth Prakash6fa12d52018-04-04 12:14:51 -06001195 struct cppc_pcc_data *pcc_ss_data = NULL;
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001196 u64 delivered, reference, ref_perf, ctr_wrap_time;
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001197 int ret = 0, regs_in_pcc = 0;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001198
Prashanth Prakash6fa12d52018-04-04 12:14:51 -06001199 if (!cpc_desc) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001200 pr_debug("No CPC descriptor for CPU:%d\n", cpunum);
1201 return -ENODEV;
1202 }
1203
1204 delivered_reg = &cpc_desc->cpc_regs[DELIVERED_CTR];
1205 reference_reg = &cpc_desc->cpc_regs[REFERENCE_CTR];
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001206 ref_perf_reg = &cpc_desc->cpc_regs[REFERENCE_PERF];
1207 ctr_wrap_reg = &cpc_desc->cpc_regs[CTR_WRAP_TIME];
1208
1209 /*
Bjorn Helgaas603fadf2019-03-25 13:34:00 -05001210 * If reference perf register is not supported then we should
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001211 * use the nominal perf value
1212 */
1213 if (!CPC_SUPPORTED(ref_perf_reg))
1214 ref_perf_reg = &cpc_desc->cpc_regs[NOMINAL_PERF];
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001215
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001216 /* Are any of the regs PCC ?*/
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001217 if (CPC_IN_PCC(delivered_reg) || CPC_IN_PCC(reference_reg) ||
1218 CPC_IN_PCC(ctr_wrap_reg) || CPC_IN_PCC(ref_perf_reg)) {
Prashanth Prakash6fa12d52018-04-04 12:14:51 -06001219 if (pcc_ss_id < 0) {
1220 pr_debug("Invalid pcc_ss_id\n");
1221 return -ENODEV;
1222 }
1223 pcc_ss_data = pcc_data[pcc_ss_id];
George Cherian85b14072017-10-11 08:54:58 +00001224 down_write(&pcc_ss_data->pcc_lock);
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001225 regs_in_pcc = 1;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001226 /* Ring doorbell once to update PCC subspace */
George Cherian85b14072017-10-11 08:54:58 +00001227 if (send_pcc_cmd(pcc_ss_id, CMD_READ) < 0) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001228 ret = -EIO;
1229 goto out_err;
1230 }
1231 }
1232
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001233 cpc_read(cpunum, delivered_reg, &delivered);
1234 cpc_read(cpunum, reference_reg, &reference);
1235 cpc_read(cpunum, ref_perf_reg, &ref_perf);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001236
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001237 /*
1238 * Per spec, if ctr_wrap_time optional register is unsupported, then the
1239 * performance counters are assumed to never wrap during the lifetime of
1240 * platform
1241 */
1242 ctr_wrap_time = (u64)(~((u64)0));
1243 if (CPC_SUPPORTED(ctr_wrap_reg))
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001244 cpc_read(cpunum, ctr_wrap_reg, &ctr_wrap_time);
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001245
1246 if (!delivered || !reference || !ref_perf) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001247 ret = -EFAULT;
1248 goto out_err;
1249 }
1250
1251 perf_fb_ctrs->delivered = delivered;
1252 perf_fb_ctrs->reference = reference;
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001253 perf_fb_ctrs->reference_perf = ref_perf;
Prakash, Prashanth2c74d842017-03-29 13:50:00 -06001254 perf_fb_ctrs->wraparound_time = ctr_wrap_time;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001255out_err:
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001256 if (regs_in_pcc)
George Cherian85b14072017-10-11 08:54:58 +00001257 up_write(&pcc_ss_data->pcc_lock);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001258 return ret;
1259}
1260EXPORT_SYMBOL_GPL(cppc_get_perf_ctrs);
1261
1262/**
Jinzhou Sufb0b00a2021-12-24 09:04:59 +08001263 * cppc_set_enable - Set to enable CPPC on the processor by writing the
1264 * Continuous Performance Control package EnableRegister field.
1265 * @cpu: CPU for which to enable CPPC register.
1266 * @enable: 0 - disable, 1 - enable CPPC feature on the processor.
1267 *
1268 * Return: 0 for success, -ERRNO or -EIO otherwise.
1269 */
1270int cppc_set_enable(int cpu, bool enable)
1271{
1272 int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpu);
1273 struct cpc_register_resource *enable_reg;
1274 struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpu);
1275 struct cppc_pcc_data *pcc_ss_data = NULL;
1276 int ret = -EINVAL;
1277
1278 if (!cpc_desc) {
1279 pr_debug("No CPC descriptor for CPU:%d\n", cpu);
1280 return -EINVAL;
1281 }
1282
1283 enable_reg = &cpc_desc->cpc_regs[ENABLE];
1284
1285 if (CPC_IN_PCC(enable_reg)) {
1286
1287 if (pcc_ss_id < 0)
1288 return -EIO;
1289
1290 ret = cpc_write(cpu, enable_reg, enable);
1291 if (ret)
1292 return ret;
1293
1294 pcc_ss_data = pcc_data[pcc_ss_id];
1295
1296 down_write(&pcc_ss_data->pcc_lock);
1297 /* after writing CPC, transfer the ownership of PCC to platfrom */
1298 ret = send_pcc_cmd(pcc_ss_id, CMD_WRITE);
1299 up_write(&pcc_ss_data->pcc_lock);
1300 return ret;
1301 }
1302
1303 return cpc_write(cpu, enable_reg, enable);
1304}
1305EXPORT_SYMBOL_GPL(cppc_set_enable);
1306
1307/**
Bjorn Helgaas603fadf2019-03-25 13:34:00 -05001308 * cppc_set_perf - Set a CPU's performance controls.
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001309 * @cpu: CPU for which to set performance controls.
1310 * @perf_ctrls: ptr to cppc_perf_ctrls. See cppc_acpi.h
1311 *
1312 * Return: 0 for success, -ERRNO otherwise.
1313 */
1314int cppc_set_perf(int cpu, struct cppc_perf_ctrls *perf_ctrls)
1315{
1316 struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpu);
1317 struct cpc_register_resource *desired_reg;
George Cherian85b14072017-10-11 08:54:58 +00001318 int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpu);
Prashanth Prakash6fa12d52018-04-04 12:14:51 -06001319 struct cppc_pcc_data *pcc_ss_data = NULL;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001320 int ret = 0;
1321
Prashanth Prakash6fa12d52018-04-04 12:14:51 -06001322 if (!cpc_desc) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001323 pr_debug("No CPC descriptor for CPU:%d\n", cpu);
1324 return -ENODEV;
1325 }
1326
1327 desired_reg = &cpc_desc->cpc_regs[DESIRED_PERF];
1328
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001329 /*
1330 * This is Phase-I where we want to write to CPC registers
1331 * -> We want all CPUs to be able to execute this phase in parallel
1332 *
1333 * Since read_lock can be acquired by multiple CPUs simultaneously we
1334 * achieve that goal here
1335 */
1336 if (CPC_IN_PCC(desired_reg)) {
Prashanth Prakash6fa12d52018-04-04 12:14:51 -06001337 if (pcc_ss_id < 0) {
1338 pr_debug("Invalid pcc_ss_id\n");
1339 return -ENODEV;
1340 }
1341 pcc_ss_data = pcc_data[pcc_ss_id];
George Cherian85b14072017-10-11 08:54:58 +00001342 down_read(&pcc_ss_data->pcc_lock); /* BEGIN Phase-I */
1343 if (pcc_ss_data->platform_owns_pcc) {
1344 ret = check_pcc_chan(pcc_ss_id, false);
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001345 if (ret) {
George Cherian85b14072017-10-11 08:54:58 +00001346 up_read(&pcc_ss_data->pcc_lock);
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001347 return ret;
1348 }
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001349 }
Prakash, Prashanth139aee72016-08-16 14:39:44 -06001350 /*
1351 * Update the pending_write to make sure a PCC CMD_READ will not
1352 * arrive and steal the channel during the switch to write lock
1353 */
George Cherian85b14072017-10-11 08:54:58 +00001354 pcc_ss_data->pending_pcc_write_cmd = true;
1355 cpc_desc->write_cmd_id = pcc_ss_data->pcc_write_cnt;
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001356 cpc_desc->write_cmd_status = 0;
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -07001357 }
1358
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001359 /*
1360 * Skip writing MIN/MAX until Linux knows how to come up with
1361 * useful values.
1362 */
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001363 cpc_write(cpu, desired_reg, perf_ctrls->desired_perf);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001364
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001365 if (CPC_IN_PCC(desired_reg))
George Cherian85b14072017-10-11 08:54:58 +00001366 up_read(&pcc_ss_data->pcc_lock); /* END Phase-I */
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001367 /*
1368 * This is Phase-II where we transfer the ownership of PCC to Platform
1369 *
1370 * Short Summary: Basically if we think of a group of cppc_set_perf
1371 * requests that happened in short overlapping interval. The last CPU to
1372 * come out of Phase-I will enter Phase-II and ring the doorbell.
1373 *
1374 * We have the following requirements for Phase-II:
1375 * 1. We want to execute Phase-II only when there are no CPUs
1376 * currently executing in Phase-I
1377 * 2. Once we start Phase-II we want to avoid all other CPUs from
1378 * entering Phase-I.
1379 * 3. We want only one CPU among all those who went through Phase-I
1380 * to run phase-II
1381 *
1382 * If write_trylock fails to get the lock and doesn't transfer the
1383 * PCC ownership to the platform, then one of the following will be TRUE
1384 * 1. There is at-least one CPU in Phase-I which will later execute
1385 * write_trylock, so the CPUs in Phase-I will be responsible for
1386 * executing the Phase-II.
1387 * 2. Some other CPU has beaten this CPU to successfully execute the
1388 * write_trylock and has already acquired the write_lock. We know for a
Bjorn Helgaas603fadf2019-03-25 13:34:00 -05001389 * fact it (other CPU acquiring the write_lock) couldn't have happened
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001390 * before this CPU's Phase-I as we held the read_lock.
1391 * 3. Some other CPU executing pcc CMD_READ has stolen the
1392 * down_write, in which case, send_pcc_cmd will check for pending
1393 * CMD_WRITE commands by checking the pending_pcc_write_cmd.
1394 * So this CPU can be certain that its request will be delivered
1395 * So in all cases, this CPU knows that its request will be delivered
1396 * by another CPU and can return
1397 *
1398 * After getting the down_write we still need to check for
1399 * pending_pcc_write_cmd to take care of the following scenario
1400 * The thread running this code could be scheduled out between
1401 * Phase-I and Phase-II. Before it is scheduled back on, another CPU
1402 * could have delivered the request to Platform by triggering the
1403 * doorbell and transferred the ownership of PCC to platform. So this
1404 * avoids triggering an unnecessary doorbell and more importantly before
1405 * triggering the doorbell it makes sure that the PCC channel ownership
1406 * is still with OSPM.
1407 * pending_pcc_write_cmd can also be cleared by a different CPU, if
1408 * there was a pcc CMD_READ waiting on down_write and it steals the lock
Tom Saeger935ab852021-03-12 18:55:35 -07001409 * before the pcc CMD_WRITE is completed. send_pcc_cmd checks for this
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001410 * case during a CMD_READ and if there are pending writes it delivers
1411 * the write command before servicing the read command
1412 */
1413 if (CPC_IN_PCC(desired_reg)) {
George Cherian85b14072017-10-11 08:54:58 +00001414 if (down_write_trylock(&pcc_ss_data->pcc_lock)) {/* BEGIN Phase-II */
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001415 /* Update only if there are pending write commands */
George Cherian85b14072017-10-11 08:54:58 +00001416 if (pcc_ss_data->pending_pcc_write_cmd)
1417 send_pcc_cmd(pcc_ss_id, CMD_WRITE);
1418 up_write(&pcc_ss_data->pcc_lock); /* END Phase-II */
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001419 } else
1420 /* Wait until pcc_write_cnt is updated by send_pcc_cmd */
George Cherian85b14072017-10-11 08:54:58 +00001421 wait_event(pcc_ss_data->pcc_write_wait_q,
1422 cpc_desc->write_cmd_id != pcc_ss_data->pcc_write_cnt);
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001423
1424 /* send_pcc_cmd updates the status in case of failure */
1425 ret = cpc_desc->write_cmd_status;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001426 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001427 return ret;
1428}
1429EXPORT_SYMBOL_GPL(cppc_set_perf);
Prakash, Prashanthbe8b88d2016-08-16 14:39:41 -06001430
1431/**
1432 * cppc_get_transition_latency - returns frequency transition latency in ns
1433 *
Tom Saeger935ab852021-03-12 18:55:35 -07001434 * ACPI CPPC does not explicitly specify how a platform can specify the
1435 * transition latency for performance change requests. The closest we have
Prakash, Prashanthbe8b88d2016-08-16 14:39:41 -06001436 * is the timing information from the PCCT tables which provides the info
1437 * on the number and frequency of PCC commands the platform can handle.
1438 */
1439unsigned int cppc_get_transition_latency(int cpu_num)
1440{
1441 /*
1442 * Expected transition latency is based on the PCCT timing values
1443 * Below are definition from ACPI spec:
1444 * pcc_nominal- Expected latency to process a command, in microseconds
1445 * pcc_mpar - The maximum number of periodic requests that the subspace
1446 * channel can support, reported in commands per minute. 0
1447 * indicates no limitation.
1448 * pcc_mrtt - The minimum amount of time that OSPM must wait after the
1449 * completion of a command before issuing the next command,
1450 * in microseconds.
1451 */
1452 unsigned int latency_ns = 0;
1453 struct cpc_desc *cpc_desc;
1454 struct cpc_register_resource *desired_reg;
George Cherian85b14072017-10-11 08:54:58 +00001455 int pcc_ss_id = per_cpu(cpu_pcc_subspace_idx, cpu_num);
George Cherian1ecbd712017-12-04 14:06:54 +00001456 struct cppc_pcc_data *pcc_ss_data;
Prakash, Prashanthbe8b88d2016-08-16 14:39:41 -06001457
1458 cpc_desc = per_cpu(cpc_desc_ptr, cpu_num);
1459 if (!cpc_desc)
1460 return CPUFREQ_ETERNAL;
1461
1462 desired_reg = &cpc_desc->cpc_regs[DESIRED_PERF];
1463 if (!CPC_IN_PCC(desired_reg))
1464 return CPUFREQ_ETERNAL;
1465
George Cherian1ecbd712017-12-04 14:06:54 +00001466 if (pcc_ss_id < 0)
1467 return CPUFREQ_ETERNAL;
1468
1469 pcc_ss_data = pcc_data[pcc_ss_id];
George Cherian85b14072017-10-11 08:54:58 +00001470 if (pcc_ss_data->pcc_mpar)
1471 latency_ns = 60 * (1000 * 1000 * 1000 / pcc_ss_data->pcc_mpar);
Prakash, Prashanthbe8b88d2016-08-16 14:39:41 -06001472
George Cherian85b14072017-10-11 08:54:58 +00001473 latency_ns = max(latency_ns, pcc_ss_data->pcc_nominal * 1000);
1474 latency_ns = max(latency_ns, pcc_ss_data->pcc_mrtt * 1000);
Prakash, Prashanthbe8b88d2016-08-16 14:39:41 -06001475
1476 return latency_ns;
1477}
1478EXPORT_SYMBOL_GPL(cppc_get_transition_latency);