blob: f1e7597ea17e2106324d7b12d9eb4b5be16f245b [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Eric Anholtc8b75bc2015-03-02 13:01:12 -08002/*
3 * Copyright (C) 2015 Broadcom
Eric Anholtc8b75bc2015-03-02 13:01:12 -08004 */
5
6/**
7 * DOC: VC4 CRTC module
8 *
9 * In VC4, the Pixel Valve is what most closely corresponds to the
10 * DRM's concept of a CRTC. The PV generates video timings from the
Eric Anholtf6c01532017-02-27 12:11:43 -080011 * encoder's clock plus its configuration. It pulls scaled pixels from
Eric Anholtc8b75bc2015-03-02 13:01:12 -080012 * the HVS at that timing, and feeds it to the encoder.
13 *
14 * However, the DRM CRTC also collects the configuration of all the
Eric Anholtf6c01532017-02-27 12:11:43 -080015 * DRM planes attached to it. As a result, the CRTC is also
16 * responsible for writing the display list for the HVS channel that
17 * the CRTC will use.
Eric Anholtc8b75bc2015-03-02 13:01:12 -080018 *
19 * The 2835 has 3 different pixel valves. pv0 in the audio power
20 * domain feeds DSI0 or DPI, while pv1 feeds DS1 or SMI. pv2 in the
21 * image domain can feed either HDMI or the SDTV controller. The
22 * pixel valve chooses from the CPRMAN clocks (HSM for HDMI, VEC for
23 * SDTV, etc.) according to which output type is chosen in the mux.
24 *
25 * For power management, the pixel valve's registers are all clocked
26 * by the AXI clock, while the timings and FIFOs make use of the
27 * output-specific clock. Since the encoders also directly consume
28 * the CPRMAN clocks, and know what timings they need, they are the
29 * ones that set the clock.
30 */
31
Sam Ravnborgfd6d6d82019-07-16 08:42:07 +020032#include <linux/clk.h>
33#include <linux/component.h>
34#include <linux/of_device.h>
35
Masahiro Yamadab7e8e252017-05-18 13:29:38 +090036#include <drm/drm_atomic.h>
37#include <drm/drm_atomic_helper.h>
Daniel Vetter72fdb40c2018-09-05 15:57:11 +020038#include <drm/drm_atomic_uapi.h>
Sam Ravnborgfd6d6d82019-07-16 08:42:07 +020039#include <drm/drm_fb_cma_helper.h>
Eric Anholt30517192019-02-20 13:03:38 -080040#include <drm/drm_print.h>
Daniel Vetterfcd70cd2019-01-17 22:03:34 +010041#include <drm/drm_probe_helper.h>
Sam Ravnborgfd6d6d82019-07-16 08:42:07 +020042#include <drm/drm_vblank.h>
43
Eric Anholtc8b75bc2015-03-02 13:01:12 -080044#include "vc4_drv.h"
45#include "vc4_regs.h"
46
Eric Anholtd8dbf442015-12-28 13:25:41 -080047struct vc4_crtc_state {
48 struct drm_crtc_state base;
49 /* Dlist area for this CRTC configuration. */
50 struct drm_mm_node mm;
Boris Brezillon008095e2018-07-03 09:50:22 +020051 bool feed_txp;
52 bool txp_armed;
Boris Brezillon666e7352018-12-06 15:24:38 +010053
54 struct {
55 unsigned int left;
56 unsigned int right;
57 unsigned int top;
58 unsigned int bottom;
59 } margins;
Eric Anholtd8dbf442015-12-28 13:25:41 -080060};
61
Eric Anholtd8dbf442015-12-28 13:25:41 -080062static inline struct vc4_crtc_state *
63to_vc4_crtc_state(struct drm_crtc_state *crtc_state)
64{
65 return (struct vc4_crtc_state *)crtc_state;
66}
67
Eric Anholtc8b75bc2015-03-02 13:01:12 -080068#define CRTC_WRITE(offset, val) writel(val, vc4_crtc->regs + (offset))
69#define CRTC_READ(offset) readl(vc4_crtc->regs + (offset))
70
Eric Anholt30517192019-02-20 13:03:38 -080071static const struct debugfs_reg32 crtc_regs[] = {
72 VC4_REG32(PV_CONTROL),
73 VC4_REG32(PV_V_CONTROL),
74 VC4_REG32(PV_VSYNCD_EVEN),
75 VC4_REG32(PV_HORZA),
76 VC4_REG32(PV_HORZB),
77 VC4_REG32(PV_VERTA),
78 VC4_REG32(PV_VERTB),
79 VC4_REG32(PV_VERTA_EVEN),
80 VC4_REG32(PV_VERTB_EVEN),
81 VC4_REG32(PV_INTEN),
82 VC4_REG32(PV_INTSTAT),
83 VC4_REG32(PV_STAT),
84 VC4_REG32(PV_HACT_ACT),
Eric Anholtc8b75bc2015-03-02 13:01:12 -080085};
86
Thomas Zimmermann3c8639c2020-01-23 14:59:38 +010087static bool vc4_crtc_get_scanout_position(struct drm_crtc *crtc,
88 bool in_vblank_irq,
89 int *vpos, int *hpos,
90 ktime_t *stime, ktime_t *etime,
91 const struct drm_display_mode *mode)
Mario Kleiner1bf59f12016-06-23 08:17:50 +020092{
Thomas Zimmermann3c8639c2020-01-23 14:59:38 +010093 struct drm_device *dev = crtc->dev;
Mario Kleiner1bf59f12016-06-23 08:17:50 +020094 struct vc4_dev *vc4 = to_vc4_dev(dev);
Shawn Guoc77b9ab2017-01-09 19:25:45 +080095 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Mario Kleiner1bf59f12016-06-23 08:17:50 +020096 u32 val;
97 int fifo_lines;
98 int vblank_lines;
Daniel Vetter1bf6ad62017-05-09 16:03:28 +020099 bool ret = false;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200100
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200101 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
102
103 /* Get optional system timestamp before query. */
104 if (stime)
105 *stime = ktime_get();
106
107 /*
108 * Read vertical scanline which is currently composed for our
109 * pixelvalve by the HVS, and also the scaler status.
110 */
111 val = HVS_READ(SCALER_DISPSTATX(vc4_crtc->channel));
112
113 /* Get optional system timestamp after query. */
114 if (etime)
115 *etime = ktime_get();
116
117 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
118
119 /* Vertical position of hvs composed scanline. */
120 *vpos = VC4_GET_FIELD(val, SCALER_DISPSTATX_LINE);
Mario Kleinere5380922016-07-19 20:59:00 +0200121 *hpos = 0;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200122
Mario Kleinere5380922016-07-19 20:59:00 +0200123 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
124 *vpos /= 2;
125
126 /* Use hpos to correct for field offset in interlaced mode. */
127 if (VC4_GET_FIELD(val, SCALER_DISPSTATX_FRAME_COUNT) % 2)
128 *hpos += mode->crtc_htotal / 2;
129 }
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200130
131 /* This is the offset we need for translating hvs -> pv scanout pos. */
132 fifo_lines = vc4_crtc->cob_size / mode->crtc_hdisplay;
133
134 if (fifo_lines > 0)
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200135 ret = true;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200136
137 /* HVS more than fifo_lines into frame for compositing? */
138 if (*vpos > fifo_lines) {
139 /*
140 * We are in active scanout and can get some meaningful results
141 * from HVS. The actual PV scanout can not trail behind more
142 * than fifo_lines as that is the fifo's capacity. Assume that
143 * in active scanout the HVS and PV work in lockstep wrt. HVS
144 * refilling the fifo and PV consuming from the fifo, ie.
145 * whenever the PV consumes and frees up a scanline in the
146 * fifo, the HVS will immediately refill it, therefore
147 * incrementing vpos. Therefore we choose HVS read position -
148 * fifo size in scanlines as a estimate of the real scanout
149 * position of the PV.
150 */
151 *vpos -= fifo_lines + 1;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200152
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200153 return ret;
154 }
155
156 /*
157 * Less: This happens when we are in vblank and the HVS, after getting
158 * the VSTART restart signal from the PV, just started refilling its
159 * fifo with new lines from the top-most lines of the new framebuffers.
160 * The PV does not scan out in vblank, so does not remove lines from
161 * the fifo, so the fifo will be full quickly and the HVS has to pause.
162 * We can't get meaningful readings wrt. scanline position of the PV
163 * and need to make things up in a approximative but consistent way.
164 */
Eric Anholt682e62c2016-09-28 17:30:25 -0700165 vblank_lines = mode->vtotal - mode->vdisplay;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200166
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200167 if (in_vblank_irq) {
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200168 /*
169 * Assume the irq handler got called close to first
170 * line of vblank, so PV has about a full vblank
171 * scanlines to go, and as a base timestamp use the
172 * one taken at entry into vblank irq handler, so it
173 * is not affected by random delays due to lock
174 * contention on event_lock or vblank_time lock in
175 * the core.
176 */
177 *vpos = -vblank_lines;
178
179 if (stime)
180 *stime = vc4_crtc->t_vblank;
181 if (etime)
182 *etime = vc4_crtc->t_vblank;
183
184 /*
185 * If the HVS fifo is not yet full then we know for certain
186 * we are at the very beginning of vblank, as the hvs just
187 * started refilling, and the stime and etime timestamps
188 * truly correspond to start of vblank.
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200189 *
190 * Unfortunately there's no way to report this to upper levels
191 * and make it more useful.
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200192 */
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200193 } else {
194 /*
195 * No clue where we are inside vblank. Return a vpos of zero,
196 * which will cause calling code to just return the etime
197 * timestamp uncorrected. At least this is no worse than the
198 * standard fallback.
199 */
200 *vpos = 0;
201 }
202
203 return ret;
204}
205
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800206static void vc4_crtc_destroy(struct drm_crtc *crtc)
207{
208 drm_crtc_cleanup(crtc);
209}
210
Eric Anholte582b6c2016-03-31 18:38:20 -0700211static void
212vc4_crtc_lut_load(struct drm_crtc *crtc)
213{
214 struct drm_device *dev = crtc->dev;
215 struct vc4_dev *vc4 = to_vc4_dev(dev);
216 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
217 u32 i;
218
219 /* The LUT memory is laid out with each HVS channel in order,
220 * each of which takes 256 writes for R, 256 for G, then 256
221 * for B.
222 */
223 HVS_WRITE(SCALER_GAMADDR,
224 SCALER_GAMADDR_AUTOINC |
225 (vc4_crtc->channel * 3 * crtc->gamma_size));
226
227 for (i = 0; i < crtc->gamma_size; i++)
228 HVS_WRITE(SCALER_GAMDATA, vc4_crtc->lut_r[i]);
229 for (i = 0; i < crtc->gamma_size; i++)
230 HVS_WRITE(SCALER_GAMDATA, vc4_crtc->lut_g[i]);
231 for (i = 0; i < crtc->gamma_size; i++)
232 HVS_WRITE(SCALER_GAMDATA, vc4_crtc->lut_b[i]);
233}
234
Stefan Schake640e0c72018-04-11 22:49:13 +0200235static void
236vc4_crtc_update_gamma_lut(struct drm_crtc *crtc)
Eric Anholte582b6c2016-03-31 18:38:20 -0700237{
238 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Stefan Schake640e0c72018-04-11 22:49:13 +0200239 struct drm_color_lut *lut = crtc->state->gamma_lut->data;
240 u32 length = drm_color_lut_size(crtc->state->gamma_lut);
Eric Anholte582b6c2016-03-31 18:38:20 -0700241 u32 i;
242
Stefan Schake640e0c72018-04-11 22:49:13 +0200243 for (i = 0; i < length; i++) {
244 vc4_crtc->lut_r[i] = drm_color_lut_extract(lut[i].red, 8);
245 vc4_crtc->lut_g[i] = drm_color_lut_extract(lut[i].green, 8);
246 vc4_crtc->lut_b[i] = drm_color_lut_extract(lut[i].blue, 8);
Eric Anholte582b6c2016-03-31 18:38:20 -0700247 }
248
249 vc4_crtc_lut_load(crtc);
250}
251
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800252static u32 vc4_get_fifo_full_level(u32 format)
253{
254 static const u32 fifo_len_bytes = 64;
255 static const u32 hvs_latency_pix = 6;
256
257 switch (format) {
258 case PV_CONTROL_FORMAT_DSIV_16:
259 case PV_CONTROL_FORMAT_DSIC_16:
260 return fifo_len_bytes - 2 * hvs_latency_pix;
261 case PV_CONTROL_FORMAT_DSIV_18:
262 return fifo_len_bytes - 14;
263 case PV_CONTROL_FORMAT_24:
264 case PV_CONTROL_FORMAT_DSIV_24:
265 default:
266 return fifo_len_bytes - 3 * hvs_latency_pix;
267 }
268}
269
270/*
Eric Anholta86773d2016-12-14 11:46:15 -0800271 * Returns the encoder attached to the CRTC.
272 *
273 * VC4 can only scan out to one encoder at a time, while the DRM core
274 * allows drivers to push pixels to more than one encoder from the
275 * same CRTC.
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800276 */
Eric Anholta86773d2016-12-14 11:46:15 -0800277static struct drm_encoder *vc4_get_crtc_encoder(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800278{
279 struct drm_connector *connector;
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300280 struct drm_connector_list_iter conn_iter;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800281
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300282 drm_connector_list_iter_begin(crtc->dev, &conn_iter);
283 drm_for_each_connector_iter(connector, &conn_iter) {
Julia Lawall2fa8e902015-10-23 07:38:00 +0200284 if (connector->state->crtc == crtc) {
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300285 drm_connector_list_iter_end(&conn_iter);
Eric Anholta86773d2016-12-14 11:46:15 -0800286 return connector->encoder;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800287 }
288 }
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300289 drm_connector_list_iter_end(&conn_iter);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800290
Eric Anholta86773d2016-12-14 11:46:15 -0800291 return NULL;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800292}
293
Boris Brezillon008095e2018-07-03 09:50:22 +0200294static void vc4_crtc_config_pv(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800295{
Eric Anholta86773d2016-12-14 11:46:15 -0800296 struct drm_encoder *encoder = vc4_get_crtc_encoder(crtc);
297 struct vc4_encoder *vc4_encoder = to_vc4_encoder(encoder);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800298 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
299 struct drm_crtc_state *state = crtc->state;
300 struct drm_display_mode *mode = &state->adjusted_mode;
301 bool interlace = mode->flags & DRM_MODE_FLAG_INTERLACE;
Eric Anholtdfccd932016-09-29 15:34:44 -0700302 u32 pixel_rep = (mode->flags & DRM_MODE_FLAG_DBLCLK) ? 2 : 1;
Eric Anholta86773d2016-12-14 11:46:15 -0800303 bool is_dsi = (vc4_encoder->type == VC4_ENCODER_TYPE_DSI0 ||
304 vc4_encoder->type == VC4_ENCODER_TYPE_DSI1);
305 u32 format = is_dsi ? PV_CONTROL_FORMAT_DSIV_24 : PV_CONTROL_FORMAT_24;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800306
307 /* Reset the PV fifo. */
308 CRTC_WRITE(PV_CONTROL, 0);
309 CRTC_WRITE(PV_CONTROL, PV_CONTROL_FIFO_CLR | PV_CONTROL_EN);
310 CRTC_WRITE(PV_CONTROL, 0);
311
312 CRTC_WRITE(PV_HORZA,
Eric Anholtdfccd932016-09-29 15:34:44 -0700313 VC4_SET_FIELD((mode->htotal -
314 mode->hsync_end) * pixel_rep,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800315 PV_HORZA_HBP) |
Eric Anholtdfccd932016-09-29 15:34:44 -0700316 VC4_SET_FIELD((mode->hsync_end -
317 mode->hsync_start) * pixel_rep,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800318 PV_HORZA_HSYNC));
319 CRTC_WRITE(PV_HORZB,
Eric Anholtdfccd932016-09-29 15:34:44 -0700320 VC4_SET_FIELD((mode->hsync_start -
321 mode->hdisplay) * pixel_rep,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800322 PV_HORZB_HFP) |
Eric Anholtdfccd932016-09-29 15:34:44 -0700323 VC4_SET_FIELD(mode->hdisplay * pixel_rep, PV_HORZB_HACTIVE));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800324
Eric Anholta7c50472016-02-15 17:31:41 -0800325 CRTC_WRITE(PV_VERTA,
Eric Anholt682e62c2016-09-28 17:30:25 -0700326 VC4_SET_FIELD(mode->crtc_vtotal - mode->crtc_vsync_end,
Eric Anholta7c50472016-02-15 17:31:41 -0800327 PV_VERTA_VBP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700328 VC4_SET_FIELD(mode->crtc_vsync_end - mode->crtc_vsync_start,
Eric Anholta7c50472016-02-15 17:31:41 -0800329 PV_VERTA_VSYNC));
330 CRTC_WRITE(PV_VERTB,
Eric Anholt682e62c2016-09-28 17:30:25 -0700331 VC4_SET_FIELD(mode->crtc_vsync_start - mode->crtc_vdisplay,
Eric Anholta7c50472016-02-15 17:31:41 -0800332 PV_VERTB_VFP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700333 VC4_SET_FIELD(mode->crtc_vdisplay, PV_VERTB_VACTIVE));
Eric Anholta7c50472016-02-15 17:31:41 -0800334
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800335 if (interlace) {
336 CRTC_WRITE(PV_VERTA_EVEN,
Eric Anholt682e62c2016-09-28 17:30:25 -0700337 VC4_SET_FIELD(mode->crtc_vtotal -
338 mode->crtc_vsync_end - 1,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800339 PV_VERTA_VBP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700340 VC4_SET_FIELD(mode->crtc_vsync_end -
341 mode->crtc_vsync_start,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800342 PV_VERTA_VSYNC));
343 CRTC_WRITE(PV_VERTB_EVEN,
Eric Anholt682e62c2016-09-28 17:30:25 -0700344 VC4_SET_FIELD(mode->crtc_vsync_start -
345 mode->crtc_vdisplay,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800346 PV_VERTB_VFP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700347 VC4_SET_FIELD(mode->crtc_vdisplay, PV_VERTB_VACTIVE));
348
349 /* We set up first field even mode for HDMI. VEC's
350 * NTSC mode would want first field odd instead, once
351 * we support it (to do so, set ODD_FIRST and put the
352 * delay in VSYNCD_EVEN instead).
353 */
354 CRTC_WRITE(PV_V_CONTROL,
355 PV_VCONTROL_CONTINUOUS |
Eric Anholta86773d2016-12-14 11:46:15 -0800356 (is_dsi ? PV_VCONTROL_DSI : 0) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700357 PV_VCONTROL_INTERLACE |
Eric Anholtdfccd932016-09-29 15:34:44 -0700358 VC4_SET_FIELD(mode->htotal * pixel_rep / 2,
Eric Anholt682e62c2016-09-28 17:30:25 -0700359 PV_VCONTROL_ODD_DELAY));
360 CRTC_WRITE(PV_VSYNCD_EVEN, 0);
361 } else {
Eric Anholta86773d2016-12-14 11:46:15 -0800362 CRTC_WRITE(PV_V_CONTROL,
363 PV_VCONTROL_CONTINUOUS |
364 (is_dsi ? PV_VCONTROL_DSI : 0));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800365 }
366
Eric Anholtdfccd932016-09-29 15:34:44 -0700367 CRTC_WRITE(PV_HACT_ACT, mode->hdisplay * pixel_rep);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800368
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800369 CRTC_WRITE(PV_CONTROL,
370 VC4_SET_FIELD(format, PV_CONTROL_FORMAT) |
371 VC4_SET_FIELD(vc4_get_fifo_full_level(format),
372 PV_CONTROL_FIFO_LEVEL) |
Eric Anholtdfccd932016-09-29 15:34:44 -0700373 VC4_SET_FIELD(pixel_rep - 1, PV_CONTROL_PIXEL_REP) |
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800374 PV_CONTROL_CLR_AT_START |
375 PV_CONTROL_TRIGGER_UNDERFLOW |
376 PV_CONTROL_WAIT_HSTART |
Eric Anholta86773d2016-12-14 11:46:15 -0800377 VC4_SET_FIELD(vc4_encoder->clock_select,
378 PV_CONTROL_CLK_SELECT) |
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800379 PV_CONTROL_FIFO_CLR |
380 PV_CONTROL_EN);
Boris Brezillon008095e2018-07-03 09:50:22 +0200381}
382
383static void vc4_crtc_mode_set_nofb(struct drm_crtc *crtc)
384{
385 struct drm_device *dev = crtc->dev;
386 struct vc4_dev *vc4 = to_vc4_dev(dev);
387 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
388 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(crtc->state);
389 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
390 bool interlace = mode->flags & DRM_MODE_FLAG_INTERLACE;
391 bool debug_dump_regs = false;
392
393 if (debug_dump_regs) {
Eric Anholt30517192019-02-20 13:03:38 -0800394 struct drm_printer p = drm_info_printer(&vc4_crtc->pdev->dev);
395 dev_info(&vc4_crtc->pdev->dev, "CRTC %d regs before:\n",
396 drm_crtc_index(crtc));
397 drm_print_regset32(&p, &vc4_crtc->regset);
Boris Brezillon008095e2018-07-03 09:50:22 +0200398 }
399
400 if (vc4_crtc->channel == 2) {
401 u32 dispctrl;
402 u32 dsp3_mux;
403
404 /*
405 * SCALER_DISPCTRL_DSP3 = X, where X < 2 means 'connect DSP3 to
406 * FIFO X'.
407 * SCALER_DISPCTRL_DSP3 = 3 means 'disable DSP 3'.
408 *
409 * DSP3 is connected to FIFO2 unless the transposer is
410 * enabled. In this case, FIFO 2 is directly accessed by the
411 * TXP IP, and we need to disable the FIFO2 -> pixelvalve1
412 * route.
413 */
414 if (vc4_state->feed_txp)
415 dsp3_mux = VC4_SET_FIELD(3, SCALER_DISPCTRL_DSP3_MUX);
416 else
417 dsp3_mux = VC4_SET_FIELD(2, SCALER_DISPCTRL_DSP3_MUX);
418
419 dispctrl = HVS_READ(SCALER_DISPCTRL) &
420 ~SCALER_DISPCTRL_DSP3_MUX_MASK;
421 HVS_WRITE(SCALER_DISPCTRL, dispctrl | dsp3_mux);
422 }
423
424 if (!vc4_state->feed_txp)
425 vc4_crtc_config_pv(crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800426
Eric Anholt6a609202016-02-16 10:24:08 -0800427 HVS_WRITE(SCALER_DISPBKGNDX(vc4_crtc->channel),
428 SCALER_DISPBKGND_AUTOHS |
Eric Anholte582b6c2016-03-31 18:38:20 -0700429 SCALER_DISPBKGND_GAMMA |
Eric Anholt6a609202016-02-16 10:24:08 -0800430 (interlace ? SCALER_DISPBKGND_INTERLACE : 0));
431
Eric Anholte582b6c2016-03-31 18:38:20 -0700432 /* Reload the LUT, since the SRAMs would have been disabled if
433 * all CRTCs had SCALER_DISPBKGND_GAMMA unset at once.
434 */
435 vc4_crtc_lut_load(crtc);
436
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800437 if (debug_dump_regs) {
Eric Anholt30517192019-02-20 13:03:38 -0800438 struct drm_printer p = drm_info_printer(&vc4_crtc->pdev->dev);
439 dev_info(&vc4_crtc->pdev->dev, "CRTC %d regs after:\n",
440 drm_crtc_index(crtc));
441 drm_print_regset32(&p, &vc4_crtc->regset);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800442 }
443}
444
445static void require_hvs_enabled(struct drm_device *dev)
446{
447 struct vc4_dev *vc4 = to_vc4_dev(dev);
448
449 WARN_ON_ONCE((HVS_READ(SCALER_DISPCTRL) & SCALER_DISPCTRL_ENABLE) !=
450 SCALER_DISPCTRL_ENABLE);
451}
452
Laurent Pinchart64581712017-06-30 12:36:45 +0300453static void vc4_crtc_atomic_disable(struct drm_crtc *crtc,
454 struct drm_crtc_state *old_state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800455{
456 struct drm_device *dev = crtc->dev;
457 struct vc4_dev *vc4 = to_vc4_dev(dev);
458 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
459 u32 chan = vc4_crtc->channel;
460 int ret;
461 require_hvs_enabled(dev);
462
Mario Kleinere941f052016-07-19 20:59:01 +0200463 /* Disable vblank irq handling before crtc is disabled. */
464 drm_crtc_vblank_off(crtc);
465
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800466 CRTC_WRITE(PV_V_CONTROL,
467 CRTC_READ(PV_V_CONTROL) & ~PV_VCONTROL_VIDEN);
468 ret = wait_for(!(CRTC_READ(PV_V_CONTROL) & PV_VCONTROL_VIDEN), 1);
469 WARN_ONCE(ret, "Timeout waiting for !PV_VCONTROL_VIDEN\n");
470
471 if (HVS_READ(SCALER_DISPCTRLX(chan)) &
472 SCALER_DISPCTRLX_ENABLE) {
473 HVS_WRITE(SCALER_DISPCTRLX(chan),
474 SCALER_DISPCTRLX_RESET);
475
476 /* While the docs say that reset is self-clearing, it
477 * seems it doesn't actually.
478 */
479 HVS_WRITE(SCALER_DISPCTRLX(chan), 0);
480 }
481
482 /* Once we leave, the scaler should be disabled and its fifo empty. */
483
484 WARN_ON_ONCE(HVS_READ(SCALER_DISPCTRLX(chan)) & SCALER_DISPCTRLX_RESET);
485
486 WARN_ON_ONCE(VC4_GET_FIELD(HVS_READ(SCALER_DISPSTATX(chan)),
487 SCALER_DISPSTATX_MODE) !=
488 SCALER_DISPSTATX_MODE_DISABLED);
489
490 WARN_ON_ONCE((HVS_READ(SCALER_DISPSTATX(chan)) &
491 (SCALER_DISPSTATX_FULL | SCALER_DISPSTATX_EMPTY)) !=
492 SCALER_DISPSTATX_EMPTY);
Boris Brezillonedeb729f2017-06-16 10:30:33 +0200493
494 /*
495 * Make sure we issue a vblank event after disabling the CRTC if
496 * someone was waiting it.
497 */
498 if (crtc->state->event) {
499 unsigned long flags;
500
501 spin_lock_irqsave(&dev->event_lock, flags);
502 drm_crtc_send_vblank_event(crtc, crtc->state->event);
503 crtc->state->event = NULL;
504 spin_unlock_irqrestore(&dev->event_lock, flags);
505 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800506}
507
Boris Brezillon008095e2018-07-03 09:50:22 +0200508void vc4_crtc_txp_armed(struct drm_crtc_state *state)
509{
510 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state);
511
512 vc4_state->txp_armed = true;
513}
514
Boris Brezillon1ed134e2017-06-22 22:25:26 +0200515static void vc4_crtc_update_dlist(struct drm_crtc *crtc)
516{
517 struct drm_device *dev = crtc->dev;
518 struct vc4_dev *vc4 = to_vc4_dev(dev);
519 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
520 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(crtc->state);
521
522 if (crtc->state->event) {
523 unsigned long flags;
524
525 crtc->state->event->pipe = drm_crtc_index(crtc);
526
527 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
528
529 spin_lock_irqsave(&dev->event_lock, flags);
Boris Brezillon008095e2018-07-03 09:50:22 +0200530
531 if (!vc4_state->feed_txp || vc4_state->txp_armed) {
532 vc4_crtc->event = crtc->state->event;
533 crtc->state->event = NULL;
534 }
Boris Brezillon1ed134e2017-06-22 22:25:26 +0200535
536 HVS_WRITE(SCALER_DISPLISTX(vc4_crtc->channel),
537 vc4_state->mm.start);
538
539 spin_unlock_irqrestore(&dev->event_lock, flags);
540 } else {
541 HVS_WRITE(SCALER_DISPLISTX(vc4_crtc->channel),
542 vc4_state->mm.start);
543 }
544}
545
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300546static void vc4_crtc_atomic_enable(struct drm_crtc *crtc,
547 struct drm_crtc_state *old_state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800548{
549 struct drm_device *dev = crtc->dev;
550 struct vc4_dev *vc4 = to_vc4_dev(dev);
551 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Boris Brezillon008095e2018-07-03 09:50:22 +0200552 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(crtc->state);
553 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800554
555 require_hvs_enabled(dev);
556
Boris Brezillon1ed134e2017-06-22 22:25:26 +0200557 /* Enable vblank irq handling before crtc is started otherwise
558 * drm_crtc_get_vblank() fails in vc4_crtc_update_dlist().
559 */
560 drm_crtc_vblank_on(crtc);
561 vc4_crtc_update_dlist(crtc);
562
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800563 /* Turn on the scaler, which will wait for vstart to start
564 * compositing.
Boris Brezillon008095e2018-07-03 09:50:22 +0200565 * When feeding the transposer, we should operate in oneshot
566 * mode.
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800567 */
568 HVS_WRITE(SCALER_DISPCTRLX(vc4_crtc->channel),
569 VC4_SET_FIELD(mode->hdisplay, SCALER_DISPCTRLX_WIDTH) |
570 VC4_SET_FIELD(mode->vdisplay, SCALER_DISPCTRLX_HEIGHT) |
Boris Brezillon008095e2018-07-03 09:50:22 +0200571 SCALER_DISPCTRLX_ENABLE |
572 (vc4_state->feed_txp ? SCALER_DISPCTRLX_ONESHOT : 0));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800573
Boris Brezillon008095e2018-07-03 09:50:22 +0200574 /* When feeding the transposer block the pixelvalve is unneeded and
575 * should not be enabled.
576 */
577 if (!vc4_state->feed_txp)
578 CRTC_WRITE(PV_V_CONTROL,
579 CRTC_READ(PV_V_CONTROL) | PV_VCONTROL_VIDEN);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800580}
581
Jose Abreuc50a1152017-05-25 15:19:22 +0100582static enum drm_mode_status vc4_crtc_mode_valid(struct drm_crtc *crtc,
583 const struct drm_display_mode *mode)
Mario Kleineracc1be12016-07-19 20:58:58 +0200584{
Mario Kleiner36451462016-07-19 20:58:59 +0200585 /* Do not allow doublescan modes from user space */
Jose Abreuc50a1152017-05-25 15:19:22 +0100586 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
Mario Kleiner36451462016-07-19 20:58:59 +0200587 DRM_DEBUG_KMS("[CRTC:%d] Doublescan mode rejected.\n",
588 crtc->base.id);
Jose Abreuc50a1152017-05-25 15:19:22 +0100589 return MODE_NO_DBLESCAN;
Mario Kleiner36451462016-07-19 20:58:59 +0200590 }
591
Jose Abreuc50a1152017-05-25 15:19:22 +0100592 return MODE_OK;
Mario Kleineracc1be12016-07-19 20:58:58 +0200593}
594
Boris Brezillon666e7352018-12-06 15:24:38 +0100595void vc4_crtc_get_margins(struct drm_crtc_state *state,
596 unsigned int *left, unsigned int *right,
597 unsigned int *top, unsigned int *bottom)
598{
599 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state);
600 struct drm_connector_state *conn_state;
601 struct drm_connector *conn;
602 int i;
603
604 *left = vc4_state->margins.left;
605 *right = vc4_state->margins.right;
606 *top = vc4_state->margins.top;
607 *bottom = vc4_state->margins.bottom;
608
609 /* We have to interate over all new connector states because
610 * vc4_crtc_get_margins() might be called before
611 * vc4_crtc_atomic_check() which means margins info in vc4_crtc_state
612 * might be outdated.
613 */
614 for_each_new_connector_in_state(state->state, conn, conn_state, i) {
615 if (conn_state->crtc != state->crtc)
616 continue;
617
618 *left = conn_state->tv.margins.left;
619 *right = conn_state->tv.margins.right;
620 *top = conn_state->tv.margins.top;
621 *bottom = conn_state->tv.margins.bottom;
622 break;
623 }
624}
625
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800626static int vc4_crtc_atomic_check(struct drm_crtc *crtc,
627 struct drm_crtc_state *state)
628{
Eric Anholtd8dbf442015-12-28 13:25:41 -0800629 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800630 struct drm_device *dev = crtc->dev;
631 struct vc4_dev *vc4 = to_vc4_dev(dev);
632 struct drm_plane *plane;
Eric Anholtd8dbf442015-12-28 13:25:41 -0800633 unsigned long flags;
Daniel Vetter2f196b72016-06-02 16:21:44 +0200634 const struct drm_plane_state *plane_state;
Boris Brezillon008095e2018-07-03 09:50:22 +0200635 struct drm_connector *conn;
636 struct drm_connector_state *conn_state;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800637 u32 dlist_count = 0;
Boris Brezillon008095e2018-07-03 09:50:22 +0200638 int ret, i;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800639
640 /* The pixelvalve can only feed one encoder (and encoders are
641 * 1:1 with connectors.)
642 */
Maarten Lankhorst14de6c42016-01-04 12:53:20 +0100643 if (hweight32(state->connector_mask) > 1)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800644 return -EINVAL;
645
Daniel Vetter2f196b72016-06-02 16:21:44 +0200646 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800647 dlist_count += vc4_plane_dlist_size(plane_state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800648
649 dlist_count++; /* Account for SCALER_CTL0_END. */
650
Eric Anholtd8dbf442015-12-28 13:25:41 -0800651 spin_lock_irqsave(&vc4->hvs->mm_lock, flags);
652 ret = drm_mm_insert_node(&vc4->hvs->dlist_mm, &vc4_state->mm,
Chris Wilson4e64e552017-02-02 21:04:38 +0000653 dlist_count);
Eric Anholtd8dbf442015-12-28 13:25:41 -0800654 spin_unlock_irqrestore(&vc4->hvs->mm_lock, flags);
655 if (ret)
656 return ret;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800657
Boris Brezillon008095e2018-07-03 09:50:22 +0200658 for_each_new_connector_in_state(state->state, conn, conn_state, i) {
659 if (conn_state->crtc != crtc)
660 continue;
661
662 /* The writeback connector is implemented using the transposer
663 * block which is directly taking its data from the HVS FIFO.
664 */
665 if (conn->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) {
666 state->no_vblank = true;
667 vc4_state->feed_txp = true;
668 } else {
669 state->no_vblank = false;
670 vc4_state->feed_txp = false;
671 }
672
Boris Brezillon666e7352018-12-06 15:24:38 +0100673 vc4_state->margins.left = conn_state->tv.margins.left;
674 vc4_state->margins.right = conn_state->tv.margins.right;
675 vc4_state->margins.top = conn_state->tv.margins.top;
676 vc4_state->margins.bottom = conn_state->tv.margins.bottom;
Boris Brezillon008095e2018-07-03 09:50:22 +0200677 break;
678 }
679
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800680 return 0;
681}
682
683static void vc4_crtc_atomic_flush(struct drm_crtc *crtc,
684 struct drm_crtc_state *old_state)
685{
686 struct drm_device *dev = crtc->dev;
687 struct vc4_dev *vc4 = to_vc4_dev(dev);
Stefan Schake1d49f2e2018-03-09 01:53:37 +0100688 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Eric Anholtd8dbf442015-12-28 13:25:41 -0800689 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(crtc->state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800690 struct drm_plane *plane;
Stefan Schake1d49f2e2018-03-09 01:53:37 +0100691 struct vc4_plane_state *vc4_plane_state;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800692 bool debug_dump_regs = false;
Stefan Schake1d49f2e2018-03-09 01:53:37 +0100693 bool enable_bg_fill = false;
Eric Anholtd8dbf442015-12-28 13:25:41 -0800694 u32 __iomem *dlist_start = vc4->hvs->dlist + vc4_state->mm.start;
695 u32 __iomem *dlist_next = dlist_start;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800696
697 if (debug_dump_regs) {
698 DRM_INFO("CRTC %d HVS before:\n", drm_crtc_index(crtc));
699 vc4_hvs_dump_state(dev);
700 }
701
Eric Anholtd8dbf442015-12-28 13:25:41 -0800702 /* Copy all the active planes' dlist contents to the hardware dlist. */
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800703 drm_atomic_crtc_for_each_plane(plane, crtc) {
Stefan Schake1d49f2e2018-03-09 01:53:37 +0100704 /* Is this the first active plane? */
705 if (dlist_next == dlist_start) {
706 /* We need to enable background fill when a plane
707 * could be alpha blending from the background, i.e.
708 * where no other plane is underneath. It suffices to
709 * consider the first active plane here since we set
710 * needs_bg_fill such that either the first plane
711 * already needs it or all planes on top blend from
712 * the first or a lower plane.
713 */
714 vc4_plane_state = to_vc4_plane_state(plane->state);
715 enable_bg_fill = vc4_plane_state->needs_bg_fill;
716 }
717
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800718 dlist_next += vc4_plane_write_dlist(plane, dlist_next);
719 }
720
Eric Anholtd8dbf442015-12-28 13:25:41 -0800721 writel(SCALER_CTL0_END, dlist_next);
722 dlist_next++;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800723
Eric Anholtd8dbf442015-12-28 13:25:41 -0800724 WARN_ON_ONCE(dlist_next - dlist_start != vc4_state->mm.size);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800725
Stefan Schake1d49f2e2018-03-09 01:53:37 +0100726 if (enable_bg_fill)
727 /* This sets a black background color fill, as is the case
728 * with other DRM drivers.
729 */
730 HVS_WRITE(SCALER_DISPBKGNDX(vc4_crtc->channel),
731 HVS_READ(SCALER_DISPBKGNDX(vc4_crtc->channel)) |
732 SCALER_DISPBKGND_FILL);
733
Boris Brezillon1ed134e2017-06-22 22:25:26 +0200734 /* Only update DISPLIST if the CRTC was already running and is not
735 * being disabled.
736 * vc4_crtc_enable() takes care of updating the dlist just after
737 * re-enabling VBLANK interrupts and before enabling the engine.
738 * If the CRTC is being disabled, there's no point in updating this
739 * information.
740 */
741 if (crtc->state->active && old_state->active)
742 vc4_crtc_update_dlist(crtc);
Mario Kleiner56d1fe02016-05-18 14:02:46 +0200743
Stefan Schake640e0c72018-04-11 22:49:13 +0200744 if (crtc->state->color_mgmt_changed) {
745 u32 dispbkgndx = HVS_READ(SCALER_DISPBKGNDX(vc4_crtc->channel));
746
747 if (crtc->state->gamma_lut) {
748 vc4_crtc_update_gamma_lut(crtc);
749 dispbkgndx |= SCALER_DISPBKGND_GAMMA;
750 } else {
751 /* Unsetting DISPBKGND_GAMMA skips the gamma lut step
752 * in hardware, which is the same as a linear lut that
753 * DRM expects us to use in absence of a user lut.
754 */
755 dispbkgndx &= ~SCALER_DISPBKGND_GAMMA;
756 }
757 HVS_WRITE(SCALER_DISPBKGNDX(vc4_crtc->channel), dispbkgndx);
758 }
759
Mario Kleiner56d1fe02016-05-18 14:02:46 +0200760 if (debug_dump_regs) {
761 DRM_INFO("CRTC %d HVS after:\n", drm_crtc_index(crtc));
762 vc4_hvs_dump_state(dev);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800763 }
764}
765
Shawn Guo0d5f46f2017-02-07 17:16:34 +0800766static int vc4_enable_vblank(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800767{
Shawn Guoc77b9ab2017-01-09 19:25:45 +0800768 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800769
770 CRTC_WRITE(PV_INTEN, PV_INT_VFP_START);
771
772 return 0;
773}
774
Shawn Guo0d5f46f2017-02-07 17:16:34 +0800775static void vc4_disable_vblank(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800776{
Shawn Guoc77b9ab2017-01-09 19:25:45 +0800777 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800778
779 CRTC_WRITE(PV_INTEN, 0);
780}
781
782static void vc4_crtc_handle_page_flip(struct vc4_crtc *vc4_crtc)
783{
784 struct drm_crtc *crtc = &vc4_crtc->base;
785 struct drm_device *dev = crtc->dev;
Mario Kleiner56d1fe02016-05-18 14:02:46 +0200786 struct vc4_dev *vc4 = to_vc4_dev(dev);
787 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(crtc->state);
788 u32 chan = vc4_crtc->channel;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800789 unsigned long flags;
790
791 spin_lock_irqsave(&dev->event_lock, flags);
Mario Kleiner56d1fe02016-05-18 14:02:46 +0200792 if (vc4_crtc->event &&
Boris Brezillon008095e2018-07-03 09:50:22 +0200793 (vc4_state->mm.start == HVS_READ(SCALER_DISPLACTX(chan)) ||
794 vc4_state->feed_txp)) {
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800795 drm_crtc_send_vblank_event(crtc, vc4_crtc->event);
796 vc4_crtc->event = NULL;
Mario Kleineree7c10e2016-05-06 19:26:06 +0200797 drm_crtc_vblank_put(crtc);
Boris Brezillon531a1b62019-02-20 16:51:22 +0100798
799 /* Wait for the page flip to unmask the underrun to ensure that
800 * the display list was updated by the hardware. Before that
801 * happens, the HVS will be using the previous display list with
802 * the CRTC and encoder already reconfigured, leading to
803 * underruns. This can be seen when reconfiguring the CRTC.
804 */
805 vc4_hvs_unmask_underrun(dev, vc4_crtc->channel);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800806 }
807 spin_unlock_irqrestore(&dev->event_lock, flags);
808}
809
Boris Brezillon008095e2018-07-03 09:50:22 +0200810void vc4_crtc_handle_vblank(struct vc4_crtc *crtc)
811{
812 crtc->t_vblank = ktime_get();
813 drm_crtc_handle_vblank(&crtc->base);
814 vc4_crtc_handle_page_flip(crtc);
815}
816
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800817static irqreturn_t vc4_crtc_irq_handler(int irq, void *data)
818{
819 struct vc4_crtc *vc4_crtc = data;
820 u32 stat = CRTC_READ(PV_INTSTAT);
821 irqreturn_t ret = IRQ_NONE;
822
823 if (stat & PV_INT_VFP_START) {
824 CRTC_WRITE(PV_INTSTAT, PV_INT_VFP_START);
Boris Brezillon008095e2018-07-03 09:50:22 +0200825 vc4_crtc_handle_vblank(vc4_crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800826 ret = IRQ_HANDLED;
827 }
828
829 return ret;
830}
831
Eric Anholtb501bac2015-11-30 12:34:01 -0800832struct vc4_async_flip_state {
833 struct drm_crtc *crtc;
834 struct drm_framebuffer *fb;
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200835 struct drm_framebuffer *old_fb;
Eric Anholtb501bac2015-11-30 12:34:01 -0800836 struct drm_pending_vblank_event *event;
837
838 struct vc4_seqno_cb cb;
839};
840
841/* Called when the V3D execution for the BO being flipped to is done, so that
842 * we can actually update the plane's address to point to it.
843 */
844static void
845vc4_async_page_flip_complete(struct vc4_seqno_cb *cb)
846{
847 struct vc4_async_flip_state *flip_state =
848 container_of(cb, struct vc4_async_flip_state, cb);
849 struct drm_crtc *crtc = flip_state->crtc;
850 struct drm_device *dev = crtc->dev;
851 struct vc4_dev *vc4 = to_vc4_dev(dev);
852 struct drm_plane *plane = crtc->primary;
853
854 vc4_plane_async_set_fb(plane, flip_state->fb);
855 if (flip_state->event) {
856 unsigned long flags;
857
858 spin_lock_irqsave(&dev->event_lock, flags);
859 drm_crtc_send_vblank_event(crtc, flip_state->event);
860 spin_unlock_irqrestore(&dev->event_lock, flags);
861 }
862
Mario Kleineree7c10e2016-05-06 19:26:06 +0200863 drm_crtc_vblank_put(crtc);
Cihangir Akturk1d5494e2017-08-03 14:58:40 +0300864 drm_framebuffer_put(flip_state->fb);
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200865
866 /* Decrement the BO usecnt in order to keep the inc/dec calls balanced
867 * when the planes are updated through the async update path.
868 * FIXME: we should move to generic async-page-flip when it's
869 * available, so that we can get rid of this hand-made cleanup_fb()
870 * logic.
871 */
872 if (flip_state->old_fb) {
873 struct drm_gem_cma_object *cma_bo;
874 struct vc4_bo *bo;
875
876 cma_bo = drm_fb_cma_get_gem_obj(flip_state->old_fb, 0);
877 bo = to_vc4_bo(&cma_bo->base);
878 vc4_bo_dec_usecnt(bo);
879 drm_framebuffer_put(flip_state->old_fb);
880 }
881
Eric Anholtb501bac2015-11-30 12:34:01 -0800882 kfree(flip_state);
883
884 up(&vc4->async_modeset);
885}
886
887/* Implements async (non-vblank-synced) page flips.
888 *
889 * The page flip ioctl needs to return immediately, so we grab the
890 * modeset semaphore on the pipe, and queue the address update for
891 * when V3D is done with the BO being flipped to.
892 */
893static int vc4_async_page_flip(struct drm_crtc *crtc,
894 struct drm_framebuffer *fb,
895 struct drm_pending_vblank_event *event,
896 uint32_t flags)
897{
898 struct drm_device *dev = crtc->dev;
899 struct vc4_dev *vc4 = to_vc4_dev(dev);
900 struct drm_plane *plane = crtc->primary;
901 int ret = 0;
902 struct vc4_async_flip_state *flip_state;
903 struct drm_gem_cma_object *cma_bo = drm_fb_cma_get_gem_obj(fb, 0);
904 struct vc4_bo *bo = to_vc4_bo(&cma_bo->base);
905
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200906 /* Increment the BO usecnt here, so that we never end up with an
907 * unbalanced number of vc4_bo_{dec,inc}_usecnt() calls when the
908 * plane is later updated through the non-async path.
909 * FIXME: we should move to generic async-page-flip when it's
910 * available, so that we can get rid of this hand-made prepare_fb()
911 * logic.
912 */
913 ret = vc4_bo_inc_usecnt(bo);
914 if (ret)
915 return ret;
916
Eric Anholtb501bac2015-11-30 12:34:01 -0800917 flip_state = kzalloc(sizeof(*flip_state), GFP_KERNEL);
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200918 if (!flip_state) {
919 vc4_bo_dec_usecnt(bo);
Eric Anholtb501bac2015-11-30 12:34:01 -0800920 return -ENOMEM;
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200921 }
Eric Anholtb501bac2015-11-30 12:34:01 -0800922
Cihangir Akturk1d5494e2017-08-03 14:58:40 +0300923 drm_framebuffer_get(fb);
Eric Anholtb501bac2015-11-30 12:34:01 -0800924 flip_state->fb = fb;
925 flip_state->crtc = crtc;
926 flip_state->event = event;
927
928 /* Make sure all other async modesetes have landed. */
929 ret = down_interruptible(&vc4->async_modeset);
930 if (ret) {
Cihangir Akturk1d5494e2017-08-03 14:58:40 +0300931 drm_framebuffer_put(fb);
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200932 vc4_bo_dec_usecnt(bo);
Eric Anholtb501bac2015-11-30 12:34:01 -0800933 kfree(flip_state);
934 return ret;
935 }
936
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200937 /* Save the current FB before it's replaced by the new one in
938 * drm_atomic_set_fb_for_plane(). We'll need the old FB in
939 * vc4_async_page_flip_complete() to decrement the BO usecnt and keep
940 * it consistent.
941 * FIXME: we should move to generic async-page-flip when it's
942 * available, so that we can get rid of this hand-made cleanup_fb()
943 * logic.
944 */
945 flip_state->old_fb = plane->state->fb;
946 if (flip_state->old_fb)
947 drm_framebuffer_get(flip_state->old_fb);
948
Mario Kleineree7c10e2016-05-06 19:26:06 +0200949 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
950
Eric Anholtb501bac2015-11-30 12:34:01 -0800951 /* Immediately update the plane's legacy fb pointer, so that later
952 * modeset prep sees the state that will be present when the semaphore
953 * is released.
954 */
955 drm_atomic_set_fb_for_plane(plane->state, fb);
Eric Anholtb501bac2015-11-30 12:34:01 -0800956
957 vc4_queue_seqno_cb(dev, &flip_state->cb, bo->seqno,
958 vc4_async_page_flip_complete);
959
960 /* Driver takes ownership of state on successful async commit. */
961 return 0;
962}
963
964static int vc4_page_flip(struct drm_crtc *crtc,
965 struct drm_framebuffer *fb,
966 struct drm_pending_vblank_event *event,
Daniel Vetter41292b1f2017-03-22 22:50:50 +0100967 uint32_t flags,
968 struct drm_modeset_acquire_ctx *ctx)
Eric Anholtb501bac2015-11-30 12:34:01 -0800969{
970 if (flags & DRM_MODE_PAGE_FLIP_ASYNC)
971 return vc4_async_page_flip(crtc, fb, event, flags);
972 else
Daniel Vetter41292b1f2017-03-22 22:50:50 +0100973 return drm_atomic_helper_page_flip(crtc, fb, event, flags, ctx);
Eric Anholtb501bac2015-11-30 12:34:01 -0800974}
975
Eric Anholtd8dbf442015-12-28 13:25:41 -0800976static struct drm_crtc_state *vc4_crtc_duplicate_state(struct drm_crtc *crtc)
977{
Boris Brezillon008095e2018-07-03 09:50:22 +0200978 struct vc4_crtc_state *vc4_state, *old_vc4_state;
Eric Anholtd8dbf442015-12-28 13:25:41 -0800979
980 vc4_state = kzalloc(sizeof(*vc4_state), GFP_KERNEL);
981 if (!vc4_state)
982 return NULL;
983
Boris Brezillon008095e2018-07-03 09:50:22 +0200984 old_vc4_state = to_vc4_crtc_state(crtc->state);
985 vc4_state->feed_txp = old_vc4_state->feed_txp;
Boris Brezillon666e7352018-12-06 15:24:38 +0100986 vc4_state->margins = old_vc4_state->margins;
Boris Brezillon008095e2018-07-03 09:50:22 +0200987
Eric Anholtd8dbf442015-12-28 13:25:41 -0800988 __drm_atomic_helper_crtc_duplicate_state(crtc, &vc4_state->base);
989 return &vc4_state->base;
990}
991
992static void vc4_crtc_destroy_state(struct drm_crtc *crtc,
993 struct drm_crtc_state *state)
994{
995 struct vc4_dev *vc4 = to_vc4_dev(crtc->dev);
996 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state);
997
Chris Wilson71724f72019-10-03 22:00:58 +0100998 if (drm_mm_node_allocated(&vc4_state->mm)) {
Eric Anholtd8dbf442015-12-28 13:25:41 -0800999 unsigned long flags;
1000
1001 spin_lock_irqsave(&vc4->hvs->mm_lock, flags);
1002 drm_mm_remove_node(&vc4_state->mm);
1003 spin_unlock_irqrestore(&vc4->hvs->mm_lock, flags);
1004
1005 }
1006
Eric Anholt7622b252016-10-10 09:44:06 -07001007 drm_atomic_helper_crtc_destroy_state(crtc, state);
Eric Anholtd8dbf442015-12-28 13:25:41 -08001008}
1009
Eric Anholt6d6e5002017-03-28 13:13:43 -07001010static void
1011vc4_crtc_reset(struct drm_crtc *crtc)
1012{
1013 if (crtc->state)
Maarten Lankhorst462ce5d2019-04-24 17:06:29 +02001014 vc4_crtc_destroy_state(crtc, crtc->state);
Eric Anholt6d6e5002017-03-28 13:13:43 -07001015
1016 crtc->state = kzalloc(sizeof(struct vc4_crtc_state), GFP_KERNEL);
1017 if (crtc->state)
1018 crtc->state->crtc = crtc;
1019}
1020
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001021static const struct drm_crtc_funcs vc4_crtc_funcs = {
1022 .set_config = drm_atomic_helper_set_config,
1023 .destroy = vc4_crtc_destroy,
Eric Anholtb501bac2015-11-30 12:34:01 -08001024 .page_flip = vc4_page_flip,
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001025 .set_property = NULL,
1026 .cursor_set = NULL, /* handled by drm_mode_cursor_universal */
1027 .cursor_move = NULL, /* handled by drm_mode_cursor_universal */
Eric Anholt6d6e5002017-03-28 13:13:43 -07001028 .reset = vc4_crtc_reset,
Eric Anholtd8dbf442015-12-28 13:25:41 -08001029 .atomic_duplicate_state = vc4_crtc_duplicate_state,
1030 .atomic_destroy_state = vc4_crtc_destroy_state,
Stefan Schake640e0c72018-04-11 22:49:13 +02001031 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Shawn Guo0d5f46f2017-02-07 17:16:34 +08001032 .enable_vblank = vc4_enable_vblank,
1033 .disable_vblank = vc4_disable_vblank,
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001034};
1035
1036static const struct drm_crtc_helper_funcs vc4_crtc_helper_funcs = {
1037 .mode_set_nofb = vc4_crtc_mode_set_nofb,
Jose Abreuc50a1152017-05-25 15:19:22 +01001038 .mode_valid = vc4_crtc_mode_valid,
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001039 .atomic_check = vc4_crtc_atomic_check,
1040 .atomic_flush = vc4_crtc_atomic_flush,
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +03001041 .atomic_enable = vc4_crtc_atomic_enable,
Laurent Pinchart64581712017-06-30 12:36:45 +03001042 .atomic_disable = vc4_crtc_atomic_disable,
Thomas Zimmermann3c8639c2020-01-23 14:59:38 +01001043 .get_scanout_position = vc4_crtc_get_scanout_position,
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001044};
1045
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001046static const struct vc4_crtc_data pv0_data = {
1047 .hvs_channel = 0,
Eric Anholtc9be8042019-04-01 11:35:58 -07001048 .debugfs_name = "crtc0_regs",
Boris Brezillonab8df602016-12-02 14:48:07 +01001049 .encoder_types = {
1050 [PV_CONTROL_CLK_SELECT_DSI] = VC4_ENCODER_TYPE_DSI0,
1051 [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_DPI,
1052 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001053};
1054
1055static const struct vc4_crtc_data pv1_data = {
1056 .hvs_channel = 2,
Eric Anholtc9be8042019-04-01 11:35:58 -07001057 .debugfs_name = "crtc1_regs",
Boris Brezillonab8df602016-12-02 14:48:07 +01001058 .encoder_types = {
1059 [PV_CONTROL_CLK_SELECT_DSI] = VC4_ENCODER_TYPE_DSI1,
1060 [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_SMI,
1061 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001062};
1063
1064static const struct vc4_crtc_data pv2_data = {
1065 .hvs_channel = 1,
Eric Anholtc9be8042019-04-01 11:35:58 -07001066 .debugfs_name = "crtc2_regs",
Boris Brezillonab8df602016-12-02 14:48:07 +01001067 .encoder_types = {
1068 [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_HDMI,
1069 [PV_CONTROL_CLK_SELECT_VEC] = VC4_ENCODER_TYPE_VEC,
1070 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001071};
1072
1073static const struct of_device_id vc4_crtc_dt_match[] = {
1074 { .compatible = "brcm,bcm2835-pixelvalve0", .data = &pv0_data },
1075 { .compatible = "brcm,bcm2835-pixelvalve1", .data = &pv1_data },
1076 { .compatible = "brcm,bcm2835-pixelvalve2", .data = &pv2_data },
1077 {}
1078};
1079
1080static void vc4_set_crtc_possible_masks(struct drm_device *drm,
1081 struct drm_crtc *crtc)
1082{
1083 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Boris Brezillonab8df602016-12-02 14:48:07 +01001084 const struct vc4_crtc_data *crtc_data = vc4_crtc->data;
1085 const enum vc4_encoder_type *encoder_types = crtc_data->encoder_types;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001086 struct drm_encoder *encoder;
1087
1088 drm_for_each_encoder(encoder, drm) {
Boris Brezillon008095e2018-07-03 09:50:22 +02001089 struct vc4_encoder *vc4_encoder;
Boris Brezillonab8df602016-12-02 14:48:07 +01001090 int i;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001091
Boris Brezillon008095e2018-07-03 09:50:22 +02001092 /* HVS FIFO2 can feed the TXP IP. */
1093 if (crtc_data->hvs_channel == 2 &&
1094 encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL) {
1095 encoder->possible_crtcs |= drm_crtc_mask(crtc);
1096 continue;
1097 }
1098
1099 vc4_encoder = to_vc4_encoder(encoder);
Boris Brezillonab8df602016-12-02 14:48:07 +01001100 for (i = 0; i < ARRAY_SIZE(crtc_data->encoder_types); i++) {
1101 if (vc4_encoder->type == encoder_types[i]) {
1102 vc4_encoder->clock_select = i;
1103 encoder->possible_crtcs |= drm_crtc_mask(crtc);
1104 break;
1105 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001106 }
1107 }
1108}
1109
Mario Kleiner1bf59f12016-06-23 08:17:50 +02001110static void
1111vc4_crtc_get_cob_allocation(struct vc4_crtc *vc4_crtc)
1112{
1113 struct drm_device *drm = vc4_crtc->base.dev;
1114 struct vc4_dev *vc4 = to_vc4_dev(drm);
1115 u32 dispbase = HVS_READ(SCALER_DISPBASEX(vc4_crtc->channel));
1116 /* Top/base are supposed to be 4-pixel aligned, but the
1117 * Raspberry Pi firmware fills the low bits (which are
1118 * presumably ignored).
1119 */
1120 u32 top = VC4_GET_FIELD(dispbase, SCALER_DISPBASEX_TOP) & ~3;
1121 u32 base = VC4_GET_FIELD(dispbase, SCALER_DISPBASEX_BASE) & ~3;
1122
1123 vc4_crtc->cob_size = top - base + 4;
1124}
1125
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001126static int vc4_crtc_bind(struct device *dev, struct device *master, void *data)
1127{
1128 struct platform_device *pdev = to_platform_device(dev);
1129 struct drm_device *drm = dev_get_drvdata(master);
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001130 struct vc4_crtc *vc4_crtc;
1131 struct drm_crtc *crtc;
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001132 struct drm_plane *primary_plane, *cursor_plane, *destroy_plane, *temp;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001133 const struct of_device_id *match;
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001134 int ret, i;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001135
1136 vc4_crtc = devm_kzalloc(dev, sizeof(*vc4_crtc), GFP_KERNEL);
1137 if (!vc4_crtc)
1138 return -ENOMEM;
1139 crtc = &vc4_crtc->base;
1140
1141 match = of_match_device(vc4_crtc_dt_match, dev);
1142 if (!match)
1143 return -ENODEV;
1144 vc4_crtc->data = match->data;
Eric Anholt30517192019-02-20 13:03:38 -08001145 vc4_crtc->pdev = pdev;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001146
1147 vc4_crtc->regs = vc4_ioremap_regs(pdev, 0);
1148 if (IS_ERR(vc4_crtc->regs))
1149 return PTR_ERR(vc4_crtc->regs);
1150
Eric Anholt30517192019-02-20 13:03:38 -08001151 vc4_crtc->regset.base = vc4_crtc->regs;
1152 vc4_crtc->regset.regs = crtc_regs;
1153 vc4_crtc->regset.nregs = ARRAY_SIZE(crtc_regs);
1154
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001155 /* For now, we create just the primary and the legacy cursor
1156 * planes. We should be able to stack more planes on easily,
1157 * but to do that we would need to compute the bandwidth
1158 * requirement of the plane configuration, and reject ones
1159 * that will take too much.
1160 */
1161 primary_plane = vc4_plane_init(drm, DRM_PLANE_TYPE_PRIMARY);
Dan Carpenter79513232015-11-04 16:21:40 +03001162 if (IS_ERR(primary_plane)) {
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001163 dev_err(dev, "failed to construct primary plane\n");
1164 ret = PTR_ERR(primary_plane);
1165 goto err;
1166 }
1167
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001168 drm_crtc_init_with_planes(drm, crtc, primary_plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +02001169 &vc4_crtc_funcs, NULL);
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001170 drm_crtc_helper_add(crtc, &vc4_crtc_helper_funcs);
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001171 vc4_crtc->channel = vc4_crtc->data->hvs_channel;
Eric Anholte582b6c2016-03-31 18:38:20 -07001172 drm_mode_crtc_set_gamma_size(crtc, ARRAY_SIZE(vc4_crtc->lut_r));
Stefan Schake640e0c72018-04-11 22:49:13 +02001173 drm_crtc_enable_color_mgmt(crtc, 0, false, crtc->gamma_size);
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001174
Stefan Schake766cc6b2018-04-20 05:25:44 -07001175 /* We support CTM, but only for one CRTC at a time. It's therefore
1176 * implemented as private driver state in vc4_kms, not here.
1177 */
1178 drm_crtc_enable_color_mgmt(crtc, 0, true, crtc->gamma_size);
1179
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001180 /* Set up some arbitrary number of planes. We're not limited
1181 * by a set number of physical registers, just the space in
1182 * the HVS (16k) and how small an plane can be (28 bytes).
1183 * However, each plane we set up takes up some memory, and
1184 * increases the cost of looping over planes, which atomic
1185 * modesetting does quite a bit. As a result, we pick a
1186 * modest number of planes to expose, that should hopefully
1187 * still cover any sane usecase.
1188 */
1189 for (i = 0; i < 8; i++) {
1190 struct drm_plane *plane =
1191 vc4_plane_init(drm, DRM_PLANE_TYPE_OVERLAY);
1192
1193 if (IS_ERR(plane))
1194 continue;
1195
Ville Syrjäläc0183a82018-06-26 22:47:15 +03001196 plane->possible_crtcs = drm_crtc_mask(crtc);
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001197 }
1198
1199 /* Set up the legacy cursor after overlay initialization,
1200 * since we overlay planes on the CRTC in the order they were
1201 * initialized.
1202 */
1203 cursor_plane = vc4_plane_init(drm, DRM_PLANE_TYPE_CURSOR);
1204 if (!IS_ERR(cursor_plane)) {
Ville Syrjäläc0183a82018-06-26 22:47:15 +03001205 cursor_plane->possible_crtcs = drm_crtc_mask(crtc);
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001206 crtc->cursor = cursor_plane;
1207 }
1208
Mario Kleiner1bf59f12016-06-23 08:17:50 +02001209 vc4_crtc_get_cob_allocation(vc4_crtc);
1210
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001211 CRTC_WRITE(PV_INTEN, 0);
1212 CRTC_WRITE(PV_INTSTAT, PV_INT_VFP_START);
1213 ret = devm_request_irq(dev, platform_get_irq(pdev, 0),
1214 vc4_crtc_irq_handler, 0, "vc4 crtc", vc4_crtc);
1215 if (ret)
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001216 goto err_destroy_planes;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001217
1218 vc4_set_crtc_possible_masks(drm, crtc);
1219
Eric Anholte582b6c2016-03-31 18:38:20 -07001220 for (i = 0; i < crtc->gamma_size; i++) {
1221 vc4_crtc->lut_r[i] = i;
1222 vc4_crtc->lut_g[i] = i;
1223 vc4_crtc->lut_b[i] = i;
1224 }
1225
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001226 platform_set_drvdata(pdev, vc4_crtc);
1227
Eric Anholtc9be8042019-04-01 11:35:58 -07001228 vc4_debugfs_add_regset32(drm, vc4_crtc->data->debugfs_name,
1229 &vc4_crtc->regset);
1230
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001231 return 0;
1232
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001233err_destroy_planes:
1234 list_for_each_entry_safe(destroy_plane, temp,
1235 &drm->mode_config.plane_list, head) {
Ville Syrjäläc0183a82018-06-26 22:47:15 +03001236 if (destroy_plane->possible_crtcs == drm_crtc_mask(crtc))
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001237 destroy_plane->funcs->destroy(destroy_plane);
1238 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001239err:
1240 return ret;
1241}
1242
1243static void vc4_crtc_unbind(struct device *dev, struct device *master,
1244 void *data)
1245{
1246 struct platform_device *pdev = to_platform_device(dev);
1247 struct vc4_crtc *vc4_crtc = dev_get_drvdata(dev);
1248
1249 vc4_crtc_destroy(&vc4_crtc->base);
1250
1251 CRTC_WRITE(PV_INTEN, 0);
1252
1253 platform_set_drvdata(pdev, NULL);
1254}
1255
1256static const struct component_ops vc4_crtc_ops = {
1257 .bind = vc4_crtc_bind,
1258 .unbind = vc4_crtc_unbind,
1259};
1260
1261static int vc4_crtc_dev_probe(struct platform_device *pdev)
1262{
1263 return component_add(&pdev->dev, &vc4_crtc_ops);
1264}
1265
1266static int vc4_crtc_dev_remove(struct platform_device *pdev)
1267{
1268 component_del(&pdev->dev, &vc4_crtc_ops);
1269 return 0;
1270}
1271
1272struct platform_driver vc4_crtc_driver = {
1273 .probe = vc4_crtc_dev_probe,
1274 .remove = vc4_crtc_dev_remove,
1275 .driver = {
1276 .name = "vc4_crtc",
1277 .of_match_table = vc4_crtc_dt_match,
1278 },
1279};