blob: e8af5821a9631bf9de330a60fbdbaccb110fdb77 [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000017#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010019#include <linux/ath9k_platform.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020
Sujith55624202010-01-08 10:36:02 +053021#include "ath9k.h"
22
23static char *dev_info = "ath9k";
24
25MODULE_AUTHOR("Atheros Communications");
26MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
27MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
28MODULE_LICENSE("Dual BSD/GPL");
29
30static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
31module_param_named(debug, ath9k_debug, uint, 0);
32MODULE_PARM_DESC(debug, "Debugging mask");
33
John W. Linville3e6109c2011-01-05 09:39:17 -050034int ath9k_modparam_nohwcrypt;
35module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053036MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
37
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053038int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053039module_param_named(blink, led_blink, int, 0444);
40MODULE_PARM_DESC(blink, "Enable LED blink on activity");
41
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080042static int ath9k_btcoex_enable;
43module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
44MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
45
Rajkumar Manoharand5847472010-12-20 14:39:51 +053046bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053047/* We use the hw_value as an index into our private channel structure */
48
49#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053050 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053051 .center_freq = (_freq), \
52 .hw_value = (_idx), \
53 .max_power = 20, \
54}
55
56#define CHAN5G(_freq, _idx) { \
57 .band = IEEE80211_BAND_5GHZ, \
58 .center_freq = (_freq), \
59 .hw_value = (_idx), \
60 .max_power = 20, \
61}
62
63/* Some 2 GHz radios are actually tunable on 2312-2732
64 * on 5 MHz steps, we support the channels which we know
65 * we have calibration data for all cards though to make
66 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020067static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053068 CHAN2G(2412, 0), /* Channel 1 */
69 CHAN2G(2417, 1), /* Channel 2 */
70 CHAN2G(2422, 2), /* Channel 3 */
71 CHAN2G(2427, 3), /* Channel 4 */
72 CHAN2G(2432, 4), /* Channel 5 */
73 CHAN2G(2437, 5), /* Channel 6 */
74 CHAN2G(2442, 6), /* Channel 7 */
75 CHAN2G(2447, 7), /* Channel 8 */
76 CHAN2G(2452, 8), /* Channel 9 */
77 CHAN2G(2457, 9), /* Channel 10 */
78 CHAN2G(2462, 10), /* Channel 11 */
79 CHAN2G(2467, 11), /* Channel 12 */
80 CHAN2G(2472, 12), /* Channel 13 */
81 CHAN2G(2484, 13), /* Channel 14 */
82};
83
84/* Some 5 GHz radios are actually tunable on XXXX-YYYY
85 * on 5 MHz steps, we support the channels which we know
86 * we have calibration data for all cards though to make
87 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020088static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053089 /* _We_ call this UNII 1 */
90 CHAN5G(5180, 14), /* Channel 36 */
91 CHAN5G(5200, 15), /* Channel 40 */
92 CHAN5G(5220, 16), /* Channel 44 */
93 CHAN5G(5240, 17), /* Channel 48 */
94 /* _We_ call this UNII 2 */
95 CHAN5G(5260, 18), /* Channel 52 */
96 CHAN5G(5280, 19), /* Channel 56 */
97 CHAN5G(5300, 20), /* Channel 60 */
98 CHAN5G(5320, 21), /* Channel 64 */
99 /* _We_ call this "Middle band" */
100 CHAN5G(5500, 22), /* Channel 100 */
101 CHAN5G(5520, 23), /* Channel 104 */
102 CHAN5G(5540, 24), /* Channel 108 */
103 CHAN5G(5560, 25), /* Channel 112 */
104 CHAN5G(5580, 26), /* Channel 116 */
105 CHAN5G(5600, 27), /* Channel 120 */
106 CHAN5G(5620, 28), /* Channel 124 */
107 CHAN5G(5640, 29), /* Channel 128 */
108 CHAN5G(5660, 30), /* Channel 132 */
109 CHAN5G(5680, 31), /* Channel 136 */
110 CHAN5G(5700, 32), /* Channel 140 */
111 /* _We_ call this UNII 3 */
112 CHAN5G(5745, 33), /* Channel 149 */
113 CHAN5G(5765, 34), /* Channel 153 */
114 CHAN5G(5785, 35), /* Channel 157 */
115 CHAN5G(5805, 36), /* Channel 161 */
116 CHAN5G(5825, 37), /* Channel 165 */
117};
118
119/* Atheros hardware rate code addition for short premble */
120#define SHPCHECK(__hw_rate, __flags) \
121 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
122
123#define RATE(_bitrate, _hw_rate, _flags) { \
124 .bitrate = (_bitrate), \
125 .flags = (_flags), \
126 .hw_value = (_hw_rate), \
127 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
128}
129
130static struct ieee80211_rate ath9k_legacy_rates[] = {
131 RATE(10, 0x1b, 0),
132 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
133 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
134 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
135 RATE(60, 0x0b, 0),
136 RATE(90, 0x0f, 0),
137 RATE(120, 0x0a, 0),
138 RATE(180, 0x0e, 0),
139 RATE(240, 0x09, 0),
140 RATE(360, 0x0d, 0),
141 RATE(480, 0x08, 0),
142 RATE(540, 0x0c, 0),
143};
144
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100145#ifdef CONFIG_MAC80211_LEDS
146static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
147 { .throughput = 0 * 1024, .blink_time = 334 },
148 { .throughput = 1 * 1024, .blink_time = 260 },
149 { .throughput = 5 * 1024, .blink_time = 220 },
150 { .throughput = 10 * 1024, .blink_time = 190 },
151 { .throughput = 20 * 1024, .blink_time = 170 },
152 { .throughput = 50 * 1024, .blink_time = 150 },
153 { .throughput = 70 * 1024, .blink_time = 130 },
154 { .throughput = 100 * 1024, .blink_time = 110 },
155 { .throughput = 200 * 1024, .blink_time = 80 },
156 { .throughput = 300 * 1024, .blink_time = 50 },
157};
158#endif
159
Sujith285f2dd2010-01-08 10:36:07 +0530160static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530161
162/*
163 * Read and write, they both share the same lock. We do this to serialize
164 * reads and writes on Atheros 802.11n PCI devices only. This is required
165 * as the FIFO on these devices can only accept sanely 2 requests.
166 */
167
168static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
169{
170 struct ath_hw *ah = (struct ath_hw *) hw_priv;
171 struct ath_common *common = ath9k_hw_common(ah);
172 struct ath_softc *sc = (struct ath_softc *) common->priv;
173
174 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
175 unsigned long flags;
176 spin_lock_irqsave(&sc->sc_serial_rw, flags);
177 iowrite32(val, sc->mem + reg_offset);
178 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
179 } else
180 iowrite32(val, sc->mem + reg_offset);
181}
182
183static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
184{
185 struct ath_hw *ah = (struct ath_hw *) hw_priv;
186 struct ath_common *common = ath9k_hw_common(ah);
187 struct ath_softc *sc = (struct ath_softc *) common->priv;
188 u32 val;
189
190 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
191 unsigned long flags;
192 spin_lock_irqsave(&sc->sc_serial_rw, flags);
193 val = ioread32(sc->mem + reg_offset);
194 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
195 } else
196 val = ioread32(sc->mem + reg_offset);
197 return val;
198}
199
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530200static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
201 u32 set, u32 clr)
202{
203 u32 val;
204
205 val = ioread32(sc->mem + reg_offset);
206 val &= ~clr;
207 val |= set;
208 iowrite32(val, sc->mem + reg_offset);
209
210 return val;
211}
212
Felix Fietkau845e03c2011-03-23 20:57:25 +0100213static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
214{
215 struct ath_hw *ah = (struct ath_hw *) hw_priv;
216 struct ath_common *common = ath9k_hw_common(ah);
217 struct ath_softc *sc = (struct ath_softc *) common->priv;
218 unsigned long uninitialized_var(flags);
219 u32 val;
220
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530221 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100222 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530223 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100224 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530225 } else
226 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100227
228 return val;
229}
230
Sujith55624202010-01-08 10:36:02 +0530231/**************************/
232/* Initialization */
233/**************************/
234
235static void setup_ht_cap(struct ath_softc *sc,
236 struct ieee80211_sta_ht_cap *ht_info)
237{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200238 struct ath_hw *ah = sc->sc_ah;
239 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530240 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200241 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530242
243 ht_info->ht_supported = true;
244 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
245 IEEE80211_HT_CAP_SM_PS |
246 IEEE80211_HT_CAP_SGI_40 |
247 IEEE80211_HT_CAP_DSSSCCK40;
248
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400249 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
250 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
251
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700252 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
253 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
254
Sujith55624202010-01-08 10:36:02 +0530255 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
256 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
257
Gabor Juhos72161982011-06-21 11:23:42 +0200258 if (AR_SREV_9330(ah) || AR_SREV_9485(ah))
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800259 max_streams = 1;
260 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200261 max_streams = 3;
262 else
263 max_streams = 2;
264
Felix Fietkau7a370812010-09-22 12:34:52 +0200265 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200266 if (max_streams >= 2)
267 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
268 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
269 }
270
Sujith55624202010-01-08 10:36:02 +0530271 /* set up supported mcs set */
272 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Felix Fietkau82b2d332011-09-03 01:40:23 +0200273 tx_streams = ath9k_cmn_count_streams(ah->txchainmask, max_streams);
274 rx_streams = ath9k_cmn_count_streams(ah->rxchainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200275
Joe Perches226afe62010-12-02 19:12:37 -0800276 ath_dbg(common, ATH_DBG_CONFIG,
277 "TX streams %d, RX streams: %d\n",
278 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530279
280 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530281 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
282 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
283 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
284 }
285
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200286 for (i = 0; i < rx_streams; i++)
287 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530288
289 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
290}
291
292static int ath9k_reg_notifier(struct wiphy *wiphy,
293 struct regulatory_request *request)
294{
295 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100296 struct ath_softc *sc = hw->priv;
Sujith55624202010-01-08 10:36:02 +0530297 struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
298
299 return ath_reg_notifier_apply(wiphy, request, reg);
300}
301
302/*
303 * This function will allocate both the DMA descriptor structure, and the
304 * buffers it contains. These are used to contain the descriptors used
305 * by the system.
306*/
307int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
308 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400309 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530310{
Sujith55624202010-01-08 10:36:02 +0530311 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400312 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530313 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400314 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530315
Joe Perches226afe62010-12-02 19:12:37 -0800316 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
317 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530318
319 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400320
321 if (is_tx)
322 desc_len = sc->sc_ah->caps.tx_desc_len;
323 else
324 desc_len = sizeof(struct ath_desc);
325
Sujith55624202010-01-08 10:36:02 +0530326 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400327 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800328 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400329 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530330 error = -ENOMEM;
331 goto fail;
332 }
333
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400334 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530335
336 /*
337 * Need additional DMA memory because we can't use
338 * descriptors that cross the 4K page boundary. Assume
339 * one skipped descriptor per 4K page.
340 */
341 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
342 u32 ndesc_skipped =
343 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
344 u32 dma_len;
345
346 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400347 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530348 dd->dd_desc_len += dma_len;
349
350 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700351 }
Sujith55624202010-01-08 10:36:02 +0530352 }
353
354 /* allocate descriptors */
355 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
356 &dd->dd_desc_paddr, GFP_KERNEL);
357 if (dd->dd_desc == NULL) {
358 error = -ENOMEM;
359 goto fail;
360 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400361 ds = (u8 *) dd->dd_desc;
Joe Perches226afe62010-12-02 19:12:37 -0800362 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
363 name, ds, (u32) dd->dd_desc_len,
364 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530365
366 /* allocate buffers */
367 bsize = sizeof(struct ath_buf) * nbuf;
368 bf = kzalloc(bsize, GFP_KERNEL);
369 if (bf == NULL) {
370 error = -ENOMEM;
371 goto fail2;
372 }
373 dd->dd_bufptr = bf;
374
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400375 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530376 bf->bf_desc = ds;
377 bf->bf_daddr = DS2PHYS(dd, ds);
378
379 if (!(sc->sc_ah->caps.hw_caps &
380 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
381 /*
382 * Skip descriptor addresses which can cause 4KB
383 * boundary crossing (addr + length) with a 32 dword
384 * descriptor fetch.
385 */
386 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
387 BUG_ON((caddr_t) bf->bf_desc >=
388 ((caddr_t) dd->dd_desc +
389 dd->dd_desc_len));
390
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400391 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530392 bf->bf_desc = ds;
393 bf->bf_daddr = DS2PHYS(dd, ds);
394 }
395 }
396 list_add_tail(&bf->list, head);
397 }
398 return 0;
399fail2:
400 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
401 dd->dd_desc_paddr);
402fail:
403 memset(dd, 0, sizeof(*dd));
404 return error;
Sujith55624202010-01-08 10:36:02 +0530405}
406
Sujith285f2dd2010-01-08 10:36:07 +0530407static int ath9k_init_btcoex(struct ath_softc *sc)
408{
Felix Fietkau066dae92010-11-07 14:59:39 +0100409 struct ath_txq *txq;
410 int r;
Sujith285f2dd2010-01-08 10:36:07 +0530411
412 switch (sc->sc_ah->btcoex_hw.scheme) {
413 case ATH_BTCOEX_CFG_NONE:
414 break;
415 case ATH_BTCOEX_CFG_2WIRE:
416 ath9k_hw_btcoex_init_2wire(sc->sc_ah);
417 break;
418 case ATH_BTCOEX_CFG_3WIRE:
419 ath9k_hw_btcoex_init_3wire(sc->sc_ah);
420 r = ath_init_btcoex_timer(sc);
421 if (r)
422 return -1;
Felix Fietkau066dae92010-11-07 14:59:39 +0100423 txq = sc->tx.txq_map[WME_AC_BE];
424 ath9k_hw_init_btcoex_hw(sc->sc_ah, txq->axq_qnum);
Sujith285f2dd2010-01-08 10:36:07 +0530425 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530426 sc->btcoex.duty_cycle = ATH_BTCOEX_DEF_DUTY_CYCLE;
427 INIT_LIST_HEAD(&sc->btcoex.mci.info);
Sujith285f2dd2010-01-08 10:36:07 +0530428 break;
429 default:
430 WARN_ON(1);
431 break;
Sujith55624202010-01-08 10:36:02 +0530432 }
433
Sujith285f2dd2010-01-08 10:36:07 +0530434 return 0;
435}
Sujith55624202010-01-08 10:36:02 +0530436
Sujith285f2dd2010-01-08 10:36:07 +0530437static int ath9k_init_queues(struct ath_softc *sc)
438{
Sujith285f2dd2010-01-08 10:36:07 +0530439 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530440
Sujith285f2dd2010-01-08 10:36:07 +0530441 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530442 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530443
Sujith285f2dd2010-01-08 10:36:07 +0530444 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
445 ath_cabq_update(sc);
446
Ben Greear60f2d1d2011-01-09 23:11:52 -0800447 for (i = 0; i < WME_NUM_AC; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100448 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800449 sc->tx.txq_map[i]->mac80211_qnum = i;
450 }
Sujith285f2dd2010-01-08 10:36:07 +0530451 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530452}
453
Felix Fietkauf209f522010-10-01 01:06:53 +0200454static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530455{
Felix Fietkauf209f522010-10-01 01:06:53 +0200456 void *channels;
457
Felix Fietkaucac42202010-10-09 02:39:30 +0200458 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
459 ARRAY_SIZE(ath9k_5ghz_chantable) !=
460 ATH9K_NUM_CHANNELS);
461
Felix Fietkaud4659912010-10-14 16:02:39 +0200462 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200463 channels = kmemdup(ath9k_2ghz_chantable,
464 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
465 if (!channels)
466 return -ENOMEM;
467
468 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530469 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
470 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
471 ARRAY_SIZE(ath9k_2ghz_chantable);
472 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
473 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
474 ARRAY_SIZE(ath9k_legacy_rates);
475 }
476
Felix Fietkaud4659912010-10-14 16:02:39 +0200477 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200478 channels = kmemdup(ath9k_5ghz_chantable,
479 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
480 if (!channels) {
481 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
482 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
483 return -ENOMEM;
484 }
485
486 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530487 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
488 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
489 ARRAY_SIZE(ath9k_5ghz_chantable);
490 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
491 ath9k_legacy_rates + 4;
492 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
493 ARRAY_SIZE(ath9k_legacy_rates) - 4;
494 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200495 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530496}
Sujith55624202010-01-08 10:36:02 +0530497
Sujith285f2dd2010-01-08 10:36:07 +0530498static void ath9k_init_misc(struct ath_softc *sc)
499{
500 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
501 int i = 0;
Sujith285f2dd2010-01-08 10:36:07 +0530502 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
503
504 sc->config.txpowlimit = ATH_TXPOWER_MAX;
505
506 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
507 sc->sc_flags |= SC_OP_TXAGGR;
508 sc->sc_flags |= SC_OP_RXAGGR;
Sujith55624202010-01-08 10:36:02 +0530509 }
510
Sujith285f2dd2010-01-08 10:36:07 +0530511 sc->rx.defant = ath9k_hw_getdefantenna(sc->sc_ah);
512
Felix Fietkau364734f2010-09-14 20:22:44 +0200513 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530514
515 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
516
Felix Fietkau7545daf2011-01-24 19:23:16 +0100517 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530518 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700519
520 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
521 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530522}
523
Pavel Roskineb93e892011-07-23 03:55:39 -0400524static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
Sujith285f2dd2010-01-08 10:36:07 +0530525 const struct ath_bus_ops *bus_ops)
526{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100527 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530528 struct ath_hw *ah = NULL;
529 struct ath_common *common;
530 int ret = 0, i;
531 int csz = 0;
532
Sujith285f2dd2010-01-08 10:36:07 +0530533 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
534 if (!ah)
535 return -ENOMEM;
536
Ben Greear233536e2011-01-09 23:11:44 -0800537 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530538 ah->hw_version.devid = devid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100539 ah->reg_ops.read = ath9k_ioread32;
540 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100541 ah->reg_ops.rmw = ath9k_reg_rmw;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530542 atomic_set(&ah->intr_ref_cnt, -1);
Sujith285f2dd2010-01-08 10:36:07 +0530543 sc->sc_ah = ah;
544
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100545 if (!pdata) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100546 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100547 sc->sc_ah->led_pin = -1;
548 } else {
549 sc->sc_ah->gpio_mask = pdata->gpio_mask;
550 sc->sc_ah->gpio_val = pdata->gpio_val;
551 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530552 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200553 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200554 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100555 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100556
Sujith285f2dd2010-01-08 10:36:07 +0530557 common = ath9k_hw_common(ah);
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100558 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530559 common->bus_ops = bus_ops;
560 common->ah = ah;
561 common->hw = sc->hw;
562 common->priv = sc;
563 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800564 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530565 common->disable_ani = false;
Ben Greear20b257442010-10-15 15:04:09 -0700566 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530567
Sujith285f2dd2010-01-08 10:36:07 +0530568 spin_lock_init(&sc->sc_serial_rw);
569 spin_lock_init(&sc->sc_pm_lock);
570 mutex_init(&sc->mutex);
Ben Greear7f010c92011-01-09 23:11:49 -0800571#ifdef CONFIG_ATH9K_DEBUGFS
572 spin_lock_init(&sc->nodes_lock);
Rajkumar Manoharancf3af742011-08-27 16:17:47 +0530573 spin_lock_init(&sc->debug.samp_lock);
Ben Greear7f010c92011-01-09 23:11:49 -0800574 INIT_LIST_HEAD(&sc->nodes);
575#endif
Sujith285f2dd2010-01-08 10:36:07 +0530576 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
577 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
578 (unsigned long)sc);
579
580 /*
581 * Cache line size is used to size and align various
582 * structures used to communicate with the hardware.
583 */
584 ath_read_cachesize(common, &csz);
585 common->cachelsz = csz << 2; /* convert to bytes */
586
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400587 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530588 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400589 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530590 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530591
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100592 if (pdata && pdata->macaddr)
593 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
594
Sujith285f2dd2010-01-08 10:36:07 +0530595 ret = ath9k_init_queues(sc);
596 if (ret)
597 goto err_queues;
598
599 ret = ath9k_init_btcoex(sc);
600 if (ret)
601 goto err_btcoex;
602
Felix Fietkauf209f522010-10-01 01:06:53 +0200603 ret = ath9k_init_channels_rates(sc);
604 if (ret)
605 goto err_btcoex;
606
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530607 ath9k_cmn_init_crypto(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530608 ath9k_init_misc(sc);
609
Sujith55624202010-01-08 10:36:02 +0530610 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530611
612err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530613 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
614 if (ATH_TXQ_SETUP(sc, i))
615 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530616err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530617 ath9k_hw_deinit(ah);
618err_hw:
Sujith55624202010-01-08 10:36:02 +0530619
Sujith285f2dd2010-01-08 10:36:07 +0530620 kfree(ah);
621 sc->sc_ah = NULL;
622
623 return ret;
Sujith55624202010-01-08 10:36:02 +0530624}
625
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200626static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
627{
628 struct ieee80211_supported_band *sband;
629 struct ieee80211_channel *chan;
630 struct ath_hw *ah = sc->sc_ah;
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200631 int i;
632
633 sband = &sc->sbands[band];
634 for (i = 0; i < sband->n_channels; i++) {
635 chan = &sband->channels[i];
636 ah->curchan = &ah->channels[chan->hw_value];
637 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
638 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200639 }
640}
641
642static void ath9k_init_txpower_limits(struct ath_softc *sc)
643{
644 struct ath_hw *ah = sc->sc_ah;
645 struct ath9k_channel *curchan = ah->curchan;
646
647 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
648 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
649 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
650 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
651
652 ah->curchan = curchan;
653}
654
Felix Fietkau43c35282011-09-03 01:40:27 +0200655void ath9k_reload_chainmask_settings(struct ath_softc *sc)
656{
657 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT))
658 return;
659
660 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
661 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
662 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
663 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
664}
665
666
Sujith285f2dd2010-01-08 10:36:07 +0530667void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530668{
Felix Fietkau43c35282011-09-03 01:40:27 +0200669 struct ath_hw *ah = sc->sc_ah;
670 struct ath_common *common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530671
Sujith55624202010-01-08 10:36:02 +0530672 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
673 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
674 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530675 IEEE80211_HW_SUPPORTS_PS |
676 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530677 IEEE80211_HW_SPECTRUM_MGMT |
Mohammed Shafi Shajakhanbd8027a2010-12-30 12:18:01 +0530678 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530679
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500680 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
681 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
682
John W. Linville3e6109c2011-01-05 09:39:17 -0500683 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530684 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
685
686 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100687 BIT(NL80211_IFTYPE_P2P_GO) |
688 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530689 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400690 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530691 BIT(NL80211_IFTYPE_STATION) |
692 BIT(NL80211_IFTYPE_ADHOC) |
693 BIT(NL80211_IFTYPE_MESH_POINT);
694
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400695 if (AR_SREV_5416(sc->sc_ah))
696 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530697
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200698 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
699
Sujith55624202010-01-08 10:36:02 +0530700 hw->queues = 4;
701 hw->max_rates = 4;
702 hw->channel_change_time = 5000;
703 hw->max_listen_interval = 10;
Felix Fietkau65896512010-01-24 03:26:11 +0100704 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530705 hw->sta_data_size = sizeof(struct ath_node);
706 hw->vif_data_size = sizeof(struct ath_vif);
707
Felix Fietkau43c35282011-09-03 01:40:27 +0200708 hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
709 hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;
710
711 /* single chain devices with rx diversity */
712 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
713 hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);
714
715 sc->ant_rx = hw->wiphy->available_antennas_rx;
716 sc->ant_tx = hw->wiphy->available_antennas_tx;
717
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200718#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530719 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200720#endif
Sujith55624202010-01-08 10:36:02 +0530721
Felix Fietkaud4659912010-10-14 16:02:39 +0200722 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530723 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
724 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200725 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530726 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
727 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530728
Felix Fietkau43c35282011-09-03 01:40:27 +0200729 ath9k_reload_chainmask_settings(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530730
731 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530732}
733
Pavel Roskineb93e892011-07-23 03:55:39 -0400734int ath9k_init_device(u16 devid, struct ath_softc *sc,
Sujith55624202010-01-08 10:36:02 +0530735 const struct ath_bus_ops *bus_ops)
736{
737 struct ieee80211_hw *hw = sc->hw;
738 struct ath_common *common;
739 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530740 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530741 struct ath_regulatory *reg;
742
Sujith285f2dd2010-01-08 10:36:07 +0530743 /* Bring up device */
Pavel Roskineb93e892011-07-23 03:55:39 -0400744 error = ath9k_init_softc(devid, sc, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530745 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530746 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530747
748 ah = sc->sc_ah;
749 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530750 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530751
Sujith285f2dd2010-01-08 10:36:07 +0530752 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530753 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
754 ath9k_reg_notifier);
755 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530756 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530757
758 reg = &common->regulatory;
759
Sujith285f2dd2010-01-08 10:36:07 +0530760 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530761 error = ath_tx_init(sc, ATH_TXBUF);
762 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530763 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530764
Sujith285f2dd2010-01-08 10:36:07 +0530765 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530766 error = ath_rx_init(sc, ATH_RXBUF);
767 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530768 goto error_rx;
769
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200770 ath9k_init_txpower_limits(sc);
771
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100772#ifdef CONFIG_MAC80211_LEDS
773 /* must be initialized before ieee80211_register_hw */
774 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
775 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
776 ARRAY_SIZE(ath9k_tpt_blink));
777#endif
778
Sujith285f2dd2010-01-08 10:36:07 +0530779 /* Register with mac80211 */
780 error = ieee80211_register_hw(hw);
781 if (error)
782 goto error_register;
783
Ben Greeareb272442010-11-29 14:13:22 -0800784 error = ath9k_init_debug(ah);
785 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800786 ath_err(common, "Unable to create debugfs files\n");
Ben Greeareb272442010-11-29 14:13:22 -0800787 goto error_world;
788 }
789
Sujith285f2dd2010-01-08 10:36:07 +0530790 /* Handle world regulatory */
791 if (!ath_is_world_regd(reg)) {
792 error = regulatory_hint(hw->wiphy, reg->alpha2);
793 if (error)
794 goto error_world;
795 }
Sujith55624202010-01-08 10:36:02 +0530796
Felix Fietkau236de512011-09-03 01:40:25 +0200797 INIT_WORK(&sc->hw_reset_work, ath_reset_work);
Felix Fietkau347809f2010-07-02 00:09:52 +0200798 INIT_WORK(&sc->hw_check_work, ath_hw_check);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400799 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530800 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100801 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith55624202010-01-08 10:36:02 +0530802
Sujith55624202010-01-08 10:36:02 +0530803 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530804 ath_start_rfkill_poll(sc);
805
806 return 0;
807
Sujith285f2dd2010-01-08 10:36:07 +0530808error_world:
809 ieee80211_unregister_hw(hw);
810error_register:
811 ath_rx_cleanup(sc);
812error_rx:
813 ath_tx_cleanup(sc);
814error_tx:
815 /* Nothing */
816error_regd:
817 ath9k_deinit_softc(sc);
818error_init:
Sujith55624202010-01-08 10:36:02 +0530819 return error;
820}
821
822/*****************************/
823/* De-Initialization */
824/*****************************/
825
Sujith285f2dd2010-01-08 10:36:07 +0530826static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530827{
Sujith285f2dd2010-01-08 10:36:07 +0530828 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530829
Felix Fietkauf209f522010-10-01 01:06:53 +0200830 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
831 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
832
833 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
834 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
835
Sujith285f2dd2010-01-08 10:36:07 +0530836 if ((sc->btcoex.no_stomp_timer) &&
837 sc->sc_ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
838 ath_gen_timer_free(sc->sc_ah, sc->btcoex.no_stomp_timer);
Sujith55624202010-01-08 10:36:02 +0530839
Sujith285f2dd2010-01-08 10:36:07 +0530840 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
841 if (ATH_TXQ_SETUP(sc, i))
842 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
843
Sujith285f2dd2010-01-08 10:36:07 +0530844 ath9k_hw_deinit(sc->sc_ah);
845
Sujith736b3a22010-03-17 14:25:24 +0530846 kfree(sc->sc_ah);
847 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530848}
849
Sujith285f2dd2010-01-08 10:36:07 +0530850void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530851{
852 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530853
854 ath9k_ps_wakeup(sc);
855
Sujith55624202010-01-08 10:36:02 +0530856 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530857 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530858
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530859 ath9k_ps_restore(sc);
860
Sujith55624202010-01-08 10:36:02 +0530861 ieee80211_unregister_hw(hw);
862 ath_rx_cleanup(sc);
863 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530864 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530865}
866
867void ath_descdma_cleanup(struct ath_softc *sc,
868 struct ath_descdma *dd,
869 struct list_head *head)
870{
871 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
872 dd->dd_desc_paddr);
873
874 INIT_LIST_HEAD(head);
875 kfree(dd->dd_bufptr);
876 memset(dd, 0, sizeof(*dd));
877}
878
Sujith55624202010-01-08 10:36:02 +0530879/************************/
880/* Module Hooks */
881/************************/
882
883static int __init ath9k_init(void)
884{
885 int error;
886
887 /* Register rate control algorithm */
888 error = ath_rate_control_register();
889 if (error != 0) {
890 printk(KERN_ERR
891 "ath9k: Unable to register rate control "
892 "algorithm: %d\n",
893 error);
894 goto err_out;
895 }
896
Sujith55624202010-01-08 10:36:02 +0530897 error = ath_pci_init();
898 if (error < 0) {
899 printk(KERN_ERR
900 "ath9k: No PCI devices found, driver not installed.\n");
901 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800902 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530903 }
904
905 error = ath_ahb_init();
906 if (error < 0) {
907 error = -ENODEV;
908 goto err_pci_exit;
909 }
910
911 return 0;
912
913 err_pci_exit:
914 ath_pci_exit();
915
Sujith55624202010-01-08 10:36:02 +0530916 err_rate_unregister:
917 ath_rate_control_unregister();
918 err_out:
919 return error;
920}
921module_init(ath9k_init);
922
923static void __exit ath9k_exit(void)
924{
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530925 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +0530926 ath_ahb_exit();
927 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530928 ath_rate_control_unregister();
929 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
930}
931module_exit(ath9k_exit);