blob: db38a58e752d4a001ffd9b22a909b6f3c55669cd [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000017#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010019#include <linux/ath9k_platform.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020
Sujith55624202010-01-08 10:36:02 +053021#include "ath9k.h"
22
23static char *dev_info = "ath9k";
24
25MODULE_AUTHOR("Atheros Communications");
26MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
27MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
28MODULE_LICENSE("Dual BSD/GPL");
29
30static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
31module_param_named(debug, ath9k_debug, uint, 0);
32MODULE_PARM_DESC(debug, "Debugging mask");
33
John W. Linville3e6109c2011-01-05 09:39:17 -050034int ath9k_modparam_nohwcrypt;
35module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053036MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
37
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053038int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053039module_param_named(blink, led_blink, int, 0444);
40MODULE_PARM_DESC(blink, "Enable LED blink on activity");
41
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080042static int ath9k_btcoex_enable;
43module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
44MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
45
Rajkumar Manoharand5847472010-12-20 14:39:51 +053046bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053047/* We use the hw_value as an index into our private channel structure */
48
49#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053050 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053051 .center_freq = (_freq), \
52 .hw_value = (_idx), \
53 .max_power = 20, \
54}
55
56#define CHAN5G(_freq, _idx) { \
57 .band = IEEE80211_BAND_5GHZ, \
58 .center_freq = (_freq), \
59 .hw_value = (_idx), \
60 .max_power = 20, \
61}
62
63/* Some 2 GHz radios are actually tunable on 2312-2732
64 * on 5 MHz steps, we support the channels which we know
65 * we have calibration data for all cards though to make
66 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020067static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053068 CHAN2G(2412, 0), /* Channel 1 */
69 CHAN2G(2417, 1), /* Channel 2 */
70 CHAN2G(2422, 2), /* Channel 3 */
71 CHAN2G(2427, 3), /* Channel 4 */
72 CHAN2G(2432, 4), /* Channel 5 */
73 CHAN2G(2437, 5), /* Channel 6 */
74 CHAN2G(2442, 6), /* Channel 7 */
75 CHAN2G(2447, 7), /* Channel 8 */
76 CHAN2G(2452, 8), /* Channel 9 */
77 CHAN2G(2457, 9), /* Channel 10 */
78 CHAN2G(2462, 10), /* Channel 11 */
79 CHAN2G(2467, 11), /* Channel 12 */
80 CHAN2G(2472, 12), /* Channel 13 */
81 CHAN2G(2484, 13), /* Channel 14 */
82};
83
84/* Some 5 GHz radios are actually tunable on XXXX-YYYY
85 * on 5 MHz steps, we support the channels which we know
86 * we have calibration data for all cards though to make
87 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020088static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053089 /* _We_ call this UNII 1 */
90 CHAN5G(5180, 14), /* Channel 36 */
91 CHAN5G(5200, 15), /* Channel 40 */
92 CHAN5G(5220, 16), /* Channel 44 */
93 CHAN5G(5240, 17), /* Channel 48 */
94 /* _We_ call this UNII 2 */
95 CHAN5G(5260, 18), /* Channel 52 */
96 CHAN5G(5280, 19), /* Channel 56 */
97 CHAN5G(5300, 20), /* Channel 60 */
98 CHAN5G(5320, 21), /* Channel 64 */
99 /* _We_ call this "Middle band" */
100 CHAN5G(5500, 22), /* Channel 100 */
101 CHAN5G(5520, 23), /* Channel 104 */
102 CHAN5G(5540, 24), /* Channel 108 */
103 CHAN5G(5560, 25), /* Channel 112 */
104 CHAN5G(5580, 26), /* Channel 116 */
105 CHAN5G(5600, 27), /* Channel 120 */
106 CHAN5G(5620, 28), /* Channel 124 */
107 CHAN5G(5640, 29), /* Channel 128 */
108 CHAN5G(5660, 30), /* Channel 132 */
109 CHAN5G(5680, 31), /* Channel 136 */
110 CHAN5G(5700, 32), /* Channel 140 */
111 /* _We_ call this UNII 3 */
112 CHAN5G(5745, 33), /* Channel 149 */
113 CHAN5G(5765, 34), /* Channel 153 */
114 CHAN5G(5785, 35), /* Channel 157 */
115 CHAN5G(5805, 36), /* Channel 161 */
116 CHAN5G(5825, 37), /* Channel 165 */
117};
118
119/* Atheros hardware rate code addition for short premble */
120#define SHPCHECK(__hw_rate, __flags) \
121 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
122
123#define RATE(_bitrate, _hw_rate, _flags) { \
124 .bitrate = (_bitrate), \
125 .flags = (_flags), \
126 .hw_value = (_hw_rate), \
127 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
128}
129
130static struct ieee80211_rate ath9k_legacy_rates[] = {
131 RATE(10, 0x1b, 0),
132 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
133 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
134 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
135 RATE(60, 0x0b, 0),
136 RATE(90, 0x0f, 0),
137 RATE(120, 0x0a, 0),
138 RATE(180, 0x0e, 0),
139 RATE(240, 0x09, 0),
140 RATE(360, 0x0d, 0),
141 RATE(480, 0x08, 0),
142 RATE(540, 0x0c, 0),
143};
144
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100145#ifdef CONFIG_MAC80211_LEDS
146static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
147 { .throughput = 0 * 1024, .blink_time = 334 },
148 { .throughput = 1 * 1024, .blink_time = 260 },
149 { .throughput = 5 * 1024, .blink_time = 220 },
150 { .throughput = 10 * 1024, .blink_time = 190 },
151 { .throughput = 20 * 1024, .blink_time = 170 },
152 { .throughput = 50 * 1024, .blink_time = 150 },
153 { .throughput = 70 * 1024, .blink_time = 130 },
154 { .throughput = 100 * 1024, .blink_time = 110 },
155 { .throughput = 200 * 1024, .blink_time = 80 },
156 { .throughput = 300 * 1024, .blink_time = 50 },
157};
158#endif
159
Sujith285f2dd2010-01-08 10:36:07 +0530160static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530161
162/*
163 * Read and write, they both share the same lock. We do this to serialize
164 * reads and writes on Atheros 802.11n PCI devices only. This is required
165 * as the FIFO on these devices can only accept sanely 2 requests.
166 */
167
168static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
169{
170 struct ath_hw *ah = (struct ath_hw *) hw_priv;
171 struct ath_common *common = ath9k_hw_common(ah);
172 struct ath_softc *sc = (struct ath_softc *) common->priv;
173
174 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
175 unsigned long flags;
176 spin_lock_irqsave(&sc->sc_serial_rw, flags);
177 iowrite32(val, sc->mem + reg_offset);
178 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
179 } else
180 iowrite32(val, sc->mem + reg_offset);
181}
182
183static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
184{
185 struct ath_hw *ah = (struct ath_hw *) hw_priv;
186 struct ath_common *common = ath9k_hw_common(ah);
187 struct ath_softc *sc = (struct ath_softc *) common->priv;
188 u32 val;
189
190 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
191 unsigned long flags;
192 spin_lock_irqsave(&sc->sc_serial_rw, flags);
193 val = ioread32(sc->mem + reg_offset);
194 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
195 } else
196 val = ioread32(sc->mem + reg_offset);
197 return val;
198}
199
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530200static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
201 u32 set, u32 clr)
202{
203 u32 val;
204
205 val = ioread32(sc->mem + reg_offset);
206 val &= ~clr;
207 val |= set;
208 iowrite32(val, sc->mem + reg_offset);
209
210 return val;
211}
212
Felix Fietkau845e03c2011-03-23 20:57:25 +0100213static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
214{
215 struct ath_hw *ah = (struct ath_hw *) hw_priv;
216 struct ath_common *common = ath9k_hw_common(ah);
217 struct ath_softc *sc = (struct ath_softc *) common->priv;
218 unsigned long uninitialized_var(flags);
219 u32 val;
220
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530221 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100222 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530223 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100224 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530225 } else
226 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100227
228 return val;
229}
230
Sujith55624202010-01-08 10:36:02 +0530231/**************************/
232/* Initialization */
233/**************************/
234
235static void setup_ht_cap(struct ath_softc *sc,
236 struct ieee80211_sta_ht_cap *ht_info)
237{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200238 struct ath_hw *ah = sc->sc_ah;
239 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530240 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200241 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530242
243 ht_info->ht_supported = true;
244 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
245 IEEE80211_HT_CAP_SM_PS |
246 IEEE80211_HT_CAP_SGI_40 |
247 IEEE80211_HT_CAP_DSSSCCK40;
248
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400249 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
250 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
251
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700252 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
253 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
254
Sujith55624202010-01-08 10:36:02 +0530255 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
256 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
257
Gabor Juhos72161982011-06-21 11:23:42 +0200258 if (AR_SREV_9330(ah) || AR_SREV_9485(ah))
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800259 max_streams = 1;
260 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200261 max_streams = 3;
262 else
263 max_streams = 2;
264
Felix Fietkau7a370812010-09-22 12:34:52 +0200265 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200266 if (max_streams >= 2)
267 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
268 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
269 }
270
Sujith55624202010-01-08 10:36:02 +0530271 /* set up supported mcs set */
272 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujith61389f32010-06-02 15:53:37 +0530273 tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, max_streams);
274 rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200275
Joe Perches226afe62010-12-02 19:12:37 -0800276 ath_dbg(common, ATH_DBG_CONFIG,
277 "TX streams %d, RX streams: %d\n",
278 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530279
280 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530281 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
282 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
283 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
284 }
285
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200286 for (i = 0; i < rx_streams; i++)
287 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530288
289 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
290}
291
292static int ath9k_reg_notifier(struct wiphy *wiphy,
293 struct regulatory_request *request)
294{
295 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100296 struct ath_softc *sc = hw->priv;
Sujith55624202010-01-08 10:36:02 +0530297 struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
298
299 return ath_reg_notifier_apply(wiphy, request, reg);
300}
301
302/*
303 * This function will allocate both the DMA descriptor structure, and the
304 * buffers it contains. These are used to contain the descriptors used
305 * by the system.
306*/
307int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
308 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400309 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530310{
Sujith55624202010-01-08 10:36:02 +0530311 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400312 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530313 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400314 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530315
Joe Perches226afe62010-12-02 19:12:37 -0800316 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
317 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530318
319 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400320
321 if (is_tx)
322 desc_len = sc->sc_ah->caps.tx_desc_len;
323 else
324 desc_len = sizeof(struct ath_desc);
325
Sujith55624202010-01-08 10:36:02 +0530326 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400327 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800328 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400329 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530330 error = -ENOMEM;
331 goto fail;
332 }
333
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400334 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530335
336 /*
337 * Need additional DMA memory because we can't use
338 * descriptors that cross the 4K page boundary. Assume
339 * one skipped descriptor per 4K page.
340 */
341 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
342 u32 ndesc_skipped =
343 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
344 u32 dma_len;
345
346 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400347 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530348 dd->dd_desc_len += dma_len;
349
350 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700351 }
Sujith55624202010-01-08 10:36:02 +0530352 }
353
354 /* allocate descriptors */
355 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
356 &dd->dd_desc_paddr, GFP_KERNEL);
357 if (dd->dd_desc == NULL) {
358 error = -ENOMEM;
359 goto fail;
360 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400361 ds = (u8 *) dd->dd_desc;
Joe Perches226afe62010-12-02 19:12:37 -0800362 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
363 name, ds, (u32) dd->dd_desc_len,
364 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530365
366 /* allocate buffers */
367 bsize = sizeof(struct ath_buf) * nbuf;
368 bf = kzalloc(bsize, GFP_KERNEL);
369 if (bf == NULL) {
370 error = -ENOMEM;
371 goto fail2;
372 }
373 dd->dd_bufptr = bf;
374
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400375 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530376 bf->bf_desc = ds;
377 bf->bf_daddr = DS2PHYS(dd, ds);
378
379 if (!(sc->sc_ah->caps.hw_caps &
380 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
381 /*
382 * Skip descriptor addresses which can cause 4KB
383 * boundary crossing (addr + length) with a 32 dword
384 * descriptor fetch.
385 */
386 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
387 BUG_ON((caddr_t) bf->bf_desc >=
388 ((caddr_t) dd->dd_desc +
389 dd->dd_desc_len));
390
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400391 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530392 bf->bf_desc = ds;
393 bf->bf_daddr = DS2PHYS(dd, ds);
394 }
395 }
396 list_add_tail(&bf->list, head);
397 }
398 return 0;
399fail2:
400 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
401 dd->dd_desc_paddr);
402fail:
403 memset(dd, 0, sizeof(*dd));
404 return error;
Sujith55624202010-01-08 10:36:02 +0530405}
406
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530407void ath9k_init_crypto(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530408{
Sujith285f2dd2010-01-08 10:36:07 +0530409 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
410 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530411
412 /* Get the hardware key cache size. */
Felix Fietkau6de12a12011-03-23 20:57:31 +0100413 common->keymax = AR_KEYTABLE_SIZE;
Sujith55624202010-01-08 10:36:02 +0530414
415 /*
416 * Reset the key cache since some parts do not
417 * reset the contents on initial power up.
418 */
419 for (i = 0; i < common->keymax; i++)
Bruno Randolf040e5392010-09-08 16:05:04 +0900420 ath_hw_keyreset(common, (u16) i);
Sujith55624202010-01-08 10:36:02 +0530421
Felix Fietkau716f7fc2010-06-12 17:22:28 +0200422 /*
Sujith55624202010-01-08 10:36:02 +0530423 * Check whether the separate key cache entries
424 * are required to handle both tx+rx MIC keys.
425 * With split mic keys the number of stations is limited
426 * to 27 otherwise 59.
427 */
Bruno Randolf117675d2010-09-08 16:04:54 +0900428 if (sc->sc_ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA)
429 common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
Sujith285f2dd2010-01-08 10:36:07 +0530430}
Sujith55624202010-01-08 10:36:02 +0530431
Sujith285f2dd2010-01-08 10:36:07 +0530432static int ath9k_init_btcoex(struct ath_softc *sc)
433{
Felix Fietkau066dae92010-11-07 14:59:39 +0100434 struct ath_txq *txq;
435 int r;
Sujith285f2dd2010-01-08 10:36:07 +0530436
437 switch (sc->sc_ah->btcoex_hw.scheme) {
438 case ATH_BTCOEX_CFG_NONE:
439 break;
440 case ATH_BTCOEX_CFG_2WIRE:
441 ath9k_hw_btcoex_init_2wire(sc->sc_ah);
442 break;
443 case ATH_BTCOEX_CFG_3WIRE:
444 ath9k_hw_btcoex_init_3wire(sc->sc_ah);
445 r = ath_init_btcoex_timer(sc);
446 if (r)
447 return -1;
Felix Fietkau066dae92010-11-07 14:59:39 +0100448 txq = sc->tx.txq_map[WME_AC_BE];
449 ath9k_hw_init_btcoex_hw(sc->sc_ah, txq->axq_qnum);
Sujith285f2dd2010-01-08 10:36:07 +0530450 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
451 break;
452 default:
453 WARN_ON(1);
454 break;
Sujith55624202010-01-08 10:36:02 +0530455 }
456
Sujith285f2dd2010-01-08 10:36:07 +0530457 return 0;
458}
Sujith55624202010-01-08 10:36:02 +0530459
Sujith285f2dd2010-01-08 10:36:07 +0530460static int ath9k_init_queues(struct ath_softc *sc)
461{
Sujith285f2dd2010-01-08 10:36:07 +0530462 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530463
Sujith285f2dd2010-01-08 10:36:07 +0530464 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530465 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530466
Sujith285f2dd2010-01-08 10:36:07 +0530467 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
468 ath_cabq_update(sc);
469
Ben Greear60f2d1d2011-01-09 23:11:52 -0800470 for (i = 0; i < WME_NUM_AC; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100471 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800472 sc->tx.txq_map[i]->mac80211_qnum = i;
473 }
Sujith285f2dd2010-01-08 10:36:07 +0530474 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530475}
476
Felix Fietkauf209f522010-10-01 01:06:53 +0200477static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530478{
Felix Fietkauf209f522010-10-01 01:06:53 +0200479 void *channels;
480
Felix Fietkaucac42202010-10-09 02:39:30 +0200481 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
482 ARRAY_SIZE(ath9k_5ghz_chantable) !=
483 ATH9K_NUM_CHANNELS);
484
Felix Fietkaud4659912010-10-14 16:02:39 +0200485 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200486 channels = kmemdup(ath9k_2ghz_chantable,
487 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
488 if (!channels)
489 return -ENOMEM;
490
491 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530492 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
493 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
494 ARRAY_SIZE(ath9k_2ghz_chantable);
495 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
496 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
497 ARRAY_SIZE(ath9k_legacy_rates);
498 }
499
Felix Fietkaud4659912010-10-14 16:02:39 +0200500 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200501 channels = kmemdup(ath9k_5ghz_chantable,
502 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
503 if (!channels) {
504 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
505 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
506 return -ENOMEM;
507 }
508
509 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530510 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
511 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
512 ARRAY_SIZE(ath9k_5ghz_chantable);
513 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
514 ath9k_legacy_rates + 4;
515 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
516 ARRAY_SIZE(ath9k_legacy_rates) - 4;
517 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200518 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530519}
Sujith55624202010-01-08 10:36:02 +0530520
Sujith285f2dd2010-01-08 10:36:07 +0530521static void ath9k_init_misc(struct ath_softc *sc)
522{
523 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
524 int i = 0;
Sujith285f2dd2010-01-08 10:36:07 +0530525 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
526
527 sc->config.txpowlimit = ATH_TXPOWER_MAX;
528
529 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
530 sc->sc_flags |= SC_OP_TXAGGR;
531 sc->sc_flags |= SC_OP_RXAGGR;
Sujith55624202010-01-08 10:36:02 +0530532 }
533
Sujith285f2dd2010-01-08 10:36:07 +0530534 common->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
535 common->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
536
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400537 ath9k_hw_set_diversity(sc->sc_ah, true);
Sujith285f2dd2010-01-08 10:36:07 +0530538 sc->rx.defant = ath9k_hw_getdefantenna(sc->sc_ah);
539
Felix Fietkau364734f2010-09-14 20:22:44 +0200540 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530541
542 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
543
Felix Fietkau7545daf2011-01-24 19:23:16 +0100544 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530545 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700546
547 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
548 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530549}
550
Pavel Roskineb93e892011-07-23 03:55:39 -0400551static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
Sujith285f2dd2010-01-08 10:36:07 +0530552 const struct ath_bus_ops *bus_ops)
553{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100554 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530555 struct ath_hw *ah = NULL;
556 struct ath_common *common;
557 int ret = 0, i;
558 int csz = 0;
559
Sujith285f2dd2010-01-08 10:36:07 +0530560 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
561 if (!ah)
562 return -ENOMEM;
563
Ben Greear233536e2011-01-09 23:11:44 -0800564 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530565 ah->hw_version.devid = devid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100566 ah->reg_ops.read = ath9k_ioread32;
567 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100568 ah->reg_ops.rmw = ath9k_reg_rmw;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530569 atomic_set(&ah->intr_ref_cnt, -1);
Sujith285f2dd2010-01-08 10:36:07 +0530570 sc->sc_ah = ah;
571
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100572 if (!pdata) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100573 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100574 sc->sc_ah->led_pin = -1;
575 } else {
576 sc->sc_ah->gpio_mask = pdata->gpio_mask;
577 sc->sc_ah->gpio_val = pdata->gpio_val;
578 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530579 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200580 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200581 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100582 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100583
Sujith285f2dd2010-01-08 10:36:07 +0530584 common = ath9k_hw_common(ah);
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100585 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530586 common->bus_ops = bus_ops;
587 common->ah = ah;
588 common->hw = sc->hw;
589 common->priv = sc;
590 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800591 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530592 common->disable_ani = false;
Ben Greear20b257442010-10-15 15:04:09 -0700593 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530594
Sujith285f2dd2010-01-08 10:36:07 +0530595 spin_lock_init(&sc->sc_serial_rw);
596 spin_lock_init(&sc->sc_pm_lock);
597 mutex_init(&sc->mutex);
Ben Greear7f010c92011-01-09 23:11:49 -0800598#ifdef CONFIG_ATH9K_DEBUGFS
599 spin_lock_init(&sc->nodes_lock);
600 INIT_LIST_HEAD(&sc->nodes);
601#endif
Sujith285f2dd2010-01-08 10:36:07 +0530602 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
603 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
604 (unsigned long)sc);
605
606 /*
607 * Cache line size is used to size and align various
608 * structures used to communicate with the hardware.
609 */
610 ath_read_cachesize(common, &csz);
611 common->cachelsz = csz << 2; /* convert to bytes */
612
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400613 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530614 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400615 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530616 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530617
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100618 if (pdata && pdata->macaddr)
619 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
620
Sujith285f2dd2010-01-08 10:36:07 +0530621 ret = ath9k_init_queues(sc);
622 if (ret)
623 goto err_queues;
624
625 ret = ath9k_init_btcoex(sc);
626 if (ret)
627 goto err_btcoex;
628
Felix Fietkauf209f522010-10-01 01:06:53 +0200629 ret = ath9k_init_channels_rates(sc);
630 if (ret)
631 goto err_btcoex;
632
Sujith285f2dd2010-01-08 10:36:07 +0530633 ath9k_init_crypto(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530634 ath9k_init_misc(sc);
635
Sujith55624202010-01-08 10:36:02 +0530636 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530637
638err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530639 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
640 if (ATH_TXQ_SETUP(sc, i))
641 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530642err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530643 ath9k_hw_deinit(ah);
644err_hw:
Sujith55624202010-01-08 10:36:02 +0530645
Sujith285f2dd2010-01-08 10:36:07 +0530646 kfree(ah);
647 sc->sc_ah = NULL;
648
649 return ret;
Sujith55624202010-01-08 10:36:02 +0530650}
651
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200652static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
653{
654 struct ieee80211_supported_band *sband;
655 struct ieee80211_channel *chan;
656 struct ath_hw *ah = sc->sc_ah;
657 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
658 int i;
659
660 sband = &sc->sbands[band];
661 for (i = 0; i < sband->n_channels; i++) {
662 chan = &sband->channels[i];
663 ah->curchan = &ah->channels[chan->hw_value];
664 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
665 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
666 chan->max_power = reg->max_power_level / 2;
667 }
668}
669
670static void ath9k_init_txpower_limits(struct ath_softc *sc)
671{
672 struct ath_hw *ah = sc->sc_ah;
Felix Fietkauc1227342011-07-27 15:01:02 +0200673 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200674 struct ath9k_channel *curchan = ah->curchan;
675
Felix Fietkauc1227342011-07-27 15:01:02 +0200676 ah->txchainmask = common->tx_chainmask;
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200677 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
678 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
679 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
680 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
681
682 ah->curchan = curchan;
683}
684
Sujith285f2dd2010-01-08 10:36:07 +0530685void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530686{
Sujith285f2dd2010-01-08 10:36:07 +0530687 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
688
Sujith55624202010-01-08 10:36:02 +0530689 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
690 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
691 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530692 IEEE80211_HW_SUPPORTS_PS |
693 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530694 IEEE80211_HW_SPECTRUM_MGMT |
Mohammed Shafi Shajakhanbd8027a2010-12-30 12:18:01 +0530695 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530696
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500697 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
698 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
699
John W. Linville3e6109c2011-01-05 09:39:17 -0500700 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530701 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
702
703 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100704 BIT(NL80211_IFTYPE_P2P_GO) |
705 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530706 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400707 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530708 BIT(NL80211_IFTYPE_STATION) |
709 BIT(NL80211_IFTYPE_ADHOC) |
710 BIT(NL80211_IFTYPE_MESH_POINT);
711
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400712 if (AR_SREV_5416(sc->sc_ah))
713 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530714
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200715 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
716
Sujith55624202010-01-08 10:36:02 +0530717 hw->queues = 4;
718 hw->max_rates = 4;
719 hw->channel_change_time = 5000;
720 hw->max_listen_interval = 10;
Felix Fietkau65896512010-01-24 03:26:11 +0100721 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530722 hw->sta_data_size = sizeof(struct ath_node);
723 hw->vif_data_size = sizeof(struct ath_vif);
724
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200725#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530726 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200727#endif
Sujith55624202010-01-08 10:36:02 +0530728
Felix Fietkaud4659912010-10-14 16:02:39 +0200729 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530730 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
731 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200732 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530733 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
734 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530735
736 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Felix Fietkaud4659912010-10-14 16:02:39 +0200737 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530738 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Felix Fietkaud4659912010-10-14 16:02:39 +0200739 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530740 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
741 }
742
743 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530744}
745
Pavel Roskineb93e892011-07-23 03:55:39 -0400746int ath9k_init_device(u16 devid, struct ath_softc *sc,
Sujith55624202010-01-08 10:36:02 +0530747 const struct ath_bus_ops *bus_ops)
748{
749 struct ieee80211_hw *hw = sc->hw;
750 struct ath_common *common;
751 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530752 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530753 struct ath_regulatory *reg;
754
Sujith285f2dd2010-01-08 10:36:07 +0530755 /* Bring up device */
Pavel Roskineb93e892011-07-23 03:55:39 -0400756 error = ath9k_init_softc(devid, sc, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530757 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530758 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530759
760 ah = sc->sc_ah;
761 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530762 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530763
Sujith285f2dd2010-01-08 10:36:07 +0530764 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530765 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
766 ath9k_reg_notifier);
767 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530768 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530769
770 reg = &common->regulatory;
771
Sujith285f2dd2010-01-08 10:36:07 +0530772 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530773 error = ath_tx_init(sc, ATH_TXBUF);
774 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530775 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530776
Sujith285f2dd2010-01-08 10:36:07 +0530777 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530778 error = ath_rx_init(sc, ATH_RXBUF);
779 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530780 goto error_rx;
781
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200782 ath9k_init_txpower_limits(sc);
783
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100784#ifdef CONFIG_MAC80211_LEDS
785 /* must be initialized before ieee80211_register_hw */
786 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
787 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
788 ARRAY_SIZE(ath9k_tpt_blink));
789#endif
790
Sujith285f2dd2010-01-08 10:36:07 +0530791 /* Register with mac80211 */
792 error = ieee80211_register_hw(hw);
793 if (error)
794 goto error_register;
795
Ben Greeareb272442010-11-29 14:13:22 -0800796 error = ath9k_init_debug(ah);
797 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800798 ath_err(common, "Unable to create debugfs files\n");
Ben Greeareb272442010-11-29 14:13:22 -0800799 goto error_world;
800 }
801
Sujith285f2dd2010-01-08 10:36:07 +0530802 /* Handle world regulatory */
803 if (!ath_is_world_regd(reg)) {
804 error = regulatory_hint(hw->wiphy, reg->alpha2);
805 if (error)
806 goto error_world;
807 }
Sujith55624202010-01-08 10:36:02 +0530808
Felix Fietkau347809f2010-07-02 00:09:52 +0200809 INIT_WORK(&sc->hw_check_work, ath_hw_check);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400810 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530811 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100812 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith55624202010-01-08 10:36:02 +0530813
Sujith55624202010-01-08 10:36:02 +0530814 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530815 ath_start_rfkill_poll(sc);
816
817 return 0;
818
Sujith285f2dd2010-01-08 10:36:07 +0530819error_world:
820 ieee80211_unregister_hw(hw);
821error_register:
822 ath_rx_cleanup(sc);
823error_rx:
824 ath_tx_cleanup(sc);
825error_tx:
826 /* Nothing */
827error_regd:
828 ath9k_deinit_softc(sc);
829error_init:
Sujith55624202010-01-08 10:36:02 +0530830 return error;
831}
832
833/*****************************/
834/* De-Initialization */
835/*****************************/
836
Sujith285f2dd2010-01-08 10:36:07 +0530837static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530838{
Sujith285f2dd2010-01-08 10:36:07 +0530839 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530840
Felix Fietkauf209f522010-10-01 01:06:53 +0200841 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
842 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
843
844 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
845 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
846
Sujith285f2dd2010-01-08 10:36:07 +0530847 if ((sc->btcoex.no_stomp_timer) &&
848 sc->sc_ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
849 ath_gen_timer_free(sc->sc_ah, sc->btcoex.no_stomp_timer);
Sujith55624202010-01-08 10:36:02 +0530850
Sujith285f2dd2010-01-08 10:36:07 +0530851 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
852 if (ATH_TXQ_SETUP(sc, i))
853 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
854
Sujith285f2dd2010-01-08 10:36:07 +0530855 ath9k_hw_deinit(sc->sc_ah);
856
Sujith736b3a22010-03-17 14:25:24 +0530857 kfree(sc->sc_ah);
858 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530859}
860
Sujith285f2dd2010-01-08 10:36:07 +0530861void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530862{
863 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530864
865 ath9k_ps_wakeup(sc);
866
Sujith55624202010-01-08 10:36:02 +0530867 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530868 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530869
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530870 ath9k_ps_restore(sc);
871
Sujith55624202010-01-08 10:36:02 +0530872 ieee80211_unregister_hw(hw);
873 ath_rx_cleanup(sc);
874 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530875 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530876}
877
878void ath_descdma_cleanup(struct ath_softc *sc,
879 struct ath_descdma *dd,
880 struct list_head *head)
881{
882 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
883 dd->dd_desc_paddr);
884
885 INIT_LIST_HEAD(head);
886 kfree(dd->dd_bufptr);
887 memset(dd, 0, sizeof(*dd));
888}
889
Sujith55624202010-01-08 10:36:02 +0530890/************************/
891/* Module Hooks */
892/************************/
893
894static int __init ath9k_init(void)
895{
896 int error;
897
898 /* Register rate control algorithm */
899 error = ath_rate_control_register();
900 if (error != 0) {
901 printk(KERN_ERR
902 "ath9k: Unable to register rate control "
903 "algorithm: %d\n",
904 error);
905 goto err_out;
906 }
907
Sujith55624202010-01-08 10:36:02 +0530908 error = ath_pci_init();
909 if (error < 0) {
910 printk(KERN_ERR
911 "ath9k: No PCI devices found, driver not installed.\n");
912 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800913 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530914 }
915
916 error = ath_ahb_init();
917 if (error < 0) {
918 error = -ENODEV;
919 goto err_pci_exit;
920 }
921
922 return 0;
923
924 err_pci_exit:
925 ath_pci_exit();
926
Sujith55624202010-01-08 10:36:02 +0530927 err_rate_unregister:
928 ath_rate_control_unregister();
929 err_out:
930 return error;
931}
932module_init(ath9k_init);
933
934static void __exit ath9k_exit(void)
935{
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530936 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +0530937 ath_ahb_exit();
938 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530939 ath_rate_control_unregister();
940 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
941}
942module_exit(ath9k_exit);