Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2019 Advanced Micro Devices, Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | */ |
| 23 | #include <linux/firmware.h> |
| 24 | #include <linux/slab.h> |
| 25 | #include <linux/module.h> |
Alex Deucher | e9eea90 | 2019-07-31 10:39:40 -0500 | [diff] [blame] | 26 | #include <linux/pci.h> |
| 27 | |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 28 | #include "amdgpu.h" |
| 29 | #include "amdgpu_atombios.h" |
| 30 | #include "amdgpu_ih.h" |
| 31 | #include "amdgpu_uvd.h" |
| 32 | #include "amdgpu_vce.h" |
| 33 | #include "amdgpu_ucode.h" |
| 34 | #include "amdgpu_psp.h" |
Kevin Wang | 767acab | 2019-07-05 15:58:46 -0500 | [diff] [blame] | 35 | #include "amdgpu_smu.h" |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 36 | #include "atom.h" |
| 37 | #include "amd_pcie.h" |
| 38 | |
| 39 | #include "gc/gc_10_1_0_offset.h" |
| 40 | #include "gc/gc_10_1_0_sh_mask.h" |
| 41 | #include "hdp/hdp_5_0_0_offset.h" |
| 42 | #include "hdp/hdp_5_0_0_sh_mask.h" |
Alex Deucher | 29bc37b | 2019-11-13 14:27:54 -0500 | [diff] [blame] | 43 | #include "smuio/smuio_11_0_0_offset.h" |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 44 | |
| 45 | #include "soc15.h" |
| 46 | #include "soc15_common.h" |
| 47 | #include "gmc_v10_0.h" |
| 48 | #include "gfxhub_v2_0.h" |
| 49 | #include "mmhub_v2_0.h" |
Hawking Zhang | bebc076 | 2019-08-23 19:39:18 +0800 | [diff] [blame] | 50 | #include "nbio_v2_3.h" |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 51 | #include "nv.h" |
| 52 | #include "navi10_ih.h" |
| 53 | #include "gfx_v10_0.h" |
| 54 | #include "sdma_v5_0.h" |
| 55 | #include "vcn_v2_0.h" |
Leo Liu | 5be45a2 | 2019-11-08 15:01:42 -0500 | [diff] [blame] | 56 | #include "jpeg_v2_0.h" |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 57 | #include "dce_virtual.h" |
| 58 | #include "mes_v10_1.h" |
Jiange Zhao | b05b690 | 2019-09-11 17:29:07 +0800 | [diff] [blame] | 59 | #include "mxgpu_nv.h" |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 60 | |
| 61 | static const struct amd_ip_funcs nv_common_ip_funcs; |
| 62 | |
| 63 | /* |
| 64 | * Indirect registers accessor |
| 65 | */ |
| 66 | static u32 nv_pcie_rreg(struct amdgpu_device *adev, u32 reg) |
| 67 | { |
| 68 | unsigned long flags, address, data; |
| 69 | u32 r; |
Hawking Zhang | bebc076 | 2019-08-23 19:39:18 +0800 | [diff] [blame] | 70 | address = adev->nbio.funcs->get_pcie_index_offset(adev); |
| 71 | data = adev->nbio.funcs->get_pcie_data_offset(adev); |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 72 | |
| 73 | spin_lock_irqsave(&adev->pcie_idx_lock, flags); |
| 74 | WREG32(address, reg); |
| 75 | (void)RREG32(address); |
| 76 | r = RREG32(data); |
| 77 | spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); |
| 78 | return r; |
| 79 | } |
| 80 | |
| 81 | static void nv_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v) |
| 82 | { |
| 83 | unsigned long flags, address, data; |
| 84 | |
Hawking Zhang | bebc076 | 2019-08-23 19:39:18 +0800 | [diff] [blame] | 85 | address = adev->nbio.funcs->get_pcie_index_offset(adev); |
| 86 | data = adev->nbio.funcs->get_pcie_data_offset(adev); |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 87 | |
| 88 | spin_lock_irqsave(&adev->pcie_idx_lock, flags); |
| 89 | WREG32(address, reg); |
| 90 | (void)RREG32(address); |
| 91 | WREG32(data, v); |
| 92 | (void)RREG32(data); |
| 93 | spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); |
| 94 | } |
| 95 | |
| 96 | static u32 nv_didt_rreg(struct amdgpu_device *adev, u32 reg) |
| 97 | { |
| 98 | unsigned long flags, address, data; |
| 99 | u32 r; |
| 100 | |
| 101 | address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX); |
| 102 | data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA); |
| 103 | |
| 104 | spin_lock_irqsave(&adev->didt_idx_lock, flags); |
| 105 | WREG32(address, (reg)); |
| 106 | r = RREG32(data); |
| 107 | spin_unlock_irqrestore(&adev->didt_idx_lock, flags); |
| 108 | return r; |
| 109 | } |
| 110 | |
| 111 | static void nv_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v) |
| 112 | { |
| 113 | unsigned long flags, address, data; |
| 114 | |
| 115 | address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX); |
| 116 | data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA); |
| 117 | |
| 118 | spin_lock_irqsave(&adev->didt_idx_lock, flags); |
| 119 | WREG32(address, (reg)); |
| 120 | WREG32(data, (v)); |
| 121 | spin_unlock_irqrestore(&adev->didt_idx_lock, flags); |
| 122 | } |
| 123 | |
| 124 | static u32 nv_get_config_memsize(struct amdgpu_device *adev) |
| 125 | { |
Hawking Zhang | bebc076 | 2019-08-23 19:39:18 +0800 | [diff] [blame] | 126 | return adev->nbio.funcs->get_memsize(adev); |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 127 | } |
| 128 | |
| 129 | static u32 nv_get_xclk(struct amdgpu_device *adev) |
| 130 | { |
Tao Zhou | 462a70d | 2019-05-14 11:37:32 +0800 | [diff] [blame] | 131 | return adev->clock.spll.reference_freq; |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 132 | } |
| 133 | |
| 134 | |
| 135 | void nv_grbm_select(struct amdgpu_device *adev, |
| 136 | u32 me, u32 pipe, u32 queue, u32 vmid) |
| 137 | { |
| 138 | u32 grbm_gfx_cntl = 0; |
| 139 | grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe); |
| 140 | grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me); |
| 141 | grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid); |
| 142 | grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue); |
| 143 | |
| 144 | WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl); |
| 145 | } |
| 146 | |
| 147 | static void nv_vga_set_state(struct amdgpu_device *adev, bool state) |
| 148 | { |
| 149 | /* todo */ |
| 150 | } |
| 151 | |
| 152 | static bool nv_read_disabled_bios(struct amdgpu_device *adev) |
| 153 | { |
| 154 | /* todo */ |
| 155 | return false; |
| 156 | } |
| 157 | |
| 158 | static bool nv_read_bios_from_rom(struct amdgpu_device *adev, |
| 159 | u8 *bios, u32 length_bytes) |
| 160 | { |
Alex Deucher | 29bc37b | 2019-11-13 14:27:54 -0500 | [diff] [blame] | 161 | u32 *dw_ptr; |
| 162 | u32 i, length_dw; |
| 163 | |
| 164 | if (bios == NULL) |
| 165 | return false; |
| 166 | if (length_bytes == 0) |
| 167 | return false; |
| 168 | /* APU vbios image is part of sbios image */ |
| 169 | if (adev->flags & AMD_IS_APU) |
| 170 | return false; |
| 171 | |
| 172 | dw_ptr = (u32 *)bios; |
| 173 | length_dw = ALIGN(length_bytes, 4) / 4; |
| 174 | |
| 175 | /* set rom index to 0 */ |
| 176 | WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0); |
| 177 | /* read out the rom data */ |
| 178 | for (i = 0; i < length_dw; i++) |
| 179 | dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA)); |
| 180 | |
| 181 | return true; |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 182 | } |
| 183 | |
| 184 | static struct soc15_allowed_register_entry nv_allowed_read_registers[] = { |
| 185 | { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)}, |
| 186 | { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)}, |
| 187 | { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)}, |
| 188 | { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)}, |
| 189 | { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)}, |
| 190 | { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)}, |
| 191 | #if 0 /* TODO: will set it when SDMA header is available */ |
| 192 | { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)}, |
| 193 | { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)}, |
| 194 | #endif |
| 195 | { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)}, |
| 196 | { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)}, |
| 197 | { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)}, |
| 198 | { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)}, |
| 199 | { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)}, |
| 200 | { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)}, |
| 201 | { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)}, |
Marek Olšák | 664fe85 | 2019-10-22 17:22:38 -0400 | [diff] [blame] | 202 | { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)}, |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 203 | { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)}, |
| 204 | { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)}, |
| 205 | { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)}, |
| 206 | }; |
| 207 | |
| 208 | static uint32_t nv_read_indexed_register(struct amdgpu_device *adev, u32 se_num, |
| 209 | u32 sh_num, u32 reg_offset) |
| 210 | { |
| 211 | uint32_t val; |
| 212 | |
| 213 | mutex_lock(&adev->grbm_idx_mutex); |
| 214 | if (se_num != 0xffffffff || sh_num != 0xffffffff) |
| 215 | amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff); |
| 216 | |
| 217 | val = RREG32(reg_offset); |
| 218 | |
| 219 | if (se_num != 0xffffffff || sh_num != 0xffffffff) |
| 220 | amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff); |
| 221 | mutex_unlock(&adev->grbm_idx_mutex); |
| 222 | return val; |
| 223 | } |
| 224 | |
| 225 | static uint32_t nv_get_register_value(struct amdgpu_device *adev, |
| 226 | bool indexed, u32 se_num, |
| 227 | u32 sh_num, u32 reg_offset) |
| 228 | { |
| 229 | if (indexed) { |
| 230 | return nv_read_indexed_register(adev, se_num, sh_num, reg_offset); |
| 231 | } else { |
| 232 | if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG)) |
| 233 | return adev->gfx.config.gb_addr_config; |
| 234 | return RREG32(reg_offset); |
| 235 | } |
| 236 | } |
| 237 | |
| 238 | static int nv_read_register(struct amdgpu_device *adev, u32 se_num, |
| 239 | u32 sh_num, u32 reg_offset, u32 *value) |
| 240 | { |
| 241 | uint32_t i; |
| 242 | struct soc15_allowed_register_entry *en; |
| 243 | |
| 244 | *value = 0; |
| 245 | for (i = 0; i < ARRAY_SIZE(nv_allowed_read_registers); i++) { |
| 246 | en = &nv_allowed_read_registers[i]; |
| 247 | if (reg_offset != |
| 248 | (adev->reg_offset[en->hwip][en->inst][en->seg] + en->reg_offset)) |
| 249 | continue; |
| 250 | |
| 251 | *value = nv_get_register_value(adev, |
| 252 | nv_allowed_read_registers[i].grbm_indexed, |
| 253 | se_num, sh_num, reg_offset); |
| 254 | return 0; |
| 255 | } |
| 256 | return -EINVAL; |
| 257 | } |
| 258 | |
| 259 | #if 0 |
| 260 | static void nv_gpu_pci_config_reset(struct amdgpu_device *adev) |
| 261 | { |
| 262 | u32 i; |
| 263 | |
| 264 | dev_info(adev->dev, "GPU pci config reset\n"); |
| 265 | |
| 266 | /* disable BM */ |
| 267 | pci_clear_master(adev->pdev); |
| 268 | /* reset */ |
| 269 | amdgpu_pci_config_reset(adev); |
| 270 | |
| 271 | udelay(100); |
| 272 | |
| 273 | /* wait for asic to come out of reset */ |
| 274 | for (i = 0; i < adev->usec_timeout; i++) { |
| 275 | u32 memsize = nbio_v2_3_get_memsize(adev); |
| 276 | if (memsize != 0xffffffff) |
| 277 | break; |
| 278 | udelay(1); |
| 279 | } |
| 280 | |
| 281 | } |
| 282 | #endif |
| 283 | |
Kevin Wang | 3e2bb60 | 2019-07-05 12:51:45 +0800 | [diff] [blame] | 284 | static int nv_asic_mode1_reset(struct amdgpu_device *adev) |
| 285 | { |
| 286 | u32 i; |
| 287 | int ret = 0; |
| 288 | |
| 289 | amdgpu_atombios_scratch_regs_engine_hung(adev, true); |
| 290 | |
| 291 | dev_info(adev->dev, "GPU mode1 reset\n"); |
| 292 | |
| 293 | /* disable BM */ |
| 294 | pci_clear_master(adev->pdev); |
| 295 | |
| 296 | pci_save_state(adev->pdev); |
| 297 | |
| 298 | ret = psp_gpu_reset(adev); |
| 299 | if (ret) |
| 300 | dev_err(adev->dev, "GPU mode1 reset failed\n"); |
| 301 | |
| 302 | pci_restore_state(adev->pdev); |
| 303 | |
| 304 | /* wait for asic to come out of reset */ |
| 305 | for (i = 0; i < adev->usec_timeout; i++) { |
Hawking Zhang | bebc076 | 2019-08-23 19:39:18 +0800 | [diff] [blame] | 306 | u32 memsize = adev->nbio.funcs->get_memsize(adev); |
Kevin Wang | 3e2bb60 | 2019-07-05 12:51:45 +0800 | [diff] [blame] | 307 | |
| 308 | if (memsize != 0xffffffff) |
| 309 | break; |
| 310 | udelay(1); |
| 311 | } |
| 312 | |
| 313 | amdgpu_atombios_scratch_regs_engine_hung(adev, false); |
| 314 | |
| 315 | return ret; |
| 316 | } |
Alex Deucher | 2ddc6c3 | 2019-07-23 23:48:21 -0500 | [diff] [blame] | 317 | |
Alex Deucher | ac74261 | 2019-11-07 18:12:17 -0500 | [diff] [blame] | 318 | static bool nv_asic_supports_baco(struct amdgpu_device *adev) |
| 319 | { |
| 320 | struct smu_context *smu = &adev->smu; |
| 321 | |
| 322 | if (smu_baco_is_support(smu)) |
| 323 | return true; |
| 324 | else |
| 325 | return false; |
| 326 | } |
| 327 | |
Alex Deucher | 2ddc6c3 | 2019-07-23 23:48:21 -0500 | [diff] [blame] | 328 | static enum amd_reset_method |
| 329 | nv_asic_reset_method(struct amdgpu_device *adev) |
| 330 | { |
| 331 | struct smu_context *smu = &adev->smu; |
| 332 | |
Jiange Zhao | b4def37 | 2019-10-28 18:04:14 +0800 | [diff] [blame] | 333 | if (!amdgpu_sriov_vf(adev) && smu_baco_is_support(smu)) |
Alex Deucher | 2ddc6c3 | 2019-07-23 23:48:21 -0500 | [diff] [blame] | 334 | return AMD_RESET_METHOD_BACO; |
| 335 | else |
| 336 | return AMD_RESET_METHOD_MODE1; |
| 337 | } |
| 338 | |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 339 | static int nv_asic_reset(struct amdgpu_device *adev) |
| 340 | { |
| 341 | |
| 342 | /* FIXME: it doesn't work since vega10 */ |
| 343 | #if 0 |
| 344 | amdgpu_atombios_scratch_regs_engine_hung(adev, true); |
| 345 | |
| 346 | nv_gpu_pci_config_reset(adev); |
| 347 | |
| 348 | amdgpu_atombios_scratch_regs_engine_hung(adev, false); |
| 349 | #endif |
Kevin Wang | 767acab | 2019-07-05 15:58:46 -0500 | [diff] [blame] | 350 | int ret = 0; |
| 351 | struct smu_context *smu = &adev->smu; |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 352 | |
Monk Liu | e352625 | 2019-08-27 16:32:55 +0800 | [diff] [blame] | 353 | if (nv_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) { |
Alex Deucher | 11520f2 | 2019-10-28 15:20:03 -0400 | [diff] [blame] | 354 | ret = smu_baco_enter(smu); |
| 355 | if (ret) |
| 356 | return ret; |
| 357 | ret = smu_baco_exit(smu); |
| 358 | if (ret) |
| 359 | return ret; |
Monk Liu | e352625 | 2019-08-27 16:32:55 +0800 | [diff] [blame] | 360 | } else { |
Kevin Wang | 3e2bb60 | 2019-07-05 12:51:45 +0800 | [diff] [blame] | 361 | ret = nv_asic_mode1_reset(adev); |
Monk Liu | e352625 | 2019-08-27 16:32:55 +0800 | [diff] [blame] | 362 | } |
Kevin Wang | 767acab | 2019-07-05 15:58:46 -0500 | [diff] [blame] | 363 | |
| 364 | return ret; |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 365 | } |
| 366 | |
| 367 | static int nv_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk) |
| 368 | { |
| 369 | /* todo */ |
| 370 | return 0; |
| 371 | } |
| 372 | |
| 373 | static int nv_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk) |
| 374 | { |
| 375 | /* todo */ |
| 376 | return 0; |
| 377 | } |
| 378 | |
| 379 | static void nv_pcie_gen3_enable(struct amdgpu_device *adev) |
| 380 | { |
| 381 | if (pci_is_root_bus(adev->pdev->bus)) |
| 382 | return; |
| 383 | |
| 384 | if (amdgpu_pcie_gen2 == 0) |
| 385 | return; |
| 386 | |
| 387 | if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | |
| 388 | CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3))) |
| 389 | return; |
| 390 | |
| 391 | /* todo */ |
| 392 | } |
| 393 | |
| 394 | static void nv_program_aspm(struct amdgpu_device *adev) |
| 395 | { |
| 396 | |
| 397 | if (amdgpu_aspm == 0) |
| 398 | return; |
| 399 | |
| 400 | /* todo */ |
| 401 | } |
| 402 | |
| 403 | static void nv_enable_doorbell_aperture(struct amdgpu_device *adev, |
| 404 | bool enable) |
| 405 | { |
Hawking Zhang | bebc076 | 2019-08-23 19:39:18 +0800 | [diff] [blame] | 406 | adev->nbio.funcs->enable_doorbell_aperture(adev, enable); |
| 407 | adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable); |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 408 | } |
| 409 | |
| 410 | static const struct amdgpu_ip_block_version nv_common_ip_block = |
| 411 | { |
| 412 | .type = AMD_IP_BLOCK_TYPE_COMMON, |
| 413 | .major = 1, |
| 414 | .minor = 0, |
| 415 | .rev = 0, |
| 416 | .funcs = &nv_common_ip_funcs, |
| 417 | }; |
| 418 | |
Xiaojie Yuan | b5c7385 | 2019-08-05 16:19:45 +0800 | [diff] [blame] | 419 | static int nv_reg_base_init(struct amdgpu_device *adev) |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 420 | { |
Xiaojie Yuan | b5c7385 | 2019-08-05 16:19:45 +0800 | [diff] [blame] | 421 | int r; |
| 422 | |
| 423 | if (amdgpu_discovery) { |
| 424 | r = amdgpu_discovery_reg_base_init(adev); |
| 425 | if (r) { |
| 426 | DRM_WARN("failed to init reg base from ip discovery table, " |
| 427 | "fallback to legacy init method\n"); |
| 428 | goto legacy_init; |
| 429 | } |
| 430 | |
| 431 | return 0; |
| 432 | } |
| 433 | |
| 434 | legacy_init: |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 435 | switch (adev->asic_type) { |
| 436 | case CHIP_NAVI10: |
| 437 | navi10_reg_base_init(adev); |
| 438 | break; |
Xiaojie Yuan | a0f6d926 | 2018-12-17 18:24:03 +0800 | [diff] [blame] | 439 | case CHIP_NAVI14: |
| 440 | navi14_reg_base_init(adev); |
| 441 | break; |
Xiaojie Yuan | 03d0a07 | 2019-05-14 15:22:53 +0800 | [diff] [blame] | 442 | case CHIP_NAVI12: |
| 443 | navi12_reg_base_init(adev); |
| 444 | break; |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 445 | default: |
| 446 | return -EINVAL; |
| 447 | } |
| 448 | |
Xiaojie Yuan | b5c7385 | 2019-08-05 16:19:45 +0800 | [diff] [blame] | 449 | return 0; |
| 450 | } |
| 451 | |
| 452 | int nv_set_ip_blocks(struct amdgpu_device *adev) |
| 453 | { |
| 454 | int r; |
| 455 | |
Monk Liu | 122078d | 2020-03-04 23:51:51 +0800 | [diff] [blame] | 456 | adev->nbio.funcs = &nbio_v2_3_funcs; |
| 457 | adev->nbio.hdp_flush_reg = &nbio_v2_3_hdp_flush_reg; |
| 458 | |
| 459 | if (amdgpu_sriov_vf(adev)) { |
| 460 | adev->virt.ops = &xgpu_nv_virt_ops; |
| 461 | /* try send GPU_INIT_DATA request to host */ |
| 462 | amdgpu_virt_request_init_data(adev); |
| 463 | } |
| 464 | |
Xiaojie Yuan | b5c7385 | 2019-08-05 16:19:45 +0800 | [diff] [blame] | 465 | /* Set IP register base before any HW register access */ |
| 466 | r = nv_reg_base_init(adev); |
| 467 | if (r) |
| 468 | return r; |
| 469 | |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 470 | switch (adev->asic_type) { |
| 471 | case CHIP_NAVI10: |
Alex Deucher | d1daf85 | 2019-07-02 14:42:25 -0500 | [diff] [blame] | 472 | case CHIP_NAVI14: |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 473 | amdgpu_device_ip_block_add(adev, &nv_common_ip_block); |
| 474 | amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block); |
| 475 | amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block); |
| 476 | amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block); |
| 477 | if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP && |
Evan Quan | 9530273 | 2020-01-07 16:57:39 +0800 | [diff] [blame] | 478 | !amdgpu_sriov_vf(adev)) |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 479 | amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); |
| 480 | if (adev->enable_virtual_display || amdgpu_sriov_vf(adev)) |
| 481 | amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block); |
Alex Deucher | f8a7976 | 2019-07-05 15:39:39 -0500 | [diff] [blame] | 482 | #if defined(CONFIG_DRM_AMD_DC) |
Harry Wentland | b4f199c | 2019-02-26 16:25:27 -0500 | [diff] [blame] | 483 | else if (amdgpu_device_has_dc_support(adev)) |
| 484 | amdgpu_device_ip_block_add(adev, &dm_ip_block); |
Alex Deucher | f8a7976 | 2019-07-05 15:39:39 -0500 | [diff] [blame] | 485 | #endif |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 486 | amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block); |
| 487 | amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block); |
| 488 | if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT && |
Evan Quan | 9530273 | 2020-01-07 16:57:39 +0800 | [diff] [blame] | 489 | !amdgpu_sriov_vf(adev)) |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 490 | amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); |
| 491 | amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block); |
Leo Liu | 5be45a2 | 2019-11-08 15:01:42 -0500 | [diff] [blame] | 492 | amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block); |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 493 | if (adev->enable_mes) |
| 494 | amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block); |
| 495 | break; |
Xiaojie Yuan | 44e9e7c | 2019-05-16 19:58:19 +0800 | [diff] [blame] | 496 | case CHIP_NAVI12: |
| 497 | amdgpu_device_ip_block_add(adev, &nv_common_ip_block); |
| 498 | amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block); |
| 499 | amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block); |
Xiaojie Yuan | 6b66ae2 | 2019-07-18 02:54:29 +0800 | [diff] [blame] | 500 | amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block); |
Monk Liu | 79bebab | 2020-04-22 12:09:16 +0800 | [diff] [blame^] | 501 | if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) |
Xiaojie Yuan | 7f47efe | 2019-07-16 03:26:49 +0800 | [diff] [blame] | 502 | amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); |
Xiaojie Yuan | 7990202 | 2019-06-26 19:19:57 +0800 | [diff] [blame] | 503 | if (adev->enable_virtual_display || amdgpu_sriov_vf(adev)) |
| 504 | amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block); |
Petr Cvek | 20c14ee | 2019-08-30 16:31:58 +0200 | [diff] [blame] | 505 | #if defined(CONFIG_DRM_AMD_DC) |
Leo Li | 078655d9 | 2019-07-16 18:12:13 -0400 | [diff] [blame] | 506 | else if (amdgpu_device_has_dc_support(adev)) |
| 507 | amdgpu_device_ip_block_add(adev, &dm_ip_block); |
Petr Cvek | 20c14ee | 2019-08-30 16:31:58 +0200 | [diff] [blame] | 508 | #endif |
Xiaojie Yuan | 44e9e7c | 2019-05-16 19:58:19 +0800 | [diff] [blame] | 509 | amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block); |
| 510 | amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block); |
Xiaojie Yuan | 7f47efe | 2019-07-16 03:26:49 +0800 | [diff] [blame] | 511 | if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT && |
Evan Quan | 9530273 | 2020-01-07 16:57:39 +0800 | [diff] [blame] | 512 | !amdgpu_sriov_vf(adev)) |
Xiaojie Yuan | 7f47efe | 2019-07-16 03:26:49 +0800 | [diff] [blame] | 513 | amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block); |
Boyuan Zhang | 1fbed28 | 2019-07-18 10:13:23 -0400 | [diff] [blame] | 514 | amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block); |
Monk Liu | fe44249 | 2020-03-05 21:10:03 +0800 | [diff] [blame] | 515 | if (!amdgpu_sriov_vf(adev)) |
| 516 | amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block); |
Xiaojie Yuan | 44e9e7c | 2019-05-16 19:58:19 +0800 | [diff] [blame] | 517 | break; |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 518 | default: |
| 519 | return -EINVAL; |
| 520 | } |
| 521 | |
| 522 | return 0; |
| 523 | } |
| 524 | |
| 525 | static uint32_t nv_get_rev_id(struct amdgpu_device *adev) |
| 526 | { |
Hawking Zhang | bebc076 | 2019-08-23 19:39:18 +0800 | [diff] [blame] | 527 | return adev->nbio.funcs->get_rev_id(adev); |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 528 | } |
| 529 | |
| 530 | static void nv_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring) |
| 531 | { |
Hawking Zhang | bebc076 | 2019-08-23 19:39:18 +0800 | [diff] [blame] | 532 | adev->nbio.funcs->hdp_flush(adev, ring); |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 533 | } |
| 534 | |
| 535 | static void nv_invalidate_hdp(struct amdgpu_device *adev, |
| 536 | struct amdgpu_ring *ring) |
| 537 | { |
| 538 | if (!ring || !ring->funcs->emit_wreg) { |
| 539 | WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_READ_CACHE_INVALIDATE, 1); |
| 540 | } else { |
| 541 | amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET( |
| 542 | HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1); |
| 543 | } |
| 544 | } |
| 545 | |
| 546 | static bool nv_need_full_reset(struct amdgpu_device *adev) |
| 547 | { |
| 548 | return true; |
| 549 | } |
| 550 | |
| 551 | static void nv_get_pcie_usage(struct amdgpu_device *adev, |
| 552 | uint64_t *count0, |
| 553 | uint64_t *count1) |
| 554 | { |
| 555 | /*TODO*/ |
| 556 | } |
| 557 | |
| 558 | static bool nv_need_reset_on_init(struct amdgpu_device *adev) |
| 559 | { |
| 560 | #if 0 |
| 561 | u32 sol_reg; |
| 562 | |
| 563 | if (adev->flags & AMD_IS_APU) |
| 564 | return false; |
| 565 | |
| 566 | /* Check sOS sign of life register to confirm sys driver and sOS |
| 567 | * are already been loaded. |
| 568 | */ |
| 569 | sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81); |
| 570 | if (sol_reg) |
| 571 | return true; |
| 572 | #endif |
| 573 | /* TODO: re-enable it when mode1 reset is functional */ |
| 574 | return false; |
| 575 | } |
| 576 | |
Kevin Wang | 2af81531 | 2019-11-05 18:53:30 +0800 | [diff] [blame] | 577 | static uint64_t nv_get_pcie_replay_count(struct amdgpu_device *adev) |
| 578 | { |
| 579 | |
| 580 | /* TODO |
| 581 | * dummy implement for pcie_replay_count sysfs interface |
| 582 | * */ |
| 583 | |
| 584 | return 0; |
| 585 | } |
| 586 | |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 587 | static void nv_init_doorbell_index(struct amdgpu_device *adev) |
| 588 | { |
| 589 | adev->doorbell_index.kiq = AMDGPU_NAVI10_DOORBELL_KIQ; |
| 590 | adev->doorbell_index.mec_ring0 = AMDGPU_NAVI10_DOORBELL_MEC_RING0; |
| 591 | adev->doorbell_index.mec_ring1 = AMDGPU_NAVI10_DOORBELL_MEC_RING1; |
| 592 | adev->doorbell_index.mec_ring2 = AMDGPU_NAVI10_DOORBELL_MEC_RING2; |
| 593 | adev->doorbell_index.mec_ring3 = AMDGPU_NAVI10_DOORBELL_MEC_RING3; |
| 594 | adev->doorbell_index.mec_ring4 = AMDGPU_NAVI10_DOORBELL_MEC_RING4; |
| 595 | adev->doorbell_index.mec_ring5 = AMDGPU_NAVI10_DOORBELL_MEC_RING5; |
| 596 | adev->doorbell_index.mec_ring6 = AMDGPU_NAVI10_DOORBELL_MEC_RING6; |
| 597 | adev->doorbell_index.mec_ring7 = AMDGPU_NAVI10_DOORBELL_MEC_RING7; |
| 598 | adev->doorbell_index.userqueue_start = AMDGPU_NAVI10_DOORBELL_USERQUEUE_START; |
| 599 | adev->doorbell_index.userqueue_end = AMDGPU_NAVI10_DOORBELL_USERQUEUE_END; |
| 600 | adev->doorbell_index.gfx_ring0 = AMDGPU_NAVI10_DOORBELL_GFX_RING0; |
| 601 | adev->doorbell_index.gfx_ring1 = AMDGPU_NAVI10_DOORBELL_GFX_RING1; |
| 602 | adev->doorbell_index.sdma_engine[0] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0; |
| 603 | adev->doorbell_index.sdma_engine[1] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1; |
| 604 | adev->doorbell_index.ih = AMDGPU_NAVI10_DOORBELL_IH; |
| 605 | adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_NAVI10_DOORBELL64_VCN0_1; |
| 606 | adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_NAVI10_DOORBELL64_VCN2_3; |
| 607 | adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_NAVI10_DOORBELL64_VCN4_5; |
| 608 | adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_NAVI10_DOORBELL64_VCN6_7; |
| 609 | adev->doorbell_index.first_non_cp = AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP; |
| 610 | adev->doorbell_index.last_non_cp = AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP; |
| 611 | |
| 612 | adev->doorbell_index.max_assignment = AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT << 1; |
| 613 | adev->doorbell_index.sdma_doorbell_range = 20; |
| 614 | } |
| 615 | |
| 616 | static const struct amdgpu_asic_funcs nv_asic_funcs = |
| 617 | { |
| 618 | .read_disabled_bios = &nv_read_disabled_bios, |
| 619 | .read_bios_from_rom = &nv_read_bios_from_rom, |
| 620 | .read_register = &nv_read_register, |
| 621 | .reset = &nv_asic_reset, |
Alex Deucher | 2ddc6c3 | 2019-07-23 23:48:21 -0500 | [diff] [blame] | 622 | .reset_method = &nv_asic_reset_method, |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 623 | .set_vga_state = &nv_vga_set_state, |
| 624 | .get_xclk = &nv_get_xclk, |
| 625 | .set_uvd_clocks = &nv_set_uvd_clocks, |
| 626 | .set_vce_clocks = &nv_set_vce_clocks, |
| 627 | .get_config_memsize = &nv_get_config_memsize, |
| 628 | .flush_hdp = &nv_flush_hdp, |
| 629 | .invalidate_hdp = &nv_invalidate_hdp, |
| 630 | .init_doorbell_index = &nv_init_doorbell_index, |
| 631 | .need_full_reset = &nv_need_full_reset, |
| 632 | .get_pcie_usage = &nv_get_pcie_usage, |
| 633 | .need_reset_on_init = &nv_need_reset_on_init, |
Kevin Wang | 2af81531 | 2019-11-05 18:53:30 +0800 | [diff] [blame] | 634 | .get_pcie_replay_count = &nv_get_pcie_replay_count, |
Alex Deucher | ac74261 | 2019-11-07 18:12:17 -0500 | [diff] [blame] | 635 | .supports_baco = &nv_asic_supports_baco, |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 636 | }; |
| 637 | |
| 638 | static int nv_common_early_init(void *handle) |
| 639 | { |
Yong Zhao | 923c087 | 2019-09-27 23:30:05 -0400 | [diff] [blame] | 640 | #define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE) |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 641 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 642 | |
Yong Zhao | 923c087 | 2019-09-27 23:30:05 -0400 | [diff] [blame] | 643 | adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET; |
| 644 | adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET; |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 645 | adev->smc_rreg = NULL; |
| 646 | adev->smc_wreg = NULL; |
| 647 | adev->pcie_rreg = &nv_pcie_rreg; |
| 648 | adev->pcie_wreg = &nv_pcie_wreg; |
| 649 | |
| 650 | /* TODO: will add them during VCN v2 implementation */ |
| 651 | adev->uvd_ctx_rreg = NULL; |
| 652 | adev->uvd_ctx_wreg = NULL; |
| 653 | |
| 654 | adev->didt_rreg = &nv_didt_rreg; |
| 655 | adev->didt_wreg = &nv_didt_wreg; |
| 656 | |
| 657 | adev->asic_funcs = &nv_asic_funcs; |
| 658 | |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 659 | adev->rev_id = nv_get_rev_id(adev); |
| 660 | adev->external_rev_id = 0xff; |
| 661 | switch (adev->asic_type) { |
| 662 | case CHIP_NAVI10: |
| 663 | adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 664 | AMD_CG_SUPPORT_GFX_CGCG | |
| 665 | AMD_CG_SUPPORT_IH_CG | |
| 666 | AMD_CG_SUPPORT_HDP_MGCG | |
| 667 | AMD_CG_SUPPORT_HDP_LS | |
| 668 | AMD_CG_SUPPORT_SDMA_MGCG | |
| 669 | AMD_CG_SUPPORT_SDMA_LS | |
| 670 | AMD_CG_SUPPORT_MC_MGCG | |
| 671 | AMD_CG_SUPPORT_MC_LS | |
| 672 | AMD_CG_SUPPORT_ATHUB_MGCG | |
| 673 | AMD_CG_SUPPORT_ATHUB_LS | |
| 674 | AMD_CG_SUPPORT_VCN_MGCG | |
Leo Liu | 099d66e | 2019-11-11 15:09:25 -0500 | [diff] [blame] | 675 | AMD_CG_SUPPORT_JPEG_MGCG | |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 676 | AMD_CG_SUPPORT_BIF_MGCG | |
| 677 | AMD_CG_SUPPORT_BIF_LS; |
Leo Liu | 157710e | 2019-05-15 13:58:20 -0400 | [diff] [blame] | 678 | adev->pg_flags = AMD_PG_SUPPORT_VCN | |
Huang Rui | c12d410 | 2019-06-14 16:12:51 +0800 | [diff] [blame] | 679 | AMD_PG_SUPPORT_VCN_DPG | |
Leo Liu | 099d66e | 2019-11-11 15:09:25 -0500 | [diff] [blame] | 680 | AMD_PG_SUPPORT_JPEG | |
Huang Rui | a201b6a | 2019-06-14 16:19:36 +0800 | [diff] [blame] | 681 | AMD_PG_SUPPORT_ATHUB; |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 682 | adev->external_rev_id = adev->rev_id + 0x1; |
| 683 | break; |
Xiaojie Yuan | 5e71e01 | 2018-12-17 18:23:27 +0800 | [diff] [blame] | 684 | case CHIP_NAVI14: |
Xiaojie Yuan | d0c39f8 | 2019-03-20 16:12:54 +0800 | [diff] [blame] | 685 | adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | |
| 686 | AMD_CG_SUPPORT_GFX_CGCG | |
| 687 | AMD_CG_SUPPORT_IH_CG | |
| 688 | AMD_CG_SUPPORT_HDP_MGCG | |
| 689 | AMD_CG_SUPPORT_HDP_LS | |
| 690 | AMD_CG_SUPPORT_SDMA_MGCG | |
| 691 | AMD_CG_SUPPORT_SDMA_LS | |
| 692 | AMD_CG_SUPPORT_MC_MGCG | |
| 693 | AMD_CG_SUPPORT_MC_LS | |
| 694 | AMD_CG_SUPPORT_ATHUB_MGCG | |
| 695 | AMD_CG_SUPPORT_ATHUB_LS | |
| 696 | AMD_CG_SUPPORT_VCN_MGCG | |
Leo Liu | 099d66e | 2019-11-11 15:09:25 -0500 | [diff] [blame] | 697 | AMD_CG_SUPPORT_JPEG_MGCG | |
Xiaojie Yuan | d0c39f8 | 2019-03-20 16:12:54 +0800 | [diff] [blame] | 698 | AMD_CG_SUPPORT_BIF_MGCG | |
| 699 | AMD_CG_SUPPORT_BIF_LS; |
Xiaojie Yuan | 0377b08 | 2019-07-02 12:52:52 -0500 | [diff] [blame] | 700 | adev->pg_flags = AMD_PG_SUPPORT_VCN | |
Leo Liu | 099d66e | 2019-11-11 15:09:25 -0500 | [diff] [blame] | 701 | AMD_PG_SUPPORT_JPEG | |
Xiaojie Yuan | 0377b08 | 2019-07-02 12:52:52 -0500 | [diff] [blame] | 702 | AMD_PG_SUPPORT_VCN_DPG; |
tiancyin | 35ef88f | 2019-08-05 17:32:45 +0800 | [diff] [blame] | 703 | adev->external_rev_id = adev->rev_id + 20; |
Xiaojie Yuan | 5e71e01 | 2018-12-17 18:23:27 +0800 | [diff] [blame] | 704 | break; |
Xiaojie Yuan | 74b5e50 | 2019-05-16 19:47:33 +0800 | [diff] [blame] | 705 | case CHIP_NAVI12: |
Xiaojie Yuan | dca009e | 2019-07-30 11:28:20 +0800 | [diff] [blame] | 706 | adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | |
| 707 | AMD_CG_SUPPORT_GFX_MGLS | |
| 708 | AMD_CG_SUPPORT_GFX_CGCG | |
| 709 | AMD_CG_SUPPORT_GFX_CP_LS | |
Xiaojie Yuan | 5211c37 | 2019-08-01 15:00:28 +0800 | [diff] [blame] | 710 | AMD_CG_SUPPORT_GFX_RLC_LS | |
Xiaojie Yuan | fbe0bc5 | 2019-08-01 15:01:23 +0800 | [diff] [blame] | 711 | AMD_CG_SUPPORT_IH_CG | |
Xiaojie Yuan | 5211c37 | 2019-08-01 15:00:28 +0800 | [diff] [blame] | 712 | AMD_CG_SUPPORT_HDP_MGCG | |
Xiaojie Yuan | 358ab97 | 2019-07-30 12:18:55 +0800 | [diff] [blame] | 713 | AMD_CG_SUPPORT_HDP_LS | |
| 714 | AMD_CG_SUPPORT_SDMA_MGCG | |
Xiaojie Yuan | 8b797b3 | 2019-08-01 15:39:59 +0800 | [diff] [blame] | 715 | AMD_CG_SUPPORT_SDMA_LS | |
| 716 | AMD_CG_SUPPORT_MC_MGCG | |
Xiaojie Yuan | ca51678 | 2019-08-01 15:19:10 +0800 | [diff] [blame] | 717 | AMD_CG_SUPPORT_MC_LS | |
| 718 | AMD_CG_SUPPORT_ATHUB_MGCG | |
Xiaojie Yuan | 65872e5 | 2019-08-01 15:22:59 +0800 | [diff] [blame] | 719 | AMD_CG_SUPPORT_ATHUB_LS | |
Leo Liu | 099d66e | 2019-11-11 15:09:25 -0500 | [diff] [blame] | 720 | AMD_CG_SUPPORT_VCN_MGCG | |
| 721 | AMD_CG_SUPPORT_JPEG_MGCG; |
Xiaojie Yuan | c1653ea | 2019-08-27 11:05:23 +0800 | [diff] [blame] | 722 | adev->pg_flags = AMD_PG_SUPPORT_VCN | |
Xiaojie Yuan | 5ef3b8a | 2019-08-27 11:06:13 +0800 | [diff] [blame] | 723 | AMD_PG_SUPPORT_VCN_DPG | |
Leo Liu | 099d66e | 2019-11-11 15:09:25 -0500 | [diff] [blame] | 724 | AMD_PG_SUPPORT_JPEG | |
Xiaojie Yuan | 5ef3b8a | 2019-08-27 11:06:13 +0800 | [diff] [blame] | 725 | AMD_PG_SUPPORT_ATHUB; |
Tiecheng Zhou | df5e984 | 2020-01-08 13:44:29 +0800 | [diff] [blame] | 726 | /* guest vm gets 0xffffffff when reading RCC_DEV0_EPF0_STRAP0, |
| 727 | * as a consequence, the rev_id and external_rev_id are wrong. |
| 728 | * workaround it by hardcoding rev_id to 0 (default value). |
| 729 | */ |
| 730 | if (amdgpu_sriov_vf(adev)) |
| 731 | adev->rev_id = 0; |
Xiaojie Yuan | 74b5e50 | 2019-05-16 19:47:33 +0800 | [diff] [blame] | 732 | adev->external_rev_id = adev->rev_id + 0xa; |
| 733 | break; |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 734 | default: |
| 735 | /* FIXME: not supported yet */ |
| 736 | return -EINVAL; |
| 737 | } |
| 738 | |
Jiange Zhao | b05b690 | 2019-09-11 17:29:07 +0800 | [diff] [blame] | 739 | if (amdgpu_sriov_vf(adev)) { |
| 740 | amdgpu_virt_init_setting(adev); |
| 741 | xgpu_nv_mailbox_set_irq_funcs(adev); |
| 742 | } |
| 743 | |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 744 | return 0; |
| 745 | } |
| 746 | |
| 747 | static int nv_common_late_init(void *handle) |
| 748 | { |
Jiange Zhao | b05b690 | 2019-09-11 17:29:07 +0800 | [diff] [blame] | 749 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 750 | |
| 751 | if (amdgpu_sriov_vf(adev)) |
| 752 | xgpu_nv_mailbox_get_irq(adev); |
| 753 | |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 754 | return 0; |
| 755 | } |
| 756 | |
| 757 | static int nv_common_sw_init(void *handle) |
| 758 | { |
Jiange Zhao | b05b690 | 2019-09-11 17:29:07 +0800 | [diff] [blame] | 759 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 760 | |
| 761 | if (amdgpu_sriov_vf(adev)) |
| 762 | xgpu_nv_mailbox_add_irq_id(adev); |
| 763 | |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 764 | return 0; |
| 765 | } |
| 766 | |
| 767 | static int nv_common_sw_fini(void *handle) |
| 768 | { |
| 769 | return 0; |
| 770 | } |
| 771 | |
| 772 | static int nv_common_hw_init(void *handle) |
| 773 | { |
| 774 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 775 | |
| 776 | /* enable pcie gen2/3 link */ |
| 777 | nv_pcie_gen3_enable(adev); |
| 778 | /* enable aspm */ |
| 779 | nv_program_aspm(adev); |
| 780 | /* setup nbio registers */ |
Hawking Zhang | bebc076 | 2019-08-23 19:39:18 +0800 | [diff] [blame] | 781 | adev->nbio.funcs->init_registers(adev); |
Yong Zhao | 923c087 | 2019-09-27 23:30:05 -0400 | [diff] [blame] | 782 | /* remap HDP registers to a hole in mmio space, |
| 783 | * for the purpose of expose those registers |
| 784 | * to process space |
| 785 | */ |
| 786 | if (adev->nbio.funcs->remap_hdp_registers) |
| 787 | adev->nbio.funcs->remap_hdp_registers(adev); |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 788 | /* enable the doorbell aperture */ |
| 789 | nv_enable_doorbell_aperture(adev, true); |
| 790 | |
| 791 | return 0; |
| 792 | } |
| 793 | |
| 794 | static int nv_common_hw_fini(void *handle) |
| 795 | { |
| 796 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 797 | |
| 798 | /* disable the doorbell aperture */ |
| 799 | nv_enable_doorbell_aperture(adev, false); |
| 800 | |
| 801 | return 0; |
| 802 | } |
| 803 | |
| 804 | static int nv_common_suspend(void *handle) |
| 805 | { |
| 806 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 807 | |
| 808 | return nv_common_hw_fini(adev); |
| 809 | } |
| 810 | |
| 811 | static int nv_common_resume(void *handle) |
| 812 | { |
| 813 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 814 | |
| 815 | return nv_common_hw_init(adev); |
| 816 | } |
| 817 | |
| 818 | static bool nv_common_is_idle(void *handle) |
| 819 | { |
| 820 | return true; |
| 821 | } |
| 822 | |
| 823 | static int nv_common_wait_for_idle(void *handle) |
| 824 | { |
| 825 | return 0; |
| 826 | } |
| 827 | |
| 828 | static int nv_common_soft_reset(void *handle) |
| 829 | { |
| 830 | return 0; |
| 831 | } |
| 832 | |
| 833 | static void nv_update_hdp_mem_power_gating(struct amdgpu_device *adev, |
| 834 | bool enable) |
| 835 | { |
| 836 | uint32_t hdp_clk_cntl, hdp_clk_cntl1; |
| 837 | uint32_t hdp_mem_pwr_cntl; |
| 838 | |
| 839 | if (!(adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | |
| 840 | AMD_CG_SUPPORT_HDP_DS | |
| 841 | AMD_CG_SUPPORT_HDP_SD))) |
| 842 | return; |
| 843 | |
| 844 | hdp_clk_cntl = hdp_clk_cntl1 = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL); |
| 845 | hdp_mem_pwr_cntl = RREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL); |
| 846 | |
| 847 | /* Before doing clock/power mode switch, |
| 848 | * forced on IPH & RC clock */ |
| 849 | hdp_clk_cntl = REG_SET_FIELD(hdp_clk_cntl, HDP_CLK_CNTL, |
| 850 | IPH_MEM_CLK_SOFT_OVERRIDE, 1); |
| 851 | hdp_clk_cntl = REG_SET_FIELD(hdp_clk_cntl, HDP_CLK_CNTL, |
| 852 | RC_MEM_CLK_SOFT_OVERRIDE, 1); |
| 853 | WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl); |
| 854 | |
| 855 | /* HDP 5.0 doesn't support dynamic power mode switch, |
| 856 | * disable clock and power gating before any changing */ |
| 857 | hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL, |
| 858 | IPH_MEM_POWER_CTRL_EN, 0); |
| 859 | hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL, |
| 860 | IPH_MEM_POWER_LS_EN, 0); |
| 861 | hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL, |
| 862 | IPH_MEM_POWER_DS_EN, 0); |
| 863 | hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL, |
| 864 | IPH_MEM_POWER_SD_EN, 0); |
| 865 | hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL, |
| 866 | RC_MEM_POWER_CTRL_EN, 0); |
| 867 | hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL, |
| 868 | RC_MEM_POWER_LS_EN, 0); |
| 869 | hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL, |
| 870 | RC_MEM_POWER_DS_EN, 0); |
| 871 | hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL, |
| 872 | RC_MEM_POWER_SD_EN, 0); |
| 873 | WREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL, hdp_mem_pwr_cntl); |
| 874 | |
| 875 | /* only one clock gating mode (LS/DS/SD) can be enabled */ |
| 876 | if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) { |
| 877 | hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, |
| 878 | HDP_MEM_POWER_CTRL, |
| 879 | IPH_MEM_POWER_LS_EN, enable); |
| 880 | hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, |
| 881 | HDP_MEM_POWER_CTRL, |
| 882 | RC_MEM_POWER_LS_EN, enable); |
| 883 | } else if (adev->cg_flags & AMD_CG_SUPPORT_HDP_DS) { |
| 884 | hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, |
| 885 | HDP_MEM_POWER_CTRL, |
| 886 | IPH_MEM_POWER_DS_EN, enable); |
| 887 | hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, |
| 888 | HDP_MEM_POWER_CTRL, |
| 889 | RC_MEM_POWER_DS_EN, enable); |
| 890 | } else if (adev->cg_flags & AMD_CG_SUPPORT_HDP_SD) { |
| 891 | hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, |
| 892 | HDP_MEM_POWER_CTRL, |
| 893 | IPH_MEM_POWER_SD_EN, enable); |
| 894 | /* RC should not use shut down mode, fallback to ds */ |
| 895 | hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, |
| 896 | HDP_MEM_POWER_CTRL, |
| 897 | RC_MEM_POWER_DS_EN, enable); |
| 898 | } |
| 899 | |
| 900 | WREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL, hdp_mem_pwr_cntl); |
| 901 | |
| 902 | /* restore IPH & RC clock override after clock/power mode changing */ |
| 903 | WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl1); |
| 904 | } |
| 905 | |
| 906 | static void nv_update_hdp_clock_gating(struct amdgpu_device *adev, |
| 907 | bool enable) |
| 908 | { |
| 909 | uint32_t hdp_clk_cntl; |
| 910 | |
| 911 | if (!(adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG)) |
| 912 | return; |
| 913 | |
| 914 | hdp_clk_cntl = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL); |
| 915 | |
| 916 | if (enable) { |
| 917 | hdp_clk_cntl &= |
| 918 | ~(uint32_t) |
| 919 | (HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK | |
| 920 | HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK | |
| 921 | HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK | |
| 922 | HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK | |
| 923 | HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK | |
| 924 | HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK); |
| 925 | } else { |
| 926 | hdp_clk_cntl |= HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK | |
| 927 | HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK | |
| 928 | HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK | |
| 929 | HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK | |
| 930 | HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK | |
| 931 | HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK; |
| 932 | } |
| 933 | |
| 934 | WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl); |
| 935 | } |
| 936 | |
| 937 | static int nv_common_set_clockgating_state(void *handle, |
| 938 | enum amd_clockgating_state state) |
| 939 | { |
| 940 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 941 | |
| 942 | if (amdgpu_sriov_vf(adev)) |
| 943 | return 0; |
| 944 | |
| 945 | switch (adev->asic_type) { |
| 946 | case CHIP_NAVI10: |
Xiaojie Yuan | 5e71e01 | 2018-12-17 18:23:27 +0800 | [diff] [blame] | 947 | case CHIP_NAVI14: |
Xiaojie Yuan | 7e17e58 | 2019-05-16 19:51:12 +0800 | [diff] [blame] | 948 | case CHIP_NAVI12: |
Hawking Zhang | bebc076 | 2019-08-23 19:39:18 +0800 | [diff] [blame] | 949 | adev->nbio.funcs->update_medium_grain_clock_gating(adev, |
Nirmoy Das | a9d4fe2 | 2020-01-20 13:54:30 +0100 | [diff] [blame] | 950 | state == AMD_CG_STATE_GATE); |
Hawking Zhang | bebc076 | 2019-08-23 19:39:18 +0800 | [diff] [blame] | 951 | adev->nbio.funcs->update_medium_grain_light_sleep(adev, |
Nirmoy Das | a9d4fe2 | 2020-01-20 13:54:30 +0100 | [diff] [blame] | 952 | state == AMD_CG_STATE_GATE); |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 953 | nv_update_hdp_mem_power_gating(adev, |
Nirmoy Das | a9d4fe2 | 2020-01-20 13:54:30 +0100 | [diff] [blame] | 954 | state == AMD_CG_STATE_GATE); |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 955 | nv_update_hdp_clock_gating(adev, |
Nirmoy Das | a9d4fe2 | 2020-01-20 13:54:30 +0100 | [diff] [blame] | 956 | state == AMD_CG_STATE_GATE); |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 957 | break; |
| 958 | default: |
| 959 | break; |
| 960 | } |
| 961 | return 0; |
| 962 | } |
| 963 | |
| 964 | static int nv_common_set_powergating_state(void *handle, |
| 965 | enum amd_powergating_state state) |
| 966 | { |
| 967 | /* TODO */ |
| 968 | return 0; |
| 969 | } |
| 970 | |
| 971 | static void nv_common_get_clockgating_state(void *handle, u32 *flags) |
| 972 | { |
| 973 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 974 | uint32_t tmp; |
| 975 | |
| 976 | if (amdgpu_sriov_vf(adev)) |
| 977 | *flags = 0; |
| 978 | |
Hawking Zhang | bebc076 | 2019-08-23 19:39:18 +0800 | [diff] [blame] | 979 | adev->nbio.funcs->get_clockgating_state(adev, flags); |
Hawking Zhang | c6b6a42 | 2019-03-04 14:07:37 +0800 | [diff] [blame] | 980 | |
| 981 | /* AMD_CG_SUPPORT_HDP_MGCG */ |
| 982 | tmp = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL); |
| 983 | if (!(tmp & (HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK | |
| 984 | HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK | |
| 985 | HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK | |
| 986 | HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK | |
| 987 | HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK | |
| 988 | HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK))) |
| 989 | *flags |= AMD_CG_SUPPORT_HDP_MGCG; |
| 990 | |
| 991 | /* AMD_CG_SUPPORT_HDP_LS/DS/SD */ |
| 992 | tmp = RREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL); |
| 993 | if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_LS_EN_MASK) |
| 994 | *flags |= AMD_CG_SUPPORT_HDP_LS; |
| 995 | else if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_DS_EN_MASK) |
| 996 | *flags |= AMD_CG_SUPPORT_HDP_DS; |
| 997 | else if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_SD_EN_MASK) |
| 998 | *flags |= AMD_CG_SUPPORT_HDP_SD; |
| 999 | |
| 1000 | return; |
| 1001 | } |
| 1002 | |
| 1003 | static const struct amd_ip_funcs nv_common_ip_funcs = { |
| 1004 | .name = "nv_common", |
| 1005 | .early_init = nv_common_early_init, |
| 1006 | .late_init = nv_common_late_init, |
| 1007 | .sw_init = nv_common_sw_init, |
| 1008 | .sw_fini = nv_common_sw_fini, |
| 1009 | .hw_init = nv_common_hw_init, |
| 1010 | .hw_fini = nv_common_hw_fini, |
| 1011 | .suspend = nv_common_suspend, |
| 1012 | .resume = nv_common_resume, |
| 1013 | .is_idle = nv_common_is_idle, |
| 1014 | .wait_for_idle = nv_common_wait_for_idle, |
| 1015 | .soft_reset = nv_common_soft_reset, |
| 1016 | .set_clockgating_state = nv_common_set_clockgating_state, |
| 1017 | .set_powergating_state = nv_common_set_powergating_state, |
| 1018 | .get_clockgating_state = nv_common_get_clockgating_state, |
| 1019 | }; |