blob: 7768880fcccfb8001c75346d8d1a094fb9a1600e [file] [log] [blame]
Hawking Zhangc6b6a422019-03-04 14:07:37 +08001/*
2 * Copyright 2019 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include <linux/firmware.h>
24#include <linux/slab.h>
25#include <linux/module.h>
Alex Deuchere9eea902019-07-31 10:39:40 -050026#include <linux/pci.h>
27
Hawking Zhangc6b6a422019-03-04 14:07:37 +080028#include "amdgpu.h"
29#include "amdgpu_atombios.h"
30#include "amdgpu_ih.h"
31#include "amdgpu_uvd.h"
32#include "amdgpu_vce.h"
33#include "amdgpu_ucode.h"
34#include "amdgpu_psp.h"
Kevin Wang767acab2019-07-05 15:58:46 -050035#include "amdgpu_smu.h"
Hawking Zhangc6b6a422019-03-04 14:07:37 +080036#include "atom.h"
37#include "amd_pcie.h"
38
39#include "gc/gc_10_1_0_offset.h"
40#include "gc/gc_10_1_0_sh_mask.h"
41#include "hdp/hdp_5_0_0_offset.h"
42#include "hdp/hdp_5_0_0_sh_mask.h"
Alex Deucher29bc37b2019-11-13 14:27:54 -050043#include "smuio/smuio_11_0_0_offset.h"
Hawking Zhangc6b6a422019-03-04 14:07:37 +080044
45#include "soc15.h"
46#include "soc15_common.h"
47#include "gmc_v10_0.h"
48#include "gfxhub_v2_0.h"
49#include "mmhub_v2_0.h"
Hawking Zhangbebc0762019-08-23 19:39:18 +080050#include "nbio_v2_3.h"
Hawking Zhangc6b6a422019-03-04 14:07:37 +080051#include "nv.h"
52#include "navi10_ih.h"
53#include "gfx_v10_0.h"
54#include "sdma_v5_0.h"
55#include "vcn_v2_0.h"
Leo Liu5be45a22019-11-08 15:01:42 -050056#include "jpeg_v2_0.h"
Hawking Zhangc6b6a422019-03-04 14:07:37 +080057#include "dce_virtual.h"
58#include "mes_v10_1.h"
Jiange Zhaob05b6902019-09-11 17:29:07 +080059#include "mxgpu_nv.h"
Hawking Zhangc6b6a422019-03-04 14:07:37 +080060
61static const struct amd_ip_funcs nv_common_ip_funcs;
62
63/*
64 * Indirect registers accessor
65 */
66static u32 nv_pcie_rreg(struct amdgpu_device *adev, u32 reg)
67{
68 unsigned long flags, address, data;
69 u32 r;
Hawking Zhangbebc0762019-08-23 19:39:18 +080070 address = adev->nbio.funcs->get_pcie_index_offset(adev);
71 data = adev->nbio.funcs->get_pcie_data_offset(adev);
Hawking Zhangc6b6a422019-03-04 14:07:37 +080072
73 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
74 WREG32(address, reg);
75 (void)RREG32(address);
76 r = RREG32(data);
77 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
78 return r;
79}
80
81static void nv_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
82{
83 unsigned long flags, address, data;
84
Hawking Zhangbebc0762019-08-23 19:39:18 +080085 address = adev->nbio.funcs->get_pcie_index_offset(adev);
86 data = adev->nbio.funcs->get_pcie_data_offset(adev);
Hawking Zhangc6b6a422019-03-04 14:07:37 +080087
88 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
89 WREG32(address, reg);
90 (void)RREG32(address);
91 WREG32(data, v);
92 (void)RREG32(data);
93 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
94}
95
96static u32 nv_didt_rreg(struct amdgpu_device *adev, u32 reg)
97{
98 unsigned long flags, address, data;
99 u32 r;
100
101 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
102 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
103
104 spin_lock_irqsave(&adev->didt_idx_lock, flags);
105 WREG32(address, (reg));
106 r = RREG32(data);
107 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
108 return r;
109}
110
111static void nv_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
112{
113 unsigned long flags, address, data;
114
115 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
116 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
117
118 spin_lock_irqsave(&adev->didt_idx_lock, flags);
119 WREG32(address, (reg));
120 WREG32(data, (v));
121 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
122}
123
124static u32 nv_get_config_memsize(struct amdgpu_device *adev)
125{
Hawking Zhangbebc0762019-08-23 19:39:18 +0800126 return adev->nbio.funcs->get_memsize(adev);
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800127}
128
129static u32 nv_get_xclk(struct amdgpu_device *adev)
130{
Tao Zhou462a70d2019-05-14 11:37:32 +0800131 return adev->clock.spll.reference_freq;
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800132}
133
134
135void nv_grbm_select(struct amdgpu_device *adev,
136 u32 me, u32 pipe, u32 queue, u32 vmid)
137{
138 u32 grbm_gfx_cntl = 0;
139 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
140 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
141 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
142 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
143
144 WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
145}
146
147static void nv_vga_set_state(struct amdgpu_device *adev, bool state)
148{
149 /* todo */
150}
151
152static bool nv_read_disabled_bios(struct amdgpu_device *adev)
153{
154 /* todo */
155 return false;
156}
157
158static bool nv_read_bios_from_rom(struct amdgpu_device *adev,
159 u8 *bios, u32 length_bytes)
160{
Alex Deucher29bc37b2019-11-13 14:27:54 -0500161 u32 *dw_ptr;
162 u32 i, length_dw;
163
164 if (bios == NULL)
165 return false;
166 if (length_bytes == 0)
167 return false;
168 /* APU vbios image is part of sbios image */
169 if (adev->flags & AMD_IS_APU)
170 return false;
171
172 dw_ptr = (u32 *)bios;
173 length_dw = ALIGN(length_bytes, 4) / 4;
174
175 /* set rom index to 0 */
176 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
177 /* read out the rom data */
178 for (i = 0; i < length_dw; i++)
179 dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
180
181 return true;
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800182}
183
184static struct soc15_allowed_register_entry nv_allowed_read_registers[] = {
185 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
186 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
187 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
188 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
189 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
190 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
191#if 0 /* TODO: will set it when SDMA header is available */
192 { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
193 { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
194#endif
195 { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
196 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
197 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
198 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
199 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
200 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
201 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
Marek Olšák664fe852019-10-22 17:22:38 -0400202 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800203 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
204 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
205 { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
206};
207
208static uint32_t nv_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
209 u32 sh_num, u32 reg_offset)
210{
211 uint32_t val;
212
213 mutex_lock(&adev->grbm_idx_mutex);
214 if (se_num != 0xffffffff || sh_num != 0xffffffff)
215 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
216
217 val = RREG32(reg_offset);
218
219 if (se_num != 0xffffffff || sh_num != 0xffffffff)
220 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
221 mutex_unlock(&adev->grbm_idx_mutex);
222 return val;
223}
224
225static uint32_t nv_get_register_value(struct amdgpu_device *adev,
226 bool indexed, u32 se_num,
227 u32 sh_num, u32 reg_offset)
228{
229 if (indexed) {
230 return nv_read_indexed_register(adev, se_num, sh_num, reg_offset);
231 } else {
232 if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
233 return adev->gfx.config.gb_addr_config;
234 return RREG32(reg_offset);
235 }
236}
237
238static int nv_read_register(struct amdgpu_device *adev, u32 se_num,
239 u32 sh_num, u32 reg_offset, u32 *value)
240{
241 uint32_t i;
242 struct soc15_allowed_register_entry *en;
243
244 *value = 0;
245 for (i = 0; i < ARRAY_SIZE(nv_allowed_read_registers); i++) {
246 en = &nv_allowed_read_registers[i];
247 if (reg_offset !=
248 (adev->reg_offset[en->hwip][en->inst][en->seg] + en->reg_offset))
249 continue;
250
251 *value = nv_get_register_value(adev,
252 nv_allowed_read_registers[i].grbm_indexed,
253 se_num, sh_num, reg_offset);
254 return 0;
255 }
256 return -EINVAL;
257}
258
259#if 0
260static void nv_gpu_pci_config_reset(struct amdgpu_device *adev)
261{
262 u32 i;
263
264 dev_info(adev->dev, "GPU pci config reset\n");
265
266 /* disable BM */
267 pci_clear_master(adev->pdev);
268 /* reset */
269 amdgpu_pci_config_reset(adev);
270
271 udelay(100);
272
273 /* wait for asic to come out of reset */
274 for (i = 0; i < adev->usec_timeout; i++) {
275 u32 memsize = nbio_v2_3_get_memsize(adev);
276 if (memsize != 0xffffffff)
277 break;
278 udelay(1);
279 }
280
281}
282#endif
283
Kevin Wang3e2bb602019-07-05 12:51:45 +0800284static int nv_asic_mode1_reset(struct amdgpu_device *adev)
285{
286 u32 i;
287 int ret = 0;
288
289 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
290
291 dev_info(adev->dev, "GPU mode1 reset\n");
292
293 /* disable BM */
294 pci_clear_master(adev->pdev);
295
296 pci_save_state(adev->pdev);
297
298 ret = psp_gpu_reset(adev);
299 if (ret)
300 dev_err(adev->dev, "GPU mode1 reset failed\n");
301
302 pci_restore_state(adev->pdev);
303
304 /* wait for asic to come out of reset */
305 for (i = 0; i < adev->usec_timeout; i++) {
Hawking Zhangbebc0762019-08-23 19:39:18 +0800306 u32 memsize = adev->nbio.funcs->get_memsize(adev);
Kevin Wang3e2bb602019-07-05 12:51:45 +0800307
308 if (memsize != 0xffffffff)
309 break;
310 udelay(1);
311 }
312
313 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
314
315 return ret;
316}
Alex Deucher2ddc6c32019-07-23 23:48:21 -0500317
Alex Deucherac742612019-11-07 18:12:17 -0500318static bool nv_asic_supports_baco(struct amdgpu_device *adev)
319{
320 struct smu_context *smu = &adev->smu;
321
322 if (smu_baco_is_support(smu))
323 return true;
324 else
325 return false;
326}
327
Alex Deucher2ddc6c32019-07-23 23:48:21 -0500328static enum amd_reset_method
329nv_asic_reset_method(struct amdgpu_device *adev)
330{
331 struct smu_context *smu = &adev->smu;
332
Jiange Zhaob4def372019-10-28 18:04:14 +0800333 if (!amdgpu_sriov_vf(adev) && smu_baco_is_support(smu))
Alex Deucher2ddc6c32019-07-23 23:48:21 -0500334 return AMD_RESET_METHOD_BACO;
335 else
336 return AMD_RESET_METHOD_MODE1;
337}
338
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800339static int nv_asic_reset(struct amdgpu_device *adev)
340{
341
342 /* FIXME: it doesn't work since vega10 */
343#if 0
344 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
345
346 nv_gpu_pci_config_reset(adev);
347
348 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
349#endif
Kevin Wang767acab2019-07-05 15:58:46 -0500350 int ret = 0;
351 struct smu_context *smu = &adev->smu;
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800352
Monk Liue3526252019-08-27 16:32:55 +0800353 if (nv_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
Alex Deucher2c9a0c62019-10-01 16:45:27 -0500354 if (!adev->in_suspend)
355 amdgpu_inc_vram_lost(adev);
Alex Deucher11520f22019-10-28 15:20:03 -0400356 ret = smu_baco_enter(smu);
357 if (ret)
358 return ret;
359 ret = smu_baco_exit(smu);
360 if (ret)
361 return ret;
Monk Liue3526252019-08-27 16:32:55 +0800362 } else {
Alex Deucher2c9a0c62019-10-01 16:45:27 -0500363 if (!adev->in_suspend)
364 amdgpu_inc_vram_lost(adev);
Kevin Wang3e2bb602019-07-05 12:51:45 +0800365 ret = nv_asic_mode1_reset(adev);
Monk Liue3526252019-08-27 16:32:55 +0800366 }
Kevin Wang767acab2019-07-05 15:58:46 -0500367
368 return ret;
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800369}
370
371static int nv_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
372{
373 /* todo */
374 return 0;
375}
376
377static int nv_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
378{
379 /* todo */
380 return 0;
381}
382
383static void nv_pcie_gen3_enable(struct amdgpu_device *adev)
384{
385 if (pci_is_root_bus(adev->pdev->bus))
386 return;
387
388 if (amdgpu_pcie_gen2 == 0)
389 return;
390
391 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
392 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
393 return;
394
395 /* todo */
396}
397
398static void nv_program_aspm(struct amdgpu_device *adev)
399{
400
401 if (amdgpu_aspm == 0)
402 return;
403
404 /* todo */
405}
406
407static void nv_enable_doorbell_aperture(struct amdgpu_device *adev,
408 bool enable)
409{
Hawking Zhangbebc0762019-08-23 19:39:18 +0800410 adev->nbio.funcs->enable_doorbell_aperture(adev, enable);
411 adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable);
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800412}
413
414static const struct amdgpu_ip_block_version nv_common_ip_block =
415{
416 .type = AMD_IP_BLOCK_TYPE_COMMON,
417 .major = 1,
418 .minor = 0,
419 .rev = 0,
420 .funcs = &nv_common_ip_funcs,
421};
422
Xiaojie Yuanb5c73852019-08-05 16:19:45 +0800423static int nv_reg_base_init(struct amdgpu_device *adev)
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800424{
Xiaojie Yuanb5c73852019-08-05 16:19:45 +0800425 int r;
426
427 if (amdgpu_discovery) {
428 r = amdgpu_discovery_reg_base_init(adev);
429 if (r) {
430 DRM_WARN("failed to init reg base from ip discovery table, "
431 "fallback to legacy init method\n");
432 goto legacy_init;
433 }
434
435 return 0;
436 }
437
438legacy_init:
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800439 switch (adev->asic_type) {
440 case CHIP_NAVI10:
441 navi10_reg_base_init(adev);
442 break;
Xiaojie Yuana0f6d9262018-12-17 18:24:03 +0800443 case CHIP_NAVI14:
444 navi14_reg_base_init(adev);
445 break;
Xiaojie Yuan03d0a072019-05-14 15:22:53 +0800446 case CHIP_NAVI12:
447 navi12_reg_base_init(adev);
448 break;
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800449 default:
450 return -EINVAL;
451 }
452
Xiaojie Yuanb5c73852019-08-05 16:19:45 +0800453 return 0;
454}
455
456int nv_set_ip_blocks(struct amdgpu_device *adev)
457{
458 int r;
459
Monk Liu122078d2020-03-04 23:51:51 +0800460 adev->nbio.funcs = &nbio_v2_3_funcs;
461 adev->nbio.hdp_flush_reg = &nbio_v2_3_hdp_flush_reg;
462
463 if (amdgpu_sriov_vf(adev)) {
464 adev->virt.ops = &xgpu_nv_virt_ops;
465 /* try send GPU_INIT_DATA request to host */
466 amdgpu_virt_request_init_data(adev);
467 }
468
Xiaojie Yuanb5c73852019-08-05 16:19:45 +0800469 /* Set IP register base before any HW register access */
470 r = nv_reg_base_init(adev);
471 if (r)
472 return r;
473
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800474 switch (adev->asic_type) {
475 case CHIP_NAVI10:
Alex Deucherd1daf852019-07-02 14:42:25 -0500476 case CHIP_NAVI14:
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800477 amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
478 amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
479 amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
480 amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
481 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
Evan Quan95302732020-01-07 16:57:39 +0800482 !amdgpu_sriov_vf(adev))
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800483 amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
484 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
485 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Alex Deucherf8a79762019-07-05 15:39:39 -0500486#if defined(CONFIG_DRM_AMD_DC)
Harry Wentlandb4f199c2019-02-26 16:25:27 -0500487 else if (amdgpu_device_has_dc_support(adev))
488 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Alex Deucherf8a79762019-07-05 15:39:39 -0500489#endif
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800490 amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
491 amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
492 if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
Evan Quan95302732020-01-07 16:57:39 +0800493 !amdgpu_sriov_vf(adev))
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800494 amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
495 amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
Leo Liu5be45a22019-11-08 15:01:42 -0500496 amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800497 if (adev->enable_mes)
498 amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block);
499 break;
Xiaojie Yuan44e9e7c2019-05-16 19:58:19 +0800500 case CHIP_NAVI12:
501 amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
502 amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
503 amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
Xiaojie Yuan6b66ae22019-07-18 02:54:29 +0800504 amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
Xiaojie Yuan7f47efe2019-07-16 03:26:49 +0800505 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP &&
Evan Quan95302732020-01-07 16:57:39 +0800506 !amdgpu_sriov_vf(adev))
Xiaojie Yuan7f47efe2019-07-16 03:26:49 +0800507 amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
Xiaojie Yuan79902022019-06-26 19:19:57 +0800508 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
509 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Petr Cvek20c14ee2019-08-30 16:31:58 +0200510#if defined(CONFIG_DRM_AMD_DC)
Leo Li078655d92019-07-16 18:12:13 -0400511 else if (amdgpu_device_has_dc_support(adev))
512 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Petr Cvek20c14ee2019-08-30 16:31:58 +0200513#endif
Xiaojie Yuan44e9e7c2019-05-16 19:58:19 +0800514 amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
515 amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
Xiaojie Yuan7f47efe2019-07-16 03:26:49 +0800516 if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
Evan Quan95302732020-01-07 16:57:39 +0800517 !amdgpu_sriov_vf(adev))
Xiaojie Yuan7f47efe2019-07-16 03:26:49 +0800518 amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
Boyuan Zhang1fbed282019-07-18 10:13:23 -0400519 amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
Monk Liufe442492020-03-05 21:10:03 +0800520 if (!amdgpu_sriov_vf(adev))
521 amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
Xiaojie Yuan44e9e7c2019-05-16 19:58:19 +0800522 break;
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800523 default:
524 return -EINVAL;
525 }
526
527 return 0;
528}
529
530static uint32_t nv_get_rev_id(struct amdgpu_device *adev)
531{
Hawking Zhangbebc0762019-08-23 19:39:18 +0800532 return adev->nbio.funcs->get_rev_id(adev);
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800533}
534
535static void nv_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
536{
Hawking Zhangbebc0762019-08-23 19:39:18 +0800537 adev->nbio.funcs->hdp_flush(adev, ring);
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800538}
539
540static void nv_invalidate_hdp(struct amdgpu_device *adev,
541 struct amdgpu_ring *ring)
542{
543 if (!ring || !ring->funcs->emit_wreg) {
544 WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_READ_CACHE_INVALIDATE, 1);
545 } else {
546 amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
547 HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
548 }
549}
550
551static bool nv_need_full_reset(struct amdgpu_device *adev)
552{
553 return true;
554}
555
556static void nv_get_pcie_usage(struct amdgpu_device *adev,
557 uint64_t *count0,
558 uint64_t *count1)
559{
560 /*TODO*/
561}
562
563static bool nv_need_reset_on_init(struct amdgpu_device *adev)
564{
565#if 0
566 u32 sol_reg;
567
568 if (adev->flags & AMD_IS_APU)
569 return false;
570
571 /* Check sOS sign of life register to confirm sys driver and sOS
572 * are already been loaded.
573 */
574 sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
575 if (sol_reg)
576 return true;
577#endif
578 /* TODO: re-enable it when mode1 reset is functional */
579 return false;
580}
581
Kevin Wang2af815312019-11-05 18:53:30 +0800582static uint64_t nv_get_pcie_replay_count(struct amdgpu_device *adev)
583{
584
585 /* TODO
586 * dummy implement for pcie_replay_count sysfs interface
587 * */
588
589 return 0;
590}
591
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800592static void nv_init_doorbell_index(struct amdgpu_device *adev)
593{
594 adev->doorbell_index.kiq = AMDGPU_NAVI10_DOORBELL_KIQ;
595 adev->doorbell_index.mec_ring0 = AMDGPU_NAVI10_DOORBELL_MEC_RING0;
596 adev->doorbell_index.mec_ring1 = AMDGPU_NAVI10_DOORBELL_MEC_RING1;
597 adev->doorbell_index.mec_ring2 = AMDGPU_NAVI10_DOORBELL_MEC_RING2;
598 adev->doorbell_index.mec_ring3 = AMDGPU_NAVI10_DOORBELL_MEC_RING3;
599 adev->doorbell_index.mec_ring4 = AMDGPU_NAVI10_DOORBELL_MEC_RING4;
600 adev->doorbell_index.mec_ring5 = AMDGPU_NAVI10_DOORBELL_MEC_RING5;
601 adev->doorbell_index.mec_ring6 = AMDGPU_NAVI10_DOORBELL_MEC_RING6;
602 adev->doorbell_index.mec_ring7 = AMDGPU_NAVI10_DOORBELL_MEC_RING7;
603 adev->doorbell_index.userqueue_start = AMDGPU_NAVI10_DOORBELL_USERQUEUE_START;
604 adev->doorbell_index.userqueue_end = AMDGPU_NAVI10_DOORBELL_USERQUEUE_END;
605 adev->doorbell_index.gfx_ring0 = AMDGPU_NAVI10_DOORBELL_GFX_RING0;
606 adev->doorbell_index.gfx_ring1 = AMDGPU_NAVI10_DOORBELL_GFX_RING1;
607 adev->doorbell_index.sdma_engine[0] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0;
608 adev->doorbell_index.sdma_engine[1] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1;
609 adev->doorbell_index.ih = AMDGPU_NAVI10_DOORBELL_IH;
610 adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_NAVI10_DOORBELL64_VCN0_1;
611 adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_NAVI10_DOORBELL64_VCN2_3;
612 adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_NAVI10_DOORBELL64_VCN4_5;
613 adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_NAVI10_DOORBELL64_VCN6_7;
614 adev->doorbell_index.first_non_cp = AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP;
615 adev->doorbell_index.last_non_cp = AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP;
616
617 adev->doorbell_index.max_assignment = AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT << 1;
618 adev->doorbell_index.sdma_doorbell_range = 20;
619}
620
621static const struct amdgpu_asic_funcs nv_asic_funcs =
622{
623 .read_disabled_bios = &nv_read_disabled_bios,
624 .read_bios_from_rom = &nv_read_bios_from_rom,
625 .read_register = &nv_read_register,
626 .reset = &nv_asic_reset,
Alex Deucher2ddc6c32019-07-23 23:48:21 -0500627 .reset_method = &nv_asic_reset_method,
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800628 .set_vga_state = &nv_vga_set_state,
629 .get_xclk = &nv_get_xclk,
630 .set_uvd_clocks = &nv_set_uvd_clocks,
631 .set_vce_clocks = &nv_set_vce_clocks,
632 .get_config_memsize = &nv_get_config_memsize,
633 .flush_hdp = &nv_flush_hdp,
634 .invalidate_hdp = &nv_invalidate_hdp,
635 .init_doorbell_index = &nv_init_doorbell_index,
636 .need_full_reset = &nv_need_full_reset,
637 .get_pcie_usage = &nv_get_pcie_usage,
638 .need_reset_on_init = &nv_need_reset_on_init,
Kevin Wang2af815312019-11-05 18:53:30 +0800639 .get_pcie_replay_count = &nv_get_pcie_replay_count,
Alex Deucherac742612019-11-07 18:12:17 -0500640 .supports_baco = &nv_asic_supports_baco,
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800641};
642
643static int nv_common_early_init(void *handle)
644{
Yong Zhao923c0872019-09-27 23:30:05 -0400645#define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800646 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
647
Yong Zhao923c0872019-09-27 23:30:05 -0400648 adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
649 adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800650 adev->smc_rreg = NULL;
651 adev->smc_wreg = NULL;
652 adev->pcie_rreg = &nv_pcie_rreg;
653 adev->pcie_wreg = &nv_pcie_wreg;
654
655 /* TODO: will add them during VCN v2 implementation */
656 adev->uvd_ctx_rreg = NULL;
657 adev->uvd_ctx_wreg = NULL;
658
659 adev->didt_rreg = &nv_didt_rreg;
660 adev->didt_wreg = &nv_didt_wreg;
661
662 adev->asic_funcs = &nv_asic_funcs;
663
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800664 adev->rev_id = nv_get_rev_id(adev);
665 adev->external_rev_id = 0xff;
666 switch (adev->asic_type) {
667 case CHIP_NAVI10:
668 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800669 AMD_CG_SUPPORT_GFX_CGCG |
670 AMD_CG_SUPPORT_IH_CG |
671 AMD_CG_SUPPORT_HDP_MGCG |
672 AMD_CG_SUPPORT_HDP_LS |
673 AMD_CG_SUPPORT_SDMA_MGCG |
674 AMD_CG_SUPPORT_SDMA_LS |
675 AMD_CG_SUPPORT_MC_MGCG |
676 AMD_CG_SUPPORT_MC_LS |
677 AMD_CG_SUPPORT_ATHUB_MGCG |
678 AMD_CG_SUPPORT_ATHUB_LS |
679 AMD_CG_SUPPORT_VCN_MGCG |
Leo Liu099d66e2019-11-11 15:09:25 -0500680 AMD_CG_SUPPORT_JPEG_MGCG |
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800681 AMD_CG_SUPPORT_BIF_MGCG |
682 AMD_CG_SUPPORT_BIF_LS;
Leo Liu157710e2019-05-15 13:58:20 -0400683 adev->pg_flags = AMD_PG_SUPPORT_VCN |
Huang Ruic12d4102019-06-14 16:12:51 +0800684 AMD_PG_SUPPORT_VCN_DPG |
Leo Liu099d66e2019-11-11 15:09:25 -0500685 AMD_PG_SUPPORT_JPEG |
Huang Ruia201b6a2019-06-14 16:19:36 +0800686 AMD_PG_SUPPORT_ATHUB;
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800687 adev->external_rev_id = adev->rev_id + 0x1;
688 break;
Xiaojie Yuan5e71e012018-12-17 18:23:27 +0800689 case CHIP_NAVI14:
Xiaojie Yuand0c39f82019-03-20 16:12:54 +0800690 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
691 AMD_CG_SUPPORT_GFX_CGCG |
692 AMD_CG_SUPPORT_IH_CG |
693 AMD_CG_SUPPORT_HDP_MGCG |
694 AMD_CG_SUPPORT_HDP_LS |
695 AMD_CG_SUPPORT_SDMA_MGCG |
696 AMD_CG_SUPPORT_SDMA_LS |
697 AMD_CG_SUPPORT_MC_MGCG |
698 AMD_CG_SUPPORT_MC_LS |
699 AMD_CG_SUPPORT_ATHUB_MGCG |
700 AMD_CG_SUPPORT_ATHUB_LS |
701 AMD_CG_SUPPORT_VCN_MGCG |
Leo Liu099d66e2019-11-11 15:09:25 -0500702 AMD_CG_SUPPORT_JPEG_MGCG |
Xiaojie Yuand0c39f82019-03-20 16:12:54 +0800703 AMD_CG_SUPPORT_BIF_MGCG |
704 AMD_CG_SUPPORT_BIF_LS;
Xiaojie Yuan0377b082019-07-02 12:52:52 -0500705 adev->pg_flags = AMD_PG_SUPPORT_VCN |
Leo Liu099d66e2019-11-11 15:09:25 -0500706 AMD_PG_SUPPORT_JPEG |
Xiaojie Yuan0377b082019-07-02 12:52:52 -0500707 AMD_PG_SUPPORT_VCN_DPG;
tiancyin35ef88f2019-08-05 17:32:45 +0800708 adev->external_rev_id = adev->rev_id + 20;
Xiaojie Yuan5e71e012018-12-17 18:23:27 +0800709 break;
Xiaojie Yuan74b5e502019-05-16 19:47:33 +0800710 case CHIP_NAVI12:
Xiaojie Yuandca009e2019-07-30 11:28:20 +0800711 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
712 AMD_CG_SUPPORT_GFX_MGLS |
713 AMD_CG_SUPPORT_GFX_CGCG |
714 AMD_CG_SUPPORT_GFX_CP_LS |
Xiaojie Yuan5211c372019-08-01 15:00:28 +0800715 AMD_CG_SUPPORT_GFX_RLC_LS |
Xiaojie Yuanfbe0bc52019-08-01 15:01:23 +0800716 AMD_CG_SUPPORT_IH_CG |
Xiaojie Yuan5211c372019-08-01 15:00:28 +0800717 AMD_CG_SUPPORT_HDP_MGCG |
Xiaojie Yuan358ab972019-07-30 12:18:55 +0800718 AMD_CG_SUPPORT_HDP_LS |
719 AMD_CG_SUPPORT_SDMA_MGCG |
Xiaojie Yuan8b797b32019-08-01 15:39:59 +0800720 AMD_CG_SUPPORT_SDMA_LS |
721 AMD_CG_SUPPORT_MC_MGCG |
Xiaojie Yuanca516782019-08-01 15:19:10 +0800722 AMD_CG_SUPPORT_MC_LS |
723 AMD_CG_SUPPORT_ATHUB_MGCG |
Xiaojie Yuan65872e52019-08-01 15:22:59 +0800724 AMD_CG_SUPPORT_ATHUB_LS |
Leo Liu099d66e2019-11-11 15:09:25 -0500725 AMD_CG_SUPPORT_VCN_MGCG |
726 AMD_CG_SUPPORT_JPEG_MGCG;
Xiaojie Yuanc1653ea2019-08-27 11:05:23 +0800727 adev->pg_flags = AMD_PG_SUPPORT_VCN |
Xiaojie Yuan5ef3b8a2019-08-27 11:06:13 +0800728 AMD_PG_SUPPORT_VCN_DPG |
Leo Liu099d66e2019-11-11 15:09:25 -0500729 AMD_PG_SUPPORT_JPEG |
Xiaojie Yuan5ef3b8a2019-08-27 11:06:13 +0800730 AMD_PG_SUPPORT_ATHUB;
Tiecheng Zhoudf5e9842020-01-08 13:44:29 +0800731 /* guest vm gets 0xffffffff when reading RCC_DEV0_EPF0_STRAP0,
732 * as a consequence, the rev_id and external_rev_id are wrong.
733 * workaround it by hardcoding rev_id to 0 (default value).
734 */
735 if (amdgpu_sriov_vf(adev))
736 adev->rev_id = 0;
Xiaojie Yuan74b5e502019-05-16 19:47:33 +0800737 adev->external_rev_id = adev->rev_id + 0xa;
738 break;
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800739 default:
740 /* FIXME: not supported yet */
741 return -EINVAL;
742 }
743
Jiange Zhaob05b6902019-09-11 17:29:07 +0800744 if (amdgpu_sriov_vf(adev)) {
745 amdgpu_virt_init_setting(adev);
746 xgpu_nv_mailbox_set_irq_funcs(adev);
747 }
748
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800749 return 0;
750}
751
752static int nv_common_late_init(void *handle)
753{
Jiange Zhaob05b6902019-09-11 17:29:07 +0800754 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
755
756 if (amdgpu_sriov_vf(adev))
757 xgpu_nv_mailbox_get_irq(adev);
758
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800759 return 0;
760}
761
762static int nv_common_sw_init(void *handle)
763{
Jiange Zhaob05b6902019-09-11 17:29:07 +0800764 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
765
766 if (amdgpu_sriov_vf(adev))
767 xgpu_nv_mailbox_add_irq_id(adev);
768
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800769 return 0;
770}
771
772static int nv_common_sw_fini(void *handle)
773{
774 return 0;
775}
776
777static int nv_common_hw_init(void *handle)
778{
779 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
780
781 /* enable pcie gen2/3 link */
782 nv_pcie_gen3_enable(adev);
783 /* enable aspm */
784 nv_program_aspm(adev);
785 /* setup nbio registers */
Hawking Zhangbebc0762019-08-23 19:39:18 +0800786 adev->nbio.funcs->init_registers(adev);
Yong Zhao923c0872019-09-27 23:30:05 -0400787 /* remap HDP registers to a hole in mmio space,
788 * for the purpose of expose those registers
789 * to process space
790 */
791 if (adev->nbio.funcs->remap_hdp_registers)
792 adev->nbio.funcs->remap_hdp_registers(adev);
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800793 /* enable the doorbell aperture */
794 nv_enable_doorbell_aperture(adev, true);
795
796 return 0;
797}
798
799static int nv_common_hw_fini(void *handle)
800{
801 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
802
803 /* disable the doorbell aperture */
804 nv_enable_doorbell_aperture(adev, false);
805
806 return 0;
807}
808
809static int nv_common_suspend(void *handle)
810{
811 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
812
813 return nv_common_hw_fini(adev);
814}
815
816static int nv_common_resume(void *handle)
817{
818 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
819
820 return nv_common_hw_init(adev);
821}
822
823static bool nv_common_is_idle(void *handle)
824{
825 return true;
826}
827
828static int nv_common_wait_for_idle(void *handle)
829{
830 return 0;
831}
832
833static int nv_common_soft_reset(void *handle)
834{
835 return 0;
836}
837
838static void nv_update_hdp_mem_power_gating(struct amdgpu_device *adev,
839 bool enable)
840{
841 uint32_t hdp_clk_cntl, hdp_clk_cntl1;
842 uint32_t hdp_mem_pwr_cntl;
843
844 if (!(adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS |
845 AMD_CG_SUPPORT_HDP_DS |
846 AMD_CG_SUPPORT_HDP_SD)))
847 return;
848
849 hdp_clk_cntl = hdp_clk_cntl1 = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
850 hdp_mem_pwr_cntl = RREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL);
851
852 /* Before doing clock/power mode switch,
853 * forced on IPH & RC clock */
854 hdp_clk_cntl = REG_SET_FIELD(hdp_clk_cntl, HDP_CLK_CNTL,
855 IPH_MEM_CLK_SOFT_OVERRIDE, 1);
856 hdp_clk_cntl = REG_SET_FIELD(hdp_clk_cntl, HDP_CLK_CNTL,
857 RC_MEM_CLK_SOFT_OVERRIDE, 1);
858 WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl);
859
860 /* HDP 5.0 doesn't support dynamic power mode switch,
861 * disable clock and power gating before any changing */
862 hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
863 IPH_MEM_POWER_CTRL_EN, 0);
864 hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
865 IPH_MEM_POWER_LS_EN, 0);
866 hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
867 IPH_MEM_POWER_DS_EN, 0);
868 hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
869 IPH_MEM_POWER_SD_EN, 0);
870 hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
871 RC_MEM_POWER_CTRL_EN, 0);
872 hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
873 RC_MEM_POWER_LS_EN, 0);
874 hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
875 RC_MEM_POWER_DS_EN, 0);
876 hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl, HDP_MEM_POWER_CTRL,
877 RC_MEM_POWER_SD_EN, 0);
878 WREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL, hdp_mem_pwr_cntl);
879
880 /* only one clock gating mode (LS/DS/SD) can be enabled */
881 if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
882 hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
883 HDP_MEM_POWER_CTRL,
884 IPH_MEM_POWER_LS_EN, enable);
885 hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
886 HDP_MEM_POWER_CTRL,
887 RC_MEM_POWER_LS_EN, enable);
888 } else if (adev->cg_flags & AMD_CG_SUPPORT_HDP_DS) {
889 hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
890 HDP_MEM_POWER_CTRL,
891 IPH_MEM_POWER_DS_EN, enable);
892 hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
893 HDP_MEM_POWER_CTRL,
894 RC_MEM_POWER_DS_EN, enable);
895 } else if (adev->cg_flags & AMD_CG_SUPPORT_HDP_SD) {
896 hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
897 HDP_MEM_POWER_CTRL,
898 IPH_MEM_POWER_SD_EN, enable);
899 /* RC should not use shut down mode, fallback to ds */
900 hdp_mem_pwr_cntl = REG_SET_FIELD(hdp_mem_pwr_cntl,
901 HDP_MEM_POWER_CTRL,
902 RC_MEM_POWER_DS_EN, enable);
903 }
904
905 WREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL, hdp_mem_pwr_cntl);
906
907 /* restore IPH & RC clock override after clock/power mode changing */
908 WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl1);
909}
910
911static void nv_update_hdp_clock_gating(struct amdgpu_device *adev,
912 bool enable)
913{
914 uint32_t hdp_clk_cntl;
915
916 if (!(adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
917 return;
918
919 hdp_clk_cntl = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
920
921 if (enable) {
922 hdp_clk_cntl &=
923 ~(uint32_t)
924 (HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
925 HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
926 HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
927 HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
928 HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
929 HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK);
930 } else {
931 hdp_clk_cntl |= HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
932 HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
933 HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
934 HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
935 HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
936 HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK;
937 }
938
939 WREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL, hdp_clk_cntl);
940}
941
942static int nv_common_set_clockgating_state(void *handle,
943 enum amd_clockgating_state state)
944{
945 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
946
947 if (amdgpu_sriov_vf(adev))
948 return 0;
949
950 switch (adev->asic_type) {
951 case CHIP_NAVI10:
Xiaojie Yuan5e71e012018-12-17 18:23:27 +0800952 case CHIP_NAVI14:
Xiaojie Yuan7e17e582019-05-16 19:51:12 +0800953 case CHIP_NAVI12:
Hawking Zhangbebc0762019-08-23 19:39:18 +0800954 adev->nbio.funcs->update_medium_grain_clock_gating(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +0100955 state == AMD_CG_STATE_GATE);
Hawking Zhangbebc0762019-08-23 19:39:18 +0800956 adev->nbio.funcs->update_medium_grain_light_sleep(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +0100957 state == AMD_CG_STATE_GATE);
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800958 nv_update_hdp_mem_power_gating(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +0100959 state == AMD_CG_STATE_GATE);
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800960 nv_update_hdp_clock_gating(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +0100961 state == AMD_CG_STATE_GATE);
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800962 break;
963 default:
964 break;
965 }
966 return 0;
967}
968
969static int nv_common_set_powergating_state(void *handle,
970 enum amd_powergating_state state)
971{
972 /* TODO */
973 return 0;
974}
975
976static void nv_common_get_clockgating_state(void *handle, u32 *flags)
977{
978 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
979 uint32_t tmp;
980
981 if (amdgpu_sriov_vf(adev))
982 *flags = 0;
983
Hawking Zhangbebc0762019-08-23 19:39:18 +0800984 adev->nbio.funcs->get_clockgating_state(adev, flags);
Hawking Zhangc6b6a422019-03-04 14:07:37 +0800985
986 /* AMD_CG_SUPPORT_HDP_MGCG */
987 tmp = RREG32_SOC15(HDP, 0, mmHDP_CLK_CNTL);
988 if (!(tmp & (HDP_CLK_CNTL__IPH_MEM_CLK_SOFT_OVERRIDE_MASK |
989 HDP_CLK_CNTL__RC_MEM_CLK_SOFT_OVERRIDE_MASK |
990 HDP_CLK_CNTL__DBUS_CLK_SOFT_OVERRIDE_MASK |
991 HDP_CLK_CNTL__DYN_CLK_SOFT_OVERRIDE_MASK |
992 HDP_CLK_CNTL__XDP_REG_CLK_SOFT_OVERRIDE_MASK |
993 HDP_CLK_CNTL__HDP_REG_CLK_SOFT_OVERRIDE_MASK)))
994 *flags |= AMD_CG_SUPPORT_HDP_MGCG;
995
996 /* AMD_CG_SUPPORT_HDP_LS/DS/SD */
997 tmp = RREG32_SOC15(HDP, 0, mmHDP_MEM_POWER_CTRL);
998 if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_LS_EN_MASK)
999 *flags |= AMD_CG_SUPPORT_HDP_LS;
1000 else if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_DS_EN_MASK)
1001 *flags |= AMD_CG_SUPPORT_HDP_DS;
1002 else if (tmp & HDP_MEM_POWER_CTRL__IPH_MEM_POWER_SD_EN_MASK)
1003 *flags |= AMD_CG_SUPPORT_HDP_SD;
1004
1005 return;
1006}
1007
1008static const struct amd_ip_funcs nv_common_ip_funcs = {
1009 .name = "nv_common",
1010 .early_init = nv_common_early_init,
1011 .late_init = nv_common_late_init,
1012 .sw_init = nv_common_sw_init,
1013 .sw_fini = nv_common_sw_fini,
1014 .hw_init = nv_common_hw_init,
1015 .hw_fini = nv_common_hw_fini,
1016 .suspend = nv_common_suspend,
1017 .resume = nv_common_resume,
1018 .is_idle = nv_common_is_idle,
1019 .wait_for_idle = nv_common_wait_for_idle,
1020 .soft_reset = nv_common_soft_reset,
1021 .set_clockgating_state = nv_common_set_clockgating_state,
1022 .set_powergating_state = nv_common_set_powergating_state,
1023 .get_clockgating_state = nv_common_get_clockgating_state,
1024};