blob: 48067af946785b1569a802e3e2811eb67fbd7386 [file] [log] [blame]
Thomas Gleixner7e300da2019-05-28 10:10:25 -07001/* SPDX-License-Identifier: GPL-2.0-only */
H. Peter Anvin1965aae2008-10-22 22:26:29 -07002#ifndef _ASM_X86_APIC_H
3#define _ASM_X86_APIC_H
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01004
Ingo Molnare2780a62009-02-17 13:52:29 +01005#include <linux/cpumask.h>
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01006
7#include <asm/alternative.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -07008#include <asm/cpufeature.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01009#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070010#include <linux/atomic.h>
Ingo Molnare2780a62009-02-17 13:52:29 +010011#include <asm/fixmap.h>
12#include <asm/mpspec.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -070013#include <asm/msr.h>
Nicolai Stangeffcba43f2018-07-29 13:06:04 +020014#include <asm/hardirq.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010015
16#define ARCH_APICTIMER_STOPS_ON_C3 1
17
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010018/*
19 * Debugging macros
20 */
21#define APIC_QUIET 0
22#define APIC_VERBOSE 1
23#define APIC_DEBUG 2
24
Hidehiro Kawaib7c49482015-12-14 11:19:12 +010025/* Macros for apic_extnmi which controls external NMI masking */
26#define APIC_EXTNMI_BSP 0 /* Default */
27#define APIC_EXTNMI_ALL 1
28#define APIC_EXTNMI_NONE 2
29
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010030/*
31 * Define the default level of output to be very little
32 * This can be turned up by using apic=verbose for more
33 * information and apic=debug for _lots_ of information.
34 * apic_verbosity is defined in apic.c
35 */
36#define apic_printk(v, s, a...) do { \
37 if ((v) <= apic_verbosity) \
38 printk(s, ##a); \
39 } while (0)
40
41
Ingo Molnar160d8da2009-02-11 11:27:39 +010042#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010043extern void generic_apic_probe(void);
Ingo Molnar160d8da2009-02-11 11:27:39 +010044#else
45static inline void generic_apic_probe(void)
46{
47}
48#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010049
50#ifdef CONFIG_X86_LOCAL_APIC
51
Qian Caiec633552019-07-08 17:36:45 -040052extern int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010053extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010054
Yinghai Lu3c999f12008-06-20 16:11:20 -070055extern int disable_apic;
Daniel Drake52ae3462019-05-09 13:54:16 +080056extern unsigned int lapic_timer_period;
Ingo Molnar0939e4f2009-01-28 17:16:25 +010057
Dou Liyang4f45ed92017-09-13 17:12:49 +080058extern enum apic_intr_mode_id apic_intr_mode;
59enum apic_intr_mode_id {
60 APIC_PIC,
61 APIC_VIRTUAL_WIRE,
62 APIC_VIRTUAL_WIRE_NO_CONFIG,
63 APIC_SYMMETRIC_IO,
64 APIC_SYMMETRIC_IO_NO_ROUTING
65};
66
Ingo Molnar0939e4f2009-01-28 17:16:25 +010067#ifdef CONFIG_SMP
68extern void __inquire_remote_apic(int apicid);
69#else /* CONFIG_SMP */
70static inline void __inquire_remote_apic(int apicid)
71{
72}
73#endif /* CONFIG_SMP */
74
75static inline void default_inquire_remote_apic(int apicid)
76{
77 if (apic_verbosity >= APIC_DEBUG)
78 __inquire_remote_apic(apicid);
79}
80
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010081/*
Cyrill Gorcunov83121362009-09-15 11:12:30 +040082 * With 82489DX we can't rely on apic feature bit
83 * retrieved via cpuid but still have to deal with
84 * such an apic chip so we assume that SMP configuration
85 * is found from MP table (64bit case uses ACPI mostly
86 * which set smp presence flag as well so we are safe
87 * to use this helper too).
88 */
89static inline bool apic_from_smp_config(void)
90{
91 return smp_found_config && !disable_apic;
92}
93
94/*
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010095 * Basic functions accessing APICs.
96 */
97#ifdef CONFIG_PARAVIRT
98#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020099#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100100
Jaswinder Singh2b97df02008-07-23 17:13:14 +0530101extern int setup_profiling_timer(unsigned int);
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -0700102
Suresh Siddha1b374e42008-07-10 11:16:49 -0700103static inline void native_apic_mem_write(u32 reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100104{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100105 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100106
Borislav Petkova930dc42015-01-18 17:48:18 +0100107 alternative_io("movl %0, %P1", "xchgl %0, %P1", X86_BUG_11AP,
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100108 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
109 ASM_OUTPUT2("0" (v), "m" (*addr)));
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100110}
111
Suresh Siddha1b374e42008-07-10 11:16:49 -0700112static inline u32 native_apic_mem_read(u32 reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100113{
114 return *((volatile u32 *)(APIC_BASE + reg));
115}
116
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800117extern void native_apic_wait_icr_idle(void);
118extern u32 native_safe_apic_wait_icr_idle(void);
119extern void native_apic_icr_write(u32 low, u32 id);
120extern u64 native_apic_icr_read(void);
121
Thomas Gleixner8d806962015-01-15 21:22:09 +0000122static inline bool apic_is_x2apic_enabled(void)
123{
124 u64 msr;
125
126 if (rdmsrl_safe(MSR_IA32_APICBASE, &msr))
127 return false;
128 return msr & X2APIC_ENABLE;
129}
130
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200131extern void enable_IR_x2apic(void);
132
133extern int get_physical_broadcast(void);
134
135extern int lapic_get_maxlvt(void);
136extern void clear_local_APIC(void);
137extern void disconnect_bsp_APIC(int virt_wire_setup);
138extern void disable_local_APIC(void);
Thomas Gleixner60dcaad2019-07-24 17:25:52 +0200139extern void apic_soft_disable(void);
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200140extern void lapic_shutdown(void);
141extern void sync_Arb_IDs(void);
Ville Syrjäläfc90ccf2017-11-28 16:53:50 +0200142extern void init_bsp_APIC(void);
Thomas Gleixner97992382020-01-23 12:54:53 +0100143extern void apic_intr_mode_select(void);
Dou Liyang4b1669e2017-09-13 17:12:45 +0800144extern void apic_intr_mode_init(void);
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200145extern void init_apic_mappings(void);
146void register_lapic_address(unsigned long address);
147extern void setup_boot_APIC_clock(void);
148extern void setup_secondary_APIC_clock(void);
Nicolai Stange6731b0d2016-07-14 17:22:55 +0200149extern void lapic_update_tsc_freq(void);
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200150
151#ifdef CONFIG_X86_64
152static inline int apic_force_enable(unsigned long addr)
153{
154 return -1;
155}
156#else
157extern int apic_force_enable(unsigned long addr);
158#endif
159
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200160extern void apic_ap_setup(void);
161
162/*
163 * On 32bit this is mach-xxx local
164 */
165#ifdef CONFIG_X86_64
166extern int apic_is_clustered_box(void);
167#else
168static inline int apic_is_clustered_box(void)
169{
170 return 0;
171}
172#endif
173
174extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200175extern void lapic_assign_system_vectors(void);
176extern void lapic_assign_legacy_vector(unsigned int isairq, bool replace);
Thomas Gleixner7d65f9e2021-05-25 13:08:41 +0200177extern void lapic_update_legacy_vectors(void);
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200178extern void lapic_online(void);
179extern void lapic_offline(void);
Thomas Gleixnerc8c40762019-06-28 15:23:07 +0800180extern bool apic_needs_pit(void);
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200181
Thomas Gleixner22ca7ee2019-07-22 20:47:23 +0200182extern void apic_send_IPI_allbutself(unsigned int vector);
183
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200184#else /* !CONFIG_X86_LOCAL_APIC */
185static inline void lapic_shutdown(void) { }
186#define local_apic_timer_c2_ok 1
187static inline void init_apic_mappings(void) { }
188static inline void disable_local_APIC(void) { }
189# define setup_boot_APIC_clock x86_init_noop
190# define setup_secondary_APIC_clock x86_init_noop
Nicolai Stange6731b0d2016-07-14 17:22:55 +0200191static inline void lapic_update_tsc_freq(void) { }
Dou Liyangccf53552018-01-17 15:37:48 +0800192static inline void init_bsp_APIC(void) { }
Thomas Gleixner97992382020-01-23 12:54:53 +0100193static inline void apic_intr_mode_select(void) { }
Dou Liyang4b1669e2017-09-13 17:12:45 +0800194static inline void apic_intr_mode_init(void) { }
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200195static inline void lapic_assign_system_vectors(void) { }
196static inline void lapic_assign_legacy_vector(unsigned int i, bool r) { }
Thomas Gleixnerc8c40762019-06-28 15:23:07 +0800197static inline bool apic_needs_pit(void) { return true; }
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200198#endif /* !CONFIG_X86_LOCAL_APIC */
199
Han, Weidongd0b03bd2009-04-03 17:15:50 +0800200#ifdef CONFIG_X86_X2APIC
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700201static inline void native_apic_msr_write(u32 reg, u32 v)
202{
203 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
204 reg == APIC_LVR)
205 return;
206
207 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
208}
209
Michael S. Tsirkin0ab711a2012-05-16 19:03:58 +0300210static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
211{
Borislav Petkova585df82017-01-20 21:29:41 +0100212 __wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
Michael S. Tsirkin0ab711a2012-05-16 19:03:58 +0300213}
214
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700215static inline u32 native_apic_msr_read(u32 reg)
216{
Andi Kleen0059b2432010-11-08 22:20:29 +0100217 u64 msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700218
219 if (reg == APIC_DFR)
220 return -1;
221
Andi Kleen0059b2432010-11-08 22:20:29 +0100222 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
223 return (u32)msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700224}
225
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800226static inline void native_x2apic_wait_icr_idle(void)
227{
228 /* no need to wait for icr idle in x2apic */
229 return;
230}
231
232static inline u32 native_safe_x2apic_wait_icr_idle(void)
233{
234 /* no need to wait for icr idle in x2apic */
235 return 0;
236}
237
238static inline void native_x2apic_icr_write(u32 low, u32 id)
239{
240 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
241}
242
243static inline u64 native_x2apic_icr_read(void)
244{
245 unsigned long val;
246
247 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
248 return val;
249}
250
Thomas Gleixner81a46dd2015-01-15 21:22:11 +0000251extern int x2apic_mode;
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700252extern int x2apic_phys;
David Woodhouse26573a92020-10-24 22:35:01 +0100253extern void __init x2apic_set_max_apicid(u32 apicid);
Thomas Gleixnerd5241652015-01-15 21:22:17 +0000254extern void __init check_x2apic(void);
Thomas Gleixner659006b2015-01-15 21:22:26 +0000255extern void x2apic_setup(void);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700256static inline int x2apic_enabled(void)
257{
Borislav Petkov62436a42016-03-29 17:41:57 +0200258 return boot_cpu_has(X86_FEATURE_X2APIC) && apic_is_x2apic_enabled();
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700259}
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700260
Borislav Petkov62436a42016-03-29 17:41:57 +0200261#define x2apic_supported() (boot_cpu_has(X86_FEATURE_X2APIC))
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200262#else /* !CONFIG_X86_X2APIC */
Thomas Gleixner55eae7d2015-01-15 21:22:19 +0000263static inline void check_x2apic(void) { }
Thomas Gleixner659006b2015-01-15 21:22:26 +0000264static inline void x2apic_setup(void) { }
Thomas Gleixner55eae7d2015-01-15 21:22:19 +0000265static inline int x2apic_enabled(void) { return 0; }
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700266
Thomas Gleixner81a46dd2015-01-15 21:22:11 +0000267#define x2apic_mode (0)
Thomas Gleixner81a46dd2015-01-15 21:22:11 +0000268#define x2apic_supported() (0)
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200269#endif /* !CONFIG_X86_X2APIC */
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100270
Thomas Gleixner0e24f7c2017-06-20 01:37:44 +0200271struct irq_data;
272
Ingo Molnare2780a62009-02-17 13:52:29 +0100273/*
274 * Copyright 2004 James Cleverdon, IBM.
Ingo Molnare2780a62009-02-17 13:52:29 +0100275 *
276 * Generic APIC sub-arch data struct.
277 *
278 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
279 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
280 * James Cleverdon.
281 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100282struct apic {
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200283 /* Hotpath functions first */
284 void (*eoi_write)(u32 reg, u32 v);
285 void (*native_eoi_write)(u32 reg, u32 v);
286 void (*write)(u32 reg, u32 v);
287 u32 (*read)(u32 reg);
Ingo Molnare2780a62009-02-17 13:52:29 +0100288
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200289 /* IPI related functions */
290 void (*wait_icr_idle)(void);
291 u32 (*safe_wait_icr_idle)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100292
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200293 void (*send_IPI)(int cpu, int vector);
294 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
295 void (*send_IPI_mask_allbutself)(const struct cpumask *msk, int vec);
296 void (*send_IPI_allbutself)(int vector);
297 void (*send_IPI_all)(int vector);
298 void (*send_IPI_self)(int vector);
Ingo Molnare2780a62009-02-17 13:52:29 +0100299
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200300 u32 disable_esr;
Thomas Gleixner72161292020-10-24 22:35:05 +0100301
302 enum apic_delivery_modes delivery_mode;
Thomas Gleixner8c449632020-10-24 22:35:08 +0100303 bool dest_mode_logical;
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200304
Thomas Gleixner9f9e3bb2017-09-13 23:29:37 +0200305 u32 (*calc_dest_apicid)(unsigned int cpu);
Ingo Molnare2780a62009-02-17 13:52:29 +0100306
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200307 /* ICR related functions */
308 u64 (*icr_read)(void);
309 void (*icr_write)(u32 low, u32 high);
Ingo Molnare2780a62009-02-17 13:52:29 +0100310
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200311 /* Probe, setup and smpboot functions */
312 int (*probe)(void);
313 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
Li RongQinga7746352018-04-10 09:16:06 +0800314 int (*apic_id_valid)(u32 apicid);
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200315 int (*apic_id_registered)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100316
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200317 bool (*check_apicid_used)(physid_mask_t *map, int apicid);
318 void (*init_apic_ldr)(void);
319 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
320 void (*setup_apic_routing)(void);
321 int (*cpu_present_to_apicid)(int mps_cpu);
322 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
323 int (*check_phys_apicid_present)(int phys_apicid);
324 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
Ingo Molnare2780a62009-02-17 13:52:29 +0100325
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200326 u32 (*get_apic_id)(unsigned long x);
327 u32 (*set_apic_id)(unsigned int id);
Ingo Molnare2780a62009-02-17 13:52:29 +0100328
329 /* wakeup_secondary_cpu */
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200330 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
Ingo Molnare2780a62009-02-17 13:52:29 +0100331
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200332 void (*inquire_remote_apic)(int apicid);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100333
334#ifdef CONFIG_X86_32
335 /*
336 * Called very early during boot from get_smp_config(). It should
337 * return the logical apicid. x86_[bios]_cpu_to_apicid is
338 * initialized before this function is called.
339 *
340 * If logical apicid can't be determined that early, the function
341 * may return BAD_APICID. Logical apicid will be configured after
342 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
343 * won't be applied properly during early boot in this case.
344 */
345 int (*x86_32_early_logical_apicid)(int cpu);
346#endif
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200347 char *name;
Ingo Molnare2780a62009-02-17 13:52:29 +0100348};
349
Ingo Molnar0917c012009-02-26 12:47:40 +0100350/*
351 * Pointer to the local APIC driver in use on this system (there's
352 * always just one such driver in use - the kernel decides via an
353 * early probing process which one it picks - and then sticks to it):
354 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100355extern struct apic *apic;
Ingo Molnar0917c012009-02-26 12:47:40 +0100356
357/*
Suresh Siddha107e0e02011-05-20 17:51:17 -0700358 * APIC drivers are probed based on how they are listed in the .apicdrivers
359 * section. So the order is important and enforced by the ordering
360 * of different apic driver files in the Makefile.
361 *
362 * For the files having two apic drivers, we use apic_drivers()
363 * to enforce the order with in them.
364 */
365#define apic_driver(sym) \
Andi Kleen75fdd152012-10-04 17:11:42 -0700366 static const struct apic *__apicdrivers_##sym __used \
Suresh Siddha107e0e02011-05-20 17:51:17 -0700367 __aligned(sizeof(struct apic *)) \
Joe Perches33def842020-10-21 19:36:07 -0700368 __section(".apicdrivers") = { &sym }
Suresh Siddha107e0e02011-05-20 17:51:17 -0700369
370#define apic_drivers(sym1, sym2) \
371 static struct apic *__apicdrivers_##sym1##sym2[2] __used \
372 __aligned(sizeof(struct apic *)) \
Joe Perches33def842020-10-21 19:36:07 -0700373 __section(".apicdrivers") = { &sym1, &sym2 }
Suresh Siddha107e0e02011-05-20 17:51:17 -0700374
375extern struct apic *__apicdrivers[], *__apicdrivers_end[];
376
377/*
Ingo Molnar0917c012009-02-26 12:47:40 +0100378 * APIC functionality to boot other CPUs - only used on SMP:
379 */
380#ifdef CONFIG_SMP
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800381extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
Thomas Gleixner2cffad72017-09-13 23:29:53 +0200382extern int lapic_can_unplug_cpu(void);
Ingo Molnar0917c012009-02-26 12:47:40 +0100383#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100384
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300385#ifdef CONFIG_X86_LOCAL_APIC
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +0900386
Ingo Molnare2780a62009-02-17 13:52:29 +0100387static inline u32 apic_read(u32 reg)
388{
389 return apic->read(reg);
390}
391
392static inline void apic_write(u32 reg, u32 val)
393{
394 apic->write(reg, val);
395}
396
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300397static inline void apic_eoi(void)
398{
399 apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
400}
401
Ingo Molnare2780a62009-02-17 13:52:29 +0100402static inline u64 apic_icr_read(void)
403{
404 return apic->icr_read();
405}
406
407static inline void apic_icr_write(u32 low, u32 high)
408{
409 apic->icr_write(low, high);
410}
411
412static inline void apic_wait_icr_idle(void)
413{
414 apic->wait_icr_idle();
415}
416
417static inline u32 safe_apic_wait_icr_idle(void)
418{
419 return apic->safe_wait_icr_idle();
420}
421
Michael S. Tsirkin1551df62012-07-15 15:56:46 +0300422extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));
423
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300424#else /* CONFIG_X86_LOCAL_APIC */
425
426static inline u32 apic_read(u32 reg) { return 0; }
427static inline void apic_write(u32 reg, u32 val) { }
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300428static inline void apic_eoi(void) { }
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300429static inline u64 apic_icr_read(void) { return 0; }
430static inline void apic_icr_write(u32 low, u32 high) { }
431static inline void apic_wait_icr_idle(void) { }
432static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
Michael S. Tsirkin1551df62012-07-15 15:56:46 +0300433static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300434
435#endif /* CONFIG_X86_LOCAL_APIC */
Ingo Molnare2780a62009-02-17 13:52:29 +0100436
Thomas Gleixnerc0255772018-06-04 17:33:55 +0200437extern void apic_ack_irq(struct irq_data *data);
438
Ingo Molnare2780a62009-02-17 13:52:29 +0100439static inline void ack_APIC_irq(void)
440{
441 /*
442 * ack_APIC_irq() actually gets compiled as a single instruction
443 * ... yummie.
444 */
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300445 apic_eoi();
Ingo Molnare2780a62009-02-17 13:52:29 +0100446}
447
Thomas Gleixner6f1a4892020-01-31 15:26:52 +0100448
449static inline bool lapic_vector_set_in_irr(unsigned int vector)
450{
451 u32 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
452
453 return !!(irr & (1U << (vector % 32)));
454}
455
Ingo Molnare2780a62009-02-17 13:52:29 +0100456static inline unsigned default_get_apic_id(unsigned long x)
457{
458 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
459
Andreas Herrmann42937e82009-06-08 15:55:09 +0200460 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
Ingo Molnare2780a62009-02-17 13:52:29 +0100461 return (x >> 24) & 0xFF;
462 else
463 return (x >> 24) & 0x0F;
464}
465
466/*
David Rientjes6ab1b272014-07-30 23:53:27 -0700467 * Warm reset vector position:
Ingo Molnare2780a62009-02-17 13:52:29 +0100468 */
David Rientjes6ab1b272014-07-30 23:53:27 -0700469#define TRAMPOLINE_PHYS_LOW 0x467
470#define TRAMPOLINE_PHYS_HIGH 0x469
Ingo Molnare2780a62009-02-17 13:52:29 +0100471
Jan Beulich838312b2011-09-28 16:44:54 +0100472extern void generic_bigsmp_probe(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100473
Ingo Molnare2780a62009-02-17 13:52:29 +0100474#ifdef CONFIG_X86_LOCAL_APIC
475
476#include <asm/smp.h>
477
478#define APIC_DFR_VALUE (APIC_DFR_FLAT)
479
Vlad Zolotarov0816b0f2012-06-11 12:56:52 +0300480DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100481
Thomas Gleixner83a10522017-09-13 23:29:22 +0200482extern struct apic apic_noop;
Ingo Molnare2780a62009-02-17 13:52:29 +0100483
484static inline unsigned int read_apic_id(void)
485{
Thomas Gleixner83a10522017-09-13 23:29:22 +0200486 unsigned int reg = apic_read(APIC_ID);
Ingo Molnare2780a62009-02-17 13:52:29 +0100487
488 return apic->get_apic_id(reg);
489}
490
Li RongQinga7746352018-04-10 09:16:06 +0800491extern int default_apic_id_valid(u32 apicid);
Jiang Liua491cc9022014-06-09 16:19:32 +0800492extern int default_acpi_madt_oem_check(char *, char *);
Ingo Molnare2780a62009-02-17 13:52:29 +0100493extern void default_setup_apic_routing(void);
Thomas Gleixner9f9e3bb2017-09-13 23:29:37 +0200494
495extern u32 apic_default_calc_apicid(unsigned int cpu);
496extern u32 apic_flat_calc_apicid(unsigned int cpu);
497
Thomas Gleixner83a10522017-09-13 23:29:22 +0200498extern bool default_check_apicid_used(physid_mask_t *map, int apicid);
Thomas Gleixner83a10522017-09-13 23:29:22 +0200499extern void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100500extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200501extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100502
Ingo Molnare2780a62009-02-17 13:52:29 +0100503#endif /* CONFIG_X86_LOCAL_APIC */
Thomas Gleixner83a10522017-09-13 23:29:22 +0200504
Thomas Gleixner6a4d2652018-05-29 17:50:22 +0200505#ifdef CONFIG_SMP
506bool apic_id_is_primary_thread(unsigned int id);
Thomas Gleixner6a1cb5f2019-07-22 20:47:22 +0200507void apic_smt_update(void);
Thomas Gleixner6a4d2652018-05-29 17:50:22 +0200508#else
509static inline bool apic_id_is_primary_thread(unsigned int id) { return false; }
Thomas Gleixner6a1cb5f2019-07-22 20:47:22 +0200510static inline void apic_smt_update(void) { }
Thomas Gleixner6a4d2652018-05-29 17:50:22 +0200511#endif
512
Thomas Gleixnerb0a19552020-08-26 13:16:33 +0200513struct msi_msg;
David Woodhousef598181a2020-10-24 22:35:09 +0100514struct irq_cfg;
Thomas Gleixnerb0a19552020-08-26 13:16:33 +0200515
David Woodhousef598181a2020-10-24 22:35:09 +0100516extern void __irq_msi_compose_msg(struct irq_cfg *cfg, struct msi_msg *msg,
517 bool dmar);
Thomas Gleixnerb0a19552020-08-26 13:16:33 +0200518
Yoshihiro YUNOMAE17405452013-08-20 16:01:07 +0900519extern void ioapic_zap_locks(void);
520
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700521#endif /* _ASM_X86_APIC_H */