blob: 1081cfb4f15933e228f964f77fd7b449c106373d [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01003
Ingo Molnare2780a62009-02-17 13:52:29 +01004#include <linux/cpumask.h>
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01005
6#include <asm/alternative.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -07007#include <asm/cpufeature.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01008#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -07009#include <linux/atomic.h>
Ingo Molnare2780a62009-02-17 13:52:29 +010010#include <asm/fixmap.h>
11#include <asm/mpspec.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -070012#include <asm/msr.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010013
14#define ARCH_APICTIMER_STOPS_ON_C3 1
15
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010016/*
17 * Debugging macros
18 */
19#define APIC_QUIET 0
20#define APIC_VERBOSE 1
21#define APIC_DEBUG 2
22
Hidehiro Kawaib7c49482015-12-14 11:19:12 +010023/* Macros for apic_extnmi which controls external NMI masking */
24#define APIC_EXTNMI_BSP 0 /* Default */
25#define APIC_EXTNMI_ALL 1
26#define APIC_EXTNMI_NONE 2
27
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010028/*
29 * Define the default level of output to be very little
30 * This can be turned up by using apic=verbose for more
31 * information and apic=debug for _lots_ of information.
32 * apic_verbosity is defined in apic.c
33 */
34#define apic_printk(v, s, a...) do { \
35 if ((v) <= apic_verbosity) \
36 printk(s, ##a); \
37 } while (0)
38
39
Ingo Molnar160d8da2009-02-11 11:27:39 +010040#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010041extern void generic_apic_probe(void);
Ingo Molnar160d8da2009-02-11 11:27:39 +010042#else
43static inline void generic_apic_probe(void)
44{
45}
46#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010047
48#ifdef CONFIG_X86_LOCAL_APIC
49
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010050extern unsigned int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010051extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010052
Yinghai Lu3c999f12008-06-20 16:11:20 -070053extern int disable_apic;
Jacob Pan1ade93e2011-11-10 13:42:40 +000054extern unsigned int lapic_timer_frequency;
Ingo Molnar0939e4f2009-01-28 17:16:25 +010055
Dou Liyang4f45ed92017-09-13 17:12:49 +080056extern enum apic_intr_mode_id apic_intr_mode;
57enum apic_intr_mode_id {
58 APIC_PIC,
59 APIC_VIRTUAL_WIRE,
60 APIC_VIRTUAL_WIRE_NO_CONFIG,
61 APIC_SYMMETRIC_IO,
62 APIC_SYMMETRIC_IO_NO_ROUTING
63};
64
Ingo Molnar0939e4f2009-01-28 17:16:25 +010065#ifdef CONFIG_SMP
66extern void __inquire_remote_apic(int apicid);
67#else /* CONFIG_SMP */
68static inline void __inquire_remote_apic(int apicid)
69{
70}
71#endif /* CONFIG_SMP */
72
73static inline void default_inquire_remote_apic(int apicid)
74{
75 if (apic_verbosity >= APIC_DEBUG)
76 __inquire_remote_apic(apicid);
77}
78
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010079/*
Cyrill Gorcunov83121362009-09-15 11:12:30 +040080 * With 82489DX we can't rely on apic feature bit
81 * retrieved via cpuid but still have to deal with
82 * such an apic chip so we assume that SMP configuration
83 * is found from MP table (64bit case uses ACPI mostly
84 * which set smp presence flag as well so we are safe
85 * to use this helper too).
86 */
87static inline bool apic_from_smp_config(void)
88{
89 return smp_found_config && !disable_apic;
90}
91
92/*
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010093 * Basic functions accessing APICs.
94 */
95#ifdef CONFIG_PARAVIRT
96#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020097#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010098
Jaswinder Singh2b97df02008-07-23 17:13:14 +053099extern int setup_profiling_timer(unsigned int);
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -0700100
Suresh Siddha1b374e42008-07-10 11:16:49 -0700101static inline void native_apic_mem_write(u32 reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100102{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100103 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100104
Borislav Petkova930dc42015-01-18 17:48:18 +0100105 alternative_io("movl %0, %P1", "xchgl %0, %P1", X86_BUG_11AP,
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100106 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
107 ASM_OUTPUT2("0" (v), "m" (*addr)));
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100108}
109
Suresh Siddha1b374e42008-07-10 11:16:49 -0700110static inline u32 native_apic_mem_read(u32 reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100111{
112 return *((volatile u32 *)(APIC_BASE + reg));
113}
114
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800115extern void native_apic_wait_icr_idle(void);
116extern u32 native_safe_apic_wait_icr_idle(void);
117extern void native_apic_icr_write(u32 low, u32 id);
118extern u64 native_apic_icr_read(void);
119
Thomas Gleixner8d806962015-01-15 21:22:09 +0000120static inline bool apic_is_x2apic_enabled(void)
121{
122 u64 msr;
123
124 if (rdmsrl_safe(MSR_IA32_APICBASE, &msr))
125 return false;
126 return msr & X2APIC_ENABLE;
127}
128
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200129extern void enable_IR_x2apic(void);
130
131extern int get_physical_broadcast(void);
132
133extern int lapic_get_maxlvt(void);
134extern void clear_local_APIC(void);
135extern void disconnect_bsp_APIC(int virt_wire_setup);
136extern void disable_local_APIC(void);
137extern void lapic_shutdown(void);
138extern void sync_Arb_IDs(void);
Dou Liyang4b1669e2017-09-13 17:12:45 +0800139extern void apic_intr_mode_init(void);
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200140extern void setup_local_APIC(void);
141extern void init_apic_mappings(void);
142void register_lapic_address(unsigned long address);
143extern void setup_boot_APIC_clock(void);
144extern void setup_secondary_APIC_clock(void);
Nicolai Stange6731b0d2016-07-14 17:22:55 +0200145extern void lapic_update_tsc_freq(void);
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200146
147#ifdef CONFIG_X86_64
148static inline int apic_force_enable(unsigned long addr)
149{
150 return -1;
151}
152#else
153extern int apic_force_enable(unsigned long addr);
154#endif
155
Dou Liyang4b1244b2017-09-13 17:12:47 +0800156extern void apic_bsp_setup(bool upmode);
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200157extern void apic_ap_setup(void);
158
159/*
160 * On 32bit this is mach-xxx local
161 */
162#ifdef CONFIG_X86_64
163extern int apic_is_clustered_box(void);
164#else
165static inline int apic_is_clustered_box(void)
166{
167 return 0;
168}
169#endif
170
171extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
172
173#else /* !CONFIG_X86_LOCAL_APIC */
174static inline void lapic_shutdown(void) { }
175#define local_apic_timer_c2_ok 1
176static inline void init_apic_mappings(void) { }
177static inline void disable_local_APIC(void) { }
178# define setup_boot_APIC_clock x86_init_noop
179# define setup_secondary_APIC_clock x86_init_noop
Nicolai Stange6731b0d2016-07-14 17:22:55 +0200180static inline void lapic_update_tsc_freq(void) { }
Dou Liyang4b1669e2017-09-13 17:12:45 +0800181static inline void apic_intr_mode_init(void) { }
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200182#endif /* !CONFIG_X86_LOCAL_APIC */
183
Han, Weidongd0b03bd2009-04-03 17:15:50 +0800184#ifdef CONFIG_X86_X2APIC
Suresh Siddhace4e2402009-03-17 10:16:54 -0800185/*
186 * Make previous memory operations globally visible before
187 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
188 * mfence for this.
189 */
190static inline void x2apic_wrmsr_fence(void)
191{
192 asm volatile("mfence" : : : "memory");
193}
194
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700195static inline void native_apic_msr_write(u32 reg, u32 v)
196{
197 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
198 reg == APIC_LVR)
199 return;
200
201 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
202}
203
Michael S. Tsirkin0ab711a2012-05-16 19:03:58 +0300204static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
205{
Borislav Petkova585df82017-01-20 21:29:41 +0100206 __wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
Michael S. Tsirkin0ab711a2012-05-16 19:03:58 +0300207}
208
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700209static inline u32 native_apic_msr_read(u32 reg)
210{
Andi Kleen0059b2432010-11-08 22:20:29 +0100211 u64 msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700212
213 if (reg == APIC_DFR)
214 return -1;
215
Andi Kleen0059b2432010-11-08 22:20:29 +0100216 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
217 return (u32)msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700218}
219
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800220static inline void native_x2apic_wait_icr_idle(void)
221{
222 /* no need to wait for icr idle in x2apic */
223 return;
224}
225
226static inline u32 native_safe_x2apic_wait_icr_idle(void)
227{
228 /* no need to wait for icr idle in x2apic */
229 return 0;
230}
231
232static inline void native_x2apic_icr_write(u32 low, u32 id)
233{
234 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
235}
236
237static inline u64 native_x2apic_icr_read(void)
238{
239 unsigned long val;
240
241 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
242 return val;
243}
244
Thomas Gleixner81a46dd2015-01-15 21:22:11 +0000245extern int x2apic_mode;
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700246extern int x2apic_phys;
Thomas Gleixnerd5241652015-01-15 21:22:17 +0000247extern void __init check_x2apic(void);
Thomas Gleixner659006b2015-01-15 21:22:26 +0000248extern void x2apic_setup(void);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700249static inline int x2apic_enabled(void)
250{
Borislav Petkov62436a42016-03-29 17:41:57 +0200251 return boot_cpu_has(X86_FEATURE_X2APIC) && apic_is_x2apic_enabled();
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700252}
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700253
Borislav Petkov62436a42016-03-29 17:41:57 +0200254#define x2apic_supported() (boot_cpu_has(X86_FEATURE_X2APIC))
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200255#else /* !CONFIG_X86_X2APIC */
Thomas Gleixner55eae7d2015-01-15 21:22:19 +0000256static inline void check_x2apic(void) { }
Thomas Gleixner659006b2015-01-15 21:22:26 +0000257static inline void x2apic_setup(void) { }
Thomas Gleixner55eae7d2015-01-15 21:22:19 +0000258static inline int x2apic_enabled(void) { return 0; }
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700259
Thomas Gleixner81a46dd2015-01-15 21:22:11 +0000260#define x2apic_mode (0)
Thomas Gleixner81a46dd2015-01-15 21:22:11 +0000261#define x2apic_supported() (0)
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200262#endif /* !CONFIG_X86_X2APIC */
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100263
Thomas Gleixner0e24f7c2017-06-20 01:37:44 +0200264struct irq_data;
265
Ingo Molnare2780a62009-02-17 13:52:29 +0100266/*
267 * Copyright 2004 James Cleverdon, IBM.
268 * Subject to the GNU Public License, v.2
269 *
270 * Generic APIC sub-arch data struct.
271 *
272 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
273 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
274 * James Cleverdon.
275 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100276struct apic {
Ingo Molnare2780a62009-02-17 13:52:29 +0100277 char *name;
278
279 int (*probe)(void);
280 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800281 int (*apic_id_valid)(int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100282 int (*apic_id_registered)(void);
283
284 u32 irq_delivery_mode;
285 u32 irq_dest_mode;
286
287 const struct cpumask *(*target_cpus)(void);
288
289 int disable_esr;
290
291 int dest_logical;
Thomas Gleixner57e0aa42017-09-13 23:29:18 +0200292 bool (*check_apicid_used)(physid_mask_t *map, int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100293
Suresh Siddha1ac322d2012-06-25 13:38:28 -0700294 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask,
295 const struct cpumask *mask);
Ingo Molnare2780a62009-02-17 13:52:29 +0100296 void (*init_apic_ldr)(void);
297
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300298 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100299
300 void (*setup_apic_routing)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100301 int (*cpu_present_to_apicid)(int mps_cpu);
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300302 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200303 int (*check_phys_apicid_present)(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100304 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
305
Ingo Molnare2780a62009-02-17 13:52:29 +0100306 unsigned int (*get_apic_id)(unsigned long x);
Dou Liyang5d64d202017-03-08 19:07:50 +0800307 /* Can't be NULL on 64-bit */
Thomas Gleixner727657e2017-09-13 23:29:17 +0200308 u32 (*set_apic_id)(unsigned int id);
Ingo Molnare2780a62009-02-17 13:52:29 +0100309
Thomas Gleixner91cd9cb2017-06-20 01:37:43 +0200310 int (*cpu_mask_to_apicid)(const struct cpumask *cpumask,
Thomas Gleixner0e24f7c2017-06-20 01:37:44 +0200311 struct irq_data *irqdata,
Thomas Gleixner91cd9cb2017-06-20 01:37:43 +0200312 unsigned int *apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100313
314 /* ipi */
Linus Torvalds539da782015-11-04 22:57:00 +0000315 void (*send_IPI)(int cpu, int vector);
Ingo Molnare2780a62009-02-17 13:52:29 +0100316 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
317 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
318 int vector);
319 void (*send_IPI_allbutself)(int vector);
320 void (*send_IPI_all)(int vector);
321 void (*send_IPI_self)(int vector);
322
323 /* wakeup_secondary_cpu */
Ingo Molnar1f5bcab2009-02-26 13:51:40 +0100324 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
Ingo Molnare2780a62009-02-17 13:52:29 +0100325
Ingo Molnare2780a62009-02-17 13:52:29 +0100326 void (*inquire_remote_apic)(int apicid);
327
328 /* apic ops */
329 u32 (*read)(u32 reg);
330 void (*write)(u32 reg, u32 v);
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300331 /*
332 * ->eoi_write() has the same signature as ->write().
333 *
334 * Drivers can support both ->eoi_write() and ->write() by passing the same
335 * callback value. Kernel can override ->eoi_write() and fall back
336 * on write for EOI.
337 */
338 void (*eoi_write)(u32 reg, u32 v);
Wanpeng Li8ca22552016-11-07 11:13:40 +0800339 void (*native_eoi_write)(u32 reg, u32 v);
Ingo Molnare2780a62009-02-17 13:52:29 +0100340 u64 (*icr_read)(void);
341 void (*icr_write)(u32 low, u32 high);
342 void (*wait_icr_idle)(void);
343 u32 (*safe_wait_icr_idle)(void);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100344
345#ifdef CONFIG_X86_32
346 /*
347 * Called very early during boot from get_smp_config(). It should
348 * return the logical apicid. x86_[bios]_cpu_to_apicid is
349 * initialized before this function is called.
350 *
351 * If logical apicid can't be determined that early, the function
352 * may return BAD_APICID. Logical apicid will be configured after
353 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
354 * won't be applied properly during early boot in this case.
355 */
356 int (*x86_32_early_logical_apicid)(int cpu);
357#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100358};
359
Ingo Molnar0917c012009-02-26 12:47:40 +0100360/*
361 * Pointer to the local APIC driver in use on this system (there's
362 * always just one such driver in use - the kernel decides via an
363 * early probing process which one it picks - and then sticks to it):
364 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100365extern struct apic *apic;
Ingo Molnar0917c012009-02-26 12:47:40 +0100366
367/*
Suresh Siddha107e0e02011-05-20 17:51:17 -0700368 * APIC drivers are probed based on how they are listed in the .apicdrivers
369 * section. So the order is important and enforced by the ordering
370 * of different apic driver files in the Makefile.
371 *
372 * For the files having two apic drivers, we use apic_drivers()
373 * to enforce the order with in them.
374 */
375#define apic_driver(sym) \
Andi Kleen75fdd152012-10-04 17:11:42 -0700376 static const struct apic *__apicdrivers_##sym __used \
Suresh Siddha107e0e02011-05-20 17:51:17 -0700377 __aligned(sizeof(struct apic *)) \
378 __section(.apicdrivers) = { &sym }
379
380#define apic_drivers(sym1, sym2) \
381 static struct apic *__apicdrivers_##sym1##sym2[2] __used \
382 __aligned(sizeof(struct apic *)) \
383 __section(.apicdrivers) = { &sym1, &sym2 }
384
385extern struct apic *__apicdrivers[], *__apicdrivers_end[];
386
387/*
Ingo Molnar0917c012009-02-26 12:47:40 +0100388 * APIC functionality to boot other CPUs - only used on SMP:
389 */
390#ifdef CONFIG_SMP
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800391extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
Ingo Molnar0917c012009-02-26 12:47:40 +0100392#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100393
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300394#ifdef CONFIG_X86_LOCAL_APIC
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +0900395
Ingo Molnare2780a62009-02-17 13:52:29 +0100396static inline u32 apic_read(u32 reg)
397{
398 return apic->read(reg);
399}
400
401static inline void apic_write(u32 reg, u32 val)
402{
403 apic->write(reg, val);
404}
405
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300406static inline void apic_eoi(void)
407{
408 apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
409}
410
Ingo Molnare2780a62009-02-17 13:52:29 +0100411static inline u64 apic_icr_read(void)
412{
413 return apic->icr_read();
414}
415
416static inline void apic_icr_write(u32 low, u32 high)
417{
418 apic->icr_write(low, high);
419}
420
421static inline void apic_wait_icr_idle(void)
422{
423 apic->wait_icr_idle();
424}
425
426static inline u32 safe_apic_wait_icr_idle(void)
427{
428 return apic->safe_wait_icr_idle();
429}
430
Michael S. Tsirkin1551df62012-07-15 15:56:46 +0300431extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));
432
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300433#else /* CONFIG_X86_LOCAL_APIC */
434
435static inline u32 apic_read(u32 reg) { return 0; }
436static inline void apic_write(u32 reg, u32 val) { }
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300437static inline void apic_eoi(void) { }
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300438static inline u64 apic_icr_read(void) { return 0; }
439static inline void apic_icr_write(u32 low, u32 high) { }
440static inline void apic_wait_icr_idle(void) { }
441static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
Michael S. Tsirkin1551df62012-07-15 15:56:46 +0300442static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300443
444#endif /* CONFIG_X86_LOCAL_APIC */
Ingo Molnare2780a62009-02-17 13:52:29 +0100445
446static inline void ack_APIC_irq(void)
447{
448 /*
449 * ack_APIC_irq() actually gets compiled as a single instruction
450 * ... yummie.
451 */
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300452 apic_eoi();
Ingo Molnare2780a62009-02-17 13:52:29 +0100453}
454
455static inline unsigned default_get_apic_id(unsigned long x)
456{
457 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
458
Andreas Herrmann42937e82009-06-08 15:55:09 +0200459 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
Ingo Molnare2780a62009-02-17 13:52:29 +0100460 return (x >> 24) & 0xFF;
461 else
462 return (x >> 24) & 0x0F;
463}
464
465/*
David Rientjes6ab1b272014-07-30 23:53:27 -0700466 * Warm reset vector position:
Ingo Molnare2780a62009-02-17 13:52:29 +0100467 */
David Rientjes6ab1b272014-07-30 23:53:27 -0700468#define TRAMPOLINE_PHYS_LOW 0x467
469#define TRAMPOLINE_PHYS_HIGH 0x469
Ingo Molnare2780a62009-02-17 13:52:29 +0100470
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800471#ifdef CONFIG_X86_64
Ingo Molnare2780a62009-02-17 13:52:29 +0100472extern void apic_send_IPI_self(int vector);
473
Ingo Molnare2780a62009-02-17 13:52:29 +0100474DECLARE_PER_CPU(int, x2apic_extra_bits);
Ingo Molnare2780a62009-02-17 13:52:29 +0100475#endif
476
Jan Beulich838312b2011-09-28 16:44:54 +0100477extern void generic_bigsmp_probe(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100478
Ingo Molnare2780a62009-02-17 13:52:29 +0100479#ifdef CONFIG_X86_LOCAL_APIC
480
481#include <asm/smp.h>
482
483#define APIC_DFR_VALUE (APIC_DFR_FLAT)
484
Vlad Zolotarov0816b0f2012-06-11 12:56:52 +0300485DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100486
Thomas Gleixner83a10522017-09-13 23:29:22 +0200487extern struct apic apic_noop;
Ingo Molnare2780a62009-02-17 13:52:29 +0100488
489static inline unsigned int read_apic_id(void)
490{
Thomas Gleixner83a10522017-09-13 23:29:22 +0200491 unsigned int reg = apic_read(APIC_ID);
Ingo Molnare2780a62009-02-17 13:52:29 +0100492
493 return apic->get_apic_id(reg);
494}
495
Thomas Gleixner83a10522017-09-13 23:29:22 +0200496extern const struct cpumask *default_target_cpus(void);
497extern const struct cpumask *online_target_cpus(void);
498extern int default_apic_id_valid(int apicid);
Jiang Liua491cc9022014-06-09 16:19:32 +0800499extern int default_acpi_madt_oem_check(char *, char *);
Ingo Molnare2780a62009-02-17 13:52:29 +0100500extern void default_setup_apic_routing(void);
Thomas Gleixner91cd9cb2017-06-20 01:37:43 +0200501extern int flat_cpu_mask_to_apicid(const struct cpumask *cpumask,
Thomas Gleixner0e24f7c2017-06-20 01:37:44 +0200502 struct irq_data *irqdata,
Thomas Gleixner91cd9cb2017-06-20 01:37:43 +0200503 unsigned int *apicid);
504extern int default_cpu_mask_to_apicid(const struct cpumask *cpumask,
Thomas Gleixner0e24f7c2017-06-20 01:37:44 +0200505 struct irq_data *irqdata,
Thomas Gleixner91cd9cb2017-06-20 01:37:43 +0200506 unsigned int *apicid);
Thomas Gleixner83a10522017-09-13 23:29:22 +0200507extern bool default_check_apicid_used(physid_mask_t *map, int apicid);
508extern void flat_vector_allocation_domain(int cpu, struct cpumask *retmask,
509 const struct cpumask *mask);
510extern void default_vector_allocation_domain(int cpu, struct cpumask *retmask,
511 const struct cpumask *mask);
512extern void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100513extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200514extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100515
Ingo Molnare2780a62009-02-17 13:52:29 +0100516#endif /* CONFIG_X86_LOCAL_APIC */
Thomas Gleixner83a10522017-09-13 23:29:22 +0200517
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400518extern void irq_enter(void);
519extern void irq_exit(void);
520
521static inline void entering_irq(void)
522{
523 irq_enter();
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400524}
525
526static inline void entering_ack_irq(void)
527{
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400528 entering_irq();
Dave Jones7834c102016-03-14 21:20:54 -0400529 ack_APIC_irq();
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400530}
531
Thomas Gleixner6dc17872015-05-15 15:50:45 +0200532static inline void ipi_entering_ack_irq(void)
533{
Thomas Gleixner6dc17872015-05-15 15:50:45 +0200534 irq_enter();
Wanpeng Lib0f48702016-09-18 19:34:51 +0800535 ack_APIC_irq();
Thomas Gleixner6dc17872015-05-15 15:50:45 +0200536}
537
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400538static inline void exiting_irq(void)
539{
540 irq_exit();
541}
542
543static inline void exiting_ack_irq(void)
544{
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400545 ack_APIC_irq();
Wanpeng Lib0f48702016-09-18 19:34:51 +0800546 irq_exit();
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400547}
Ingo Molnare2780a62009-02-17 13:52:29 +0100548
Yoshihiro YUNOMAE17405452013-08-20 16:01:07 +0900549extern void ioapic_zap_locks(void);
550
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700551#endif /* _ASM_X86_APIC_H */