blob: 18cf974ac776b33ac5783e4322290529711d1b06 [file] [log] [blame]
Thomas Gleixner16216332019-05-19 15:51:31 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Thierry Reding0134b932011-12-21 07:47:07 +01002/*
3 * drivers/pwm/pwm-tegra.c
4 *
5 * Tegra pulse-width-modulation controller driver
6 *
Sandipan Patra1d7796b2020-06-01 10:50:36 +05307 * Copyright (c) 2010-2020, NVIDIA Corporation.
Thierry Reding0134b932011-12-21 07:47:07 +01008 * Based on arch/arm/plat-mxc/pwm.c by Sascha Hauer <s.hauer@pengutronix.de>
Sandipan Patra1d7796b2020-06-01 10:50:36 +05309 *
10 * Overview of Tegra Pulse Width Modulator Register:
11 * 1. 13-bit: Frequency division (SCALE)
12 * 2. 8-bit : Pulse division (DUTY)
13 * 3. 1-bit : Enable bit
14 *
15 * The PWM clock frequency is divided by 256 before subdividing it based
16 * on the programmable frequency division value to generate the required
17 * frequency for PWM output. The maximum output frequency that can be
18 * achieved is (max rate of source clock) / 256.
19 * e.g. if source clock rate is 408 MHz, maximum output frequency can be:
20 * 408 MHz/256 = 1.6 MHz.
21 * This 1.6 MHz frequency can further be divided using SCALE value in PWM.
22 *
23 * PWM pulse width: 8 bits are usable [23:16] for varying pulse width.
24 * To achieve 100% duty cycle, program Bit [24] of this register to
25 * 1’b1. In which case the other bits [23:16] are set to don't care.
26 *
27 * Limitations:
28 * - When PWM is disabled, the output is driven to inactive.
29 * - It does not allow the current PWM period to complete and
30 * stops abruptly.
31 *
32 * - If the register is reconfigured while PWM is running,
33 * it does not complete the currently running period.
34 *
35 * - If the user input duty is beyond acceptible limits,
36 * -EINVAL is returned.
Thierry Reding0134b932011-12-21 07:47:07 +010037 */
38
39#include <linux/clk.h>
40#include <linux/err.h>
41#include <linux/io.h>
42#include <linux/module.h>
43#include <linux/of.h>
Laxman Dewangane9be88a2016-06-22 17:17:23 +053044#include <linux/of_device.h>
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +030045#include <linux/pm_opp.h>
Thierry Reding0134b932011-12-21 07:47:07 +010046#include <linux/pwm.h>
47#include <linux/platform_device.h>
Laxman Dewangan4a813b22017-04-07 15:04:02 +053048#include <linux/pinctrl/consumer.h>
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +030049#include <linux/pm_runtime.h>
Thierry Reding0134b932011-12-21 07:47:07 +010050#include <linux/slab.h>
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +053051#include <linux/reset.h>
Thierry Reding0134b932011-12-21 07:47:07 +010052
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +030053#include <soc/tegra/common.h>
54
Thierry Reding0134b932011-12-21 07:47:07 +010055#define PWM_ENABLE (1 << 31)
56#define PWM_DUTY_WIDTH 8
57#define PWM_DUTY_SHIFT 16
58#define PWM_SCALE_WIDTH 13
59#define PWM_SCALE_SHIFT 0
60
Laxman Dewangane9be88a2016-06-22 17:17:23 +053061struct tegra_pwm_soc {
62 unsigned int num_channels;
Laxman Dewangan0527eb32017-05-02 19:35:37 +053063
64 /* Maximum IP frequency for given SoCs */
65 unsigned long max_frequency;
Laxman Dewangane9be88a2016-06-22 17:17:23 +053066};
67
Thierry Reding0134b932011-12-21 07:47:07 +010068struct tegra_pwm_chip {
Thierry Redinge17c0b22016-07-11 11:26:52 +020069 struct pwm_chip chip;
70 struct device *dev;
Thierry Reding0134b932011-12-21 07:47:07 +010071
Thierry Redinge17c0b22016-07-11 11:26:52 +020072 struct clk *clk;
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +053073 struct reset_control*rst;
Thierry Reding0134b932011-12-21 07:47:07 +010074
Laxman Dewangan46fa8bc2017-04-13 19:40:27 +053075 unsigned long clk_rate;
Sandipan Patra1d7796b2020-06-01 10:50:36 +053076 unsigned long min_period_ns;
Laxman Dewangan46fa8bc2017-04-13 19:40:27 +053077
Thierry Reding4f57f5a2016-07-11 11:27:29 +020078 void __iomem *regs;
Laxman Dewangane9be88a2016-06-22 17:17:23 +053079
80 const struct tegra_pwm_soc *soc;
Thierry Reding0134b932011-12-21 07:47:07 +010081};
82
83static inline struct tegra_pwm_chip *to_tegra_pwm_chip(struct pwm_chip *chip)
84{
85 return container_of(chip, struct tegra_pwm_chip, chip);
86}
87
88static inline u32 pwm_readl(struct tegra_pwm_chip *chip, unsigned int num)
89{
Thierry Reding4f57f5a2016-07-11 11:27:29 +020090 return readl(chip->regs + (num << 4));
Thierry Reding0134b932011-12-21 07:47:07 +010091}
92
93static inline void pwm_writel(struct tegra_pwm_chip *chip, unsigned int num,
94 unsigned long val)
95{
Thierry Reding4f57f5a2016-07-11 11:27:29 +020096 writel(val, chip->regs + (num << 4));
Thierry Reding0134b932011-12-21 07:47:07 +010097}
98
99static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
100 int duty_ns, int period_ns)
101{
102 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
Thierry Reding6db78b22017-04-12 18:29:23 +0200103 unsigned long long c = duty_ns, hz;
Sandipan Patra1d7796b2020-06-01 10:50:36 +0530104 unsigned long rate, required_clk_rate;
Thierry Reding0134b932011-12-21 07:47:07 +0100105 u32 val = 0;
106 int err;
107
108 /*
109 * Convert from duty_ns / period_ns to a fixed number of duty ticks
110 * per (1 << PWM_DUTY_WIDTH) cycles and make sure to round to the
111 * nearest integer during division.
112 */
Hyong Bin Kimb979ed52016-06-22 17:17:21 +0530113 c *= (1 << PWM_DUTY_WIDTH);
Laxman Dewangan90241fb2017-04-07 15:03:59 +0530114 c = DIV_ROUND_CLOSEST_ULL(c, period_ns);
Thierry Reding0134b932011-12-21 07:47:07 +0100115
116 val = (u32)c << PWM_DUTY_SHIFT;
117
118 /*
Sandipan Patra1d7796b2020-06-01 10:50:36 +0530119 * min period = max clock limit >> PWM_DUTY_WIDTH
120 */
121 if (period_ns < pc->min_period_ns)
122 return -EINVAL;
123
124 /*
Thierry Reding0134b932011-12-21 07:47:07 +0100125 * Compute the prescaler value for which (1 << PWM_DUTY_WIDTH)
126 * cycles at the PWM clock rate will take period_ns nanoseconds.
Sandipan Patra1d7796b2020-06-01 10:50:36 +0530127 *
128 * num_channels: If single instance of PWM controller has multiple
129 * channels (e.g. Tegra210 or older) then it is not possible to
130 * configure separate clock rates to each of the channels, in such
131 * case the value stored during probe will be referred.
132 *
133 * If every PWM controller instance has one channel respectively, i.e.
134 * nums_channels == 1 then only the clock rate can be modified
135 * dynamically (e.g. Tegra186 or Tegra194).
Thierry Reding0134b932011-12-21 07:47:07 +0100136 */
Sandipan Patra1d7796b2020-06-01 10:50:36 +0530137 if (pc->soc->num_channels == 1) {
138 /*
139 * Rate is multiplied with 2^PWM_DUTY_WIDTH so that it matches
140 * with the maximum possible rate that the controller can
141 * provide. Any further lower value can be derived by setting
142 * PFM bits[0:12].
143 *
144 * required_clk_rate is a reference rate for source clock and
145 * it is derived based on user requested period. By setting the
146 * source clock rate as required_clk_rate, PWM controller will
147 * be able to configure the requested period.
148 */
149 required_clk_rate =
150 (NSEC_PER_SEC / period_ns) << PWM_DUTY_WIDTH;
151
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300152 err = dev_pm_opp_set_rate(pc->dev, required_clk_rate);
Sandipan Patra1d7796b2020-06-01 10:50:36 +0530153 if (err < 0)
154 return -EINVAL;
155
156 /* Store the new rate for further references */
157 pc->clk_rate = clk_get_rate(pc->clk);
158 }
159
Laxman Dewangan46fa8bc2017-04-13 19:40:27 +0530160 rate = pc->clk_rate >> PWM_DUTY_WIDTH;
Thierry Reding0134b932011-12-21 07:47:07 +0100161
Laxman Dewangan250b76f2017-04-07 15:04:00 +0530162 /* Consider precision in PWM_SCALE_WIDTH rate calculation */
Thierry Reding6db78b22017-04-12 18:29:23 +0200163 hz = DIV_ROUND_CLOSEST_ULL(100ULL * NSEC_PER_SEC, period_ns);
164 rate = DIV_ROUND_CLOSEST_ULL(100ULL * rate, hz);
Thierry Reding0134b932011-12-21 07:47:07 +0100165
166 /*
167 * Since the actual PWM divider is the register's frequency divider
Sandipan Patra1d7796b2020-06-01 10:50:36 +0530168 * field plus 1, we need to decrement to get the correct value to
Thierry Reding0134b932011-12-21 07:47:07 +0100169 * write to the register.
170 */
171 if (rate > 0)
172 rate--;
173
174 /*
175 * Make sure that the rate will fit in the register's frequency
176 * divider field.
177 */
178 if (rate >> PWM_SCALE_WIDTH)
179 return -EINVAL;
180
181 val |= rate << PWM_SCALE_SHIFT;
182
183 /*
184 * If the PWM channel is disabled, make sure to turn on the clock
185 * before writing the register. Otherwise, keep it enabled.
186 */
Boris Brezillon5c312522015-07-01 10:21:47 +0200187 if (!pwm_is_enabled(pwm)) {
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300188 err = pm_runtime_resume_and_get(pc->dev);
189 if (err)
Thierry Reding0134b932011-12-21 07:47:07 +0100190 return err;
191 } else
192 val |= PWM_ENABLE;
193
194 pwm_writel(pc, pwm->hwpwm, val);
195
196 /*
197 * If the PWM is not enabled, turn the clock off again to save power.
198 */
Boris Brezillon5c312522015-07-01 10:21:47 +0200199 if (!pwm_is_enabled(pwm))
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300200 pm_runtime_put(pc->dev);
Thierry Reding0134b932011-12-21 07:47:07 +0100201
202 return 0;
203}
204
205static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
206{
207 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
208 int rc = 0;
209 u32 val;
210
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300211 rc = pm_runtime_resume_and_get(pc->dev);
212 if (rc)
Thierry Reding0134b932011-12-21 07:47:07 +0100213 return rc;
214
215 val = pwm_readl(pc, pwm->hwpwm);
216 val |= PWM_ENABLE;
217 pwm_writel(pc, pwm->hwpwm, val);
218
219 return 0;
220}
221
222static void tegra_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
223{
224 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
225 u32 val;
226
227 val = pwm_readl(pc, pwm->hwpwm);
228 val &= ~PWM_ENABLE;
229 pwm_writel(pc, pwm->hwpwm, val);
230
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300231 pm_runtime_put_sync(pc->dev);
Thierry Reding0134b932011-12-21 07:47:07 +0100232}
233
234static const struct pwm_ops tegra_pwm_ops = {
235 .config = tegra_pwm_config,
236 .enable = tegra_pwm_enable,
237 .disable = tegra_pwm_disable,
238 .owner = THIS_MODULE,
239};
240
241static int tegra_pwm_probe(struct platform_device *pdev)
242{
243 struct tegra_pwm_chip *pwm;
Thierry Reding0134b932011-12-21 07:47:07 +0100244 int ret;
245
246 pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
Jingoo Han474b6902014-04-23 18:41:10 +0900247 if (!pwm)
Thierry Reding0134b932011-12-21 07:47:07 +0100248 return -ENOMEM;
Thierry Reding0134b932011-12-21 07:47:07 +0100249
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530250 pwm->soc = of_device_get_match_data(&pdev->dev);
Thierry Reding0134b932011-12-21 07:47:07 +0100251 pwm->dev = &pdev->dev;
252
Yangtao Lifa44fe42019-12-29 08:05:44 +0000253 pwm->regs = devm_platform_ioremap_resource(pdev, 0);
Thierry Reding4f57f5a2016-07-11 11:27:29 +0200254 if (IS_ERR(pwm->regs))
255 return PTR_ERR(pwm->regs);
Thierry Reding0134b932011-12-21 07:47:07 +0100256
257 platform_set_drvdata(pdev, pwm);
258
Axel Lin0c8f5272012-07-01 13:00:51 +0800259 pwm->clk = devm_clk_get(&pdev->dev, NULL);
Thierry Reding0134b932011-12-21 07:47:07 +0100260 if (IS_ERR(pwm->clk))
261 return PTR_ERR(pwm->clk);
262
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300263 ret = devm_tegra_core_dev_init_opp_table_common(&pdev->dev);
264 if (ret)
265 return ret;
266
267 pm_runtime_enable(&pdev->dev);
268 ret = pm_runtime_resume_and_get(&pdev->dev);
269 if (ret)
270 return ret;
271
Laxman Dewangan0527eb32017-05-02 19:35:37 +0530272 /* Set maximum frequency of the IP */
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300273 ret = dev_pm_opp_set_rate(pwm->dev, pwm->soc->max_frequency);
Laxman Dewangan0527eb32017-05-02 19:35:37 +0530274 if (ret < 0) {
275 dev_err(&pdev->dev, "Failed to set max frequency: %d\n", ret);
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300276 goto put_pm;
Laxman Dewangan0527eb32017-05-02 19:35:37 +0530277 }
278
279 /*
280 * The requested and configured frequency may differ due to
281 * clock register resolutions. Get the configured frequency
282 * so that PWM period can be calculated more accurately.
283 */
Laxman Dewangan46fa8bc2017-04-13 19:40:27 +0530284 pwm->clk_rate = clk_get_rate(pwm->clk);
285
Sandipan Patra1d7796b2020-06-01 10:50:36 +0530286 /* Set minimum limit of PWM period for the IP */
287 pwm->min_period_ns =
288 (NSEC_PER_SEC / (pwm->soc->max_frequency >> PWM_DUTY_WIDTH)) + 1;
289
Philipp Zabel6b03ef22017-07-19 17:26:14 +0200290 pwm->rst = devm_reset_control_get_exclusive(&pdev->dev, "pwm");
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530291 if (IS_ERR(pwm->rst)) {
292 ret = PTR_ERR(pwm->rst);
293 dev_err(&pdev->dev, "Reset control is not found: %d\n", ret);
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300294 goto put_pm;
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530295 }
296
297 reset_control_deassert(pwm->rst);
298
Thierry Reding0134b932011-12-21 07:47:07 +0100299 pwm->chip.dev = &pdev->dev;
300 pwm->chip.ops = &tegra_pwm_ops;
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530301 pwm->chip.npwm = pwm->soc->num_channels;
Thierry Reding0134b932011-12-21 07:47:07 +0100302
303 ret = pwmchip_add(&pwm->chip);
304 if (ret < 0) {
305 dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530306 reset_control_assert(pwm->rst);
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300307 goto put_pm;
Thierry Reding0134b932011-12-21 07:47:07 +0100308 }
309
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300310 pm_runtime_put(&pdev->dev);
311
Thierry Reding0134b932011-12-21 07:47:07 +0100312 return 0;
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300313put_pm:
314 pm_runtime_put_sync_suspend(&pdev->dev);
315 pm_runtime_force_suspend(&pdev->dev);
316 return ret;
Thierry Reding0134b932011-12-21 07:47:07 +0100317}
318
Bill Pemberton77f37912012-11-19 13:26:09 -0500319static int tegra_pwm_remove(struct platform_device *pdev)
Thierry Reding0134b932011-12-21 07:47:07 +0100320{
321 struct tegra_pwm_chip *pc = platform_get_drvdata(pdev);
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530322
Uwe Kleine-König2f1a3bd2021-06-17 11:51:43 +0200323 pwmchip_remove(&pc->chip);
324
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530325 reset_control_assert(pc->rst);
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530326
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300327 pm_runtime_force_suspend(&pdev->dev);
328
Uwe Kleine-König2f1a3bd2021-06-17 11:51:43 +0200329 return 0;
Thierry Reding0134b932011-12-21 07:47:07 +0100330}
331
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300332static int __maybe_unused tegra_pwm_runtime_suspend(struct device *dev)
Laxman Dewangan4a813b22017-04-07 15:04:02 +0530333{
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300334 struct tegra_pwm_chip *pc = dev_get_drvdata(dev);
335 int err;
336
337 clk_disable_unprepare(pc->clk);
338
339 err = pinctrl_pm_select_sleep_state(dev);
340 if (err) {
341 clk_prepare_enable(pc->clk);
342 return err;
343 }
344
345 return 0;
Laxman Dewangan4a813b22017-04-07 15:04:02 +0530346}
347
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300348static int __maybe_unused tegra_pwm_runtime_resume(struct device *dev)
Laxman Dewangan4a813b22017-04-07 15:04:02 +0530349{
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300350 struct tegra_pwm_chip *pc = dev_get_drvdata(dev);
351 int err;
352
353 err = pinctrl_pm_select_default_state(dev);
354 if (err)
355 return err;
356
357 err = clk_prepare_enable(pc->clk);
358 if (err) {
359 pinctrl_pm_select_sleep_state(dev);
360 return err;
361 }
362
363 return 0;
Laxman Dewangan4a813b22017-04-07 15:04:02 +0530364}
Laxman Dewangan4a813b22017-04-07 15:04:02 +0530365
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530366static const struct tegra_pwm_soc tegra20_pwm_soc = {
367 .num_channels = 4,
Laxman Dewangan0527eb32017-05-02 19:35:37 +0530368 .max_frequency = 48000000UL,
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530369};
370
371static const struct tegra_pwm_soc tegra186_pwm_soc = {
372 .num_channels = 1,
Laxman Dewangan0527eb32017-05-02 19:35:37 +0530373 .max_frequency = 102000000UL,
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530374};
375
Sandipan Patra2d0c08f2020-03-05 16:57:33 +0530376static const struct tegra_pwm_soc tegra194_pwm_soc = {
377 .num_channels = 1,
378 .max_frequency = 408000000UL,
379};
380
Thierry Redingf1a88702013-04-18 10:04:14 +0200381static const struct of_device_id tegra_pwm_of_match[] = {
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530382 { .compatible = "nvidia,tegra20-pwm", .data = &tegra20_pwm_soc },
383 { .compatible = "nvidia,tegra186-pwm", .data = &tegra186_pwm_soc },
Sandipan Patra2d0c08f2020-03-05 16:57:33 +0530384 { .compatible = "nvidia,tegra194-pwm", .data = &tegra194_pwm_soc },
Thierry Reding140fd972011-12-21 08:04:13 +0100385 { }
386};
Thierry Reding140fd972011-12-21 08:04:13 +0100387MODULE_DEVICE_TABLE(of, tegra_pwm_of_match);
Thierry Reding140fd972011-12-21 08:04:13 +0100388
Laxman Dewangan4a813b22017-04-07 15:04:02 +0530389static const struct dev_pm_ops tegra_pwm_pm_ops = {
Dmitry Osipenko3da9b0f2021-12-01 02:23:28 +0300390 SET_RUNTIME_PM_OPS(tegra_pwm_runtime_suspend, tegra_pwm_runtime_resume,
391 NULL)
392 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
393 pm_runtime_force_resume)
Laxman Dewangan4a813b22017-04-07 15:04:02 +0530394};
395
Thierry Reding0134b932011-12-21 07:47:07 +0100396static struct platform_driver tegra_pwm_driver = {
397 .driver = {
398 .name = "tegra-pwm",
Stephen Warren838bf092013-02-15 15:02:22 -0700399 .of_match_table = tegra_pwm_of_match,
Laxman Dewangan4a813b22017-04-07 15:04:02 +0530400 .pm = &tegra_pwm_pm_ops,
Thierry Reding0134b932011-12-21 07:47:07 +0100401 },
402 .probe = tegra_pwm_probe,
Bill Pembertonfd109112012-11-19 13:21:28 -0500403 .remove = tegra_pwm_remove,
Thierry Reding0134b932011-12-21 07:47:07 +0100404};
405
406module_platform_driver(tegra_pwm_driver);
407
408MODULE_LICENSE("GPL");
Sandipan Patra1d7796b2020-06-01 10:50:36 +0530409MODULE_AUTHOR("Sandipan Patra <spatra@nvidia.com>");
410MODULE_DESCRIPTION("Tegra PWM controller driver");
Thierry Reding0134b932011-12-21 07:47:07 +0100411MODULE_ALIAS("platform:tegra-pwm");