blob: 0a688dabd6705d1da27c80309ddbeaed253995b9 [file] [log] [blame]
Thierry Reding0134b932011-12-21 07:47:07 +01001/*
2 * drivers/pwm/pwm-tegra.c
3 *
4 * Tegra pulse-width-modulation controller driver
5 *
6 * Copyright (c) 2010, NVIDIA Corporation.
7 * Based on arch/arm/plat-mxc/pwm.c by Sascha Hauer <s.hauer@pengutronix.de>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along
20 * with this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
22 */
23
24#include <linux/clk.h>
25#include <linux/err.h>
26#include <linux/io.h>
27#include <linux/module.h>
28#include <linux/of.h>
Laxman Dewangane9be88a2016-06-22 17:17:23 +053029#include <linux/of_device.h>
Thierry Reding0134b932011-12-21 07:47:07 +010030#include <linux/pwm.h>
31#include <linux/platform_device.h>
32#include <linux/slab.h>
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +053033#include <linux/reset.h>
Thierry Reding0134b932011-12-21 07:47:07 +010034
35#define PWM_ENABLE (1 << 31)
36#define PWM_DUTY_WIDTH 8
37#define PWM_DUTY_SHIFT 16
38#define PWM_SCALE_WIDTH 13
39#define PWM_SCALE_SHIFT 0
40
Laxman Dewangane9be88a2016-06-22 17:17:23 +053041struct tegra_pwm_soc {
42 unsigned int num_channels;
43};
44
Thierry Reding0134b932011-12-21 07:47:07 +010045struct tegra_pwm_chip {
Thierry Redinge17c0b22016-07-11 11:26:52 +020046 struct pwm_chip chip;
47 struct device *dev;
Thierry Reding0134b932011-12-21 07:47:07 +010048
Thierry Redinge17c0b22016-07-11 11:26:52 +020049 struct clk *clk;
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +053050 struct reset_control*rst;
Thierry Reding0134b932011-12-21 07:47:07 +010051
Thierry Reding4f57f5a2016-07-11 11:27:29 +020052 void __iomem *regs;
Laxman Dewangane9be88a2016-06-22 17:17:23 +053053
54 const struct tegra_pwm_soc *soc;
Thierry Reding0134b932011-12-21 07:47:07 +010055};
56
57static inline struct tegra_pwm_chip *to_tegra_pwm_chip(struct pwm_chip *chip)
58{
59 return container_of(chip, struct tegra_pwm_chip, chip);
60}
61
62static inline u32 pwm_readl(struct tegra_pwm_chip *chip, unsigned int num)
63{
Thierry Reding4f57f5a2016-07-11 11:27:29 +020064 return readl(chip->regs + (num << 4));
Thierry Reding0134b932011-12-21 07:47:07 +010065}
66
67static inline void pwm_writel(struct tegra_pwm_chip *chip, unsigned int num,
68 unsigned long val)
69{
Thierry Reding4f57f5a2016-07-11 11:27:29 +020070 writel(val, chip->regs + (num << 4));
Thierry Reding0134b932011-12-21 07:47:07 +010071}
72
73static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
74 int duty_ns, int period_ns)
75{
76 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
Hyong Bin Kimb979ed52016-06-22 17:17:21 +053077 unsigned long long c = duty_ns;
Thierry Reding0134b932011-12-21 07:47:07 +010078 unsigned long rate, hz;
79 u32 val = 0;
80 int err;
81
82 /*
83 * Convert from duty_ns / period_ns to a fixed number of duty ticks
84 * per (1 << PWM_DUTY_WIDTH) cycles and make sure to round to the
85 * nearest integer during division.
86 */
Hyong Bin Kimb979ed52016-06-22 17:17:21 +053087 c *= (1 << PWM_DUTY_WIDTH);
Laxman Dewangan90241fb2017-04-07 15:03:59 +053088 c = DIV_ROUND_CLOSEST_ULL(c, period_ns);
Thierry Reding0134b932011-12-21 07:47:07 +010089
90 val = (u32)c << PWM_DUTY_SHIFT;
91
92 /*
93 * Compute the prescaler value for which (1 << PWM_DUTY_WIDTH)
94 * cycles at the PWM clock rate will take period_ns nanoseconds.
95 */
96 rate = clk_get_rate(pc->clk) >> PWM_DUTY_WIDTH;
Thierry Redingb65af272015-02-18 08:40:29 +010097 hz = NSEC_PER_SEC / period_ns;
Thierry Reding0134b932011-12-21 07:47:07 +010098
99 rate = (rate + (hz / 2)) / hz;
100
101 /*
102 * Since the actual PWM divider is the register's frequency divider
103 * field minus 1, we need to decrement to get the correct value to
104 * write to the register.
105 */
106 if (rate > 0)
107 rate--;
108
109 /*
110 * Make sure that the rate will fit in the register's frequency
111 * divider field.
112 */
113 if (rate >> PWM_SCALE_WIDTH)
114 return -EINVAL;
115
116 val |= rate << PWM_SCALE_SHIFT;
117
118 /*
119 * If the PWM channel is disabled, make sure to turn on the clock
120 * before writing the register. Otherwise, keep it enabled.
121 */
Boris Brezillon5c312522015-07-01 10:21:47 +0200122 if (!pwm_is_enabled(pwm)) {
Thierry Reding0134b932011-12-21 07:47:07 +0100123 err = clk_prepare_enable(pc->clk);
124 if (err < 0)
125 return err;
126 } else
127 val |= PWM_ENABLE;
128
129 pwm_writel(pc, pwm->hwpwm, val);
130
131 /*
132 * If the PWM is not enabled, turn the clock off again to save power.
133 */
Boris Brezillon5c312522015-07-01 10:21:47 +0200134 if (!pwm_is_enabled(pwm))
Thierry Reding0134b932011-12-21 07:47:07 +0100135 clk_disable_unprepare(pc->clk);
136
137 return 0;
138}
139
140static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
141{
142 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
143 int rc = 0;
144 u32 val;
145
146 rc = clk_prepare_enable(pc->clk);
147 if (rc < 0)
148 return rc;
149
150 val = pwm_readl(pc, pwm->hwpwm);
151 val |= PWM_ENABLE;
152 pwm_writel(pc, pwm->hwpwm, val);
153
154 return 0;
155}
156
157static void tegra_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
158{
159 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
160 u32 val;
161
162 val = pwm_readl(pc, pwm->hwpwm);
163 val &= ~PWM_ENABLE;
164 pwm_writel(pc, pwm->hwpwm, val);
165
166 clk_disable_unprepare(pc->clk);
167}
168
169static const struct pwm_ops tegra_pwm_ops = {
170 .config = tegra_pwm_config,
171 .enable = tegra_pwm_enable,
172 .disable = tegra_pwm_disable,
173 .owner = THIS_MODULE,
174};
175
176static int tegra_pwm_probe(struct platform_device *pdev)
177{
178 struct tegra_pwm_chip *pwm;
179 struct resource *r;
180 int ret;
181
182 pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
Jingoo Han474b6902014-04-23 18:41:10 +0900183 if (!pwm)
Thierry Reding0134b932011-12-21 07:47:07 +0100184 return -ENOMEM;
Thierry Reding0134b932011-12-21 07:47:07 +0100185
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530186 pwm->soc = of_device_get_match_data(&pdev->dev);
Thierry Reding0134b932011-12-21 07:47:07 +0100187 pwm->dev = &pdev->dev;
188
189 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding4f57f5a2016-07-11 11:27:29 +0200190 pwm->regs = devm_ioremap_resource(&pdev->dev, r);
191 if (IS_ERR(pwm->regs))
192 return PTR_ERR(pwm->regs);
Thierry Reding0134b932011-12-21 07:47:07 +0100193
194 platform_set_drvdata(pdev, pwm);
195
Axel Lin0c8f5272012-07-01 13:00:51 +0800196 pwm->clk = devm_clk_get(&pdev->dev, NULL);
Thierry Reding0134b932011-12-21 07:47:07 +0100197 if (IS_ERR(pwm->clk))
198 return PTR_ERR(pwm->clk);
199
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530200 pwm->rst = devm_reset_control_get(&pdev->dev, "pwm");
201 if (IS_ERR(pwm->rst)) {
202 ret = PTR_ERR(pwm->rst);
203 dev_err(&pdev->dev, "Reset control is not found: %d\n", ret);
204 return ret;
205 }
206
207 reset_control_deassert(pwm->rst);
208
Thierry Reding0134b932011-12-21 07:47:07 +0100209 pwm->chip.dev = &pdev->dev;
210 pwm->chip.ops = &tegra_pwm_ops;
211 pwm->chip.base = -1;
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530212 pwm->chip.npwm = pwm->soc->num_channels;
Thierry Reding0134b932011-12-21 07:47:07 +0100213
214 ret = pwmchip_add(&pwm->chip);
215 if (ret < 0) {
216 dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530217 reset_control_assert(pwm->rst);
Thierry Reding0134b932011-12-21 07:47:07 +0100218 return ret;
219 }
220
221 return 0;
222}
223
Bill Pemberton77f37912012-11-19 13:26:09 -0500224static int tegra_pwm_remove(struct platform_device *pdev)
Thierry Reding0134b932011-12-21 07:47:07 +0100225{
226 struct tegra_pwm_chip *pc = platform_get_drvdata(pdev);
Thierry Redingc009c562016-07-11 11:08:29 +0200227 unsigned int i;
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530228 int err;
Thierry Reding0134b932011-12-21 07:47:07 +0100229
230 if (WARN_ON(!pc))
231 return -ENODEV;
232
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530233 err = clk_prepare_enable(pc->clk);
234 if (err < 0)
235 return err;
236
Thierry Redingc009c562016-07-11 11:08:29 +0200237 for (i = 0; i < pc->chip.npwm; i++) {
Thierry Reding0134b932011-12-21 07:47:07 +0100238 struct pwm_device *pwm = &pc->chip.pwms[i];
239
Boris Brezillon5c312522015-07-01 10:21:47 +0200240 if (!pwm_is_enabled(pwm))
Thierry Reding0134b932011-12-21 07:47:07 +0100241 if (clk_prepare_enable(pc->clk) < 0)
242 continue;
243
244 pwm_writel(pc, i, 0);
245
246 clk_disable_unprepare(pc->clk);
247 }
248
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530249 reset_control_assert(pc->rst);
250 clk_disable_unprepare(pc->clk);
251
Axel Lin0c8f5272012-07-01 13:00:51 +0800252 return pwmchip_remove(&pc->chip);
Thierry Reding0134b932011-12-21 07:47:07 +0100253}
254
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530255static const struct tegra_pwm_soc tegra20_pwm_soc = {
256 .num_channels = 4,
257};
258
259static const struct tegra_pwm_soc tegra186_pwm_soc = {
260 .num_channels = 1,
261};
262
Thierry Redingf1a88702013-04-18 10:04:14 +0200263static const struct of_device_id tegra_pwm_of_match[] = {
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530264 { .compatible = "nvidia,tegra20-pwm", .data = &tegra20_pwm_soc },
265 { .compatible = "nvidia,tegra186-pwm", .data = &tegra186_pwm_soc },
Thierry Reding140fd972011-12-21 08:04:13 +0100266 { }
267};
268
269MODULE_DEVICE_TABLE(of, tegra_pwm_of_match);
Thierry Reding140fd972011-12-21 08:04:13 +0100270
Thierry Reding0134b932011-12-21 07:47:07 +0100271static struct platform_driver tegra_pwm_driver = {
272 .driver = {
273 .name = "tegra-pwm",
Stephen Warren838bf092013-02-15 15:02:22 -0700274 .of_match_table = tegra_pwm_of_match,
Thierry Reding0134b932011-12-21 07:47:07 +0100275 },
276 .probe = tegra_pwm_probe,
Bill Pembertonfd109112012-11-19 13:21:28 -0500277 .remove = tegra_pwm_remove,
Thierry Reding0134b932011-12-21 07:47:07 +0100278};
279
280module_platform_driver(tegra_pwm_driver);
281
282MODULE_LICENSE("GPL");
283MODULE_AUTHOR("NVIDIA Corporation");
284MODULE_ALIAS("platform:tegra-pwm");