blob: 33fff388dd83c2f259808e689117d532c582aebb [file] [log] [blame]
Ben Skeggs56d237d2014-05-19 14:54:33 +10001/*
Ben Skeggs26f6d882011-07-04 16:25:18 +10002 * Copyright 2011 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
Ben Skeggs15907002018-05-08 20:39:47 +100024#include "disp.h"
25#include "atom.h"
26#include "core.h"
27#include "head.h"
28#include "wndw.h"
Lyude Paul0bc8ffe02020-01-21 15:53:46 -050029#include "handles.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100030
Ben Skeggs51beb422011-07-05 10:33:08 +100031#include <linux/dma-mapping.h>
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -040032#include <linux/hdmi.h>
Takashi Iwai742db302020-01-13 15:17:21 +010033#include <linux/component.h>
Ben Skeggs83fc0832011-07-05 13:08:40 +100034
Maxime Ripardeca22ed2020-11-18 10:47:58 +010035#include <drm/drm_atomic.h>
Ben Skeggs973f10c2016-11-04 17:20:36 +100036#include <drm/drm_atomic_helper.h>
Ben Skeggs48743222014-05-31 01:48:06 +100037#include <drm/drm_dp_helper.h>
Sam Ravnborg690ae202019-05-19 16:00:44 +020038#include <drm/drm_edid.h>
Daniel Vetterb516a9e2015-12-04 09:45:43 +010039#include <drm/drm_fb_helper.h>
Ben Skeggsad633612016-11-04 17:20:36 +100040#include <drm/drm_plane_helper.h>
Daniel Vetterfcd70cd2019-01-17 22:03:34 +010041#include <drm/drm_probe_helper.h>
Ilia Mirkin7a406f82018-09-03 20:57:36 -040042#include <drm/drm_scdc_helper.h>
Sam Ravnborg690ae202019-05-19 16:00:44 +020043#include <drm/drm_vblank.h>
Ben Skeggs26f6d882011-07-04 16:25:18 +100044
Ben Skeggs0a960992020-07-21 11:34:07 +100045#include <nvif/push507c.h>
46
Ben Skeggsfdb751e2014-08-10 04:10:23 +100047#include <nvif/class.h>
Ben Skeggs845f2722015-11-08 12:16:40 +100048#include <nvif/cl0002.h>
Ben Skeggs7568b102015-11-08 10:44:19 +100049#include <nvif/cl5070.h>
Ben Skeggs7568b102015-11-08 10:44:19 +100050#include <nvif/cl507d.h>
Ben Skeggs973f10c2016-11-04 17:20:36 +100051#include <nvif/event.h>
Ben Skeggsed3d1482020-02-17 14:58:02 +100052#include <nvif/timer.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100053
Ben Skeggs0a960992020-07-21 11:34:07 +100054#include <nvhw/class/cl507c.h>
Ben Skeggs344c2e52020-06-20 18:09:59 +100055#include <nvhw/class/cl507d.h>
56#include <nvhw/class/cl837d.h>
57#include <nvhw/class/cl887d.h>
58#include <nvhw/class/cl907d.h>
59#include <nvhw/class/cl917d.h>
Ben Skeggs0a960992020-07-21 11:34:07 +100060
Ben Skeggs4dc28132016-05-20 09:22:55 +100061#include "nouveau_drv.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100062#include "nouveau_dma.h"
63#include "nouveau_gem.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100064#include "nouveau_connector.h"
65#include "nouveau_encoder.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100066#include "nouveau_fence.h"
Ben Skeggs839ca902016-11-04 17:20:36 +100067#include "nouveau_fbcon.h"
Ben Skeggs816af2f2011-11-16 15:48:48 +100068
Ben Skeggs34508f92018-05-08 20:39:47 +100069#include <subdev/bios/dp.h>
70
Ben Skeggsb5a794b2012-10-16 14:18:32 +100071/******************************************************************************
72 * EVO channel
73 *****************************************************************************/
74
Ben Skeggsb5a794b2012-10-16 14:18:32 +100075static int
Ben Skeggsa01ca782015-08-20 14:54:15 +100076nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +100077 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +100078 struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +100079{
Ben Skeggs41a63402015-08-20 14:54:16 +100080 struct nvif_sclass *sclass;
81 int ret, i, n;
Ben Skeggs6af52892014-11-03 15:01:33 +100082
Ben Skeggsa01ca782015-08-20 14:54:15 +100083 chan->device = device;
84
Ben Skeggs41a63402015-08-20 14:54:16 +100085 ret = n = nvif_object_sclass_get(disp, &sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +100086 if (ret < 0)
87 return ret;
88
Ben Skeggs410f3ec2014-08-10 04:10:25 +100089 while (oclass[0]) {
Ben Skeggs41a63402015-08-20 14:54:16 +100090 for (i = 0; i < n; i++) {
91 if (sclass[i].oclass == oclass[0]) {
Ben Skeggs9ac596a2020-03-30 09:51:33 +100092 ret = nvif_object_ctor(disp, "kmsChan", 0,
93 oclass[0], data, size,
94 &chan->user);
Ben Skeggs6af52892014-11-03 15:01:33 +100095 if (ret == 0)
Ben Skeggs01326052017-11-01 03:56:19 +100096 nvif_object_map(&chan->user, NULL, 0);
Ben Skeggs41a63402015-08-20 14:54:16 +100097 nvif_object_sclass_put(&sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +100098 return ret;
99 }
Ben Skeggsb76f1522014-08-10 04:10:28 +1000100 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000101 oclass++;
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000102 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000103
Ben Skeggs41a63402015-08-20 14:54:16 +1000104 nvif_object_sclass_put(&sclass);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000105 return -ENOSYS;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000106}
107
108static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000109nv50_chan_destroy(struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000110{
Ben Skeggs9ac596a2020-03-30 09:51:33 +1000111 nvif_object_dtor(&chan->user);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000112}
113
114/******************************************************************************
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000115 * DMA EVO channel
116 *****************************************************************************/
117
Ben Skeggs15907002018-05-08 20:39:47 +1000118void
Ben Skeggsf5650472018-05-08 20:39:46 +1000119nv50_dmac_destroy(struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000120{
Ben Skeggs9ac596a2020-03-30 09:51:33 +1000121 nvif_object_dtor(&dmac->vram);
122 nvif_object_dtor(&dmac->sync);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000123
124 nv50_chan_destroy(&dmac->base);
125
Ben Skeggs2853ccf2020-06-20 07:52:26 +1000126 nvif_mem_dtor(&dmac->_push.mem);
127}
128
129static void
130nv50_dmac_kick(struct nvif_push *push)
131{
132 struct nv50_dmac *dmac = container_of(push, typeof(*dmac), _push);
Ben Skeggs0a960992020-07-21 11:34:07 +1000133
134 dmac->cur = push->cur - (u32 *)dmac->_push.mem.object.map.ptr;
135 if (dmac->put != dmac->cur) {
136 /* Push buffer fetches are not coherent with BAR1, we need to ensure
137 * writes have been flushed right through to VRAM before writing PUT.
138 */
139 if (dmac->push->mem.type & NVIF_MEM_VRAM) {
140 struct nvif_device *device = dmac->base.device;
141 nvif_wr32(&device->object, 0x070000, 0x00000001);
142 nvif_msec(device, 2000,
143 if (!(nvif_rd32(&device->object, 0x070000) & 0x00000002))
144 break;
145 );
146 }
147
148 NVIF_WV32(&dmac->base.user, NV507C, PUT, PTR, dmac->cur);
149 dmac->put = dmac->cur;
150 }
151
152 push->bgn = push->cur;
153}
154
155static int
156nv50_dmac_free(struct nv50_dmac *dmac)
157{
158 u32 get = NVIF_RV32(&dmac->base.user, NV507C, GET, PTR);
159 if (get > dmac->cur) /* NVIDIA stay 5 away from GET, do the same. */
160 return get - dmac->cur - 5;
161 return dmac->max - dmac->cur;
162}
163
164static int
165nv50_dmac_wind(struct nv50_dmac *dmac)
166{
167 /* Wait for GET to depart from the beginning of the push buffer to
168 * prevent writing PUT == GET, which would be ignored by HW.
169 */
170 u32 get = NVIF_RV32(&dmac->base.user, NV507C, GET, PTR);
171 if (get == 0) {
172 /* Corner-case, HW idle, but non-committed work pending. */
173 if (dmac->put == 0)
174 nv50_dmac_kick(dmac->push);
175
176 if (nvif_msec(dmac->base.device, 2000,
177 if (NVIF_TV32(&dmac->base.user, NV507C, GET, PTR, >, 0))
178 break;
179 ) < 0)
180 return -ETIMEDOUT;
181 }
182
183 PUSH_RSVD(dmac->push, PUSH_JUMP(dmac->push, 0));
184 dmac->cur = 0;
185 return 0;
Ben Skeggs2853ccf2020-06-20 07:52:26 +1000186}
187
188static int
189nv50_dmac_wait(struct nvif_push *push, u32 size)
190{
191 struct nv50_dmac *dmac = container_of(push, typeof(*dmac), _push);
Ben Skeggs0a960992020-07-21 11:34:07 +1000192 int free;
Ben Skeggs2853ccf2020-06-20 07:52:26 +1000193
Ben Skeggs0a960992020-07-21 11:34:07 +1000194 if (WARN_ON(size > dmac->max))
195 return -EINVAL;
196
197 dmac->cur = push->cur - (u32 *)dmac->_push.mem.object.map.ptr;
198 if (dmac->cur + size >= dmac->max) {
199 int ret = nv50_dmac_wind(dmac);
200 if (ret)
201 return ret;
202
203 push->cur = dmac->_push.mem.object.map.ptr;
204 push->cur = push->cur + dmac->cur;
205 nv50_dmac_kick(push);
206 }
207
208 if (nvif_msec(dmac->base.device, 2000,
209 if ((free = nv50_dmac_free(dmac)) >= size)
210 break;
211 ) < 0) {
212 WARN_ON(1);
213 return -ETIMEDOUT;
214 }
215
216 push->bgn = dmac->_push.mem.object.map.ptr;
217 push->bgn = push->bgn + dmac->cur;
218 push->cur = push->bgn;
219 push->end = push->cur + free;
Ben Skeggs2853ccf2020-06-20 07:52:26 +1000220 return 0;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000221}
222
Ben Skeggs15907002018-05-08 20:39:47 +1000223int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000224nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000225 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
Ben Skeggse225f442012-11-21 14:40:21 +1000226 struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000227{
Ben Skeggsf5650472018-05-08 20:39:46 +1000228 struct nouveau_cli *cli = (void *)device->object.client;
Ben Skeggs648d4df2014-08-10 04:10:27 +1000229 struct nv50_disp_core_channel_dma_v0 *args = data;
Ben Skeggsd00ddd92018-07-18 09:33:39 +1000230 u8 type = NVIF_MEM_COHERENT;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000231 int ret;
232
Daniel Vetter59ad1462012-12-02 14:49:44 +0100233 mutex_init(&dmac->lock);
234
Ben Skeggsd00ddd92018-07-18 09:33:39 +1000235 /* Pascal added support for 47-bit physical addresses, but some
236 * parts of EVO still only accept 40-bit PAs.
237 *
238 * To avoid issues on systems with large amounts of RAM, and on
239 * systems where an IOMMU maps pages at a high address, we need
240 * to allocate push buffers in VRAM instead.
241 *
242 * This appears to match NVIDIA's behaviour on Pascal.
243 */
244 if (device->info.family == NV_DEVICE_INFO_V0_PASCAL)
245 type |= NVIF_MEM_VRAM;
246
Ben Skeggse79c9a02020-03-30 13:56:55 +1000247 ret = nvif_mem_ctor_map(&cli->mmu, "kmsChanPush", type, 0x1000,
Ben Skeggs2853ccf2020-06-20 07:52:26 +1000248 &dmac->_push.mem);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000249 if (ret)
250 return ret;
251
Ben Skeggs2853ccf2020-06-20 07:52:26 +1000252 dmac->ptr = dmac->_push.mem.object.map.ptr;
253 dmac->_push.wait = nv50_dmac_wait;
254 dmac->_push.kick = nv50_dmac_kick;
255 dmac->push = &dmac->_push;
Ben Skeggs0a960992020-07-21 11:34:07 +1000256 dmac->push->bgn = dmac->_push.mem.object.map.ptr;
257 dmac->push->cur = dmac->push->bgn;
258 dmac->push->end = dmac->push->bgn;
259 dmac->max = 0x1000/4 - 1;
Ben Skeggsf5650472018-05-08 20:39:46 +1000260
Ben Skeggsca386aa2020-09-02 15:30:33 +1000261 /* EVO channels are affected by a HW bug where the last 12 DWORDs
262 * of the push buffer aren't able to be used safely.
263 */
264 if (disp->oclass < GV100_DISP)
265 dmac->max -= 12;
266
Ben Skeggs2853ccf2020-06-20 07:52:26 +1000267 args->pushbuf = nvif_handle(&dmac->_push.mem.object);
Ben Skeggsbf81df92015-08-20 14:54:16 +1000268
Ben Skeggsa01ca782015-08-20 14:54:15 +1000269 ret = nv50_chan_create(device, disp, oclass, head, data, size,
270 &dmac->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000271 if (ret)
272 return ret;
273
Ben Skeggsfacaed62018-05-08 20:39:48 +1000274 if (!syncbuf)
275 return 0;
276
Ben Skeggs9ac596a2020-03-30 09:51:33 +1000277 ret = nvif_object_ctor(&dmac->base.user, "kmsSyncCtxDma", NV50_DISP_HANDLE_SYNCBUF,
Lyude Paul0bc8ffe02020-01-21 15:53:46 -0500278 NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000279 &(struct nv_dma_v0) {
280 .target = NV_DMA_V0_TARGET_VRAM,
281 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000282 .start = syncbuf + 0x0000,
283 .limit = syncbuf + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000284 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000285 &dmac->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000286 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000287 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000288
Ben Skeggs9ac596a2020-03-30 09:51:33 +1000289 ret = nvif_object_ctor(&dmac->base.user, "kmsVramCtxDma", NV50_DISP_HANDLE_VRAM,
Lyude Paul0bc8ffe02020-01-21 15:53:46 -0500290 NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000291 &(struct nv_dma_v0) {
292 .target = NV_DMA_V0_TARGET_VRAM,
293 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000294 .start = 0,
Ben Skeggsf392ec42014-08-10 04:10:28 +1000295 .limit = device->info.ram_user - 1,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000296 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000297 &dmac->vram);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000298 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000299 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000300
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000301 return ret;
302}
303
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000304/******************************************************************************
Ben Skeggsd92c8ad2016-11-04 17:20:36 +1000305 * Output path helpers
Ben Skeggsa91d3222014-12-22 16:30:13 +1000306 *****************************************************************************/
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000307static void
308nv50_outp_release(struct nouveau_encoder *nv_encoder)
309{
310 struct nv50_disp *disp = nv50_disp(nv_encoder->base.base.dev);
311 struct {
312 struct nv50_disp_mthd_v1 base;
313 } args = {
314 .base.version = 1,
315 .base.method = NV50_DISP_MTHD_V1_RELEASE,
316 .base.hasht = nv_encoder->dcb->hasht,
317 .base.hashm = nv_encoder->dcb->hashm,
318 };
319
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000320 nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000321 nv_encoder->or = -1;
322 nv_encoder->link = 0;
323}
324
325static int
Ben Skeggs6f8dbcf2020-06-03 11:37:56 +1000326nv50_outp_acquire(struct nouveau_encoder *nv_encoder, bool hda)
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000327{
328 struct nouveau_drm *drm = nouveau_drm(nv_encoder->base.base.dev);
329 struct nv50_disp *disp = nv50_disp(drm->dev);
330 struct {
331 struct nv50_disp_mthd_v1 base;
332 struct nv50_disp_acquire_v0 info;
333 } args = {
334 .base.version = 1,
335 .base.method = NV50_DISP_MTHD_V1_ACQUIRE,
336 .base.hasht = nv_encoder->dcb->hasht,
337 .base.hashm = nv_encoder->dcb->hashm,
Ben Skeggs6f8dbcf2020-06-03 11:37:56 +1000338 .info.hda = hda,
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000339 };
340 int ret;
341
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000342 ret = nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000343 if (ret) {
344 NV_ERROR(drm, "error acquiring output path: %d\n", ret);
345 return ret;
346 }
347
348 nv_encoder->or = args.info.or;
349 nv_encoder->link = args.info.link;
350 return 0;
351}
352
Ben Skeggsd92c8ad2016-11-04 17:20:36 +1000353static int
354nv50_outp_atomic_check_view(struct drm_encoder *encoder,
355 struct drm_crtc_state *crtc_state,
356 struct drm_connector_state *conn_state,
357 struct drm_display_mode *native_mode)
358{
359 struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
360 struct drm_display_mode *mode = &crtc_state->mode;
361 struct drm_connector *connector = conn_state->connector;
362 struct nouveau_conn_atom *asyc = nouveau_conn_atom(conn_state);
363 struct nouveau_drm *drm = nouveau_drm(encoder->dev);
364
365 NV_ATOMIC(drm, "%s atomic_check\n", encoder->name);
366 asyc->scaler.full = false;
367 if (!native_mode)
368 return 0;
369
370 if (asyc->scaler.mode == DRM_MODE_SCALE_NONE) {
371 switch (connector->connector_type) {
372 case DRM_MODE_CONNECTOR_LVDS:
373 case DRM_MODE_CONNECTOR_eDP:
Ilia Mirkinf8d62112019-05-25 18:41:48 -0400374 /* Don't force scaler for EDID modes with
375 * same size as the native one (e.g. different
376 * refresh rate)
377 */
Ben Skeggs3d1890e2019-12-10 12:15:44 +1000378 if (mode->hdisplay == native_mode->hdisplay &&
379 mode->vdisplay == native_mode->vdisplay &&
380 mode->type & DRM_MODE_TYPE_DRIVER)
Ben Skeggsd92c8ad2016-11-04 17:20:36 +1000381 break;
382 mode = native_mode;
383 asyc->scaler.full = true;
384 break;
385 default:
386 break;
387 }
388 } else {
389 mode = native_mode;
390 }
391
392 if (!drm_mode_equal(adjusted_mode, mode)) {
393 drm_mode_copy(adjusted_mode, mode);
394 crtc_state->mode_changed = true;
395 }
396
397 return 0;
398}
399
Ben Skeggs839ca902016-11-04 17:20:36 +1000400static int
401nv50_outp_atomic_check(struct drm_encoder *encoder,
402 struct drm_crtc_state *crtc_state,
403 struct drm_connector_state *conn_state)
Ben Skeggsa91d3222014-12-22 16:30:13 +1000404{
Lyude Paulac2d9272019-11-15 16:07:19 -0500405 struct drm_connector *connector = conn_state->connector;
406 struct nouveau_connector *nv_connector = nouveau_connector(connector);
407 struct nv50_head_atom *asyh = nv50_head_atom(crtc_state);
408 int ret;
409
410 ret = nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
411 nv_connector->native_mode);
412 if (ret)
413 return ret;
414
415 if (crtc_state->mode_changed || crtc_state->connectors_changed)
416 asyh->or.bpc = connector->display_info.bpc;
417
418 return 0;
Ben Skeggsa91d3222014-12-22 16:30:13 +1000419}
420
Lyude Paul09838c42020-08-26 14:24:42 -0400421struct nouveau_connector *
422nv50_outp_get_new_connector(struct nouveau_encoder *outp,
423 struct drm_atomic_state *state)
424{
425 struct drm_connector *connector;
426 struct drm_connector_state *connector_state;
427 struct drm_encoder *encoder = to_drm_encoder(outp);
428 int i;
429
430 for_each_new_connector_in_state(state, connector, connector_state, i) {
431 if (connector_state->best_encoder == encoder)
432 return nouveau_connector(connector);
433 }
434
435 return NULL;
436}
437
438struct nouveau_connector *
439nv50_outp_get_old_connector(struct nouveau_encoder *outp,
440 struct drm_atomic_state *state)
441{
442 struct drm_connector *connector;
443 struct drm_connector_state *connector_state;
444 struct drm_encoder *encoder = to_drm_encoder(outp);
445 int i;
446
447 for_each_old_connector_in_state(state, connector, connector_state, i) {
448 if (connector_state->best_encoder == encoder)
449 return nouveau_connector(connector);
450 }
451
452 return NULL;
453}
454
Ben Skeggsa91d3222014-12-22 16:30:13 +1000455/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +1000456 * DAC
457 *****************************************************************************/
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000458static void
Lyude Paul5c6fb4b2020-11-13 19:14:10 -0500459nv50_dac_disable(struct drm_encoder *encoder, struct drm_atomic_state *state)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000460{
Ben Skeggsf20c6652016-11-04 17:20:36 +1000461 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggs0a368772018-05-08 20:39:47 +1000462 struct nv50_core *core = nv50_disp(encoder->dev)->core;
Ben Skeggs344c2e52020-06-20 18:09:59 +1000463 const u32 ctrl = NVDEF(NV507D, DAC_SET_CONTROL, OWNER, NONE);
Ben Skeggs0a368772018-05-08 20:39:47 +1000464 if (nv_encoder->crtc)
Ben Skeggs344c2e52020-06-20 18:09:59 +1000465 core->func->dac->ctrl(core, nv_encoder->or, ctrl, NULL);
Ben Skeggsf20c6652016-11-04 17:20:36 +1000466 nv_encoder->crtc = NULL;
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000467 nv50_outp_release(nv_encoder);
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000468}
469
470static void
Lyude Paul5c6fb4b2020-11-13 19:14:10 -0500471nv50_dac_enable(struct drm_encoder *encoder, struct drm_atomic_state *state)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000472{
473 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
474 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +1000475 struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
Ben Skeggs0a368772018-05-08 20:39:47 +1000476 struct nv50_core *core = nv50_disp(encoder->dev)->core;
Ben Skeggs344c2e52020-06-20 18:09:59 +1000477 u32 ctrl = 0;
478
479 switch (nv_crtc->index) {
480 case 0: ctrl |= NVDEF(NV507D, DAC_SET_CONTROL, OWNER, HEAD0); break;
481 case 1: ctrl |= NVDEF(NV507D, DAC_SET_CONTROL, OWNER, HEAD1); break;
482 case 2: ctrl |= NVDEF(NV907D, DAC_SET_CONTROL, OWNER_MASK, HEAD2); break;
483 case 3: ctrl |= NVDEF(NV907D, DAC_SET_CONTROL, OWNER_MASK, HEAD3); break;
484 default:
485 WARN_ON(1);
486 break;
487 }
488
489 ctrl |= NVDEF(NV507D, DAC_SET_CONTROL, PROTOCOL, RGB_CRT);
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000490
Ben Skeggs6f8dbcf2020-06-03 11:37:56 +1000491 nv50_outp_acquire(nv_encoder, false);
Ben Skeggs6c22ea32017-05-19 23:59:35 +1000492
Ben Skeggs344c2e52020-06-20 18:09:59 +1000493 core->func->dac->ctrl(core, nv_encoder->or, ctrl, asyh);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +1000494 asyh->or.depth = 0;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000495
496 nv_encoder->crtc = encoder->crtc;
497}
498
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +1000499static enum drm_connector_status
Ben Skeggse225f442012-11-21 14:40:21 +1000500nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +1000501{
Ben Skeggsc4abd312014-08-10 04:10:26 +1000502 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +1000503 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsc4abd312014-08-10 04:10:26 +1000504 struct {
505 struct nv50_disp_mthd_v1 base;
506 struct nv50_disp_dac_load_v0 load;
507 } args = {
508 .base.version = 1,
509 .base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
510 .base.hasht = nv_encoder->dcb->hasht,
511 .base.hashm = nv_encoder->dcb->hashm,
512 };
513 int ret;
Ben Skeggsb6819932011-07-08 11:14:50 +1000514
Ben Skeggsc4abd312014-08-10 04:10:26 +1000515 args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
516 if (args.load.data == 0)
517 args.load.data = 340;
518
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000519 ret = nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggsc4abd312014-08-10 04:10:26 +1000520 if (ret || !args.load.load)
Ben Skeggs35b21d32012-11-08 12:08:55 +1000521 return connector_status_disconnected;
Ben Skeggsb6819932011-07-08 11:14:50 +1000522
Ben Skeggs35b21d32012-11-08 12:08:55 +1000523 return connector_status_connected;
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +1000524}
525
Ben Skeggsf20c6652016-11-04 17:20:36 +1000526static const struct drm_encoder_helper_funcs
527nv50_dac_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +1000528 .atomic_check = nv50_outp_atomic_check,
Lyude Paul5c6fb4b2020-11-13 19:14:10 -0500529 .atomic_enable = nv50_dac_enable,
530 .atomic_disable = nv50_dac_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +1000531 .detect = nv50_dac_detect
532};
533
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000534static void
Ben Skeggse225f442012-11-21 14:40:21 +1000535nv50_dac_destroy(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000536{
537 drm_encoder_cleanup(encoder);
538 kfree(encoder);
539}
540
Ben Skeggsf20c6652016-11-04 17:20:36 +1000541static const struct drm_encoder_funcs
542nv50_dac_func = {
Ben Skeggse225f442012-11-21 14:40:21 +1000543 .destroy = nv50_dac_destroy,
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000544};
545
546static int
Ben Skeggse225f442012-11-21 14:40:21 +1000547nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000548{
Ben Skeggs5ed50202013-02-11 20:15:03 +1000549 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000550 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +1000551 struct nvkm_i2c_bus *bus;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000552 struct nouveau_encoder *nv_encoder;
553 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +1000554 int type = DRM_MODE_ENCODER_DAC;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000555
556 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
557 if (!nv_encoder)
558 return -ENOMEM;
559 nv_encoder->dcb = dcbe;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +1000560
561 bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
562 if (bus)
563 nv_encoder->i2c = &bus->i2c;
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000564
565 encoder = to_drm_encoder(nv_encoder);
566 encoder->possible_crtcs = dcbe->heads;
567 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +1000568 drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type,
569 "dac-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +1000570 drm_encoder_helper_add(encoder, &nv50_dac_help);
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000571
Daniel Vettercde4c442018-07-09 10:40:07 +0200572 drm_connector_attach_encoder(connector, encoder);
Ben Skeggs8eaa9662011-07-06 15:25:47 +1000573 return 0;
574}
Ben Skeggs26f6d882011-07-04 16:25:18 +1000575
Takashi Iwai742db302020-01-13 15:17:21 +0100576/*
577 * audio component binding for ELD notification
578 */
579static void
Takashi Iwai61a41092020-04-16 09:54:28 +0200580nv50_audio_component_eld_notify(struct drm_audio_component *acomp, int port,
581 int dev_id)
Takashi Iwai742db302020-01-13 15:17:21 +0100582{
583 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify)
584 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
Takashi Iwai61a41092020-04-16 09:54:28 +0200585 port, dev_id);
Takashi Iwai742db302020-01-13 15:17:21 +0100586}
587
588static int
Takashi Iwai61a41092020-04-16 09:54:28 +0200589nv50_audio_component_get_eld(struct device *kdev, int port, int dev_id,
Takashi Iwai742db302020-01-13 15:17:21 +0100590 bool *enabled, unsigned char *buf, int max_bytes)
591{
592 struct drm_device *drm_dev = dev_get_drvdata(kdev);
593 struct nouveau_drm *drm = nouveau_drm(drm_dev);
594 struct drm_encoder *encoder;
595 struct nouveau_encoder *nv_encoder;
Lyude Paul09838c42020-08-26 14:24:42 -0400596 struct drm_connector *connector;
Takashi Iwai742db302020-01-13 15:17:21 +0100597 struct nouveau_crtc *nv_crtc;
Lyude Paul09838c42020-08-26 14:24:42 -0400598 struct drm_connector_list_iter conn_iter;
Takashi Iwai742db302020-01-13 15:17:21 +0100599 int ret = 0;
600
601 *enabled = false;
Lyude Paul09838c42020-08-26 14:24:42 -0400602
Takashi Iwai742db302020-01-13 15:17:21 +0100603 drm_for_each_encoder(encoder, drm->dev) {
Lyude Paul09838c42020-08-26 14:24:42 -0400604 struct nouveau_connector *nv_connector = NULL;
605
Takashi Iwai742db302020-01-13 15:17:21 +0100606 nv_encoder = nouveau_encoder(encoder);
Lyude Paul09838c42020-08-26 14:24:42 -0400607
608 drm_connector_list_iter_begin(drm_dev, &conn_iter);
609 drm_for_each_connector_iter(connector, &conn_iter) {
610 if (connector->state->best_encoder == encoder) {
611 nv_connector = nouveau_connector(connector);
612 break;
613 }
614 }
615 drm_connector_list_iter_end(&conn_iter);
616 if (!nv_connector)
617 continue;
618
Takashi Iwai742db302020-01-13 15:17:21 +0100619 nv_crtc = nouveau_crtc(encoder->crtc);
Lyude Paul09838c42020-08-26 14:24:42 -0400620 if (!nv_crtc || nv_encoder->or != port ||
Takashi Iwai61a41092020-04-16 09:54:28 +0200621 nv_crtc->index != dev_id)
Takashi Iwai742db302020-01-13 15:17:21 +0100622 continue;
Ben Skeggs0ad679d2020-05-29 17:57:29 +1000623 *enabled = nv_encoder->audio;
Takashi Iwai742db302020-01-13 15:17:21 +0100624 if (*enabled) {
625 ret = drm_eld_size(nv_connector->base.eld);
626 memcpy(buf, nv_connector->base.eld,
627 min(max_bytes, ret));
628 }
629 break;
630 }
Lyude Paul09838c42020-08-26 14:24:42 -0400631
Takashi Iwai742db302020-01-13 15:17:21 +0100632 return ret;
633}
634
635static const struct drm_audio_component_ops nv50_audio_component_ops = {
636 .get_eld = nv50_audio_component_get_eld,
637};
638
639static int
640nv50_audio_component_bind(struct device *kdev, struct device *hda_kdev,
641 void *data)
642{
643 struct drm_device *drm_dev = dev_get_drvdata(kdev);
644 struct nouveau_drm *drm = nouveau_drm(drm_dev);
645 struct drm_audio_component *acomp = data;
646
647 if (WARN_ON(!device_link_add(hda_kdev, kdev, DL_FLAG_STATELESS)))
648 return -ENOMEM;
649
650 drm_modeset_lock_all(drm_dev);
651 acomp->ops = &nv50_audio_component_ops;
652 acomp->dev = kdev;
653 drm->audio.component = acomp;
654 drm_modeset_unlock_all(drm_dev);
655 return 0;
656}
657
658static void
659nv50_audio_component_unbind(struct device *kdev, struct device *hda_kdev,
660 void *data)
661{
662 struct drm_device *drm_dev = dev_get_drvdata(kdev);
663 struct nouveau_drm *drm = nouveau_drm(drm_dev);
664 struct drm_audio_component *acomp = data;
665
666 drm_modeset_lock_all(drm_dev);
667 drm->audio.component = NULL;
668 acomp->ops = NULL;
669 acomp->dev = NULL;
670 drm_modeset_unlock_all(drm_dev);
671}
672
673static const struct component_ops nv50_audio_component_bind_ops = {
674 .bind = nv50_audio_component_bind,
675 .unbind = nv50_audio_component_unbind,
676};
677
678static void
679nv50_audio_component_init(struct nouveau_drm *drm)
680{
681 if (!component_add(drm->dev->dev, &nv50_audio_component_bind_ops))
682 drm->audio.component_registered = true;
683}
684
685static void
686nv50_audio_component_fini(struct nouveau_drm *drm)
687{
688 if (drm->audio.component_registered) {
689 component_del(drm->dev->dev, &nv50_audio_component_bind_ops);
690 drm->audio.component_registered = false;
691 }
692}
693
Ben Skeggs26f6d882011-07-04 16:25:18 +1000694/******************************************************************************
Ben Skeggs78951d22011-11-11 18:13:13 +1000695 * Audio
696 *****************************************************************************/
697static void
Ben Skeggsf20c6652016-11-04 17:20:36 +1000698nv50_audio_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
699{
Takashi Iwai742db302020-01-13 15:17:21 +0100700 struct nouveau_drm *drm = nouveau_drm(encoder->dev);
Ben Skeggsf20c6652016-11-04 17:20:36 +1000701 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
702 struct nv50_disp *disp = nv50_disp(encoder->dev);
703 struct {
704 struct nv50_disp_mthd_v1 base;
705 struct nv50_disp_sor_hda_eld_v0 eld;
706 } args = {
707 .base.version = 1,
708 .base.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
709 .base.hasht = nv_encoder->dcb->hasht,
710 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
711 (0x0100 << nv_crtc->index),
712 };
713
Ben Skeggs72923e22020-06-17 11:08:41 +1000714 if (!nv_encoder->audio)
715 return;
716
Ben Skeggs0ad679d2020-05-29 17:57:29 +1000717 nv_encoder->audio = false;
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000718 nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Takashi Iwai742db302020-01-13 15:17:21 +0100719
Takashi Iwai61a41092020-04-16 09:54:28 +0200720 nv50_audio_component_eld_notify(drm->audio.component, nv_encoder->or,
721 nv_crtc->index);
Ben Skeggsf20c6652016-11-04 17:20:36 +1000722}
723
724static void
Lyude Paul09838c42020-08-26 14:24:42 -0400725nv50_audio_enable(struct drm_encoder *encoder, struct drm_atomic_state *state,
726 struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +1000727{
Takashi Iwai742db302020-01-13 15:17:21 +0100728 struct nouveau_drm *drm = nouveau_drm(encoder->dev);
Ben Skeggs78951d22011-11-11 18:13:13 +1000729 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggscc2a9072014-09-15 21:29:05 +1000730 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs78951d22011-11-11 18:13:13 +1000731 struct nouveau_connector *nv_connector;
Ben Skeggse225f442012-11-21 14:40:21 +1000732 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsd889c522014-09-15 21:11:51 +1000733 struct __packed {
734 struct {
735 struct nv50_disp_mthd_v1 mthd;
736 struct nv50_disp_sor_hda_eld_v0 eld;
737 } base;
Ben Skeggs120b0c32014-08-10 04:10:26 +1000738 u8 data[sizeof(nv_connector->base.eld)];
739 } args = {
Ben Skeggsd889c522014-09-15 21:11:51 +1000740 .base.mthd.version = 1,
741 .base.mthd.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
742 .base.mthd.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +1000743 .base.mthd.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
744 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +1000745 };
Ben Skeggs78951d22011-11-11 18:13:13 +1000746
Lyude Paul09838c42020-08-26 14:24:42 -0400747 nv_connector = nv50_outp_get_new_connector(nv_encoder, state);
Ben Skeggs78951d22011-11-11 18:13:13 +1000748 if (!drm_detect_monitor_audio(nv_connector->edid))
749 return;
750
Ben Skeggs120b0c32014-08-10 04:10:26 +1000751 memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +1000752
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000753 nvif_mthd(&disp->disp->object, 0, &args,
Jani Nikula938fd8a2014-10-28 16:20:48 +0200754 sizeof(args.base) + drm_eld_size(args.data));
Ben Skeggs0ad679d2020-05-29 17:57:29 +1000755 nv_encoder->audio = true;
Takashi Iwai742db302020-01-13 15:17:21 +0100756
Takashi Iwai61a41092020-04-16 09:54:28 +0200757 nv50_audio_component_eld_notify(drm->audio.component, nv_encoder->or,
758 nv_crtc->index);
Ben Skeggs78951d22011-11-11 18:13:13 +1000759}
760
Ben Skeggsf20c6652016-11-04 17:20:36 +1000761/******************************************************************************
762 * HDMI
763 *****************************************************************************/
Ben Skeggs78951d22011-11-11 18:13:13 +1000764static void
Ben Skeggsf20c6652016-11-04 17:20:36 +1000765nv50_hdmi_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +1000766{
767 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +1000768 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs120b0c32014-08-10 04:10:26 +1000769 struct {
770 struct nv50_disp_mthd_v1 base;
Ben Skeggsf20c6652016-11-04 17:20:36 +1000771 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
Ben Skeggs120b0c32014-08-10 04:10:26 +1000772 } args = {
773 .base.version = 1,
Ben Skeggsf20c6652016-11-04 17:20:36 +1000774 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
775 .base.hasht = nv_encoder->dcb->hasht,
776 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
777 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +1000778 };
Ben Skeggs78951d22011-11-11 18:13:13 +1000779
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000780 nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +1000781}
782
Ben Skeggs78951d22011-11-11 18:13:13 +1000783static void
Lyude Paul09838c42020-08-26 14:24:42 -0400784nv50_hdmi_enable(struct drm_encoder *encoder, struct drm_atomic_state *state,
785 struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +1000786{
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400787 struct nouveau_drm *drm = nouveau_drm(encoder->dev);
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000788 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
789 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggse225f442012-11-21 14:40:21 +1000790 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +1000791 struct {
792 struct nv50_disp_mthd_v1 base;
793 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400794 u8 infoframes[2 * 17]; /* two frames, up to 17 bytes each */
Ben Skeggse00f2232014-08-10 04:10:26 +1000795 } args = {
796 .base.version = 1,
797 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
798 .base.hasht = nv_encoder->dcb->hasht,
799 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
800 (0x0100 << nv_crtc->index),
801 .pwr.state = 1,
802 .pwr.rekey = 56, /* binary driver, and tegra, constant */
803 };
804 struct nouveau_connector *nv_connector;
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400805 struct drm_hdmi_info *hdmi;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000806 u32 max_ac_packet;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400807 union hdmi_infoframe avi_frame;
808 union hdmi_infoframe vendor_frame;
Ville Syrjälä13d0add2019-01-08 19:28:25 +0200809 bool high_tmds_clock_ratio = false, scrambling = false;
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400810 u8 config;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400811 int ret;
812 int size;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000813
Lyude Paul09838c42020-08-26 14:24:42 -0400814 nv_connector = nv50_outp_get_new_connector(nv_encoder, state);
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000815 if (!drm_detect_hdmi_monitor(nv_connector->edid))
816 return;
817
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400818 hdmi = &nv_connector->base.display_info.hdmi;
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400819
Ville Syrjälä13d0add2019-01-08 19:28:25 +0200820 ret = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame.avi,
821 &nv_connector->base, mode);
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400822 if (!ret) {
823 /* We have an AVI InfoFrame, populate it to the display */
824 args.pwr.avi_infoframe_length
825 = hdmi_infoframe_pack(&avi_frame, args.infoframes, 17);
826 }
827
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200828 ret = drm_hdmi_vendor_infoframe_from_display_mode(&vendor_frame.vendor.hdmi,
829 &nv_connector->base, mode);
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400830 if (!ret) {
831 /* We have a Vendor InfoFrame, populate it to the display */
832 args.pwr.vendor_infoframe_length
833 = hdmi_infoframe_pack(&vendor_frame,
834 args.infoframes
835 + args.pwr.avi_infoframe_length,
836 17);
837 }
838
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000839 max_ac_packet = mode->htotal - mode->hdisplay;
Ben Skeggse00f2232014-08-10 04:10:26 +1000840 max_ac_packet -= args.pwr.rekey;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000841 max_ac_packet -= 18; /* constant from tegra */
Ben Skeggse00f2232014-08-10 04:10:26 +1000842 args.pwr.max_ac_packet = max_ac_packet / 32;
Ben Skeggs64d9cc02011-11-11 19:51:20 +1000843
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400844 if (hdmi->scdc.scrambling.supported) {
845 high_tmds_clock_ratio = mode->clock > 340000;
846 scrambling = high_tmds_clock_ratio ||
847 hdmi->scdc.scrambling.low_rates;
848 }
849
850 args.pwr.scdc =
851 NV50_DISP_SOR_HDMI_PWR_V0_SCDC_SCRAMBLE * scrambling |
852 NV50_DISP_SOR_HDMI_PWR_V0_SCDC_DIV_BY_4 * high_tmds_clock_ratio;
853
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -0400854 size = sizeof(args.base)
855 + sizeof(args.pwr)
856 + args.pwr.avi_infoframe_length
857 + args.pwr.vendor_infoframe_length;
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000858 nvif_mthd(&disp->disp->object, 0, &args, size);
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400859
Lyude Paul09838c42020-08-26 14:24:42 -0400860 nv50_audio_enable(encoder, state, mode);
Ilia Mirkin7a406f82018-09-03 20:57:36 -0400861
862 /* If SCDC is supported by the downstream monitor, update
863 * divider / scrambling settings to what we programmed above.
864 */
865 if (!hdmi->scdc.scrambling.supported)
866 return;
867
868 ret = drm_scdc_readb(nv_encoder->i2c, SCDC_TMDS_CONFIG, &config);
869 if (ret < 0) {
870 NV_ERROR(drm, "Failure to read SCDC_TMDS_CONFIG: %d\n", ret);
871 return;
872 }
873 config &= ~(SCDC_TMDS_BIT_CLOCK_RATIO_BY_40 | SCDC_SCRAMBLING_ENABLE);
874 config |= SCDC_TMDS_BIT_CLOCK_RATIO_BY_40 * high_tmds_clock_ratio;
875 config |= SCDC_SCRAMBLING_ENABLE * scrambling;
876 ret = drm_scdc_writeb(nv_encoder->i2c, SCDC_TMDS_CONFIG, config);
877 if (ret < 0)
878 NV_ERROR(drm, "Failure to write SCDC_TMDS_CONFIG = 0x%02x: %d\n",
879 config, ret);
Ben Skeggs78951d22011-11-11 18:13:13 +1000880}
881
882/******************************************************************************
Ben Skeggs52aa30f2016-11-04 17:20:36 +1000883 * MST
884 *****************************************************************************/
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000885#define nv50_mstm(p) container_of((p), struct nv50_mstm, mgr)
886#define nv50_mstc(p) container_of((p), struct nv50_mstc, connector)
887#define nv50_msto(p) container_of((p), struct nv50_msto, encoder)
888
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000889struct nv50_mstc {
890 struct nv50_mstm *mstm;
891 struct drm_dp_mst_port *port;
892 struct drm_connector connector;
893
894 struct drm_display_mode *native;
895 struct edid *edid;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000896};
897
898struct nv50_msto {
899 struct drm_encoder encoder;
900
901 struct nv50_head *head;
902 struct nv50_mstc *mstc;
903 bool disabled;
904};
905
Lyude Paul12885ec2019-10-07 14:20:12 -0400906struct nouveau_encoder *nv50_real_outp(struct drm_encoder *encoder)
907{
908 struct nv50_msto *msto;
909
910 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST)
911 return nouveau_encoder(encoder);
912
913 msto = nv50_msto(encoder);
914 if (!msto->mstc)
915 return NULL;
916 return msto->mstc->mstm->outp;
917}
918
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000919static struct drm_dp_payload *
920nv50_msto_payload(struct nv50_msto *msto)
921{
922 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
923 struct nv50_mstc *mstc = msto->mstc;
924 struct nv50_mstm *mstm = mstc->mstm;
925 int vcpi = mstc->port->vcpi.vcpi, i;
926
Lyude Paul7aa275c2019-01-10 19:53:39 -0500927 WARN_ON(!mutex_is_locked(&mstm->mgr.payload_lock));
928
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000929 NV_ATOMIC(drm, "%s: vcpi %d\n", msto->encoder.name, vcpi);
930 for (i = 0; i < mstm->mgr.max_payloads; i++) {
931 struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
932 NV_ATOMIC(drm, "%s: %d: vcpi %d start 0x%02x slots 0x%02x\n",
933 mstm->outp->base.base.name, i, payload->vcpi,
934 payload->start_slot, payload->num_slots);
935 }
936
937 for (i = 0; i < mstm->mgr.max_payloads; i++) {
938 struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
939 if (payload->vcpi == vcpi)
940 return payload;
941 }
942
943 return NULL;
944}
945
946static void
947nv50_msto_cleanup(struct nv50_msto *msto)
948{
949 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
950 struct nv50_mstc *mstc = msto->mstc;
951 struct nv50_mstm *mstm = mstc->mstm;
952
Lyude Paul5e292e72019-01-10 19:53:36 -0500953 if (!msto->disabled)
954 return;
955
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000956 NV_ATOMIC(drm, "%s: msto cleanup\n", msto->encoder.name);
Lyude Paul5e292e72019-01-10 19:53:36 -0500957
Lyude Pauld79a3c52019-01-10 19:53:38 -0500958 drm_dp_mst_deallocate_vcpi(&mstm->mgr, mstc->port);
Lyude Paul5e292e72019-01-10 19:53:36 -0500959
960 msto->mstc = NULL;
Lyude Paul5e292e72019-01-10 19:53:36 -0500961 msto->disabled = false;
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000962}
963
964static void
965nv50_msto_prepare(struct nv50_msto *msto)
966{
967 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
968 struct nv50_mstc *mstc = msto->mstc;
969 struct nv50_mstm *mstm = mstc->mstm;
970 struct {
971 struct nv50_disp_mthd_v1 base;
972 struct nv50_disp_sor_dp_mst_vcpi_v0 vcpi;
973 } args = {
974 .base.version = 1,
975 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_VCPI,
976 .base.hasht = mstm->outp->dcb->hasht,
977 .base.hashm = (0xf0ff & mstm->outp->dcb->hashm) |
978 (0x0100 << msto->head->base.index),
979 };
980
Lyude Paul7aa275c2019-01-10 19:53:39 -0500981 mutex_lock(&mstm->mgr.payload_lock);
982
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000983 NV_ATOMIC(drm, "%s: msto prepare\n", msto->encoder.name);
Lyude Pauld79a3c52019-01-10 19:53:38 -0500984 if (mstc->port->vcpi.vcpi > 0) {
Ben Skeggsf479c0b2016-11-04 17:20:36 +1000985 struct drm_dp_payload *payload = nv50_msto_payload(msto);
986 if (payload) {
987 args.vcpi.start_slot = payload->start_slot;
988 args.vcpi.num_slots = payload->num_slots;
989 args.vcpi.pbn = mstc->port->vcpi.pbn;
990 args.vcpi.aligned_pbn = mstc->port->vcpi.aligned_pbn;
991 }
992 }
993
994 NV_ATOMIC(drm, "%s: %s: %02x %02x %04x %04x\n",
995 msto->encoder.name, msto->head->base.base.name,
996 args.vcpi.start_slot, args.vcpi.num_slots,
997 args.vcpi.pbn, args.vcpi.aligned_pbn);
Lyude Paul7aa275c2019-01-10 19:53:39 -0500998
Ben Skeggs0d4a2c52018-05-08 20:39:47 +1000999 nvif_mthd(&drm->display->disp.object, 0, &args, sizeof(args));
Lyude Paul7aa275c2019-01-10 19:53:39 -05001000 mutex_unlock(&mstm->mgr.payload_lock);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001001}
1002
1003static int
1004nv50_msto_atomic_check(struct drm_encoder *encoder,
1005 struct drm_crtc_state *crtc_state,
1006 struct drm_connector_state *conn_state)
1007{
Lyude Paul232c9ee2019-01-10 19:53:43 -05001008 struct drm_atomic_state *state = crtc_state->state;
1009 struct drm_connector *connector = conn_state->connector;
1010 struct nv50_mstc *mstc = nv50_mstc(connector);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001011 struct nv50_mstm *mstm = mstc->mstm;
Lyude Paul88ec89a2019-02-01 19:20:04 -05001012 struct nv50_head_atom *asyh = nv50_head_atom(crtc_state);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001013 int slots;
Lyude Paul310d3572019-11-15 16:07:18 -05001014 int ret;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001015
Lyude Paul310d3572019-11-15 16:07:18 -05001016 ret = nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
1017 mstc->native);
1018 if (ret)
1019 return ret;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001020
Lyude Paul310d3572019-11-15 16:07:18 -05001021 if (!crtc_state->mode_changed && !crtc_state->connectors_changed)
1022 return 0;
Lyude Pauldb1231dd2019-08-08 20:53:05 -04001023
Lyude Paul310d3572019-11-15 16:07:18 -05001024 /*
1025 * When restoring duplicated states, we need to make sure that the bw
1026 * remains the same and avoid recalculating it, as the connector's bpc
1027 * may have changed after the state was duplicated
1028 */
1029 if (!state->duplicated) {
Lyude Paul310d3572019-11-15 16:07:18 -05001030 const int clock = crtc_state->adjusted_mode.clock;
Lyude Paul88ec89a2019-02-01 19:20:04 -05001031
Lyude Paulbbdf6a52020-05-11 18:41:26 -04001032 asyh->or.bpc = connector->display_info.bpc;
1033 asyh->dp.pbn = drm_dp_calc_pbn_mode(clock, asyh->or.bpc * 3,
1034 false);
Lyude Paul232c9ee2019-01-10 19:53:43 -05001035 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001036
Lyude Paul310d3572019-11-15 16:07:18 -05001037 slots = drm_dp_atomic_find_vcpi_slots(state, &mstm->mgr, mstc->port,
Mikita Lipski1c6c1cb2019-11-14 16:24:29 -05001038 asyh->dp.pbn, 0);
Lyude Paul310d3572019-11-15 16:07:18 -05001039 if (slots < 0)
1040 return slots;
1041
1042 asyh->dp.tu = slots;
1043
1044 return 0;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001045}
1046
Lyude Paulac2d9272019-11-15 16:07:19 -05001047static u8
1048nv50_dp_bpc_to_depth(unsigned int bpc)
1049{
1050 switch (bpc) {
Ben Skeggs344c2e52020-06-20 18:09:59 +10001051 case 6: return NV837D_SOR_SET_CONTROL_PIXEL_DEPTH_BPP_18_444;
1052 case 8: return NV837D_SOR_SET_CONTROL_PIXEL_DEPTH_BPP_24_444;
Gustavo A. R. Silvaf6e73932020-07-07 12:36:28 -05001053 case 10:
Ben Skeggs344c2e52020-06-20 18:09:59 +10001054 default: return NV837D_SOR_SET_CONTROL_PIXEL_DEPTH_BPP_30_444;
Lyude Paulac2d9272019-11-15 16:07:19 -05001055 }
1056}
1057
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001058static void
Lyude Paul5c6fb4b2020-11-13 19:14:10 -05001059nv50_msto_enable(struct drm_encoder *encoder, struct drm_atomic_state *state)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001060{
1061 struct nv50_head *head = nv50_head(encoder->crtc);
Lyude Paul88ec89a2019-02-01 19:20:04 -05001062 struct nv50_head_atom *armh = nv50_head_atom(head->base.base.state);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001063 struct nv50_msto *msto = nv50_msto(encoder);
1064 struct nv50_mstc *mstc = NULL;
1065 struct nv50_mstm *mstm = NULL;
1066 struct drm_connector *connector;
Gustavo Padovan875dd622017-05-11 16:10:46 -03001067 struct drm_connector_list_iter conn_iter;
Lyude Paulac2d9272019-11-15 16:07:19 -05001068 u8 proto;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001069 bool r;
1070
Gustavo Padovan875dd622017-05-11 16:10:46 -03001071 drm_connector_list_iter_begin(encoder->dev, &conn_iter);
1072 drm_for_each_connector_iter(connector, &conn_iter) {
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001073 if (connector->state->best_encoder == &msto->encoder) {
1074 mstc = nv50_mstc(connector);
1075 mstm = mstc->mstm;
1076 break;
1077 }
1078 }
Gustavo Padovan875dd622017-05-11 16:10:46 -03001079 drm_connector_list_iter_end(&conn_iter);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001080
1081 if (WARN_ON(!mstc))
1082 return;
1083
Lyude Paul88ec89a2019-02-01 19:20:04 -05001084 r = drm_dp_mst_allocate_vcpi(&mstm->mgr, mstc->port, armh->dp.pbn,
1085 armh->dp.tu);
Lyude Paulb513a182019-01-28 16:03:50 -05001086 if (!r)
1087 DRM_DEBUG_KMS("Failed to allocate VCPI\n");
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001088
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001089 if (!mstm->links++)
Ben Skeggs6f8dbcf2020-06-03 11:37:56 +10001090 nv50_outp_acquire(mstm->outp, false /*XXX: MST audio.*/);
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001091
1092 if (mstm->outp->link & 1)
Ben Skeggs344c2e52020-06-20 18:09:59 +10001093 proto = NV917D_SOR_SET_CONTROL_PROTOCOL_DP_A;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001094 else
Ben Skeggs344c2e52020-06-20 18:09:59 +10001095 proto = NV917D_SOR_SET_CONTROL_PROTOCOL_DP_B;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001096
Lyude Paulac2d9272019-11-15 16:07:19 -05001097 mstm->outp->update(mstm->outp, head->base.index, armh, proto,
1098 nv50_dp_bpc_to_depth(armh->or.bpc));
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001099
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001100 msto->mstc = mstc;
1101 mstm->modified = true;
1102}
1103
1104static void
Lyude Paul5c6fb4b2020-11-13 19:14:10 -05001105nv50_msto_disable(struct drm_encoder *encoder, struct drm_atomic_state *state)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001106{
1107 struct nv50_msto *msto = nv50_msto(encoder);
1108 struct nv50_mstc *mstc = msto->mstc;
1109 struct nv50_mstm *mstm = mstc->mstm;
1110
Lyude Pauld79a3c52019-01-10 19:53:38 -05001111 drm_dp_mst_reset_vcpi_slots(&mstm->mgr, mstc->port);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001112
1113 mstm->outp->update(mstm->outp, msto->head->base.index, NULL, 0, 0);
1114 mstm->modified = true;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001115 if (!--mstm->links)
1116 mstm->disabled = true;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001117 msto->disabled = true;
1118}
1119
1120static const struct drm_encoder_helper_funcs
1121nv50_msto_help = {
Lyude Paul5c6fb4b2020-11-13 19:14:10 -05001122 .atomic_disable = nv50_msto_disable,
1123 .atomic_enable = nv50_msto_enable,
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001124 .atomic_check = nv50_msto_atomic_check,
1125};
1126
1127static void
1128nv50_msto_destroy(struct drm_encoder *encoder)
1129{
1130 struct nv50_msto *msto = nv50_msto(encoder);
1131 drm_encoder_cleanup(&msto->encoder);
1132 kfree(msto);
1133}
1134
1135static const struct drm_encoder_funcs
1136nv50_msto = {
1137 .destroy = nv50_msto_destroy,
1138};
1139
Lyude Paul5ff0cb12019-09-13 18:03:52 -04001140static struct nv50_msto *
1141nv50_msto_new(struct drm_device *dev, struct nv50_head *head, int id)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001142{
1143 struct nv50_msto *msto;
1144 int ret;
1145
Lyude Paul5ff0cb12019-09-13 18:03:52 -04001146 msto = kzalloc(sizeof(*msto), GFP_KERNEL);
1147 if (!msto)
1148 return ERR_PTR(-ENOMEM);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001149
1150 ret = drm_encoder_init(dev, &msto->encoder, &nv50_msto,
Lyude Paul5ff0cb12019-09-13 18:03:52 -04001151 DRM_MODE_ENCODER_DPMST, "mst-%d", id);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001152 if (ret) {
Lyude Paul5ff0cb12019-09-13 18:03:52 -04001153 kfree(msto);
1154 return ERR_PTR(ret);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001155 }
1156
1157 drm_encoder_helper_add(&msto->encoder, &nv50_msto_help);
Lyude Paul5ff0cb12019-09-13 18:03:52 -04001158 msto->encoder.possible_crtcs = drm_crtc_mask(&head->base.base);
1159 msto->head = head;
1160 return msto;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001161}
1162
1163static struct drm_encoder *
1164nv50_mstc_atomic_best_encoder(struct drm_connector *connector,
Maxime Ripardeca22ed2020-11-18 10:47:58 +01001165 struct drm_atomic_state *state)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001166{
Maxime Ripardeca22ed2020-11-18 10:47:58 +01001167 struct drm_connector_state *connector_state = drm_atomic_get_new_connector_state(state,
1168 connector);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001169 struct nv50_mstc *mstc = nv50_mstc(connector);
Lyude Paul5ff0cb12019-09-13 18:03:52 -04001170 struct drm_crtc *crtc = connector_state->crtc;
Lyude Paul7b0f61e2018-10-08 19:24:31 -04001171
Lyude Paul5ff0cb12019-09-13 18:03:52 -04001172 if (!(mstc->mstm->outp->dcb->heads & drm_crtc_mask(crtc)))
1173 return NULL;
1174
1175 return &nv50_head(crtc)->msto->encoder;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001176}
1177
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001178static enum drm_mode_status
1179nv50_mstc_mode_valid(struct drm_connector *connector,
1180 struct drm_display_mode *mode)
1181{
Lyude Pauld6a9efe2020-05-11 18:41:27 -04001182 struct nv50_mstc *mstc = nv50_mstc(connector);
1183 struct nouveau_encoder *outp = mstc->mstm->outp;
1184
1185 /* TODO: calculate the PBN from the dotclock and validate against the
1186 * MSTB's max possible PBN
1187 */
1188
1189 return nv50_dp_mode_valid(connector, outp, mode, NULL);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001190}
1191
1192static int
1193nv50_mstc_get_modes(struct drm_connector *connector)
1194{
1195 struct nv50_mstc *mstc = nv50_mstc(connector);
1196 int ret = 0;
1197
1198 mstc->edid = drm_dp_mst_get_edid(&mstc->connector, mstc->port->mgr, mstc->port);
Daniel Vetterc555f022018-07-09 10:40:06 +02001199 drm_connector_update_edid_property(&mstc->connector, mstc->edid);
Jani Nikulad471ed02017-11-01 16:21:02 +02001200 if (mstc->edid)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001201 ret = drm_add_edid_modes(&mstc->connector, mstc->edid);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001202
Lyude Paulbbdf6a52020-05-11 18:41:26 -04001203 /*
1204 * XXX: Since we don't use HDR in userspace quite yet, limit the bpc
1205 * to 8 to save bandwidth on the topology. In the future, we'll want
1206 * to properly fix this by dynamically selecting the highest possible
1207 * bpc that would fit in the topology
1208 */
1209 if (connector->display_info.bpc)
1210 connector->display_info.bpc =
1211 clamp(connector->display_info.bpc, 6U, 8U);
1212 else
1213 connector->display_info.bpc = 8;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001214
1215 if (mstc->native)
1216 drm_mode_destroy(mstc->connector.dev, mstc->native);
1217 mstc->native = nouveau_conn_native_mode(&mstc->connector);
1218 return ret;
1219}
1220
Lyude Paul232c9ee2019-01-10 19:53:43 -05001221static int
1222nv50_mstc_atomic_check(struct drm_connector *connector,
Sean Paul6f3b6272019-06-11 12:08:18 -04001223 struct drm_atomic_state *state)
Lyude Paul232c9ee2019-01-10 19:53:43 -05001224{
Lyude Paul232c9ee2019-01-10 19:53:43 -05001225 struct nv50_mstc *mstc = nv50_mstc(connector);
1226 struct drm_dp_mst_topology_mgr *mgr = &mstc->mstm->mgr;
Sean Paul6f3b6272019-06-11 12:08:18 -04001227 struct drm_connector_state *new_conn_state =
1228 drm_atomic_get_new_connector_state(state, connector);
Lyude Paul232c9ee2019-01-10 19:53:43 -05001229 struct drm_connector_state *old_conn_state =
1230 drm_atomic_get_old_connector_state(state, connector);
1231 struct drm_crtc_state *crtc_state;
1232 struct drm_crtc *new_crtc = new_conn_state->crtc;
1233
1234 if (!old_conn_state->crtc)
1235 return 0;
1236
1237 /* We only want to free VCPI if this state disables the CRTC on this
1238 * connector
1239 */
1240 if (new_crtc) {
1241 crtc_state = drm_atomic_get_new_crtc_state(state, new_crtc);
1242
1243 if (!crtc_state ||
1244 !drm_atomic_crtc_needs_modeset(crtc_state) ||
1245 crtc_state->enable)
1246 return 0;
1247 }
1248
1249 return drm_dp_atomic_release_vcpi_slots(state, mgr, mstc->port);
1250}
1251
Lyude Paul3f9b3f02019-06-17 17:59:29 -04001252static int
1253nv50_mstc_detect(struct drm_connector *connector,
1254 struct drm_modeset_acquire_ctx *ctx, bool force)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001255{
1256 struct nv50_mstc *mstc = nv50_mstc(connector);
Lyude Paule46368c2018-09-14 16:44:03 -04001257 int ret;
1258
Lyude Pauld79a3c52019-01-10 19:53:38 -05001259 if (drm_connector_is_unregistered(connector))
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001260 return connector_status_disconnected;
Lyude Paule46368c2018-09-14 16:44:03 -04001261
1262 ret = pm_runtime_get_sync(connector->dev->dev);
Dinghao Liudc455f42020-05-20 18:47:48 +08001263 if (ret < 0 && ret != -EACCES) {
1264 pm_runtime_put_autosuspend(connector->dev->dev);
Lyude Paule46368c2018-09-14 16:44:03 -04001265 return connector_status_disconnected;
Dinghao Liudc455f42020-05-20 18:47:48 +08001266 }
Lyude Paule46368c2018-09-14 16:44:03 -04001267
Lyude Paul3f9b3f02019-06-17 17:59:29 -04001268 ret = drm_dp_mst_detect_port(connector, ctx, mstc->port->mgr,
1269 mstc->port);
Lyude Paul409d38132020-08-26 14:24:50 -04001270 if (ret != connector_status_connected)
1271 goto out;
Lyude Paule46368c2018-09-14 16:44:03 -04001272
Lyude Paul409d38132020-08-26 14:24:50 -04001273out:
Lyude Paule46368c2018-09-14 16:44:03 -04001274 pm_runtime_mark_last_busy(connector->dev->dev);
1275 pm_runtime_put_autosuspend(connector->dev->dev);
Lyude Paul3f9b3f02019-06-17 17:59:29 -04001276 return ret;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001277}
1278
Lyude Paul3f9b3f02019-06-17 17:59:29 -04001279static const struct drm_connector_helper_funcs
1280nv50_mstc_help = {
1281 .get_modes = nv50_mstc_get_modes,
1282 .mode_valid = nv50_mstc_mode_valid,
Lyude Paul3f9b3f02019-06-17 17:59:29 -04001283 .atomic_best_encoder = nv50_mstc_atomic_best_encoder,
1284 .atomic_check = nv50_mstc_atomic_check,
1285 .detect_ctx = nv50_mstc_detect,
1286};
1287
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001288static void
1289nv50_mstc_destroy(struct drm_connector *connector)
1290{
1291 struct nv50_mstc *mstc = nv50_mstc(connector);
Lyude Paul81640f02019-01-10 19:53:37 -05001292
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001293 drm_connector_cleanup(&mstc->connector);
Lyude Pauld79a3c52019-01-10 19:53:38 -05001294 drm_dp_mst_put_port_malloc(mstc->port);
Lyude Paul81640f02019-01-10 19:53:37 -05001295
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001296 kfree(mstc);
1297}
1298
1299static const struct drm_connector_funcs
1300nv50_mstc = {
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001301 .reset = nouveau_conn_reset,
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001302 .fill_modes = drm_helper_probe_single_connector_modes,
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001303 .destroy = nv50_mstc_destroy,
1304 .atomic_duplicate_state = nouveau_conn_atomic_duplicate_state,
1305 .atomic_destroy_state = nouveau_conn_atomic_destroy_state,
1306 .atomic_set_property = nouveau_conn_atomic_set_property,
1307 .atomic_get_property = nouveau_conn_atomic_get_property,
1308};
1309
1310static int
1311nv50_mstc_new(struct nv50_mstm *mstm, struct drm_dp_mst_port *port,
1312 const char *path, struct nv50_mstc **pmstc)
1313{
1314 struct drm_device *dev = mstm->outp->base.base.dev;
Lyude Paul5ff0cb12019-09-13 18:03:52 -04001315 struct drm_crtc *crtc;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001316 struct nv50_mstc *mstc;
Lyude Paul5ff0cb12019-09-13 18:03:52 -04001317 int ret;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001318
1319 if (!(mstc = *pmstc = kzalloc(sizeof(*mstc), GFP_KERNEL)))
1320 return -ENOMEM;
1321 mstc->mstm = mstm;
1322 mstc->port = port;
1323
1324 ret = drm_connector_init(dev, &mstc->connector, &nv50_mstc,
1325 DRM_MODE_CONNECTOR_DisplayPort);
1326 if (ret) {
1327 kfree(*pmstc);
1328 *pmstc = NULL;
1329 return ret;
1330 }
1331
1332 drm_connector_helper_add(&mstc->connector, &nv50_mstc_help);
1333
1334 mstc->connector.funcs->reset(&mstc->connector);
1335 nouveau_conn_attach_properties(&mstc->connector);
1336
Lyude Paul5ff0cb12019-09-13 18:03:52 -04001337 drm_for_each_crtc(crtc, dev) {
1338 if (!(mstm->outp->dcb->heads & drm_crtc_mask(crtc)))
1339 continue;
1340
1341 drm_connector_attach_encoder(&mstc->connector,
1342 &nv50_head(crtc)->msto->encoder);
1343 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001344
1345 drm_object_attach_property(&mstc->connector.base, dev->mode_config.path_property, 0);
1346 drm_object_attach_property(&mstc->connector.base, dev->mode_config.tile_property, 0);
Daniel Vetter97e14fb2018-07-09 10:40:08 +02001347 drm_connector_set_path_property(&mstc->connector, path);
Lyude Paul81640f02019-01-10 19:53:37 -05001348 drm_dp_mst_get_port_malloc(port);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001349 return 0;
1350}
1351
1352static void
1353nv50_mstm_cleanup(struct nv50_mstm *mstm)
1354{
1355 struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
1356 struct drm_encoder *encoder;
1357 int ret;
1358
1359 NV_ATOMIC(drm, "%s: mstm cleanup\n", mstm->outp->base.base.name);
1360 ret = drm_dp_check_act_status(&mstm->mgr);
1361
1362 ret = drm_dp_update_payload_part2(&mstm->mgr);
1363
1364 drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
1365 if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
1366 struct nv50_msto *msto = nv50_msto(encoder);
1367 struct nv50_mstc *mstc = msto->mstc;
1368 if (mstc && mstc->mstm == mstm)
1369 nv50_msto_cleanup(msto);
1370 }
1371 }
1372
1373 mstm->modified = false;
1374}
1375
1376static void
1377nv50_mstm_prepare(struct nv50_mstm *mstm)
1378{
1379 struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
1380 struct drm_encoder *encoder;
1381 int ret;
1382
1383 NV_ATOMIC(drm, "%s: mstm prepare\n", mstm->outp->base.base.name);
1384 ret = drm_dp_update_payload_part1(&mstm->mgr);
1385
1386 drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
1387 if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
1388 struct nv50_msto *msto = nv50_msto(encoder);
1389 struct nv50_mstc *mstc = msto->mstc;
1390 if (mstc && mstc->mstm == mstm)
1391 nv50_msto_prepare(msto);
1392 }
1393 }
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001394
1395 if (mstm->disabled) {
1396 if (!mstm->links)
1397 nv50_outp_release(mstm->outp);
1398 mstm->disabled = false;
1399 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001400}
1401
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001402static struct drm_connector *
1403nv50_mstm_add_connector(struct drm_dp_mst_topology_mgr *mgr,
1404 struct drm_dp_mst_port *port, const char *path)
1405{
1406 struct nv50_mstm *mstm = nv50_mstm(mgr);
1407 struct nv50_mstc *mstc;
1408 int ret;
1409
1410 ret = nv50_mstc_new(mstm, port, path, &mstc);
Lyude Paul01324092019-01-10 19:53:35 -05001411 if (ret)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001412 return NULL;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001413
1414 return &mstc->connector;
1415}
1416
1417static const struct drm_dp_mst_topology_cbs
1418nv50_mstm = {
1419 .add_connector = nv50_mstm_add_connector,
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001420};
1421
Lyude Paula0922272020-08-26 14:24:44 -04001422bool
1423nv50_mstm_service(struct nouveau_drm *drm,
1424 struct nouveau_connector *nv_connector,
1425 struct nv50_mstm *mstm)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001426{
Lyude Paula0922272020-08-26 14:24:44 -04001427 struct drm_dp_aux *aux = &nv_connector->aux;
1428 bool handled = true, ret = true;
1429 int rc;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001430 u8 esi[8] = {};
1431
1432 while (handled) {
Lyude Paula0922272020-08-26 14:24:44 -04001433 rc = drm_dp_dpcd_read(aux, DP_SINK_COUNT_ESI, esi, 8);
1434 if (rc != 8) {
1435 ret = false;
1436 break;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001437 }
1438
1439 drm_dp_mst_hpd_irq(&mstm->mgr, esi, &handled);
1440 if (!handled)
1441 break;
1442
Lyude Paula0922272020-08-26 14:24:44 -04001443 rc = drm_dp_dpcd_write(aux, DP_SINK_COUNT_ESI + 1, &esi[1],
1444 3);
1445 if (rc != 3) {
1446 ret = false;
1447 break;
1448 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001449 }
Lyude Paula0922272020-08-26 14:24:44 -04001450
1451 if (!ret)
1452 NV_DEBUG(drm, "Failed to handle ESI on %s: %d\n",
1453 nv_connector->base.name, rc);
1454
1455 return ret;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001456}
1457
1458void
1459nv50_mstm_remove(struct nv50_mstm *mstm)
1460{
Lyude Paula0922272020-08-26 14:24:44 -04001461 mstm->is_mst = false;
1462 drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001463}
1464
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001465static int
Lyude Paula0922272020-08-26 14:24:44 -04001466nv50_mstm_enable(struct nv50_mstm *mstm, int state)
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001467{
1468 struct nouveau_encoder *outp = mstm->outp;
1469 struct {
1470 struct nv50_disp_mthd_v1 base;
1471 struct nv50_disp_sor_dp_mst_link_v0 mst;
1472 } args = {
1473 .base.version = 1,
1474 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_LINK,
1475 .base.hasht = outp->dcb->hasht,
1476 .base.hashm = outp->dcb->hashm,
1477 .mst.state = state,
1478 };
1479 struct nouveau_drm *drm = nouveau_drm(outp->base.base.dev);
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10001480 struct nvif_object *disp = &drm->display->disp.object;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001481
1482 return nvif_mthd(disp, 0, &args, sizeof(args));
1483}
1484
1485int
Lyude Paula0922272020-08-26 14:24:44 -04001486nv50_mstm_detect(struct nouveau_encoder *outp)
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001487{
Lyude Paula0922272020-08-26 14:24:44 -04001488 struct nv50_mstm *mstm = outp->dp.mstm;
Lyude Paulb26b4592018-08-09 18:22:05 -04001489 struct drm_dp_aux *aux;
1490 int ret;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001491
Lyude Paula0922272020-08-26 14:24:44 -04001492 if (!mstm || !mstm->can_mst)
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001493 return 0;
1494
Lyude Paulb26b4592018-08-09 18:22:05 -04001495 aux = mstm->mgr.aux;
1496
Lyude Paula0922272020-08-26 14:24:44 -04001497 /* Clear any leftover MST state we didn't set ourselves by first
1498 * disabling MST if it was already enabled
1499 */
1500 ret = drm_dp_dpcd_writeb(aux, DP_MSTM_CTRL, 0);
1501 if (ret < 0)
1502 return ret;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001503
Lyude Paula0922272020-08-26 14:24:44 -04001504 /* And start enabling */
1505 ret = nv50_mstm_enable(mstm, true);
1506 if (ret)
1507 return ret;
1508
1509 ret = drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, true);
1510 if (ret) {
1511 nv50_mstm_enable(mstm, false);
1512 return ret;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001513 }
1514
Lyude Paula0922272020-08-26 14:24:44 -04001515 mstm->is_mst = true;
1516 return 1;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001517}
1518
1519static void
Lyude Paula0922272020-08-26 14:24:44 -04001520nv50_mstm_fini(struct nouveau_encoder *outp)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001521{
Lyude Paula0922272020-08-26 14:24:44 -04001522 struct nv50_mstm *mstm = outp->dp.mstm;
1523
1524 if (!mstm)
1525 return;
1526
1527 /* Don't change the MST state of this connector until we've finished
1528 * resuming, since we can't safely grab hpd_irq_lock in our resume
1529 * path to protect mstm->is_mst without potentially deadlocking
1530 */
1531 mutex_lock(&outp->dp.hpd_irq_lock);
1532 mstm->suspended = true;
1533 mutex_unlock(&outp->dp.hpd_irq_lock);
1534
1535 if (mstm->is_mst)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001536 drm_dp_mst_topology_mgr_suspend(&mstm->mgr);
1537}
1538
1539static void
Lyude Paula0922272020-08-26 14:24:44 -04001540nv50_mstm_init(struct nouveau_encoder *outp, bool runtime)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001541{
Lyude Paula0922272020-08-26 14:24:44 -04001542 struct nv50_mstm *mstm = outp->dp.mstm;
1543 int ret = 0;
Lyude Paulb89fdf72018-11-14 20:39:51 -05001544
Lyude Paula0922272020-08-26 14:24:44 -04001545 if (!mstm)
Lyude Paulb89fdf72018-11-14 20:39:51 -05001546 return;
1547
Lyude Paula0922272020-08-26 14:24:44 -04001548 if (mstm->is_mst) {
1549 ret = drm_dp_mst_topology_mgr_resume(&mstm->mgr, !runtime);
1550 if (ret == -1)
1551 nv50_mstm_remove(mstm);
Lyude Paulb89fdf72018-11-14 20:39:51 -05001552 }
Lyude Paula0922272020-08-26 14:24:44 -04001553
1554 mutex_lock(&outp->dp.hpd_irq_lock);
1555 mstm->suspended = false;
1556 mutex_unlock(&outp->dp.hpd_irq_lock);
1557
1558 if (ret == -1)
1559 drm_kms_helper_hotplug_event(mstm->mgr.dev);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001560}
1561
1562static void
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001563nv50_mstm_del(struct nv50_mstm **pmstm)
1564{
1565 struct nv50_mstm *mstm = *pmstm;
1566 if (mstm) {
Lyude Paul24199c52018-12-11 18:56:20 -05001567 drm_dp_mst_topology_mgr_destroy(&mstm->mgr);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001568 kfree(*pmstm);
1569 *pmstm = NULL;
1570 }
1571}
1572
1573static int
1574nv50_mstm_new(struct nouveau_encoder *outp, struct drm_dp_aux *aux, int aux_max,
1575 int conn_base_id, struct nv50_mstm **pmstm)
1576{
1577 const int max_payloads = hweight8(outp->dcb->heads);
1578 struct drm_device *dev = outp->base.base.dev;
1579 struct nv50_mstm *mstm;
Lyude Paul5ff0cb12019-09-13 18:03:52 -04001580 int ret;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001581
1582 if (!(mstm = *pmstm = kzalloc(sizeof(*mstm), GFP_KERNEL)))
1583 return -ENOMEM;
1584 mstm->outp = outp;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10001585 mstm->mgr.cbs = &nv50_mstm;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001586
Dhinakaran Pandiyan7b0a89a2017-01-24 15:49:29 -08001587 ret = drm_dp_mst_topology_mgr_init(&mstm->mgr, dev, aux, aux_max,
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001588 max_payloads, conn_base_id);
1589 if (ret)
1590 return ret;
1591
1592 return 0;
1593}
1594
1595/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10001596 * SOR
1597 *****************************************************************************/
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001598static void
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001599nv50_sor_update(struct nouveau_encoder *nv_encoder, u8 head,
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001600 struct nv50_head_atom *asyh, u8 proto, u8 depth)
Ben Skeggse84a35a2014-06-05 10:59:55 +10001601{
Ben Skeggs9ca6f1e2018-05-08 20:39:47 +10001602 struct nv50_disp *disp = nv50_disp(nv_encoder->base.base.dev);
Ben Skeggs0a368772018-05-08 20:39:47 +10001603 struct nv50_core *core = disp->core;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001604
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001605 if (!asyh) {
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001606 nv_encoder->ctrl &= ~BIT(head);
Ben Skeggs344c2e52020-06-20 18:09:59 +10001607 if (NVDEF_TEST(nv_encoder->ctrl, NV507D, SOR_SET_CONTROL, OWNER, ==, NONE))
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001608 nv_encoder->ctrl = 0;
1609 } else {
Ben Skeggs344c2e52020-06-20 18:09:59 +10001610 nv_encoder->ctrl |= NVVAL(NV507D, SOR_SET_CONTROL, PROTOCOL, proto);
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001611 nv_encoder->ctrl |= BIT(head);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001612 asyh->or.depth = depth;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001613 }
1614
Ben Skeggs0a368772018-05-08 20:39:47 +10001615 core->func->sor->ctrl(core, nv_encoder->or, nv_encoder->ctrl, asyh);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001616}
1617
1618static void
Lyude Paul09838c42020-08-26 14:24:42 -04001619nv50_sor_disable(struct drm_encoder *encoder,
1620 struct drm_atomic_state *state)
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001621{
1622 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001623 struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
Lyude Paul49442452020-08-26 14:24:43 -04001624 struct nouveau_connector *nv_connector =
1625 nv50_outp_get_old_connector(nv_encoder, state);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001626
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001627 nv_encoder->crtc = NULL;
Ben Skeggse84a35a2014-06-05 10:59:55 +10001628
1629 if (nv_crtc) {
Lyude Paul49442452020-08-26 14:24:43 -04001630 struct drm_dp_aux *aux = &nv_connector->aux;
Ben Skeggs839ca902016-11-04 17:20:36 +10001631 u8 pwr;
1632
Lyude Paul49442452020-08-26 14:24:43 -04001633 if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1634 int ret = drm_dp_dpcd_readb(aux, DP_SET_POWER, &pwr);
1635
Ben Skeggs839ca902016-11-04 17:20:36 +10001636 if (ret == 0) {
1637 pwr &= ~DP_SET_POWER_MASK;
1638 pwr |= DP_SET_POWER_D3;
Lyude Paul49442452020-08-26 14:24:43 -04001639 drm_dp_dpcd_writeb(aux, DP_SET_POWER, pwr);
Ben Skeggs839ca902016-11-04 17:20:36 +10001640 }
1641 }
1642
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001643 nv_encoder->update(nv_encoder, nv_crtc->index, NULL, 0, 0);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001644 nv50_audio_disable(encoder, nv_crtc);
1645 nv50_hdmi_disable(&nv_encoder->base.base, nv_crtc);
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001646 nv50_outp_release(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001647 }
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001648}
1649
1650static void
Lyude Paul5c6fb4b2020-11-13 19:14:10 -05001651nv50_sor_enable(struct drm_encoder *encoder, struct drm_atomic_state *state)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001652{
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001653 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1654 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001655 struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
1656 struct drm_display_mode *mode = &asyh->state.adjusted_mode;
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001657 struct {
1658 struct nv50_disp_mthd_v1 base;
1659 struct nv50_disp_sor_lvds_script_v0 lvds;
1660 } lvds = {
1661 .base.version = 1,
1662 .base.method = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
1663 .base.hasht = nv_encoder->dcb->hasht,
1664 .base.hashm = nv_encoder->dcb->hashm,
1665 };
Ben Skeggse225f442012-11-21 14:40:21 +10001666 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs78951d22011-11-11 18:13:13 +10001667 struct drm_device *dev = encoder->dev;
Ben Skeggs77145f12012-07-31 16:16:21 +10001668 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001669 struct nouveau_connector *nv_connector;
Ben Skeggs77145f12012-07-31 16:16:21 +10001670 struct nvbios *bios = &drm->vbios;
Ben Skeggs6f8dbcf2020-06-03 11:37:56 +10001671 bool hda = false;
Ben Skeggs344c2e52020-06-20 18:09:59 +10001672 u8 proto = NV507D_SOR_SET_CONTROL_PROTOCOL_CUSTOM;
1673 u8 depth = NV837D_SOR_SET_CONTROL_PIXEL_DEPTH_DEFAULT;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001674
Lyude Paul09838c42020-08-26 14:24:42 -04001675 nv_connector = nv50_outp_get_new_connector(nv_encoder, state);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001676 nv_encoder->crtc = encoder->crtc;
Ben Skeggs6f8dbcf2020-06-03 11:37:56 +10001677
1678 if ((disp->disp->object.oclass == GT214_DISP ||
1679 disp->disp->object.oclass >= GF110_DISP) &&
1680 drm_detect_monitor_audio(nv_connector->edid))
1681 hda = true;
1682 nv50_outp_acquire(nv_encoder, hda);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001683
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001684 switch (nv_encoder->dcb->type) {
Ben Skeggscb75d972012-07-11 10:44:20 +10001685 case DCB_OUTPUT_TMDS:
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001686 if (nv_encoder->link & 1) {
Ben Skeggs344c2e52020-06-20 18:09:59 +10001687 proto = NV507D_SOR_SET_CONTROL_PROTOCOL_SINGLE_TMDS_A;
Hauke Mehrtens16ef53a92015-11-03 21:00:10 -05001688 /* Only enable dual-link if:
1689 * - Need to (i.e. rate > 165MHz)
1690 * - DCB says we can
1691 * - Not an HDMI monitor, since there's no dual-link
1692 * on HDMI.
1693 */
1694 if (mode->clock >= 165000 &&
1695 nv_encoder->dcb->duallink_possible &&
1696 !drm_detect_hdmi_monitor(nv_connector->edid))
Ben Skeggs344c2e52020-06-20 18:09:59 +10001697 proto = NV507D_SOR_SET_CONTROL_PROTOCOL_DUAL_TMDS;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001698 } else {
Ben Skeggs344c2e52020-06-20 18:09:59 +10001699 proto = NV507D_SOR_SET_CONTROL_PROTOCOL_SINGLE_TMDS_B;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001700 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001701
Lyude Paul09838c42020-08-26 14:24:42 -04001702 nv50_hdmi_enable(&nv_encoder->base.base, state, mode);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001703 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10001704 case DCB_OUTPUT_LVDS:
Ben Skeggs344c2e52020-06-20 18:09:59 +10001705 proto = NV507D_SOR_SET_CONTROL_PROTOCOL_LVDS_CUSTOM;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001706
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001707 if (bios->fp_no_ddc) {
1708 if (bios->fp.dual_link)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001709 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001710 if (bios->fp.if_is_24bit)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001711 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001712 } else {
Ben Skeggsbefb51e2011-11-18 10:23:59 +10001713 if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001714 if (((u8 *)nv_connector->edid)[121] == 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001715 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001716 } else
1717 if (mode->clock >= bios->fp.duallink_transition_clk) {
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001718 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001719 }
1720
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001721 if (lvds.lvds.script & 0x0100) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001722 if (bios->fp.strapless_is_24bit & 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001723 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001724 } else {
1725 if (bios->fp.strapless_is_24bit & 1)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001726 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001727 }
1728
Lyude Paulac2d9272019-11-15 16:07:19 -05001729 if (asyh->or.bpc == 8)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001730 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001731 }
Ben Skeggs4a230fa2012-11-09 11:25:37 +10001732
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10001733 nvif_mthd(&disp->disp->object, 0, &lvds, sizeof(lvds));
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001734 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10001735 case DCB_OUTPUT_DP:
Lyude Paulac2d9272019-11-15 16:07:19 -05001736 depth = nv50_dp_bpc_to_depth(asyh->or.bpc);
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001737
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001738 if (nv_encoder->link & 1)
Ben Skeggs344c2e52020-06-20 18:09:59 +10001739 proto = NV887D_SOR_SET_CONTROL_PROTOCOL_DP_A;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001740 else
Ben Skeggs344c2e52020-06-20 18:09:59 +10001741 proto = NV887D_SOR_SET_CONTROL_PROTOCOL_DP_B;
Ben Skeggsf20c6652016-11-04 17:20:36 +10001742
Lyude Paul09838c42020-08-26 14:24:42 -04001743 nv50_audio_enable(encoder, state, mode);
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001744 break;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001745 default:
Ben Skeggsaf7db032016-03-03 12:56:33 +10001746 BUG();
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001747 break;
1748 }
Ben Skeggsff8ff502011-07-08 11:53:37 +10001749
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001750 nv_encoder->update(nv_encoder, nv_crtc->index, asyh, proto, depth);
Ben Skeggs83fc0832011-07-05 13:08:40 +10001751}
1752
Ben Skeggsf20c6652016-11-04 17:20:36 +10001753static const struct drm_encoder_helper_funcs
1754nv50_sor_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10001755 .atomic_check = nv50_outp_atomic_check,
Lyude Paul09838c42020-08-26 14:24:42 -04001756 .atomic_enable = nv50_sor_enable,
1757 .atomic_disable = nv50_sor_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10001758};
1759
Ben Skeggs83fc0832011-07-05 13:08:40 +10001760static void
Ben Skeggse225f442012-11-21 14:40:21 +10001761nv50_sor_destroy(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001762{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001763 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1764 nv50_mstm_del(&nv_encoder->dp.mstm);
Ben Skeggs83fc0832011-07-05 13:08:40 +10001765 drm_encoder_cleanup(encoder);
Lyude Paula0922272020-08-26 14:24:44 -04001766
1767 if (nv_encoder->dcb->type == DCB_OUTPUT_DP)
1768 mutex_destroy(&nv_encoder->dp.hpd_irq_lock);
1769
Ben Skeggs83fc0832011-07-05 13:08:40 +10001770 kfree(encoder);
1771}
1772
Ben Skeggsf20c6652016-11-04 17:20:36 +10001773static const struct drm_encoder_funcs
1774nv50_sor_func = {
Ben Skeggse225f442012-11-21 14:40:21 +10001775 .destroy = nv50_sor_destroy,
Ben Skeggs83fc0832011-07-05 13:08:40 +10001776};
1777
Lyude Paul5ff0cb12019-09-13 18:03:52 -04001778static bool nv50_has_mst(struct nouveau_drm *drm)
1779{
1780 struct nvkm_bios *bios = nvxx_bios(&drm->client.device);
1781 u32 data;
1782 u8 ver, hdr, cnt, len;
1783
1784 data = nvbios_dp_table(bios, &ver, &hdr, &cnt, &len);
1785 return data && ver >= 0x40 && (nvbios_rd08(bios, data + 0x08) & 0x04);
1786}
1787
Ben Skeggs83fc0832011-07-05 13:08:40 +10001788static int
Ben Skeggse225f442012-11-21 14:40:21 +10001789nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001790{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001791 struct nouveau_connector *nv_connector = nouveau_connector(connector);
Ben Skeggs5ed50202013-02-11 20:15:03 +10001792 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001793 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs83fc0832011-07-05 13:08:40 +10001794 struct nouveau_encoder *nv_encoder;
1795 struct drm_encoder *encoder;
Lyude Paul4a2cb412020-05-11 18:41:24 -04001796 struct nv50_disp *disp = nv50_disp(connector->dev);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001797 int type, ret;
Ben Skeggs5ed50202013-02-11 20:15:03 +10001798
1799 switch (dcbe->type) {
1800 case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
1801 case DCB_OUTPUT_TMDS:
1802 case DCB_OUTPUT_DP:
1803 default:
1804 type = DRM_MODE_ENCODER_TMDS;
1805 break;
1806 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001807
1808 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
1809 if (!nv_encoder)
1810 return -ENOMEM;
1811 nv_encoder->dcb = dcbe;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10001812 nv_encoder->update = nv50_sor_update;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001813
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001814 encoder = to_drm_encoder(nv_encoder);
1815 encoder->possible_crtcs = dcbe->heads;
1816 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10001817 drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type,
1818 "sor-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001819 drm_encoder_helper_add(encoder, &nv50_sor_help);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001820
Daniel Vettercde4c442018-07-09 10:40:07 +02001821 drm_connector_attach_encoder(connector, encoder);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001822
Lyude Paul4a2cb412020-05-11 18:41:24 -04001823 disp->core->func->sor->get_caps(disp, nv_encoder, ffs(dcbe->or) - 1);
1824
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001825 if (dcbe->type == DCB_OUTPUT_DP) {
1826 struct nvkm_i2c_aux *aux =
1827 nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
Lyude Paul4a2cb412020-05-11 18:41:24 -04001828
Lyude Paula0922272020-08-26 14:24:44 -04001829 mutex_init(&nv_encoder->dp.hpd_irq_lock);
1830
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001831 if (aux) {
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10001832 if (disp->disp->object.oclass < GF110_DISP) {
Ben Skeggs13a86512017-07-19 16:49:59 +10001833 /* HW has no support for address-only
1834 * transactions, so we're required to
1835 * use custom I2C-over-AUX code.
1836 */
1837 nv_encoder->i2c = &aux->i2c;
1838 } else {
1839 nv_encoder->i2c = &nv_connector->aux.ddc;
1840 }
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001841 nv_encoder->aux = aux;
1842 }
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001843
Lyude Paul698c1aa2019-09-13 18:03:50 -04001844 if (nv_connector->type != DCB_CONNECTOR_eDP &&
Lyude Paul5ff0cb12019-09-13 18:03:52 -04001845 nv50_has_mst(drm)) {
1846 ret = nv50_mstm_new(nv_encoder, &nv_connector->aux,
1847 16, nv_connector->base.base.id,
Ben Skeggs52aa30f2016-11-04 17:20:36 +10001848 &nv_encoder->dp.mstm);
1849 if (ret)
1850 return ret;
1851 }
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001852 } else {
1853 struct nvkm_i2c_bus *bus =
1854 nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
1855 if (bus)
1856 nv_encoder->i2c = &bus->i2c;
1857 }
1858
Ben Skeggs83fc0832011-07-05 13:08:40 +10001859 return 0;
1860}
Ben Skeggs26f6d882011-07-04 16:25:18 +10001861
1862/******************************************************************************
Ben Skeggseb6313a2013-02-11 09:52:58 +10001863 * PIOR
1864 *****************************************************************************/
Ben Skeggs839ca902016-11-04 17:20:36 +10001865static int
1866nv50_pior_atomic_check(struct drm_encoder *encoder,
1867 struct drm_crtc_state *crtc_state,
1868 struct drm_connector_state *conn_state)
Ben Skeggseb6313a2013-02-11 09:52:58 +10001869{
Ben Skeggs839ca902016-11-04 17:20:36 +10001870 int ret = nv50_outp_atomic_check(encoder, crtc_state, conn_state);
1871 if (ret)
1872 return ret;
1873 crtc_state->adjusted_mode.clock *= 2;
1874 return 0;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001875}
1876
1877static void
Lyude Paul5c6fb4b2020-11-13 19:14:10 -05001878nv50_pior_disable(struct drm_encoder *encoder, struct drm_atomic_state *state)
Ben Skeggseb6313a2013-02-11 09:52:58 +10001879{
Ben Skeggsf20c6652016-11-04 17:20:36 +10001880 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggs0a368772018-05-08 20:39:47 +10001881 struct nv50_core *core = nv50_disp(encoder->dev)->core;
Ben Skeggs344c2e52020-06-20 18:09:59 +10001882 const u32 ctrl = NVDEF(NV507D, PIOR_SET_CONTROL, OWNER, NONE);
Ben Skeggs0a368772018-05-08 20:39:47 +10001883 if (nv_encoder->crtc)
Ben Skeggs344c2e52020-06-20 18:09:59 +10001884 core->func->pior->ctrl(core, nv_encoder->or, ctrl, NULL);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001885 nv_encoder->crtc = NULL;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001886 nv50_outp_release(nv_encoder);
Ben Skeggseb6313a2013-02-11 09:52:58 +10001887}
1888
1889static void
Lyude Paul5c6fb4b2020-11-13 19:14:10 -05001890nv50_pior_enable(struct drm_encoder *encoder, struct drm_atomic_state *state)
Ben Skeggseb6313a2013-02-11 09:52:58 +10001891{
Ben Skeggseb6313a2013-02-11 09:52:58 +10001892 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1893 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs2ca7fb52018-05-08 20:39:47 +10001894 struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
Ben Skeggs0a368772018-05-08 20:39:47 +10001895 struct nv50_core *core = nv50_disp(encoder->dev)->core;
Ben Skeggs344c2e52020-06-20 18:09:59 +10001896 u32 ctrl = 0;
1897
1898 switch (nv_crtc->index) {
1899 case 0: ctrl |= NVDEF(NV507D, PIOR_SET_CONTROL, OWNER, HEAD0); break;
1900 case 1: ctrl |= NVDEF(NV507D, PIOR_SET_CONTROL, OWNER, HEAD1); break;
1901 default:
1902 WARN_ON(1);
1903 break;
1904 }
Ben Skeggseb6313a2013-02-11 09:52:58 +10001905
Ben Skeggs6f8dbcf2020-06-03 11:37:56 +10001906 nv50_outp_acquire(nv_encoder, false);
Ben Skeggs6c22ea32017-05-19 23:59:35 +10001907
Lyude Paulac2d9272019-11-15 16:07:19 -05001908 switch (asyh->or.bpc) {
Ben Skeggs344c2e52020-06-20 18:09:59 +10001909 case 10: asyh->or.depth = NV837D_PIOR_SET_CONTROL_PIXEL_DEPTH_BPP_30_444; break;
1910 case 8: asyh->or.depth = NV837D_PIOR_SET_CONTROL_PIXEL_DEPTH_BPP_24_444; break;
1911 case 6: asyh->or.depth = NV837D_PIOR_SET_CONTROL_PIXEL_DEPTH_BPP_18_444; break;
1912 default: asyh->or.depth = NV837D_PIOR_SET_CONTROL_PIXEL_DEPTH_DEFAULT; break;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001913 }
1914
1915 switch (nv_encoder->dcb->type) {
1916 case DCB_OUTPUT_TMDS:
1917 case DCB_OUTPUT_DP:
Ben Skeggs344c2e52020-06-20 18:09:59 +10001918 ctrl |= NVDEF(NV507D, PIOR_SET_CONTROL, PROTOCOL, EXT_TMDS_ENC);
Ben Skeggseb6313a2013-02-11 09:52:58 +10001919 break;
1920 default:
Ben Skeggsaf7db032016-03-03 12:56:33 +10001921 BUG();
Ben Skeggseb6313a2013-02-11 09:52:58 +10001922 break;
1923 }
1924
Ben Skeggs344c2e52020-06-20 18:09:59 +10001925 core->func->pior->ctrl(core, nv_encoder->or, ctrl, asyh);
Lyude Paul5c6fb4b2020-11-13 19:14:10 -05001926 nv_encoder->crtc = &nv_crtc->base;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001927}
1928
Ben Skeggsf20c6652016-11-04 17:20:36 +10001929static const struct drm_encoder_helper_funcs
1930nv50_pior_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10001931 .atomic_check = nv50_pior_atomic_check,
Lyude Paul5c6fb4b2020-11-13 19:14:10 -05001932 .atomic_enable = nv50_pior_enable,
1933 .atomic_disable = nv50_pior_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10001934};
Ben Skeggseb6313a2013-02-11 09:52:58 +10001935
1936static void
1937nv50_pior_destroy(struct drm_encoder *encoder)
1938{
1939 drm_encoder_cleanup(encoder);
1940 kfree(encoder);
1941}
1942
Ben Skeggsf20c6652016-11-04 17:20:36 +10001943static const struct drm_encoder_funcs
1944nv50_pior_func = {
Ben Skeggseb6313a2013-02-11 09:52:58 +10001945 .destroy = nv50_pior_destroy,
1946};
1947
1948static int
1949nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
1950{
Lyude Paul4a2cb412020-05-11 18:41:24 -04001951 struct drm_device *dev = connector->dev;
1952 struct nouveau_drm *drm = nouveau_drm(dev);
1953 struct nv50_disp *disp = nv50_disp(dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001954 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001955 struct nvkm_i2c_bus *bus = NULL;
1956 struct nvkm_i2c_aux *aux = NULL;
1957 struct i2c_adapter *ddc;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001958 struct nouveau_encoder *nv_encoder;
1959 struct drm_encoder *encoder;
1960 int type;
1961
1962 switch (dcbe->type) {
1963 case DCB_OUTPUT_TMDS:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001964 bus = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
1965 ddc = bus ? &bus->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001966 type = DRM_MODE_ENCODER_TMDS;
1967 break;
1968 case DCB_OUTPUT_DP:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001969 aux = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
Ben Skeggs62b290f2018-05-08 20:39:47 +10001970 ddc = aux ? &aux->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001971 type = DRM_MODE_ENCODER_TMDS;
1972 break;
1973 default:
1974 return -ENODEV;
1975 }
1976
1977 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
1978 if (!nv_encoder)
1979 return -ENOMEM;
1980 nv_encoder->dcb = dcbe;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001981 nv_encoder->i2c = ddc;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001982 nv_encoder->aux = aux;
Ben Skeggseb6313a2013-02-11 09:52:58 +10001983
1984 encoder = to_drm_encoder(nv_encoder);
1985 encoder->possible_crtcs = dcbe->heads;
1986 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10001987 drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type,
1988 "pior-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10001989 drm_encoder_helper_add(encoder, &nv50_pior_help);
Ben Skeggseb6313a2013-02-11 09:52:58 +10001990
Daniel Vettercde4c442018-07-09 10:40:07 +02001991 drm_connector_attach_encoder(connector, encoder);
Lyude Paul4a2cb412020-05-11 18:41:24 -04001992
1993 disp->core->func->pior->get_caps(disp, nv_encoder, ffs(dcbe->or) - 1);
1994
Ben Skeggseb6313a2013-02-11 09:52:58 +10001995 return 0;
1996}
1997
1998/******************************************************************************
Ben Skeggs839ca902016-11-04 17:20:36 +10001999 * Atomic
2000 *****************************************************************************/
2001
2002static void
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10002003nv50_disp_atomic_commit_core(struct drm_atomic_state *state, u32 *interlock)
Ben Skeggs839ca902016-11-04 17:20:36 +10002004{
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10002005 struct nouveau_drm *drm = nouveau_drm(state->dev);
Ben Skeggs839ca902016-11-04 17:20:36 +10002006 struct nv50_disp *disp = nv50_disp(drm->dev);
Ben Skeggs09e1b782018-05-08 20:39:47 +10002007 struct nv50_core *core = disp->core;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002008 struct nv50_mstm *mstm;
2009 struct drm_encoder *encoder;
Ben Skeggs839ca902016-11-04 17:20:36 +10002010
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10002011 NV_ATOMIC(drm, "commit core %08x\n", interlock[NV50_DISP_INTERLOCK_BASE]);
Ben Skeggs839ca902016-11-04 17:20:36 +10002012
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002013 drm_for_each_encoder(encoder, drm->dev) {
2014 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
2015 mstm = nouveau_encoder(encoder)->dp.mstm;
2016 if (mstm && mstm->modified)
2017 nv50_mstm_prepare(mstm);
2018 }
2019 }
2020
Ben Skeggs09e1b782018-05-08 20:39:47 +10002021 core->func->ntfy_init(disp->sync, NV50_DISP_CORE_NTFY);
2022 core->func->update(core, interlock, true);
2023 if (core->func->ntfy_wait_done(disp->sync, NV50_DISP_CORE_NTFY,
2024 disp->core->chan.base.device))
2025 NV_ERROR(drm, "core notifier timeout\n");
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002026
2027 drm_for_each_encoder(encoder, drm->dev) {
2028 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
2029 mstm = nouveau_encoder(encoder)->dp.mstm;
2030 if (mstm && mstm->modified)
2031 nv50_mstm_cleanup(mstm);
2032 }
2033 }
Ben Skeggs839ca902016-11-04 17:20:36 +10002034}
2035
2036static void
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10002037nv50_disp_atomic_commit_wndw(struct drm_atomic_state *state, u32 *interlock)
2038{
2039 struct drm_plane_state *new_plane_state;
2040 struct drm_plane *plane;
2041 int i;
2042
2043 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
2044 struct nv50_wndw *wndw = nv50_wndw(plane);
2045 if (interlock[wndw->interlock.type] & wndw->interlock.data) {
2046 if (wndw->func->update)
2047 wndw->func->update(wndw, interlock);
2048 }
2049 }
2050}
2051
2052static void
Ben Skeggs839ca902016-11-04 17:20:36 +10002053nv50_disp_atomic_commit_tail(struct drm_atomic_state *state)
2054{
2055 struct drm_device *dev = state->dev;
Maarten Lankhorstefa47932017-08-15 10:52:50 +02002056 struct drm_crtc_state *new_crtc_state, *old_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10002057 struct drm_crtc *crtc;
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002058 struct drm_plane_state *new_plane_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10002059 struct drm_plane *plane;
2060 struct nouveau_drm *drm = nouveau_drm(dev);
2061 struct nv50_disp *disp = nv50_disp(dev);
2062 struct nv50_atom *atom = nv50_atom(state);
Ben Skeggs5bb88d02020-02-03 03:36:30 -05002063 struct nv50_core *core = disp->core;
Ben Skeggs839ca902016-11-04 17:20:36 +10002064 struct nv50_outp_atom *outp, *outt;
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10002065 u32 interlock[NV50_DISP_INTERLOCK__SIZE] = {};
Ben Skeggs839ca902016-11-04 17:20:36 +10002066 int i;
Lyude Paul2d786502020-06-29 18:36:25 -04002067 bool flushed = false;
Ben Skeggs839ca902016-11-04 17:20:36 +10002068
2069 NV_ATOMIC(drm, "commit %d %d\n", atom->lock_core, atom->flush_disable);
Lyude Paul12885ec2019-10-07 14:20:12 -04002070 nv50_crc_atomic_stop_reporting(state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002071 drm_atomic_helper_wait_for_fences(dev, state, false);
2072 drm_atomic_helper_wait_for_dependencies(state);
2073 drm_atomic_helper_update_legacy_modeset_state(dev, state);
Ville Syrjälä441959e2020-09-07 15:00:25 +03002074 drm_atomic_helper_calc_timestamping_constants(state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002075
2076 if (atom->lock_core)
2077 mutex_lock(&disp->mutex);
2078
2079 /* Disable head(s). */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02002080 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002081 struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002082 struct nv50_head *head = nv50_head(crtc);
2083
2084 NV_ATOMIC(drm, "%s: clr %04x (set %04x)\n", crtc->name,
2085 asyh->clr.mask, asyh->set.mask);
Lyude Pauled22eb52019-08-07 19:47:06 -04002086
2087 if (old_crtc_state->active && !new_crtc_state->active) {
2088 pm_runtime_put_noidle(dev->dev);
Ben Skeggs4a5431a2017-07-24 11:01:52 +10002089 drm_crtc_vblank_off(crtc);
Lyude Pauled22eb52019-08-07 19:47:06 -04002090 }
Ben Skeggs839ca902016-11-04 17:20:36 +10002091
2092 if (asyh->clr.mask) {
2093 nv50_head_flush_clr(head, asyh, atom->flush_disable);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10002094 interlock[NV50_DISP_INTERLOCK_CORE] |= 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10002095 }
2096 }
2097
2098 /* Disable plane(s). */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002099 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
2100 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002101 struct nv50_wndw *wndw = nv50_wndw(plane);
2102
2103 NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", plane->name,
2104 asyw->clr.mask, asyw->set.mask);
2105 if (!asyw->clr.mask)
2106 continue;
2107
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10002108 nv50_wndw_flush_clr(wndw, interlock, atom->flush_disable, asyw);
Ben Skeggs839ca902016-11-04 17:20:36 +10002109 }
2110
2111 /* Disable output path(s). */
2112 list_for_each_entry(outp, &atom->outp, head) {
2113 const struct drm_encoder_helper_funcs *help;
2114 struct drm_encoder *encoder;
2115
2116 encoder = outp->encoder;
2117 help = encoder->helper_private;
2118
2119 NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", encoder->name,
2120 outp->clr.mask, outp->set.mask);
2121
2122 if (outp->clr.mask) {
Lyude Paul09838c42020-08-26 14:24:42 -04002123 help->atomic_disable(encoder, state);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10002124 interlock[NV50_DISP_INTERLOCK_CORE] |= 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10002125 if (outp->flush_disable) {
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10002126 nv50_disp_atomic_commit_wndw(state, interlock);
2127 nv50_disp_atomic_commit_core(state, interlock);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10002128 memset(interlock, 0x00, sizeof(interlock));
Lyude Paul2d786502020-06-29 18:36:25 -04002129
2130 flushed = true;
Ben Skeggs839ca902016-11-04 17:20:36 +10002131 }
2132 }
2133 }
2134
2135 /* Flush disable. */
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10002136 if (interlock[NV50_DISP_INTERLOCK_CORE]) {
Ben Skeggs839ca902016-11-04 17:20:36 +10002137 if (atom->flush_disable) {
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10002138 nv50_disp_atomic_commit_wndw(state, interlock);
2139 nv50_disp_atomic_commit_core(state, interlock);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10002140 memset(interlock, 0x00, sizeof(interlock));
Lyude Paul2d786502020-06-29 18:36:25 -04002141
2142 flushed = true;
Ben Skeggs839ca902016-11-04 17:20:36 +10002143 }
2144 }
2145
Lyude Paul2d786502020-06-29 18:36:25 -04002146 if (flushed)
2147 nv50_crc_atomic_release_notifier_contexts(state);
2148 nv50_crc_atomic_init_notifier_contexts(state);
Lyude Paul12885ec2019-10-07 14:20:12 -04002149
Ben Skeggs839ca902016-11-04 17:20:36 +10002150 /* Update output path(s). */
2151 list_for_each_entry_safe(outp, outt, &atom->outp, head) {
2152 const struct drm_encoder_helper_funcs *help;
2153 struct drm_encoder *encoder;
2154
2155 encoder = outp->encoder;
2156 help = encoder->helper_private;
2157
2158 NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", encoder->name,
2159 outp->set.mask, outp->clr.mask);
2160
2161 if (outp->set.mask) {
Lyude Paul09838c42020-08-26 14:24:42 -04002162 help->atomic_enable(encoder, state);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10002163 interlock[NV50_DISP_INTERLOCK_CORE] = 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10002164 }
2165
2166 list_del(&outp->head);
2167 kfree(outp);
2168 }
2169
2170 /* Update head(s). */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02002171 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002172 struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002173 struct nv50_head *head = nv50_head(crtc);
2174
2175 NV_ATOMIC(drm, "%s: set %04x (clr %04x)\n", crtc->name,
2176 asyh->set.mask, asyh->clr.mask);
2177
2178 if (asyh->set.mask) {
2179 nv50_head_flush_set(head, asyh);
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10002180 interlock[NV50_DISP_INTERLOCK_CORE] = 1;
Ben Skeggs839ca902016-11-04 17:20:36 +10002181 }
Ben Skeggs839ca902016-11-04 17:20:36 +10002182
Maarten Lankhorstefa47932017-08-15 10:52:50 +02002183 if (new_crtc_state->active) {
Lyude Pauled22eb52019-08-07 19:47:06 -04002184 if (!old_crtc_state->active) {
Ben Skeggs4a5431a2017-07-24 11:01:52 +10002185 drm_crtc_vblank_on(crtc);
Lyude Pauled22eb52019-08-07 19:47:06 -04002186 pm_runtime_get_noresume(dev->dev);
2187 }
Maarten Lankhorstefa47932017-08-15 10:52:50 +02002188 if (new_crtc_state->event)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10002189 drm_crtc_vblank_get(crtc);
2190 }
Ben Skeggs2b507892017-01-24 09:32:26 +10002191 }
2192
Ben Skeggs5bb88d02020-02-03 03:36:30 -05002193 /* Update window->head assignment.
2194 *
2195 * This has to happen in an update that's not interlocked with
2196 * any window channels to avoid hitting HW error checks.
2197 *
2198 *TODO: Proper handling of window ownership (Turing apparently
2199 * supports non-fixed mappings).
2200 */
2201 if (core->assign_windows) {
2202 core->func->wndw.owner(core);
Ben Skeggs705d9d022020-07-23 20:10:42 +10002203 nv50_disp_atomic_commit_core(state, interlock);
Ben Skeggs5bb88d02020-02-03 03:36:30 -05002204 core->assign_windows = false;
2205 interlock[NV50_DISP_INTERLOCK_CORE] = 0;
2206 }
2207
Ben Skeggs839ca902016-11-04 17:20:36 +10002208 /* Update plane(s). */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002209 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
2210 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002211 struct nv50_wndw *wndw = nv50_wndw(plane);
2212
2213 NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", plane->name,
2214 asyw->set.mask, asyw->clr.mask);
2215 if ( !asyw->set.mask &&
2216 (!asyw->clr.mask || atom->flush_disable))
2217 continue;
2218
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10002219 nv50_wndw_flush_set(wndw, interlock, asyw);
Ben Skeggs839ca902016-11-04 17:20:36 +10002220 }
2221
2222 /* Flush update. */
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10002223 nv50_disp_atomic_commit_wndw(state, interlock);
Ben Skeggs04fc14b2018-05-08 20:39:47 +10002224
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10002225 if (interlock[NV50_DISP_INTERLOCK_CORE]) {
2226 if (interlock[NV50_DISP_INTERLOCK_BASE] ||
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10002227 interlock[NV50_DISP_INTERLOCK_OVLY] ||
2228 interlock[NV50_DISP_INTERLOCK_WNDW] ||
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10002229 !atom->state.legacy_cursor_update)
Ben Skeggsdf0c97e22018-07-03 10:52:34 +10002230 nv50_disp_atomic_commit_core(state, interlock);
Ben Skeggs09e1b782018-05-08 20:39:47 +10002231 else
Ben Skeggs53e0a3e2018-05-08 20:39:47 +10002232 disp->core->func->update(disp->core, interlock, false);
Ben Skeggs839ca902016-11-04 17:20:36 +10002233 }
2234
2235 if (atom->lock_core)
2236 mutex_unlock(&disp->mutex);
2237
2238 /* Wait for HW to signal completion. */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002239 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
2240 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002241 struct nv50_wndw *wndw = nv50_wndw(plane);
2242 int ret = nv50_wndw_wait_armed(wndw, asyw);
2243 if (ret)
2244 NV_ERROR(drm, "%s: timeout\n", plane->name);
2245 }
2246
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002247 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
2248 if (new_crtc_state->event) {
Ben Skeggs839ca902016-11-04 17:20:36 +10002249 unsigned long flags;
Mario Kleinerbd9f6602016-11-23 07:58:54 +01002250 /* Get correct count/ts if racing with vblank irq */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02002251 if (new_crtc_state->active)
Dave Airlie0c697fa2017-08-15 16:16:58 +10002252 drm_crtc_accurate_vblank_count(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10002253 spin_lock_irqsave(&crtc->dev->event_lock, flags);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002254 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Ben Skeggs839ca902016-11-04 17:20:36 +10002255 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
Maarten Lankhorstefa47932017-08-15 10:52:50 +02002256
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002257 new_crtc_state->event = NULL;
Maarten Lankhorstefa47932017-08-15 10:52:50 +02002258 if (new_crtc_state->active)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10002259 drm_crtc_vblank_put(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10002260 }
2261 }
2262
Lyude Paul12885ec2019-10-07 14:20:12 -04002263 nv50_crc_atomic_start_reporting(state);
Lyude Paul2d786502020-06-29 18:36:25 -04002264 if (!flushed)
2265 nv50_crc_atomic_release_notifier_contexts(state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002266 drm_atomic_helper_commit_hw_done(state);
2267 drm_atomic_helper_cleanup_planes(dev, state);
2268 drm_atomic_helper_commit_cleanup_done(state);
2269 drm_atomic_state_put(state);
Lyude Pauled22eb52019-08-07 19:47:06 -04002270
2271 /* Drop the RPM ref we got from nv50_disp_atomic_commit() */
2272 pm_runtime_mark_last_busy(dev->dev);
2273 pm_runtime_put_autosuspend(dev->dev);
Ben Skeggs839ca902016-11-04 17:20:36 +10002274}
2275
2276static void
2277nv50_disp_atomic_commit_work(struct work_struct *work)
2278{
2279 struct drm_atomic_state *state =
2280 container_of(work, typeof(*state), commit_work);
2281 nv50_disp_atomic_commit_tail(state);
2282}
2283
2284static int
2285nv50_disp_atomic_commit(struct drm_device *dev,
2286 struct drm_atomic_state *state, bool nonblock)
2287{
Ben Skeggsd324c5b2017-11-01 09:12:25 +10002288 struct drm_plane_state *new_plane_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10002289 struct drm_plane *plane;
Ben Skeggs839ca902016-11-04 17:20:36 +10002290 int ret, i;
2291
2292 ret = pm_runtime_get_sync(dev->dev);
Aditya Pakkia2cdf392020-06-13 20:29:18 -05002293 if (ret < 0 && ret != -EACCES) {
2294 pm_runtime_put_autosuspend(dev->dev);
Ben Skeggs839ca902016-11-04 17:20:36 +10002295 return ret;
Aditya Pakkia2cdf392020-06-13 20:29:18 -05002296 }
Ben Skeggs839ca902016-11-04 17:20:36 +10002297
2298 ret = drm_atomic_helper_setup_commit(state, nonblock);
2299 if (ret)
2300 goto done;
2301
2302 INIT_WORK(&state->commit_work, nv50_disp_atomic_commit_work);
2303
2304 ret = drm_atomic_helper_prepare_planes(dev, state);
2305 if (ret)
2306 goto done;
2307
2308 if (!nonblock) {
2309 ret = drm_atomic_helper_wait_for_fences(dev, state, true);
2310 if (ret)
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02002311 goto err_cleanup;
Ben Skeggs839ca902016-11-04 17:20:36 +10002312 }
2313
Maarten Lankhorst85726362017-07-11 16:33:05 +02002314 ret = drm_atomic_helper_swap_state(state, true);
2315 if (ret)
2316 goto err_cleanup;
2317
Ben Skeggsd324c5b2017-11-01 09:12:25 +10002318 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
2319 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002320 struct nv50_wndw *wndw = nv50_wndw(plane);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002321
Ben Skeggsccd27db2018-05-08 20:39:47 +10002322 if (asyw->set.image)
2323 nv50_wndw_ntfy_enable(wndw, asyw);
Ben Skeggs839ca902016-11-04 17:20:36 +10002324 }
2325
Ben Skeggs839ca902016-11-04 17:20:36 +10002326 drm_atomic_state_get(state);
2327
Lyude Pauled22eb52019-08-07 19:47:06 -04002328 /*
2329 * Grab another RPM ref for the commit tail, which will release the
2330 * ref when it's finished
2331 */
2332 pm_runtime_get_noresume(dev->dev);
2333
Ben Skeggs839ca902016-11-04 17:20:36 +10002334 if (nonblock)
2335 queue_work(system_unbound_wq, &state->commit_work);
2336 else
2337 nv50_disp_atomic_commit_tail(state);
2338
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02002339err_cleanup:
2340 if (ret)
2341 drm_atomic_helper_cleanup_planes(dev, state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002342done:
2343 pm_runtime_put_autosuspend(dev->dev);
2344 return ret;
2345}
2346
2347static struct nv50_outp_atom *
2348nv50_disp_outp_atomic_add(struct nv50_atom *atom, struct drm_encoder *encoder)
2349{
2350 struct nv50_outp_atom *outp;
2351
2352 list_for_each_entry(outp, &atom->outp, head) {
2353 if (outp->encoder == encoder)
2354 return outp;
2355 }
2356
2357 outp = kzalloc(sizeof(*outp), GFP_KERNEL);
2358 if (!outp)
2359 return ERR_PTR(-ENOMEM);
2360
2361 list_add(&outp->head, &atom->outp);
2362 outp->encoder = encoder;
2363 return outp;
2364}
2365
2366static int
2367nv50_disp_outp_atomic_check_clr(struct nv50_atom *atom,
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002368 struct drm_connector_state *old_connector_state)
Ben Skeggs839ca902016-11-04 17:20:36 +10002369{
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002370 struct drm_encoder *encoder = old_connector_state->best_encoder;
2371 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10002372 struct drm_crtc *crtc;
2373 struct nv50_outp_atom *outp;
2374
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002375 if (!(crtc = old_connector_state->crtc))
Ben Skeggs839ca902016-11-04 17:20:36 +10002376 return 0;
2377
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002378 old_crtc_state = drm_atomic_get_old_crtc_state(&atom->state, crtc);
2379 new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
2380 if (old_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
Ben Skeggs839ca902016-11-04 17:20:36 +10002381 outp = nv50_disp_outp_atomic_add(atom, encoder);
2382 if (IS_ERR(outp))
2383 return PTR_ERR(outp);
2384
2385 if (outp->encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
2386 outp->flush_disable = true;
2387 atom->flush_disable = true;
2388 }
2389 outp->clr.ctrl = true;
2390 atom->lock_core = true;
2391 }
2392
2393 return 0;
2394}
2395
2396static int
2397nv50_disp_outp_atomic_check_set(struct nv50_atom *atom,
2398 struct drm_connector_state *connector_state)
2399{
2400 struct drm_encoder *encoder = connector_state->best_encoder;
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002401 struct drm_crtc_state *new_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10002402 struct drm_crtc *crtc;
2403 struct nv50_outp_atom *outp;
2404
2405 if (!(crtc = connector_state->crtc))
2406 return 0;
2407
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002408 new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
2409 if (new_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
Ben Skeggs839ca902016-11-04 17:20:36 +10002410 outp = nv50_disp_outp_atomic_add(atom, encoder);
2411 if (IS_ERR(outp))
2412 return PTR_ERR(outp);
2413
2414 outp->set.ctrl = true;
2415 atom->lock_core = true;
2416 }
2417
2418 return 0;
2419}
2420
2421static int
2422nv50_disp_atomic_check(struct drm_device *dev, struct drm_atomic_state *state)
2423{
2424 struct nv50_atom *atom = nv50_atom(state);
Lyude Pauldbdaf712020-02-06 14:37:36 -05002425 struct nv50_core *core = nv50_disp(dev)->core;
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002426 struct drm_connector_state *old_connector_state, *new_connector_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10002427 struct drm_connector *connector;
Ben Skeggs119608a2018-05-08 20:39:47 +10002428 struct drm_crtc_state *new_crtc_state;
2429 struct drm_crtc *crtc;
Lyude Pauldbdaf712020-02-06 14:37:36 -05002430 struct nv50_head *head;
2431 struct nv50_head_atom *asyh;
Ben Skeggs839ca902016-11-04 17:20:36 +10002432 int ret, i;
2433
Lyude Pauldbdaf712020-02-06 14:37:36 -05002434 if (core->assign_windows && core->func->head->static_wndw_map) {
2435 drm_for_each_crtc(crtc, dev) {
2436 new_crtc_state = drm_atomic_get_crtc_state(state,
2437 crtc);
2438 if (IS_ERR(new_crtc_state))
2439 return PTR_ERR(new_crtc_state);
2440
2441 head = nv50_head(crtc);
2442 asyh = nv50_head_atom(new_crtc_state);
2443 core->func->head->static_wndw_map(head, asyh);
2444 }
2445 }
2446
Ben Skeggs119608a2018-05-08 20:39:47 +10002447 /* We need to handle colour management on a per-plane basis. */
2448 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
2449 if (new_crtc_state->color_mgmt_changed) {
2450 ret = drm_atomic_add_affected_planes(state, crtc);
2451 if (ret)
2452 return ret;
2453 }
2454 }
2455
Ben Skeggs839ca902016-11-04 17:20:36 +10002456 ret = drm_atomic_helper_check(dev, state);
2457 if (ret)
2458 return ret;
2459
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002460 for_each_oldnew_connector_in_state(state, connector, old_connector_state, new_connector_state, i) {
2461 ret = nv50_disp_outp_atomic_check_clr(atom, old_connector_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002462 if (ret)
2463 return ret;
2464
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002465 ret = nv50_disp_outp_atomic_check_set(atom, new_connector_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002466 if (ret)
2467 return ret;
2468 }
2469
Lyude Paul232c9ee2019-01-10 19:53:43 -05002470 ret = drm_dp_mst_atomic_check(state);
2471 if (ret)
2472 return ret;
2473
Lyude Paul2d786502020-06-29 18:36:25 -04002474 nv50_crc_atomic_check_outp(atom);
2475
Ben Skeggs839ca902016-11-04 17:20:36 +10002476 return 0;
2477}
2478
2479static void
2480nv50_disp_atomic_state_clear(struct drm_atomic_state *state)
2481{
2482 struct nv50_atom *atom = nv50_atom(state);
2483 struct nv50_outp_atom *outp, *outt;
2484
2485 list_for_each_entry_safe(outp, outt, &atom->outp, head) {
2486 list_del(&outp->head);
2487 kfree(outp);
2488 }
2489
2490 drm_atomic_state_default_clear(state);
2491}
2492
2493static void
2494nv50_disp_atomic_state_free(struct drm_atomic_state *state)
2495{
2496 struct nv50_atom *atom = nv50_atom(state);
2497 drm_atomic_state_default_release(&atom->state);
2498 kfree(atom);
2499}
2500
2501static struct drm_atomic_state *
2502nv50_disp_atomic_state_alloc(struct drm_device *dev)
2503{
2504 struct nv50_atom *atom;
2505 if (!(atom = kzalloc(sizeof(*atom), GFP_KERNEL)) ||
2506 drm_atomic_state_init(dev, &atom->state) < 0) {
2507 kfree(atom);
2508 return NULL;
2509 }
2510 INIT_LIST_HEAD(&atom->outp);
2511 return &atom->state;
2512}
2513
2514static const struct drm_mode_config_funcs
2515nv50_disp_func = {
2516 .fb_create = nouveau_user_framebuffer_create,
Lyude Paul7fec8f52018-08-15 15:00:13 -04002517 .output_poll_changed = nouveau_fbcon_output_poll_changed,
Ben Skeggs839ca902016-11-04 17:20:36 +10002518 .atomic_check = nv50_disp_atomic_check,
2519 .atomic_commit = nv50_disp_atomic_commit,
2520 .atomic_state_alloc = nv50_disp_atomic_state_alloc,
2521 .atomic_state_clear = nv50_disp_atomic_state_clear,
2522 .atomic_state_free = nv50_disp_atomic_state_free,
2523};
2524
2525/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10002526 * Init
2527 *****************************************************************************/
Ben Skeggsab0af552014-08-10 04:10:19 +10002528
Ben Skeggsba801ef2019-02-12 22:28:13 +10002529static void
Lyude Paula0922272020-08-26 14:24:44 -04002530nv50_display_fini(struct drm_device *dev, bool runtime, bool suspend)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002531{
Lyude Paula0922272020-08-26 14:24:44 -04002532 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002533 struct drm_encoder *encoder;
Ben Skeggs973f10c2016-11-04 17:20:36 +10002534 struct drm_plane *plane;
2535
2536 drm_for_each_plane(plane, dev) {
2537 struct nv50_wndw *wndw = nv50_wndw(plane);
2538 if (plane->funcs != &nv50_wndw)
2539 continue;
2540 nv50_wndw_fini(wndw);
2541 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002542
2543 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Lyude Paula0922272020-08-26 14:24:44 -04002544 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST)
2545 nv50_mstm_fini(nouveau_encoder(encoder));
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002546 }
Lyude Paula0922272020-08-26 14:24:44 -04002547
2548 if (!runtime)
2549 cancel_work_sync(&drm->hpd_work);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002550}
2551
Ben Skeggsba801ef2019-02-12 22:28:13 +10002552static int
Ben Skeggs0f9976d2019-02-12 22:28:13 +10002553nv50_display_init(struct drm_device *dev, bool resume, bool runtime)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002554{
Ben Skeggs09e1b782018-05-08 20:39:47 +10002555 struct nv50_core *core = nv50_disp(dev)->core;
Ben Skeggs354d3502016-11-04 17:20:36 +10002556 struct drm_encoder *encoder;
Ben Skeggs973f10c2016-11-04 17:20:36 +10002557 struct drm_plane *plane;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002558
Lyude Paulfa1232e2020-05-11 18:41:23 -04002559 if (resume || runtime)
2560 core->func->init(core);
Ben Skeggs973f10c2016-11-04 17:20:36 +10002561
Ben Skeggs354d3502016-11-04 17:20:36 +10002562 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2563 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
Ben Skeggs9c5753b2017-05-19 23:59:35 +10002564 struct nouveau_encoder *nv_encoder =
2565 nouveau_encoder(encoder);
Lyude Paula0922272020-08-26 14:24:44 -04002566 nv50_mstm_init(nv_encoder, runtime);
Ben Skeggs354d3502016-11-04 17:20:36 +10002567 }
2568 }
2569
Ben Skeggs973f10c2016-11-04 17:20:36 +10002570 drm_for_each_plane(plane, dev) {
2571 struct nv50_wndw *wndw = nv50_wndw(plane);
2572 if (plane->funcs != &nv50_wndw)
2573 continue;
2574 nv50_wndw_init(wndw);
2575 }
2576
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002577 return 0;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002578}
2579
Ben Skeggsba801ef2019-02-12 22:28:13 +10002580static void
Ben Skeggse225f442012-11-21 14:40:21 +10002581nv50_display_destroy(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002582{
Ben Skeggse225f442012-11-21 14:40:21 +10002583 struct nv50_disp *disp = nv50_disp(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002584
Takashi Iwai742db302020-01-13 15:17:21 +01002585 nv50_audio_component_fini(nouveau_drm(dev));
2586
Lyude Paul4a2cb412020-05-11 18:41:24 -04002587 nvif_object_unmap(&disp->caps);
Ben Skeggs9ac596a2020-03-30 09:51:33 +10002588 nvif_object_dtor(&disp->caps);
Ben Skeggs9ca6f1e2018-05-08 20:39:47 +10002589 nv50_core_del(&disp->core);
Ben Skeggsbdb8c212011-11-12 01:30:24 +10002590
Ben Skeggs816af2f2011-11-16 15:48:48 +10002591 nouveau_bo_unmap(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002592 if (disp->sync)
2593 nouveau_bo_unpin(disp->sync);
Ben Skeggs816af2f2011-11-16 15:48:48 +10002594 nouveau_bo_ref(NULL, &disp->sync);
Ben Skeggs51beb422011-07-05 10:33:08 +10002595
Ben Skeggs77145f12012-07-31 16:16:21 +10002596 nouveau_display(dev)->priv = NULL;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002597 kfree(disp);
2598}
2599
2600int
Ben Skeggse225f442012-11-21 14:40:21 +10002601nv50_display_create(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002602{
Ben Skeggs1167c6b2016-05-18 13:57:42 +10002603 struct nvif_device *device = &nouveau_drm(dev)->client.device;
Ben Skeggs77145f12012-07-31 16:16:21 +10002604 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +10002605 struct dcb_table *dcb = &drm->vbios.dcb;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002606 struct drm_connector *connector, *tmp;
Ben Skeggse225f442012-11-21 14:40:21 +10002607 struct nv50_disp *disp;
Ben Skeggscb75d972012-07-11 10:44:20 +10002608 struct dcb_output *dcbe;
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10002609 int crtcs, ret, i;
Lyude Paul5ff0cb12019-09-13 18:03:52 -04002610 bool has_mst = nv50_has_mst(drm);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002611
2612 disp = kzalloc(sizeof(*disp), GFP_KERNEL);
2613 if (!disp)
2614 return -ENOMEM;
Ben Skeggs77145f12012-07-31 16:16:21 +10002615
Ben Skeggs839ca902016-11-04 17:20:36 +10002616 mutex_init(&disp->mutex);
2617
Ben Skeggs77145f12012-07-31 16:16:21 +10002618 nouveau_display(dev)->priv = disp;
Ben Skeggse225f442012-11-21 14:40:21 +10002619 nouveau_display(dev)->dtor = nv50_display_destroy;
2620 nouveau_display(dev)->init = nv50_display_init;
2621 nouveau_display(dev)->fini = nv50_display_fini;
Ben Skeggs0ad72862014-08-10 04:10:22 +10002622 disp->disp = &nouveau_display(dev)->disp;
Ben Skeggs839ca902016-11-04 17:20:36 +10002623 dev->mode_config.funcs = &nv50_disp_func;
Gerd Hoffmann0e940432018-09-05 08:04:40 +02002624 dev->mode_config.quirk_addfb_prefer_xbgr_30bpp = true;
Ben Skeggs7a962f22019-06-11 16:40:31 +10002625 dev->mode_config.normalize_zpos = true;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002626
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002627 /* small shared memory area we use for notifiers and semaphores */
Christian König81b61572020-09-08 14:39:36 +02002628 ret = nouveau_bo_new(&drm->client, 4096, 0x1000,
2629 NOUVEAU_GEM_DOMAIN_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01002630 0, 0x0000, NULL, NULL, &disp->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002631 if (!ret) {
Christian König81b61572020-09-08 14:39:36 +02002632 ret = nouveau_bo_pin(disp->sync, NOUVEAU_GEM_DOMAIN_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002633 if (!ret) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002634 ret = nouveau_bo_map(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002635 if (ret)
2636 nouveau_bo_unpin(disp->sync);
2637 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002638 if (ret)
2639 nouveau_bo_ref(NULL, &disp->sync);
2640 }
2641
2642 if (ret)
2643 goto out;
2644
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002645 /* allocate master evo channel */
Ben Skeggs9ca6f1e2018-05-08 20:39:47 +10002646 ret = nv50_core_new(drm, &disp->core);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002647 if (ret)
2648 goto out;
2649
Lyude Paulfa1232e2020-05-11 18:41:23 -04002650 disp->core->func->init(disp->core);
Lyude Paul4a2cb412020-05-11 18:41:24 -04002651 if (disp->core->func->caps_init) {
2652 ret = disp->core->func->caps_init(drm, disp);
2653 if (ret)
2654 goto out;
2655 }
Lyude Paulfa1232e2020-05-11 18:41:23 -04002656
James Jonesc586f302020-02-10 15:15:53 -08002657 /* Assign the correct format modifiers */
2658 if (disp->disp->object.oclass >= TU102_DISP)
2659 nouveau_display(dev)->format_modifiers = wndwc57e_modifiers;
2660 else
Ben Skeggs050883142020-07-24 13:26:40 +10002661 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_FERMI)
James Jonesc586f302020-02-10 15:15:53 -08002662 nouveau_display(dev)->format_modifiers = disp90xx_modifiers;
2663 else
2664 nouveau_display(dev)->format_modifiers = disp50xx_modifiers;
2665
Ben Skeggs438d99e2011-07-05 16:48:06 +10002666 /* create crtc objects to represent the hw heads */
Ben Skeggsfacaed62018-05-08 20:39:48 +10002667 if (disp->disp->object.oclass >= GV100_DISP)
2668 crtcs = nvif_rd32(&device->object, 0x610060) & 0xff;
2669 else
Ben Skeggs0d4a2c52018-05-08 20:39:47 +10002670 if (disp->disp->object.oclass >= GF110_DISP)
Ilia Mirkineba5e562017-07-03 13:06:26 -04002671 crtcs = nvif_rd32(&device->object, 0x612004) & 0xf;
Ben Skeggs63718a02012-11-16 11:44:14 +10002672 else
Ilia Mirkineba5e562017-07-03 13:06:26 -04002673 crtcs = 0x3;
Ben Skeggs63718a02012-11-16 11:44:14 +10002674
Ilia Mirkineba5e562017-07-03 13:06:26 -04002675 for (i = 0; i < fls(crtcs); i++) {
Lyude Paul5ff0cb12019-09-13 18:03:52 -04002676 struct nv50_head *head;
2677
Ilia Mirkineba5e562017-07-03 13:06:26 -04002678 if (!(crtcs & (1 << i)))
2679 continue;
Lyude Paul5ff0cb12019-09-13 18:03:52 -04002680
2681 head = nv50_head_create(dev, i);
2682 if (IS_ERR(head)) {
2683 ret = PTR_ERR(head);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002684 goto out;
Lyude Paul5ff0cb12019-09-13 18:03:52 -04002685 }
2686
2687 if (has_mst) {
2688 head->msto = nv50_msto_new(dev, head, i);
2689 if (IS_ERR(head->msto)) {
2690 ret = PTR_ERR(head->msto);
2691 head->msto = NULL;
2692 goto out;
2693 }
Lyude Paul48140492019-09-13 18:03:53 -04002694
2695 /*
2696 * FIXME: This is a hack to workaround the following
2697 * issues:
2698 *
2699 * https://gitlab.gnome.org/GNOME/mutter/issues/759
2700 * https://gitlab.freedesktop.org/xorg/xserver/merge_requests/277
2701 *
2702 * Once these issues are closed, this should be
2703 * removed
2704 */
2705 head->msto->encoder.possible_crtcs = crtcs;
Lyude Paul5ff0cb12019-09-13 18:03:52 -04002706 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10002707 }
2708
Ben Skeggs83fc0832011-07-05 13:08:40 +10002709 /* create encoder/connector objects based on VBIOS DCB table */
2710 for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
Lyude Paul3c7fc252018-07-12 13:13:52 -04002711 connector = nouveau_connector_create(dev, dcbe);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002712 if (IS_ERR(connector))
2713 continue;
2714
Ben Skeggseb6313a2013-02-11 09:52:58 +10002715 if (dcbe->location == DCB_LOC_ON_CHIP) {
2716 switch (dcbe->type) {
2717 case DCB_OUTPUT_TMDS:
2718 case DCB_OUTPUT_LVDS:
2719 case DCB_OUTPUT_DP:
2720 ret = nv50_sor_create(connector, dcbe);
2721 break;
2722 case DCB_OUTPUT_ANALOG:
2723 ret = nv50_dac_create(connector, dcbe);
2724 break;
2725 default:
2726 ret = -ENODEV;
2727 break;
2728 }
2729 } else {
2730 ret = nv50_pior_create(connector, dcbe);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002731 }
2732
Ben Skeggseb6313a2013-02-11 09:52:58 +10002733 if (ret) {
2734 NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
2735 dcbe->location, dcbe->type,
2736 ffs(dcbe->or) - 1, ret);
Ben Skeggs94f54f52013-03-05 22:26:06 +10002737 ret = 0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002738 }
2739 }
2740
2741 /* cull any connectors we created that don't have an encoder */
2742 list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
José Roberto de Souza62afb4a2019-09-13 16:28:57 -07002743 if (connector->possible_encoders)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002744 continue;
2745
Ben Skeggs77145f12012-07-31 16:16:21 +10002746 NV_WARN(drm, "%s has no encoders, removing\n",
Jani Nikula8c6c3612014-06-03 14:56:18 +03002747 connector->name);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002748 connector->funcs->destroy(connector);
2749 }
2750
Mario Kleiner2ae4c5f2018-07-16 16:47:50 +10002751 /* Disable vblank irqs aggressively for power-saving, safe on nv50+ */
2752 dev->vblank_disable_immediate = true;
2753
Takashi Iwai742db302020-01-13 15:17:21 +01002754 nv50_audio_component_init(drm);
2755
Ben Skeggs26f6d882011-07-04 16:25:18 +10002756out:
2757 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10002758 nv50_display_destroy(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002759 return ret;
2760}
James Jonesc586f302020-02-10 15:15:53 -08002761
2762/******************************************************************************
2763 * Format modifiers
2764 *****************************************************************************/
2765
2766/****************************************************************
2767 * Log2(block height) ----------------------------+ *
2768 * Page Kind ----------------------------------+ | *
2769 * Gob Height/Page Kind Generation ------+ | | *
2770 * Sector layout -------+ | | | *
2771 * Compression ------+ | | | | */
2772const u64 disp50xx_modifiers[] = { /* | | | | | */
2773 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 0),
2774 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 1),
2775 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 2),
2776 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 3),
2777 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 4),
2778 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 5),
2779 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 0),
2780 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 1),
2781 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 2),
2782 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 3),
2783 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 4),
2784 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 5),
2785 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 0),
2786 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 1),
2787 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 2),
2788 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 3),
2789 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 4),
2790 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 5),
2791 DRM_FORMAT_MOD_LINEAR,
2792 DRM_FORMAT_MOD_INVALID
2793};
2794
2795/****************************************************************
2796 * Log2(block height) ----------------------------+ *
2797 * Page Kind ----------------------------------+ | *
2798 * Gob Height/Page Kind Generation ------+ | | *
2799 * Sector layout -------+ | | | *
2800 * Compression ------+ | | | | */
2801const u64 disp90xx_modifiers[] = { /* | | | | | */
2802 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 0),
2803 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 1),
2804 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 2),
2805 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 3),
2806 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 4),
2807 DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 5),
2808 DRM_FORMAT_MOD_LINEAR,
2809 DRM_FORMAT_MOD_INVALID
2810};