blob: d8ddb739672166ecd118633da725e01dc142d630 [file] [log] [blame]
Ben Skeggs56d237d2014-05-19 14:54:33 +10001/*
Ben Skeggs26f6d882011-07-04 16:25:18 +10002 * Copyright 2011 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs51beb422011-07-05 10:33:08 +100025#include <linux/dma-mapping.h>
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -040026#include <linux/hdmi.h>
Ben Skeggs83fc0832011-07-05 13:08:40 +100027
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
Ben Skeggsad633612016-11-04 17:20:36 +100029#include <drm/drm_atomic.h>
Ben Skeggs973f10c2016-11-04 17:20:36 +100030#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drm_crtc_helper.h>
Ben Skeggs48743222014-05-31 01:48:06 +100032#include <drm/drm_dp_helper.h>
Daniel Vetterb516a9e2015-12-04 09:45:43 +010033#include <drm/drm_fb_helper.h>
Ben Skeggsad633612016-11-04 17:20:36 +100034#include <drm/drm_plane_helper.h>
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -040035#include <drm/drm_edid.h>
Ben Skeggs26f6d882011-07-04 16:25:18 +100036
Ben Skeggsfdb751e2014-08-10 04:10:23 +100037#include <nvif/class.h>
Ben Skeggs845f2722015-11-08 12:16:40 +100038#include <nvif/cl0002.h>
Ben Skeggs7568b102015-11-08 10:44:19 +100039#include <nvif/cl5070.h>
40#include <nvif/cl507a.h>
41#include <nvif/cl507b.h>
42#include <nvif/cl507c.h>
43#include <nvif/cl507d.h>
44#include <nvif/cl507e.h>
Ben Skeggs973f10c2016-11-04 17:20:36 +100045#include <nvif/event.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100046
Ben Skeggs4dc28132016-05-20 09:22:55 +100047#include "nouveau_drv.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100048#include "nouveau_dma.h"
49#include "nouveau_gem.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100050#include "nouveau_connector.h"
51#include "nouveau_encoder.h"
52#include "nouveau_crtc.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100053#include "nouveau_fence.h"
Ben Skeggs839ca902016-11-04 17:20:36 +100054#include "nouveau_fbcon.h"
Ben Skeggs3a89cd02011-07-07 10:47:10 +100055#include "nv50_display.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100056
Ben Skeggs8a464382011-11-12 23:52:07 +100057#define EVO_DMA_NR 9
58
Ben Skeggsbdb8c212011-11-12 01:30:24 +100059#define EVO_MASTER (0x00)
Ben Skeggsa63a97e2011-11-16 15:22:34 +100060#define EVO_FLIP(c) (0x01 + (c))
Ben Skeggs8a464382011-11-12 23:52:07 +100061#define EVO_OVLY(c) (0x05 + (c))
62#define EVO_OIMM(c) (0x09 + (c))
Ben Skeggsbdb8c212011-11-12 01:30:24 +100063#define EVO_CURS(c) (0x0d + (c))
64
Ben Skeggs816af2f2011-11-16 15:48:48 +100065/* offsets in shared sync bo of various structures */
66#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +100067#define EVO_MAST_NTFY EVO_SYNC( 0, 0x00)
68#define EVO_FLIP_SEM0(c) EVO_SYNC((c) + 1, 0x00)
69#define EVO_FLIP_SEM1(c) EVO_SYNC((c) + 1, 0x10)
Ben Skeggs973f10c2016-11-04 17:20:36 +100070#define EVO_FLIP_NTFY0(c) EVO_SYNC((c) + 1, 0x20)
71#define EVO_FLIP_NTFY1(c) EVO_SYNC((c) + 1, 0x30)
Ben Skeggs816af2f2011-11-16 15:48:48 +100072
Ben Skeggsb5a794b2012-10-16 14:18:32 +100073/******************************************************************************
Ben Skeggs3dbd0362016-11-04 17:20:36 +100074 * Atomic state
75 *****************************************************************************/
Ben Skeggs839ca902016-11-04 17:20:36 +100076#define nv50_atom(p) container_of((p), struct nv50_atom, state)
77
78struct nv50_atom {
79 struct drm_atomic_state state;
80
81 struct list_head outp;
82 bool lock_core;
83 bool flush_disable;
84};
85
86struct nv50_outp_atom {
87 struct list_head head;
88
89 struct drm_encoder *encoder;
90 bool flush_disable;
91
92 union {
93 struct {
94 bool ctrl:1;
95 };
96 u8 mask;
97 } clr;
98
99 union {
100 struct {
101 bool ctrl:1;
102 };
103 u8 mask;
104 } set;
105};
106
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000107#define nv50_head_atom(p) container_of((p), struct nv50_head_atom, state)
108
109struct nv50_head_atom {
110 struct drm_crtc_state state;
111
Ben Skeggsc4e68122016-11-04 17:20:36 +1000112 struct {
113 u16 iW;
114 u16 iH;
115 u16 oW;
116 u16 oH;
117 } view;
118
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000119 struct nv50_head_mode {
120 bool interlace;
121 u32 clock;
122 struct {
123 u16 active;
124 u16 synce;
125 u16 blanke;
126 u16 blanks;
127 } h;
128 struct {
129 u32 active;
130 u16 synce;
131 u16 blanke;
132 u16 blanks;
133 u16 blank2s;
134 u16 blank2e;
135 u16 blankus;
136 } v;
137 } mode;
138
Ben Skeggsad633612016-11-04 17:20:36 +1000139 struct {
Ben Skeggsa7ae1562016-11-04 17:20:36 +1000140 u32 handle;
141 u64 offset:40;
142 } lut;
143
144 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000145 bool visible;
146 u32 handle;
147 u64 offset:40;
148 u8 format;
149 u8 kind:7;
150 u8 layout:1;
151 u8 block:4;
152 u32 pitch:20;
153 u16 x;
154 u16 y;
155 u16 w;
156 u16 h;
157 } core;
158
159 struct {
Ben Skeggsea8ee392016-11-04 17:20:36 +1000160 bool visible;
161 u32 handle;
162 u64 offset:40;
163 u8 layout:1;
164 u8 format:1;
165 } curs;
166
167 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000168 u8 depth;
169 u8 cpp;
170 u16 x;
171 u16 y;
172 u16 w;
173 u16 h;
174 } base;
175
Ben Skeggs6bbab3b2016-11-04 17:20:36 +1000176 struct {
177 u8 cpp;
178 } ovly;
179
Ben Skeggs7e918332016-11-04 17:20:36 +1000180 struct {
181 bool enable:1;
182 u8 bits:2;
183 u8 mode:4;
184 } dither;
185
Ben Skeggs7e08d672016-11-04 17:20:36 +1000186 struct {
187 struct {
188 u16 cos:12;
189 u16 sin:12;
190 } sat;
191 } procamp;
192
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000193 union {
194 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000195 bool core:1;
Ben Skeggsea8ee392016-11-04 17:20:36 +1000196 bool curs:1;
Ben Skeggsad633612016-11-04 17:20:36 +1000197 };
198 u8 mask;
199 } clr;
200
201 union {
202 struct {
203 bool core:1;
Ben Skeggsea8ee392016-11-04 17:20:36 +1000204 bool curs:1;
Ben Skeggsad633612016-11-04 17:20:36 +1000205 bool view:1;
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000206 bool mode:1;
Ben Skeggs6bbab3b2016-11-04 17:20:36 +1000207 bool base:1;
208 bool ovly:1;
Ben Skeggs7e918332016-11-04 17:20:36 +1000209 bool dither:1;
Ben Skeggs7e08d672016-11-04 17:20:36 +1000210 bool procamp:1;
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000211 };
212 u16 mask;
213 } set;
214};
215
Ben Skeggs839ca902016-11-04 17:20:36 +1000216static inline struct nv50_head_atom *
217nv50_head_atom_get(struct drm_atomic_state *state, struct drm_crtc *crtc)
218{
219 struct drm_crtc_state *statec = drm_atomic_get_crtc_state(state, crtc);
220 if (IS_ERR(statec))
221 return (void *)statec;
222 return nv50_head_atom(statec);
223}
224
Ben Skeggs973f10c2016-11-04 17:20:36 +1000225#define nv50_wndw_atom(p) container_of((p), struct nv50_wndw_atom, state)
226
227struct nv50_wndw_atom {
228 struct drm_plane_state state;
229 u8 interval;
230
231 struct drm_rect clip;
232
233 struct {
234 u32 handle;
235 u16 offset:12;
236 bool awaken:1;
237 } ntfy;
238
239 struct {
240 u32 handle;
241 u16 offset:12;
242 u32 acquire;
243 u32 release;
244 } sema;
245
246 struct {
247 u8 enable:2;
248 } lut;
249
250 struct {
251 u8 mode:2;
252 u8 interval:4;
253
254 u8 format;
255 u8 kind:7;
256 u8 layout:1;
257 u8 block:4;
258 u32 pitch:20;
259 u16 w;
260 u16 h;
261
262 u32 handle;
263 u64 offset;
264 } image;
265
266 struct {
267 u16 x;
268 u16 y;
269 } point;
270
271 union {
272 struct {
273 bool ntfy:1;
274 bool sema:1;
275 bool image:1;
276 };
277 u8 mask;
278 } clr;
279
280 union {
281 struct {
282 bool ntfy:1;
283 bool sema:1;
284 bool image:1;
285 bool lut:1;
286 bool point:1;
287 };
288 u8 mask;
289 } set;
290};
291
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000292/******************************************************************************
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000293 * EVO channel
294 *****************************************************************************/
295
Ben Skeggse225f442012-11-21 14:40:21 +1000296struct nv50_chan {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000297 struct nvif_object user;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000298 struct nvif_device *device;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000299};
300
301static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000302nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000303 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +1000304 struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000305{
Ben Skeggs41a63402015-08-20 14:54:16 +1000306 struct nvif_sclass *sclass;
307 int ret, i, n;
Ben Skeggs6af52892014-11-03 15:01:33 +1000308
Ben Skeggsa01ca782015-08-20 14:54:15 +1000309 chan->device = device;
310
Ben Skeggs41a63402015-08-20 14:54:16 +1000311 ret = n = nvif_object_sclass_get(disp, &sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +1000312 if (ret < 0)
313 return ret;
314
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000315 while (oclass[0]) {
Ben Skeggs41a63402015-08-20 14:54:16 +1000316 for (i = 0; i < n; i++) {
317 if (sclass[i].oclass == oclass[0]) {
Ben Skeggsfcf3f912015-09-04 14:40:32 +1000318 ret = nvif_object_init(disp, 0, oclass[0],
Ben Skeggsa01ca782015-08-20 14:54:15 +1000319 data, size, &chan->user);
Ben Skeggs6af52892014-11-03 15:01:33 +1000320 if (ret == 0)
321 nvif_object_map(&chan->user);
Ben Skeggs41a63402015-08-20 14:54:16 +1000322 nvif_object_sclass_put(&sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +1000323 return ret;
324 }
Ben Skeggsb76f1522014-08-10 04:10:28 +1000325 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000326 oclass++;
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000327 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000328
Ben Skeggs41a63402015-08-20 14:54:16 +1000329 nvif_object_sclass_put(&sclass);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000330 return -ENOSYS;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000331}
332
333static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000334nv50_chan_destroy(struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000335{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000336 nvif_object_fini(&chan->user);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000337}
338
339/******************************************************************************
340 * PIO EVO channel
341 *****************************************************************************/
342
Ben Skeggse225f442012-11-21 14:40:21 +1000343struct nv50_pioc {
344 struct nv50_chan base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000345};
346
347static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000348nv50_pioc_destroy(struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000349{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000350 nv50_chan_destroy(&pioc->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000351}
352
353static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000354nv50_pioc_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000355 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +1000356 struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000357{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000358 return nv50_chan_create(device, disp, oclass, head, data, size,
359 &pioc->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000360}
361
362/******************************************************************************
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000363 * Overlay Immediate
364 *****************************************************************************/
365
366struct nv50_oimm {
367 struct nv50_pioc base;
368};
369
370static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000371nv50_oimm_create(struct nvif_device *device, struct nvif_object *disp,
372 int head, struct nv50_oimm *oimm)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000373{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000374 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000375 .head = head,
376 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000377 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000378 GK104_DISP_OVERLAY,
379 GF110_DISP_OVERLAY,
380 GT214_DISP_OVERLAY,
381 G82_DISP_OVERLAY,
382 NV50_DISP_OVERLAY,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000383 0
384 };
385
Ben Skeggsa01ca782015-08-20 14:54:15 +1000386 return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
387 &oimm->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000388}
389
390/******************************************************************************
391 * DMA EVO channel
392 *****************************************************************************/
393
Ben Skeggsaccdea22016-11-04 17:20:36 +1000394struct nv50_dmac_ctxdma {
395 struct list_head head;
396 struct nvif_object object;
397};
398
Ben Skeggse225f442012-11-21 14:40:21 +1000399struct nv50_dmac {
400 struct nv50_chan base;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000401 dma_addr_t handle;
402 u32 *ptr;
Daniel Vetter59ad1462012-12-02 14:49:44 +0100403
Ben Skeggs0ad72862014-08-10 04:10:22 +1000404 struct nvif_object sync;
405 struct nvif_object vram;
Ben Skeggsaccdea22016-11-04 17:20:36 +1000406 struct list_head ctxdma;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000407
Daniel Vetter59ad1462012-12-02 14:49:44 +0100408 /* Protects against concurrent pushbuf access to this channel, lock is
409 * grabbed by evo_wait (if the pushbuf reservation is successful) and
410 * dropped again by evo_kick. */
411 struct mutex lock;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000412};
413
414static void
Ben Skeggsaccdea22016-11-04 17:20:36 +1000415nv50_dmac_ctxdma_del(struct nv50_dmac_ctxdma *ctxdma)
416{
417 nvif_object_fini(&ctxdma->object);
418 list_del(&ctxdma->head);
419 kfree(ctxdma);
420}
421
422static struct nv50_dmac_ctxdma *
Ben Skeggsf00f0e22016-11-04 17:20:36 +1000423nv50_dmac_ctxdma_new(struct nv50_dmac *dmac, struct nouveau_framebuffer *fb)
Ben Skeggsaccdea22016-11-04 17:20:36 +1000424{
425 struct nouveau_drm *drm = nouveau_drm(fb->base.dev);
426 struct nv50_dmac_ctxdma *ctxdma;
Ben Skeggsf00f0e22016-11-04 17:20:36 +1000427 const u8 kind = (fb->nvbo->tile_flags & 0x0000ff00) >> 8;
428 const u32 handle = 0xfb000000 | kind;
Ben Skeggsaccdea22016-11-04 17:20:36 +1000429 struct {
430 struct nv_dma_v0 base;
431 union {
432 struct nv50_dma_v0 nv50;
433 struct gf100_dma_v0 gf100;
434 struct gf119_dma_v0 gf119;
435 };
436 } args = {};
437 u32 argc = sizeof(args.base);
438 int ret;
439
440 list_for_each_entry(ctxdma, &dmac->ctxdma, head) {
441 if (ctxdma->object.handle == handle)
442 return ctxdma;
443 }
444
445 if (!(ctxdma = kzalloc(sizeof(*ctxdma), GFP_KERNEL)))
446 return ERR_PTR(-ENOMEM);
447 list_add(&ctxdma->head, &dmac->ctxdma);
448
449 args.base.target = NV_DMA_V0_TARGET_VRAM;
450 args.base.access = NV_DMA_V0_ACCESS_RDWR;
451 args.base.start = 0;
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000452 args.base.limit = drm->client.device.info.ram_user - 1;
Ben Skeggsaccdea22016-11-04 17:20:36 +1000453
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000454 if (drm->client.device.info.chipset < 0x80) {
Ben Skeggsaccdea22016-11-04 17:20:36 +1000455 args.nv50.part = NV50_DMA_V0_PART_256;
456 argc += sizeof(args.nv50);
457 } else
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000458 if (drm->client.device.info.chipset < 0xc0) {
Ben Skeggsaccdea22016-11-04 17:20:36 +1000459 args.nv50.part = NV50_DMA_V0_PART_256;
460 args.nv50.kind = kind;
461 argc += sizeof(args.nv50);
462 } else
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000463 if (drm->client.device.info.chipset < 0xd0) {
Ben Skeggsaccdea22016-11-04 17:20:36 +1000464 args.gf100.kind = kind;
465 argc += sizeof(args.gf100);
466 } else {
467 args.gf119.page = GF119_DMA_V0_PAGE_LP;
468 args.gf119.kind = kind;
469 argc += sizeof(args.gf119);
470 }
471
472 ret = nvif_object_init(&dmac->base.user, handle, NV_DMA_IN_MEMORY,
473 &args, argc, &ctxdma->object);
474 if (ret) {
475 nv50_dmac_ctxdma_del(ctxdma);
476 return ERR_PTR(ret);
477 }
478
479 return ctxdma;
480}
481
482static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000483nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000484{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000485 struct nvif_device *device = dmac->base.device;
Ben Skeggsaccdea22016-11-04 17:20:36 +1000486 struct nv50_dmac_ctxdma *ctxdma, *ctxtmp;
487
488 list_for_each_entry_safe(ctxdma, ctxtmp, &dmac->ctxdma, head) {
489 nv50_dmac_ctxdma_del(ctxdma);
490 }
Ben Skeggsa01ca782015-08-20 14:54:15 +1000491
Ben Skeggs0ad72862014-08-10 04:10:22 +1000492 nvif_object_fini(&dmac->vram);
493 nvif_object_fini(&dmac->sync);
494
495 nv50_chan_destroy(&dmac->base);
496
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000497 if (dmac->ptr) {
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000498 struct device *dev = nvxx_device(device)->dev;
499 dma_free_coherent(dev, PAGE_SIZE, dmac->ptr, dmac->handle);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000500 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000501}
502
503static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000504nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000505 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
Ben Skeggse225f442012-11-21 14:40:21 +1000506 struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000507{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000508 struct nv50_disp_core_channel_dma_v0 *args = data;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000509 struct nvif_object pushbuf;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000510 int ret;
511
Daniel Vetter59ad1462012-12-02 14:49:44 +0100512 mutex_init(&dmac->lock);
513
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000514 dmac->ptr = dma_alloc_coherent(nvxx_device(device)->dev, PAGE_SIZE,
515 &dmac->handle, GFP_KERNEL);
Ben Skeggs47057302012-11-16 13:58:48 +1000516 if (!dmac->ptr)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000517 return -ENOMEM;
518
Ben Skeggsfcf3f912015-09-04 14:40:32 +1000519 ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
520 &(struct nv_dma_v0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000521 .target = NV_DMA_V0_TARGET_PCI_US,
522 .access = NV_DMA_V0_ACCESS_RD,
Ben Skeggs47057302012-11-16 13:58:48 +1000523 .start = dmac->handle + 0x0000,
524 .limit = dmac->handle + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000525 }, sizeof(struct nv_dma_v0), &pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000526 if (ret)
527 return ret;
528
Ben Skeggsbf81df92015-08-20 14:54:16 +1000529 args->pushbuf = nvif_handle(&pushbuf);
530
Ben Skeggsa01ca782015-08-20 14:54:15 +1000531 ret = nv50_chan_create(device, disp, oclass, head, data, size,
532 &dmac->base);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000533 nvif_object_fini(&pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000534 if (ret)
535 return ret;
536
Ben Skeggsa01ca782015-08-20 14:54:15 +1000537 ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000538 &(struct nv_dma_v0) {
539 .target = NV_DMA_V0_TARGET_VRAM,
540 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000541 .start = syncbuf + 0x0000,
542 .limit = syncbuf + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000543 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000544 &dmac->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000545 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000546 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000547
Ben Skeggsa01ca782015-08-20 14:54:15 +1000548 ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000549 &(struct nv_dma_v0) {
550 .target = NV_DMA_V0_TARGET_VRAM,
551 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000552 .start = 0,
Ben Skeggsf392ec42014-08-10 04:10:28 +1000553 .limit = device->info.ram_user - 1,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000554 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000555 &dmac->vram);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000556 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000557 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000558
Ben Skeggsaccdea22016-11-04 17:20:36 +1000559 INIT_LIST_HEAD(&dmac->ctxdma);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000560 return ret;
561}
562
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000563/******************************************************************************
564 * Core
565 *****************************************************************************/
566
Ben Skeggse225f442012-11-21 14:40:21 +1000567struct nv50_mast {
568 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000569};
570
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000571static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000572nv50_core_create(struct nvif_device *device, struct nvif_object *disp,
573 u64 syncbuf, struct nv50_mast *core)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000574{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000575 struct nv50_disp_core_channel_dma_v0 args = {
576 .pushbuf = 0xb0007d00,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000577 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000578 static const s32 oclass[] = {
Ben Skeggsed828662016-11-16 15:03:07 +1000579 GP102_DISP_CORE_CHANNEL_DMA,
Ben Skeggsf9d5cbb2016-07-09 10:41:01 +1000580 GP100_DISP_CORE_CHANNEL_DMA,
Ben Skeggsdb1eb522016-02-11 08:35:32 +1000581 GM200_DISP_CORE_CHANNEL_DMA,
Ben Skeggs648d4df2014-08-10 04:10:27 +1000582 GM107_DISP_CORE_CHANNEL_DMA,
583 GK110_DISP_CORE_CHANNEL_DMA,
584 GK104_DISP_CORE_CHANNEL_DMA,
585 GF110_DISP_CORE_CHANNEL_DMA,
586 GT214_DISP_CORE_CHANNEL_DMA,
587 GT206_DISP_CORE_CHANNEL_DMA,
588 GT200_DISP_CORE_CHANNEL_DMA,
589 G82_DISP_CORE_CHANNEL_DMA,
590 NV50_DISP_CORE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000591 0
592 };
593
Ben Skeggsa01ca782015-08-20 14:54:15 +1000594 return nv50_dmac_create(device, disp, oclass, 0, &args, sizeof(args),
595 syncbuf, &core->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000596}
597
598/******************************************************************************
599 * Base
600 *****************************************************************************/
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000601
Ben Skeggse225f442012-11-21 14:40:21 +1000602struct nv50_sync {
603 struct nv50_dmac base;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000604 u32 addr;
605 u32 data;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000606};
607
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000608static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000609nv50_base_create(struct nvif_device *device, struct nvif_object *disp,
610 int head, u64 syncbuf, struct nv50_sync *base)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000611{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000612 struct nv50_disp_base_channel_dma_v0 args = {
613 .pushbuf = 0xb0007c00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000614 .head = head,
615 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000616 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000617 GK110_DISP_BASE_CHANNEL_DMA,
618 GK104_DISP_BASE_CHANNEL_DMA,
619 GF110_DISP_BASE_CHANNEL_DMA,
620 GT214_DISP_BASE_CHANNEL_DMA,
621 GT200_DISP_BASE_CHANNEL_DMA,
622 G82_DISP_BASE_CHANNEL_DMA,
623 NV50_DISP_BASE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000624 0
625 };
626
Ben Skeggsa01ca782015-08-20 14:54:15 +1000627 return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000628 syncbuf, &base->base);
629}
630
631/******************************************************************************
632 * Overlay
633 *****************************************************************************/
634
Ben Skeggse225f442012-11-21 14:40:21 +1000635struct nv50_ovly {
636 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000637};
Ben Skeggsf20ce962011-07-08 13:17:01 +1000638
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000639static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000640nv50_ovly_create(struct nvif_device *device, struct nvif_object *disp,
641 int head, u64 syncbuf, struct nv50_ovly *ovly)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000642{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000643 struct nv50_disp_overlay_channel_dma_v0 args = {
644 .pushbuf = 0xb0007e00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000645 .head = head,
646 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000647 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000648 GK104_DISP_OVERLAY_CONTROL_DMA,
649 GF110_DISP_OVERLAY_CONTROL_DMA,
650 GT214_DISP_OVERLAY_CHANNEL_DMA,
651 GT200_DISP_OVERLAY_CHANNEL_DMA,
652 G82_DISP_OVERLAY_CHANNEL_DMA,
653 NV50_DISP_OVERLAY_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000654 0
655 };
656
Ben Skeggsa01ca782015-08-20 14:54:15 +1000657 return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000658 syncbuf, &ovly->base);
659}
Ben Skeggs26f6d882011-07-04 16:25:18 +1000660
Ben Skeggse225f442012-11-21 14:40:21 +1000661struct nv50_head {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000662 struct nouveau_crtc base;
Ben Skeggse225f442012-11-21 14:40:21 +1000663 struct nv50_ovly ovly;
664 struct nv50_oimm oimm;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000665};
666
Ben Skeggse225f442012-11-21 14:40:21 +1000667#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
Ben Skeggse225f442012-11-21 14:40:21 +1000668#define nv50_ovly(c) (&nv50_head(c)->ovly)
669#define nv50_oimm(c) (&nv50_head(c)->oimm)
670#define nv50_chan(c) (&(c)->base.base)
Ben Skeggs0ad72862014-08-10 04:10:22 +1000671#define nv50_vers(c) nv50_chan(c)->user.oclass
672
Ben Skeggse225f442012-11-21 14:40:21 +1000673struct nv50_disp {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000674 struct nvif_object *disp;
Ben Skeggse225f442012-11-21 14:40:21 +1000675 struct nv50_mast mast;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000676
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000677 struct nouveau_bo *sync;
Ben Skeggs839ca902016-11-04 17:20:36 +1000678
679 struct mutex mutex;
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000680};
681
Ben Skeggse225f442012-11-21 14:40:21 +1000682static struct nv50_disp *
683nv50_disp(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +1000684{
Ben Skeggs77145f12012-07-31 16:16:21 +1000685 return nouveau_display(dev)->priv;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000686}
687
Ben Skeggse225f442012-11-21 14:40:21 +1000688#define nv50_mast(d) (&nv50_disp(d)->mast)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000689
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000690/******************************************************************************
691 * EVO channel helpers
692 *****************************************************************************/
Ben Skeggs51beb422011-07-05 10:33:08 +1000693static u32 *
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000694evo_wait(void *evoc, int nr)
Ben Skeggs51beb422011-07-05 10:33:08 +1000695{
Ben Skeggse225f442012-11-21 14:40:21 +1000696 struct nv50_dmac *dmac = evoc;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000697 struct nvif_device *device = dmac->base.device;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000698 u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
Ben Skeggs51beb422011-07-05 10:33:08 +1000699
Daniel Vetter59ad1462012-12-02 14:49:44 +0100700 mutex_lock(&dmac->lock);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000701 if (put + nr >= (PAGE_SIZE / 4) - 8) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000702 dmac->ptr[put] = 0x20000000;
Ben Skeggs51beb422011-07-05 10:33:08 +1000703
Ben Skeggs0ad72862014-08-10 04:10:22 +1000704 nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
Ben Skeggs54442042015-08-20 14:54:11 +1000705 if (nvif_msec(device, 2000,
706 if (!nvif_rd32(&dmac->base.user, 0x0004))
707 break;
708 ) < 0) {
Daniel Vetter59ad1462012-12-02 14:49:44 +0100709 mutex_unlock(&dmac->lock);
Joe Perches8dfe1622017-02-28 04:55:54 -0800710 pr_err("nouveau: evo channel stalled\n");
Ben Skeggs51beb422011-07-05 10:33:08 +1000711 return NULL;
712 }
713
714 put = 0;
715 }
716
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000717 return dmac->ptr + put;
Ben Skeggs51beb422011-07-05 10:33:08 +1000718}
719
720static void
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000721evo_kick(u32 *push, void *evoc)
Ben Skeggs51beb422011-07-05 10:33:08 +1000722{
Ben Skeggse225f442012-11-21 14:40:21 +1000723 struct nv50_dmac *dmac = evoc;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000724 nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
Daniel Vetter59ad1462012-12-02 14:49:44 +0100725 mutex_unlock(&dmac->lock);
Ben Skeggs51beb422011-07-05 10:33:08 +1000726}
727
Joe Perches8dfe1622017-02-28 04:55:54 -0800728#define evo_mthd(p, m, s) do { \
729 const u32 _m = (m), _s = (s); \
730 if (drm_debug & DRM_UT_KMS) \
731 pr_err("%04x %d %s\n", _m, _s, __func__); \
732 *((p)++) = ((_s << 18) | _m); \
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000733} while(0)
Ben Skeggs7f55a072016-11-04 17:20:36 +1000734
Joe Perches8dfe1622017-02-28 04:55:54 -0800735#define evo_data(p, d) do { \
736 const u32 _d = (d); \
737 if (drm_debug & DRM_UT_KMS) \
738 pr_err("\t%08x\n", _d); \
739 *((p)++) = _d; \
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000740} while(0)
Ben Skeggs51beb422011-07-05 10:33:08 +1000741
Ben Skeggs3376ee32011-11-12 14:28:12 +1000742/******************************************************************************
Ben Skeggs973f10c2016-11-04 17:20:36 +1000743 * Plane
744 *****************************************************************************/
745#define nv50_wndw(p) container_of((p), struct nv50_wndw, plane)
746
747struct nv50_wndw {
748 const struct nv50_wndw_func *func;
749 struct nv50_dmac *dmac;
750
751 struct drm_plane plane;
752
753 struct nvif_notify notify;
754 u16 ntfy;
755 u16 sema;
756 u32 data;
Ben Skeggs973f10c2016-11-04 17:20:36 +1000757};
758
759struct nv50_wndw_func {
760 void *(*dtor)(struct nv50_wndw *);
761 int (*acquire)(struct nv50_wndw *, struct nv50_wndw_atom *asyw,
762 struct nv50_head_atom *asyh);
763 void (*release)(struct nv50_wndw *, struct nv50_wndw_atom *asyw,
764 struct nv50_head_atom *asyh);
765 void (*prepare)(struct nv50_wndw *, struct nv50_head_atom *asyh,
766 struct nv50_wndw_atom *asyw);
767
768 void (*sema_set)(struct nv50_wndw *, struct nv50_wndw_atom *);
769 void (*sema_clr)(struct nv50_wndw *);
770 void (*ntfy_set)(struct nv50_wndw *, struct nv50_wndw_atom *);
771 void (*ntfy_clr)(struct nv50_wndw *);
772 int (*ntfy_wait_begun)(struct nv50_wndw *, struct nv50_wndw_atom *);
773 void (*image_set)(struct nv50_wndw *, struct nv50_wndw_atom *);
774 void (*image_clr)(struct nv50_wndw *);
775 void (*lut)(struct nv50_wndw *, struct nv50_wndw_atom *);
776 void (*point)(struct nv50_wndw *, struct nv50_wndw_atom *);
777
778 u32 (*update)(struct nv50_wndw *, u32 interlock);
779};
780
781static int
782nv50_wndw_wait_armed(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
783{
784 if (asyw->set.ntfy)
785 return wndw->func->ntfy_wait_begun(wndw, asyw);
786 return 0;
787}
788
789static u32
790nv50_wndw_flush_clr(struct nv50_wndw *wndw, u32 interlock, bool flush,
791 struct nv50_wndw_atom *asyw)
792{
793 if (asyw->clr.sema && (!asyw->set.sema || flush))
794 wndw->func->sema_clr(wndw);
795 if (asyw->clr.ntfy && (!asyw->set.ntfy || flush))
796 wndw->func->ntfy_clr(wndw);
797 if (asyw->clr.image && (!asyw->set.image || flush))
798 wndw->func->image_clr(wndw);
799
800 return flush ? wndw->func->update(wndw, interlock) : 0;
801}
802
803static u32
804nv50_wndw_flush_set(struct nv50_wndw *wndw, u32 interlock,
805 struct nv50_wndw_atom *asyw)
806{
807 if (interlock) {
808 asyw->image.mode = 0;
809 asyw->image.interval = 1;
810 }
811
812 if (asyw->set.sema ) wndw->func->sema_set (wndw, asyw);
813 if (asyw->set.ntfy ) wndw->func->ntfy_set (wndw, asyw);
814 if (asyw->set.image) wndw->func->image_set(wndw, asyw);
815 if (asyw->set.lut ) wndw->func->lut (wndw, asyw);
816 if (asyw->set.point) wndw->func->point (wndw, asyw);
817
818 return wndw->func->update(wndw, interlock);
819}
820
821static void
822nv50_wndw_atomic_check_release(struct nv50_wndw *wndw,
823 struct nv50_wndw_atom *asyw,
824 struct nv50_head_atom *asyh)
825{
826 struct nouveau_drm *drm = nouveau_drm(wndw->plane.dev);
827 NV_ATOMIC(drm, "%s release\n", wndw->plane.name);
828 wndw->func->release(wndw, asyw, asyh);
829 asyw->ntfy.handle = 0;
830 asyw->sema.handle = 0;
831}
832
833static int
834nv50_wndw_atomic_check_acquire(struct nv50_wndw *wndw,
835 struct nv50_wndw_atom *asyw,
Ben Skeggsf42c5702017-05-01 16:59:29 +1000836 struct nv50_head_atom *asyh)
Ben Skeggs973f10c2016-11-04 17:20:36 +1000837{
838 struct nouveau_framebuffer *fb = nouveau_framebuffer(asyw->state.fb);
839 struct nouveau_drm *drm = nouveau_drm(wndw->plane.dev);
840 int ret;
841
842 NV_ATOMIC(drm, "%s acquire\n", wndw->plane.name);
843 asyw->clip.x1 = 0;
844 asyw->clip.y1 = 0;
845 asyw->clip.x2 = asyh->state.mode.hdisplay;
846 asyw->clip.y2 = asyh->state.mode.vdisplay;
847
848 asyw->image.w = fb->base.width;
849 asyw->image.h = fb->base.height;
850 asyw->image.kind = (fb->nvbo->tile_flags & 0x0000ff00) >> 8;
Andrey Grodzovsky612fb5d2017-02-02 16:56:30 -0500851
Ben Skeggsf42c5702017-05-01 16:59:29 +1000852 if (asyh->state.pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC)
853 asyw->interval = 0;
854 else
855 asyw->interval = 1;
Andrey Grodzovsky612fb5d2017-02-02 16:56:30 -0500856
Ben Skeggs973f10c2016-11-04 17:20:36 +1000857 if (asyw->image.kind) {
858 asyw->image.layout = 0;
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000859 if (drm->client.device.info.chipset >= 0xc0)
Ben Skeggs973f10c2016-11-04 17:20:36 +1000860 asyw->image.block = fb->nvbo->tile_mode >> 4;
861 else
862 asyw->image.block = fb->nvbo->tile_mode;
863 asyw->image.pitch = (fb->base.pitches[0] / 4) << 4;
864 } else {
865 asyw->image.layout = 1;
866 asyw->image.block = 0;
867 asyw->image.pitch = fb->base.pitches[0];
868 }
869
870 ret = wndw->func->acquire(wndw, asyw, asyh);
871 if (ret)
872 return ret;
873
874 if (asyw->set.image) {
875 if (!(asyw->image.mode = asyw->interval ? 0 : 1))
876 asyw->image.interval = asyw->interval;
877 else
878 asyw->image.interval = 0;
879 }
880
881 return 0;
882}
883
884static int
885nv50_wndw_atomic_check(struct drm_plane *plane, struct drm_plane_state *state)
886{
887 struct nouveau_drm *drm = nouveau_drm(plane->dev);
888 struct nv50_wndw *wndw = nv50_wndw(plane);
Ben Skeggs839ca902016-11-04 17:20:36 +1000889 struct nv50_wndw_atom *armw = nv50_wndw_atom(wndw->plane.state);
890 struct nv50_wndw_atom *asyw = nv50_wndw_atom(state);
Ben Skeggs973f10c2016-11-04 17:20:36 +1000891 struct nv50_head_atom *harm = NULL, *asyh = NULL;
892 bool varm = false, asyv = false, asym = false;
893 int ret;
894
Ben Skeggs973f10c2016-11-04 17:20:36 +1000895 NV_ATOMIC(drm, "%s atomic_check\n", plane->name);
896 if (asyw->state.crtc) {
Ben Skeggs839ca902016-11-04 17:20:36 +1000897 asyh = nv50_head_atom_get(asyw->state.state, asyw->state.crtc);
Ben Skeggs973f10c2016-11-04 17:20:36 +1000898 if (IS_ERR(asyh))
899 return PTR_ERR(asyh);
900 asym = drm_atomic_crtc_needs_modeset(&asyh->state);
901 asyv = asyh->state.active;
902 }
903
904 if (armw->state.crtc) {
Ben Skeggs839ca902016-11-04 17:20:36 +1000905 harm = nv50_head_atom_get(asyw->state.state, armw->state.crtc);
Ben Skeggs973f10c2016-11-04 17:20:36 +1000906 if (IS_ERR(harm))
907 return PTR_ERR(harm);
Ben Skeggs839ca902016-11-04 17:20:36 +1000908 varm = harm->state.crtc->state->active;
Ben Skeggs973f10c2016-11-04 17:20:36 +1000909 }
910
911 if (asyv) {
912 asyw->point.x = asyw->state.crtc_x;
913 asyw->point.y = asyw->state.crtc_y;
914 if (memcmp(&armw->point, &asyw->point, sizeof(asyw->point)))
915 asyw->set.point = true;
916
Ben Skeggs36601c22017-05-01 16:52:03 +1000917 ret = nv50_wndw_atomic_check_acquire(wndw, asyw, asyh);
918 if (ret)
919 return ret;
Ben Skeggs973f10c2016-11-04 17:20:36 +1000920 } else
921 if (varm) {
922 nv50_wndw_atomic_check_release(wndw, asyw, harm);
923 } else {
924 return 0;
925 }
926
927 if (!asyv || asym) {
928 asyw->clr.ntfy = armw->ntfy.handle != 0;
929 asyw->clr.sema = armw->sema.handle != 0;
930 if (wndw->func->image_clr)
931 asyw->clr.image = armw->image.handle != 0;
932 asyw->set.lut = wndw->func->lut && asyv;
933 }
934
Ben Skeggs973f10c2016-11-04 17:20:36 +1000935 return 0;
936}
937
938static void
Ben Skeggs839ca902016-11-04 17:20:36 +1000939nv50_wndw_cleanup_fb(struct drm_plane *plane, struct drm_plane_state *old_state)
940{
941 struct nouveau_framebuffer *fb = nouveau_framebuffer(old_state->fb);
942 struct nouveau_drm *drm = nouveau_drm(plane->dev);
943
944 NV_ATOMIC(drm, "%s cleanup: %p\n", plane->name, old_state->fb);
945 if (!old_state->fb)
946 return;
947
948 nouveau_bo_unpin(fb->nvbo);
949}
950
951static int
952nv50_wndw_prepare_fb(struct drm_plane *plane, struct drm_plane_state *state)
953{
954 struct nouveau_framebuffer *fb = nouveau_framebuffer(state->fb);
955 struct nouveau_drm *drm = nouveau_drm(plane->dev);
956 struct nv50_wndw *wndw = nv50_wndw(plane);
957 struct nv50_wndw_atom *asyw = nv50_wndw_atom(state);
958 struct nv50_head_atom *asyh;
959 struct nv50_dmac_ctxdma *ctxdma;
Ben Skeggs839ca902016-11-04 17:20:36 +1000960 int ret;
961
962 NV_ATOMIC(drm, "%s prepare: %p\n", plane->name, state->fb);
963 if (!asyw->state.fb)
964 return 0;
Ben Skeggs839ca902016-11-04 17:20:36 +1000965
966 ret = nouveau_bo_pin(fb->nvbo, TTM_PL_FLAG_VRAM, true);
967 if (ret)
968 return ret;
969
Ben Skeggsf00f0e22016-11-04 17:20:36 +1000970 ctxdma = nv50_dmac_ctxdma_new(wndw->dmac, fb);
Ben Skeggs839ca902016-11-04 17:20:36 +1000971 if (IS_ERR(ctxdma)) {
972 nouveau_bo_unpin(fb->nvbo);
973 return PTR_ERR(ctxdma);
974 }
975
976 asyw->state.fence = reservation_object_get_excl_rcu(fb->nvbo->bo.resv);
977 asyw->image.handle = ctxdma->object.handle;
978 asyw->image.offset = fb->nvbo->bo.offset;
979
980 if (wndw->func->prepare) {
981 asyh = nv50_head_atom_get(asyw->state.state, asyw->state.crtc);
982 if (IS_ERR(asyh))
983 return PTR_ERR(asyh);
984
985 wndw->func->prepare(wndw, asyh, asyw);
986 }
987
988 return 0;
989}
990
991static const struct drm_plane_helper_funcs
992nv50_wndw_helper = {
993 .prepare_fb = nv50_wndw_prepare_fb,
994 .cleanup_fb = nv50_wndw_cleanup_fb,
995 .atomic_check = nv50_wndw_atomic_check,
996};
997
998static void
Ben Skeggs973f10c2016-11-04 17:20:36 +1000999nv50_wndw_atomic_destroy_state(struct drm_plane *plane,
1000 struct drm_plane_state *state)
1001{
1002 struct nv50_wndw_atom *asyw = nv50_wndw_atom(state);
1003 __drm_atomic_helper_plane_destroy_state(&asyw->state);
Ben Skeggs973f10c2016-11-04 17:20:36 +10001004 kfree(asyw);
1005}
1006
1007static struct drm_plane_state *
1008nv50_wndw_atomic_duplicate_state(struct drm_plane *plane)
1009{
1010 struct nv50_wndw_atom *armw = nv50_wndw_atom(plane->state);
1011 struct nv50_wndw_atom *asyw;
1012 if (!(asyw = kmalloc(sizeof(*asyw), GFP_KERNEL)))
1013 return NULL;
1014 __drm_atomic_helper_plane_duplicate_state(plane, &asyw->state);
Ben Skeggs973f10c2016-11-04 17:20:36 +10001015 asyw->interval = 1;
1016 asyw->sema = armw->sema;
1017 asyw->ntfy = armw->ntfy;
1018 asyw->image = armw->image;
1019 asyw->point = armw->point;
1020 asyw->lut = armw->lut;
1021 asyw->clr.mask = 0;
1022 asyw->set.mask = 0;
1023 return &asyw->state;
1024}
1025
1026static void
1027nv50_wndw_reset(struct drm_plane *plane)
1028{
1029 struct nv50_wndw_atom *asyw;
1030
1031 if (WARN_ON(!(asyw = kzalloc(sizeof(*asyw), GFP_KERNEL))))
1032 return;
1033
1034 if (plane->state)
1035 plane->funcs->atomic_destroy_state(plane, plane->state);
1036 plane->state = &asyw->state;
1037 plane->state->plane = plane;
Robert Fossc2c446a2017-05-19 16:50:17 -04001038 plane->state->rotation = DRM_MODE_ROTATE_0;
Ben Skeggs973f10c2016-11-04 17:20:36 +10001039}
1040
1041static void
1042nv50_wndw_destroy(struct drm_plane *plane)
1043{
1044 struct nv50_wndw *wndw = nv50_wndw(plane);
1045 void *data;
1046 nvif_notify_fini(&wndw->notify);
1047 data = wndw->func->dtor(wndw);
1048 drm_plane_cleanup(&wndw->plane);
1049 kfree(data);
1050}
1051
1052static const struct drm_plane_funcs
1053nv50_wndw = {
Ben Skeggs839ca902016-11-04 17:20:36 +10001054 .update_plane = drm_atomic_helper_update_plane,
1055 .disable_plane = drm_atomic_helper_disable_plane,
Ben Skeggs973f10c2016-11-04 17:20:36 +10001056 .destroy = nv50_wndw_destroy,
1057 .reset = nv50_wndw_reset,
Ben Skeggs973f10c2016-11-04 17:20:36 +10001058 .atomic_duplicate_state = nv50_wndw_atomic_duplicate_state,
1059 .atomic_destroy_state = nv50_wndw_atomic_destroy_state,
1060};
1061
1062static void
1063nv50_wndw_fini(struct nv50_wndw *wndw)
1064{
1065 nvif_notify_put(&wndw->notify);
1066}
1067
1068static void
1069nv50_wndw_init(struct nv50_wndw *wndw)
1070{
1071 nvif_notify_get(&wndw->notify);
1072}
1073
1074static int
1075nv50_wndw_ctor(const struct nv50_wndw_func *func, struct drm_device *dev,
1076 enum drm_plane_type type, const char *name, int index,
1077 struct nv50_dmac *dmac, const u32 *format, int nformat,
1078 struct nv50_wndw *wndw)
1079{
1080 int ret;
1081
1082 wndw->func = func;
1083 wndw->dmac = dmac;
1084
Ben Widawskye6fc3b62017-07-23 20:46:38 -07001085 ret = drm_universal_plane_init(dev, &wndw->plane, 0, &nv50_wndw,
1086 format, nformat, NULL,
1087 type, "%s-%d", name, index);
Ben Skeggs973f10c2016-11-04 17:20:36 +10001088 if (ret)
1089 return ret;
1090
Ben Skeggs839ca902016-11-04 17:20:36 +10001091 drm_plane_helper_add(&wndw->plane, &nv50_wndw_helper);
Ben Skeggs973f10c2016-11-04 17:20:36 +10001092 return 0;
1093}
1094
1095/******************************************************************************
Ben Skeggs22e927d2016-11-04 17:20:36 +10001096 * Cursor plane
1097 *****************************************************************************/
1098#define nv50_curs(p) container_of((p), struct nv50_curs, wndw)
1099
1100struct nv50_curs {
1101 struct nv50_wndw wndw;
1102 struct nvif_object chan;
1103};
1104
1105static u32
1106nv50_curs_update(struct nv50_wndw *wndw, u32 interlock)
1107{
1108 struct nv50_curs *curs = nv50_curs(wndw);
1109 nvif_wr32(&curs->chan, 0x0080, 0x00000000);
1110 return 0;
1111}
1112
1113static void
1114nv50_curs_point(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1115{
1116 struct nv50_curs *curs = nv50_curs(wndw);
1117 nvif_wr32(&curs->chan, 0x0084, (asyw->point.y << 16) | asyw->point.x);
1118}
1119
1120static void
1121nv50_curs_prepare(struct nv50_wndw *wndw, struct nv50_head_atom *asyh,
1122 struct nv50_wndw_atom *asyw)
1123{
Ben Skeggse6db9572017-05-01 16:53:40 +10001124 u32 handle = nv50_disp(wndw->plane.dev)->mast.base.vram.handle;
1125 u32 offset = asyw->image.offset;
1126 if (asyh->curs.handle != handle || asyh->curs.offset != offset) {
1127 asyh->curs.handle = handle;
1128 asyh->curs.offset = offset;
1129 asyh->set.curs = asyh->curs.visible;
1130 }
Ben Skeggs22e927d2016-11-04 17:20:36 +10001131}
1132
1133static void
1134nv50_curs_release(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
1135 struct nv50_head_atom *asyh)
1136{
1137 asyh->curs.visible = false;
1138}
1139
1140static int
1141nv50_curs_acquire(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
1142 struct nv50_head_atom *asyh)
1143{
1144 int ret;
1145
1146 ret = drm_plane_helper_check_state(&asyw->state, &asyw->clip,
1147 DRM_PLANE_HELPER_NO_SCALING,
1148 DRM_PLANE_HELPER_NO_SCALING,
1149 true, true);
1150 asyh->curs.visible = asyw->state.visible;
1151 if (ret || !asyh->curs.visible)
1152 return ret;
1153
1154 switch (asyw->state.fb->width) {
1155 case 32: asyh->curs.layout = 0; break;
1156 case 64: asyh->curs.layout = 1; break;
1157 default:
1158 return -EINVAL;
1159 }
1160
1161 if (asyw->state.fb->width != asyw->state.fb->height)
1162 return -EINVAL;
1163
Ville Syrjälä438b74a2016-12-14 23:32:55 +02001164 switch (asyw->state.fb->format->format) {
Ben Skeggs22e927d2016-11-04 17:20:36 +10001165 case DRM_FORMAT_ARGB8888: asyh->curs.format = 1; break;
1166 default:
1167 WARN_ON(1);
1168 return -EINVAL;
1169 }
1170
1171 return 0;
1172}
1173
1174static void *
1175nv50_curs_dtor(struct nv50_wndw *wndw)
1176{
1177 struct nv50_curs *curs = nv50_curs(wndw);
1178 nvif_object_fini(&curs->chan);
1179 return curs;
1180}
1181
1182static const u32
1183nv50_curs_format[] = {
1184 DRM_FORMAT_ARGB8888,
1185};
1186
1187static const struct nv50_wndw_func
1188nv50_curs = {
1189 .dtor = nv50_curs_dtor,
1190 .acquire = nv50_curs_acquire,
1191 .release = nv50_curs_release,
1192 .prepare = nv50_curs_prepare,
1193 .point = nv50_curs_point,
1194 .update = nv50_curs_update,
1195};
1196
1197static int
1198nv50_curs_new(struct nouveau_drm *drm, struct nv50_head *head,
1199 struct nv50_curs **pcurs)
1200{
1201 static const struct nvif_mclass curses[] = {
1202 { GK104_DISP_CURSOR, 0 },
1203 { GF110_DISP_CURSOR, 0 },
1204 { GT214_DISP_CURSOR, 0 },
1205 { G82_DISP_CURSOR, 0 },
1206 { NV50_DISP_CURSOR, 0 },
1207 {}
1208 };
1209 struct nv50_disp_cursor_v0 args = {
1210 .head = head->base.index,
1211 };
1212 struct nv50_disp *disp = nv50_disp(drm->dev);
1213 struct nv50_curs *curs;
1214 int cid, ret;
1215
1216 cid = nvif_mclass(disp->disp, curses);
1217 if (cid < 0) {
1218 NV_ERROR(drm, "No supported cursor immediate class\n");
1219 return cid;
1220 }
1221
1222 if (!(curs = *pcurs = kzalloc(sizeof(*curs), GFP_KERNEL)))
1223 return -ENOMEM;
1224
1225 ret = nv50_wndw_ctor(&nv50_curs, drm->dev, DRM_PLANE_TYPE_CURSOR,
1226 "curs", head->base.index, &disp->mast.base,
1227 nv50_curs_format, ARRAY_SIZE(nv50_curs_format),
1228 &curs->wndw);
1229 if (ret) {
1230 kfree(curs);
1231 return ret;
1232 }
1233
1234 ret = nvif_object_init(disp->disp, 0, curses[cid].oclass, &args,
1235 sizeof(args), &curs->chan);
1236 if (ret) {
1237 NV_ERROR(drm, "curs%04x allocation failed: %d\n",
1238 curses[cid].oclass, ret);
1239 return ret;
1240 }
1241
1242 return 0;
1243}
1244
1245/******************************************************************************
Ben Skeggs973f10c2016-11-04 17:20:36 +10001246 * Primary plane
1247 *****************************************************************************/
1248#define nv50_base(p) container_of((p), struct nv50_base, wndw)
1249
1250struct nv50_base {
1251 struct nv50_wndw wndw;
1252 struct nv50_sync chan;
1253 int id;
1254};
1255
1256static int
1257nv50_base_notify(struct nvif_notify *notify)
1258{
1259 return NVIF_NOTIFY_KEEP;
1260}
1261
1262static void
1263nv50_base_lut(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1264{
1265 struct nv50_base *base = nv50_base(wndw);
1266 u32 *push;
1267 if ((push = evo_wait(&base->chan, 2))) {
1268 evo_mthd(push, 0x00e0, 1);
1269 evo_data(push, asyw->lut.enable << 30);
1270 evo_kick(push, &base->chan);
1271 }
1272}
1273
1274static void
1275nv50_base_image_clr(struct nv50_wndw *wndw)
1276{
1277 struct nv50_base *base = nv50_base(wndw);
1278 u32 *push;
1279 if ((push = evo_wait(&base->chan, 4))) {
1280 evo_mthd(push, 0x0084, 1);
1281 evo_data(push, 0x00000000);
1282 evo_mthd(push, 0x00c0, 1);
1283 evo_data(push, 0x00000000);
1284 evo_kick(push, &base->chan);
1285 }
1286}
1287
1288static void
1289nv50_base_image_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1290{
1291 struct nv50_base *base = nv50_base(wndw);
1292 const s32 oclass = base->chan.base.base.user.oclass;
1293 u32 *push;
1294 if ((push = evo_wait(&base->chan, 10))) {
1295 evo_mthd(push, 0x0084, 1);
1296 evo_data(push, (asyw->image.mode << 8) |
1297 (asyw->image.interval << 4));
1298 evo_mthd(push, 0x00c0, 1);
1299 evo_data(push, asyw->image.handle);
1300 if (oclass < G82_DISP_BASE_CHANNEL_DMA) {
1301 evo_mthd(push, 0x0800, 5);
1302 evo_data(push, asyw->image.offset >> 8);
1303 evo_data(push, 0x00000000);
1304 evo_data(push, (asyw->image.h << 16) | asyw->image.w);
1305 evo_data(push, (asyw->image.layout << 20) |
1306 asyw->image.pitch |
1307 asyw->image.block);
1308 evo_data(push, (asyw->image.kind << 16) |
1309 (asyw->image.format << 8));
1310 } else
1311 if (oclass < GF110_DISP_BASE_CHANNEL_DMA) {
1312 evo_mthd(push, 0x0800, 5);
1313 evo_data(push, asyw->image.offset >> 8);
1314 evo_data(push, 0x00000000);
1315 evo_data(push, (asyw->image.h << 16) | asyw->image.w);
1316 evo_data(push, (asyw->image.layout << 20) |
1317 asyw->image.pitch |
1318 asyw->image.block);
1319 evo_data(push, asyw->image.format << 8);
1320 } else {
1321 evo_mthd(push, 0x0400, 5);
1322 evo_data(push, asyw->image.offset >> 8);
1323 evo_data(push, 0x00000000);
1324 evo_data(push, (asyw->image.h << 16) | asyw->image.w);
1325 evo_data(push, (asyw->image.layout << 24) |
1326 asyw->image.pitch |
1327 asyw->image.block);
1328 evo_data(push, asyw->image.format << 8);
1329 }
1330 evo_kick(push, &base->chan);
1331 }
1332}
1333
1334static void
1335nv50_base_ntfy_clr(struct nv50_wndw *wndw)
1336{
1337 struct nv50_base *base = nv50_base(wndw);
1338 u32 *push;
1339 if ((push = evo_wait(&base->chan, 2))) {
1340 evo_mthd(push, 0x00a4, 1);
1341 evo_data(push, 0x00000000);
1342 evo_kick(push, &base->chan);
1343 }
1344}
1345
1346static void
1347nv50_base_ntfy_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1348{
1349 struct nv50_base *base = nv50_base(wndw);
1350 u32 *push;
1351 if ((push = evo_wait(&base->chan, 3))) {
1352 evo_mthd(push, 0x00a0, 2);
1353 evo_data(push, (asyw->ntfy.awaken << 30) | asyw->ntfy.offset);
1354 evo_data(push, asyw->ntfy.handle);
1355 evo_kick(push, &base->chan);
1356 }
1357}
1358
1359static void
1360nv50_base_sema_clr(struct nv50_wndw *wndw)
1361{
1362 struct nv50_base *base = nv50_base(wndw);
1363 u32 *push;
1364 if ((push = evo_wait(&base->chan, 2))) {
1365 evo_mthd(push, 0x0094, 1);
1366 evo_data(push, 0x00000000);
1367 evo_kick(push, &base->chan);
1368 }
1369}
1370
1371static void
1372nv50_base_sema_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1373{
1374 struct nv50_base *base = nv50_base(wndw);
1375 u32 *push;
1376 if ((push = evo_wait(&base->chan, 5))) {
1377 evo_mthd(push, 0x0088, 4);
1378 evo_data(push, asyw->sema.offset);
1379 evo_data(push, asyw->sema.acquire);
1380 evo_data(push, asyw->sema.release);
1381 evo_data(push, asyw->sema.handle);
1382 evo_kick(push, &base->chan);
1383 }
1384}
1385
1386static u32
1387nv50_base_update(struct nv50_wndw *wndw, u32 interlock)
1388{
1389 struct nv50_base *base = nv50_base(wndw);
1390 u32 *push;
1391
1392 if (!(push = evo_wait(&base->chan, 2)))
1393 return 0;
1394 evo_mthd(push, 0x0080, 1);
1395 evo_data(push, interlock);
1396 evo_kick(push, &base->chan);
1397
1398 if (base->chan.base.base.user.oclass < GF110_DISP_BASE_CHANNEL_DMA)
1399 return interlock ? 2 << (base->id * 8) : 0;
1400 return interlock ? 2 << (base->id * 4) : 0;
1401}
1402
1403static int
1404nv50_base_ntfy_wait_begun(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1405{
1406 struct nouveau_drm *drm = nouveau_drm(wndw->plane.dev);
1407 struct nv50_disp *disp = nv50_disp(wndw->plane.dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001408 if (nvif_msec(&drm->client.device, 2000ULL,
Ben Skeggs973f10c2016-11-04 17:20:36 +10001409 u32 data = nouveau_bo_rd32(disp->sync, asyw->ntfy.offset / 4);
1410 if ((data & 0xc0000000) == 0x40000000)
1411 break;
1412 usleep_range(1, 2);
1413 ) < 0)
1414 return -ETIMEDOUT;
1415 return 0;
1416}
1417
1418static void
1419nv50_base_release(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
1420 struct nv50_head_atom *asyh)
1421{
1422 asyh->base.cpp = 0;
1423}
1424
1425static int
1426nv50_base_acquire(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
1427 struct nv50_head_atom *asyh)
1428{
Ville Syrjälä9857ecb2016-11-18 21:53:03 +02001429 const struct drm_framebuffer *fb = asyw->state.fb;
Ben Skeggs973f10c2016-11-04 17:20:36 +10001430 int ret;
1431
Ville Syrjälä9857ecb2016-11-18 21:53:03 +02001432 if (!fb->format->depth)
Ben Skeggs973f10c2016-11-04 17:20:36 +10001433 return -EINVAL;
1434
1435 ret = drm_plane_helper_check_state(&asyw->state, &asyw->clip,
1436 DRM_PLANE_HELPER_NO_SCALING,
1437 DRM_PLANE_HELPER_NO_SCALING,
1438 false, true);
1439 if (ret)
1440 return ret;
1441
Ville Syrjälä9857ecb2016-11-18 21:53:03 +02001442 asyh->base.depth = fb->format->depth;
1443 asyh->base.cpp = fb->format->cpp[0];
Ben Skeggs973f10c2016-11-04 17:20:36 +10001444 asyh->base.x = asyw->state.src.x1 >> 16;
1445 asyh->base.y = asyw->state.src.y1 >> 16;
1446 asyh->base.w = asyw->state.fb->width;
1447 asyh->base.h = asyw->state.fb->height;
1448
Ville Syrjälä438b74a2016-12-14 23:32:55 +02001449 switch (fb->format->format) {
Ben Skeggs973f10c2016-11-04 17:20:36 +10001450 case DRM_FORMAT_C8 : asyw->image.format = 0x1e; break;
1451 case DRM_FORMAT_RGB565 : asyw->image.format = 0xe8; break;
1452 case DRM_FORMAT_XRGB1555 :
1453 case DRM_FORMAT_ARGB1555 : asyw->image.format = 0xe9; break;
1454 case DRM_FORMAT_XRGB8888 :
1455 case DRM_FORMAT_ARGB8888 : asyw->image.format = 0xcf; break;
1456 case DRM_FORMAT_XBGR2101010:
1457 case DRM_FORMAT_ABGR2101010: asyw->image.format = 0xd1; break;
1458 case DRM_FORMAT_XBGR8888 :
1459 case DRM_FORMAT_ABGR8888 : asyw->image.format = 0xd5; break;
1460 default:
1461 WARN_ON(1);
1462 return -EINVAL;
1463 }
1464
1465 asyw->lut.enable = 1;
1466 asyw->set.image = true;
1467 return 0;
1468}
1469
1470static void *
1471nv50_base_dtor(struct nv50_wndw *wndw)
1472{
1473 struct nv50_disp *disp = nv50_disp(wndw->plane.dev);
1474 struct nv50_base *base = nv50_base(wndw);
1475 nv50_dmac_destroy(&base->chan.base, disp->disp);
1476 return base;
1477}
1478
1479static const u32
1480nv50_base_format[] = {
1481 DRM_FORMAT_C8,
1482 DRM_FORMAT_RGB565,
1483 DRM_FORMAT_XRGB1555,
1484 DRM_FORMAT_ARGB1555,
1485 DRM_FORMAT_XRGB8888,
1486 DRM_FORMAT_ARGB8888,
1487 DRM_FORMAT_XBGR2101010,
1488 DRM_FORMAT_ABGR2101010,
1489 DRM_FORMAT_XBGR8888,
1490 DRM_FORMAT_ABGR8888,
1491};
1492
1493static const struct nv50_wndw_func
1494nv50_base = {
1495 .dtor = nv50_base_dtor,
1496 .acquire = nv50_base_acquire,
1497 .release = nv50_base_release,
1498 .sema_set = nv50_base_sema_set,
1499 .sema_clr = nv50_base_sema_clr,
1500 .ntfy_set = nv50_base_ntfy_set,
1501 .ntfy_clr = nv50_base_ntfy_clr,
1502 .ntfy_wait_begun = nv50_base_ntfy_wait_begun,
1503 .image_set = nv50_base_image_set,
1504 .image_clr = nv50_base_image_clr,
1505 .lut = nv50_base_lut,
1506 .update = nv50_base_update,
1507};
1508
1509static int
1510nv50_base_new(struct nouveau_drm *drm, struct nv50_head *head,
1511 struct nv50_base **pbase)
1512{
1513 struct nv50_disp *disp = nv50_disp(drm->dev);
1514 struct nv50_base *base;
1515 int ret;
1516
1517 if (!(base = *pbase = kzalloc(sizeof(*base), GFP_KERNEL)))
1518 return -ENOMEM;
1519 base->id = head->base.index;
1520 base->wndw.ntfy = EVO_FLIP_NTFY0(base->id);
1521 base->wndw.sema = EVO_FLIP_SEM0(base->id);
1522 base->wndw.data = 0x00000000;
1523
1524 ret = nv50_wndw_ctor(&nv50_base, drm->dev, DRM_PLANE_TYPE_PRIMARY,
1525 "base", base->id, &base->chan.base,
1526 nv50_base_format, ARRAY_SIZE(nv50_base_format),
1527 &base->wndw);
1528 if (ret) {
1529 kfree(base);
1530 return ret;
1531 }
1532
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001533 ret = nv50_base_create(&drm->client.device, disp->disp, base->id,
Ben Skeggs973f10c2016-11-04 17:20:36 +10001534 disp->sync->bo.offset, &base->chan);
1535 if (ret)
1536 return ret;
1537
1538 return nvif_notify_init(&base->chan.base.base.user, nv50_base_notify,
1539 false,
1540 NV50_DISP_BASE_CHANNEL_DMA_V0_NTFY_UEVENT,
1541 &(struct nvif_notify_uevent_req) {},
1542 sizeof(struct nvif_notify_uevent_req),
1543 sizeof(struct nvif_notify_uevent_rep),
1544 &base->wndw.notify);
1545}
1546
1547/******************************************************************************
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001548 * Head
1549 *****************************************************************************/
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001550static void
Ben Skeggs7e08d672016-11-04 17:20:36 +10001551nv50_head_procamp(struct nv50_head *head, struct nv50_head_atom *asyh)
1552{
1553 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1554 u32 *push;
1555 if ((push = evo_wait(core, 2))) {
1556 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1557 evo_mthd(push, 0x08a8 + (head->base.index * 0x400), 1);
1558 else
1559 evo_mthd(push, 0x0498 + (head->base.index * 0x300), 1);
1560 evo_data(push, (asyh->procamp.sat.sin << 20) |
1561 (asyh->procamp.sat.cos << 8));
1562 evo_kick(push, core);
1563 }
1564}
1565
1566static void
Ben Skeggs7e918332016-11-04 17:20:36 +10001567nv50_head_dither(struct nv50_head *head, struct nv50_head_atom *asyh)
1568{
1569 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1570 u32 *push;
1571 if ((push = evo_wait(core, 2))) {
1572 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1573 evo_mthd(push, 0x08a0 + (head->base.index * 0x0400), 1);
1574 else
1575 if (core->base.user.oclass < GK104_DISP_CORE_CHANNEL_DMA)
1576 evo_mthd(push, 0x0490 + (head->base.index * 0x0300), 1);
1577 else
1578 evo_mthd(push, 0x04a0 + (head->base.index * 0x0300), 1);
1579 evo_data(push, (asyh->dither.mode << 3) |
1580 (asyh->dither.bits << 1) |
1581 asyh->dither.enable);
1582 evo_kick(push, core);
1583 }
1584}
1585
1586static void
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10001587nv50_head_ovly(struct nv50_head *head, struct nv50_head_atom *asyh)
1588{
1589 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1590 u32 bounds = 0;
1591 u32 *push;
1592
1593 if (asyh->base.cpp) {
1594 switch (asyh->base.cpp) {
1595 case 8: bounds |= 0x00000500; break;
1596 case 4: bounds |= 0x00000300; break;
1597 case 2: bounds |= 0x00000100; break;
1598 default:
1599 WARN_ON(1);
1600 break;
1601 }
1602 bounds |= 0x00000001;
1603 }
1604
1605 if ((push = evo_wait(core, 2))) {
1606 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1607 evo_mthd(push, 0x0904 + head->base.index * 0x400, 1);
1608 else
1609 evo_mthd(push, 0x04d4 + head->base.index * 0x300, 1);
1610 evo_data(push, bounds);
1611 evo_kick(push, core);
1612 }
1613}
1614
1615static void
1616nv50_head_base(struct nv50_head *head, struct nv50_head_atom *asyh)
1617{
1618 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1619 u32 bounds = 0;
1620 u32 *push;
1621
1622 if (asyh->base.cpp) {
1623 switch (asyh->base.cpp) {
1624 case 8: bounds |= 0x00000500; break;
1625 case 4: bounds |= 0x00000300; break;
1626 case 2: bounds |= 0x00000100; break;
1627 case 1: bounds |= 0x00000000; break;
1628 default:
1629 WARN_ON(1);
1630 break;
1631 }
1632 bounds |= 0x00000001;
1633 }
1634
1635 if ((push = evo_wait(core, 2))) {
1636 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1637 evo_mthd(push, 0x0900 + head->base.index * 0x400, 1);
1638 else
1639 evo_mthd(push, 0x04d0 + head->base.index * 0x300, 1);
1640 evo_data(push, bounds);
1641 evo_kick(push, core);
1642 }
1643}
1644
1645static void
Ben Skeggsea8ee392016-11-04 17:20:36 +10001646nv50_head_curs_clr(struct nv50_head *head)
1647{
1648 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1649 u32 *push;
1650 if ((push = evo_wait(core, 4))) {
1651 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
1652 evo_mthd(push, 0x0880 + head->base.index * 0x400, 1);
1653 evo_data(push, 0x05000000);
1654 } else
1655 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1656 evo_mthd(push, 0x0880 + head->base.index * 0x400, 1);
1657 evo_data(push, 0x05000000);
1658 evo_mthd(push, 0x089c + head->base.index * 0x400, 1);
1659 evo_data(push, 0x00000000);
1660 } else {
1661 evo_mthd(push, 0x0480 + head->base.index * 0x300, 1);
1662 evo_data(push, 0x05000000);
1663 evo_mthd(push, 0x048c + head->base.index * 0x300, 1);
1664 evo_data(push, 0x00000000);
1665 }
1666 evo_kick(push, core);
1667 }
1668}
1669
1670static void
1671nv50_head_curs_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1672{
1673 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1674 u32 *push;
1675 if ((push = evo_wait(core, 5))) {
1676 if (core->base.user.oclass < G82_DISP_BASE_CHANNEL_DMA) {
1677 evo_mthd(push, 0x0880 + head->base.index * 0x400, 2);
1678 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
1679 (asyh->curs.format << 24));
1680 evo_data(push, asyh->curs.offset >> 8);
1681 } else
1682 if (core->base.user.oclass < GF110_DISP_BASE_CHANNEL_DMA) {
1683 evo_mthd(push, 0x0880 + head->base.index * 0x400, 2);
1684 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
1685 (asyh->curs.format << 24));
1686 evo_data(push, asyh->curs.offset >> 8);
1687 evo_mthd(push, 0x089c + head->base.index * 0x400, 1);
1688 evo_data(push, asyh->curs.handle);
1689 } else {
1690 evo_mthd(push, 0x0480 + head->base.index * 0x300, 2);
1691 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
1692 (asyh->curs.format << 24));
1693 evo_data(push, asyh->curs.offset >> 8);
1694 evo_mthd(push, 0x048c + head->base.index * 0x300, 1);
1695 evo_data(push, asyh->curs.handle);
1696 }
1697 evo_kick(push, core);
1698 }
1699}
1700
1701static void
Ben Skeggsad633612016-11-04 17:20:36 +10001702nv50_head_core_clr(struct nv50_head *head)
1703{
1704 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1705 u32 *push;
1706 if ((push = evo_wait(core, 2))) {
1707 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1708 evo_mthd(push, 0x0874 + head->base.index * 0x400, 1);
1709 else
1710 evo_mthd(push, 0x0474 + head->base.index * 0x300, 1);
1711 evo_data(push, 0x00000000);
1712 evo_kick(push, core);
1713 }
1714}
1715
1716static void
1717nv50_head_core_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1718{
1719 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1720 u32 *push;
1721 if ((push = evo_wait(core, 9))) {
1722 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
1723 evo_mthd(push, 0x0860 + head->base.index * 0x400, 1);
1724 evo_data(push, asyh->core.offset >> 8);
1725 evo_mthd(push, 0x0868 + head->base.index * 0x400, 4);
1726 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
1727 evo_data(push, asyh->core.layout << 20 |
1728 (asyh->core.pitch >> 8) << 8 |
1729 asyh->core.block);
1730 evo_data(push, asyh->core.kind << 16 |
1731 asyh->core.format << 8);
1732 evo_data(push, asyh->core.handle);
1733 evo_mthd(push, 0x08c0 + head->base.index * 0x400, 1);
1734 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
Ben Skeggs19d53d02016-12-13 11:18:46 +10001735 /* EVO will complain with INVALID_STATE if we have an
1736 * active cursor and (re)specify HeadSetContextDmaIso
1737 * without also updating HeadSetOffsetCursor.
1738 */
1739 asyh->set.curs = asyh->curs.visible;
Ben Skeggsad633612016-11-04 17:20:36 +10001740 } else
1741 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1742 evo_mthd(push, 0x0860 + head->base.index * 0x400, 1);
1743 evo_data(push, asyh->core.offset >> 8);
1744 evo_mthd(push, 0x0868 + head->base.index * 0x400, 4);
1745 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
1746 evo_data(push, asyh->core.layout << 20 |
1747 (asyh->core.pitch >> 8) << 8 |
1748 asyh->core.block);
1749 evo_data(push, asyh->core.format << 8);
1750 evo_data(push, asyh->core.handle);
1751 evo_mthd(push, 0x08c0 + head->base.index * 0x400, 1);
1752 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
1753 } else {
1754 evo_mthd(push, 0x0460 + head->base.index * 0x300, 1);
1755 evo_data(push, asyh->core.offset >> 8);
1756 evo_mthd(push, 0x0468 + head->base.index * 0x300, 4);
1757 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
1758 evo_data(push, asyh->core.layout << 24 |
1759 (asyh->core.pitch >> 8) << 8 |
1760 asyh->core.block);
1761 evo_data(push, asyh->core.format << 8);
1762 evo_data(push, asyh->core.handle);
1763 evo_mthd(push, 0x04b0 + head->base.index * 0x300, 1);
1764 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
1765 }
1766 evo_kick(push, core);
1767 }
1768}
1769
1770static void
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001771nv50_head_lut_clr(struct nv50_head *head)
1772{
1773 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1774 u32 *push;
1775 if ((push = evo_wait(core, 4))) {
1776 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
1777 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 1);
1778 evo_data(push, 0x40000000);
1779 } else
1780 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1781 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 1);
1782 evo_data(push, 0x40000000);
1783 evo_mthd(push, 0x085c + (head->base.index * 0x400), 1);
1784 evo_data(push, 0x00000000);
1785 } else {
1786 evo_mthd(push, 0x0440 + (head->base.index * 0x300), 1);
1787 evo_data(push, 0x03000000);
1788 evo_mthd(push, 0x045c + (head->base.index * 0x300), 1);
1789 evo_data(push, 0x00000000);
1790 }
1791 evo_kick(push, core);
1792 }
1793}
1794
1795static void
1796nv50_head_lut_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1797{
1798 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1799 u32 *push;
1800 if ((push = evo_wait(core, 7))) {
1801 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
1802 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 2);
1803 evo_data(push, 0xc0000000);
1804 evo_data(push, asyh->lut.offset >> 8);
1805 } else
1806 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1807 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 2);
1808 evo_data(push, 0xc0000000);
1809 evo_data(push, asyh->lut.offset >> 8);
1810 evo_mthd(push, 0x085c + (head->base.index * 0x400), 1);
1811 evo_data(push, asyh->lut.handle);
1812 } else {
1813 evo_mthd(push, 0x0440 + (head->base.index * 0x300), 4);
1814 evo_data(push, 0x83000000);
1815 evo_data(push, asyh->lut.offset >> 8);
1816 evo_data(push, 0x00000000);
1817 evo_data(push, 0x00000000);
1818 evo_mthd(push, 0x045c + (head->base.index * 0x300), 1);
1819 evo_data(push, asyh->lut.handle);
1820 }
1821 evo_kick(push, core);
1822 }
1823}
1824
1825static void
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001826nv50_head_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
1827{
1828 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1829 struct nv50_head_mode *m = &asyh->mode;
1830 u32 *push;
1831 if ((push = evo_wait(core, 14))) {
1832 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1833 evo_mthd(push, 0x0804 + (head->base.index * 0x400), 2);
1834 evo_data(push, 0x00800000 | m->clock);
1835 evo_data(push, m->interlace ? 0x00000002 : 0x00000000);
Ben Skeggs06ab2822016-11-04 17:20:36 +10001836 evo_mthd(push, 0x0810 + (head->base.index * 0x400), 7);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001837 evo_data(push, 0x00000000);
1838 evo_data(push, (m->v.active << 16) | m->h.active );
1839 evo_data(push, (m->v.synce << 16) | m->h.synce );
1840 evo_data(push, (m->v.blanke << 16) | m->h.blanke );
1841 evo_data(push, (m->v.blanks << 16) | m->h.blanks );
1842 evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
Ben Skeggs06ab2822016-11-04 17:20:36 +10001843 evo_data(push, asyh->mode.v.blankus);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001844 evo_mthd(push, 0x082c + (head->base.index * 0x400), 1);
1845 evo_data(push, 0x00000000);
1846 } else {
1847 evo_mthd(push, 0x0410 + (head->base.index * 0x300), 6);
1848 evo_data(push, 0x00000000);
1849 evo_data(push, (m->v.active << 16) | m->h.active );
1850 evo_data(push, (m->v.synce << 16) | m->h.synce );
1851 evo_data(push, (m->v.blanke << 16) | m->h.blanke );
1852 evo_data(push, (m->v.blanks << 16) | m->h.blanks );
1853 evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
1854 evo_mthd(push, 0x042c + (head->base.index * 0x300), 2);
1855 evo_data(push, 0x00000000); /* ??? */
1856 evo_data(push, 0xffffff00);
1857 evo_mthd(push, 0x0450 + (head->base.index * 0x300), 3);
1858 evo_data(push, m->clock * 1000);
1859 evo_data(push, 0x00200000); /* ??? */
1860 evo_data(push, m->clock * 1000);
1861 }
1862 evo_kick(push, core);
1863 }
1864}
1865
1866static void
Ben Skeggsc4e68122016-11-04 17:20:36 +10001867nv50_head_view(struct nv50_head *head, struct nv50_head_atom *asyh)
1868{
1869 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1870 u32 *push;
1871 if ((push = evo_wait(core, 10))) {
1872 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1873 evo_mthd(push, 0x08a4 + (head->base.index * 0x400), 1);
1874 evo_data(push, 0x00000000);
1875 evo_mthd(push, 0x08c8 + (head->base.index * 0x400), 1);
1876 evo_data(push, (asyh->view.iH << 16) | asyh->view.iW);
1877 evo_mthd(push, 0x08d8 + (head->base.index * 0x400), 2);
1878 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1879 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1880 } else {
1881 evo_mthd(push, 0x0494 + (head->base.index * 0x300), 1);
1882 evo_data(push, 0x00000000);
1883 evo_mthd(push, 0x04b8 + (head->base.index * 0x300), 1);
1884 evo_data(push, (asyh->view.iH << 16) | asyh->view.iW);
1885 evo_mthd(push, 0x04c0 + (head->base.index * 0x300), 3);
1886 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1887 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1888 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1889 }
1890 evo_kick(push, core);
1891 }
1892}
1893
1894static void
Ben Skeggsad633612016-11-04 17:20:36 +10001895nv50_head_flush_clr(struct nv50_head *head, struct nv50_head_atom *asyh, bool y)
1896{
1897 if (asyh->clr.core && (!asyh->set.core || y))
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001898 nv50_head_lut_clr(head);
1899 if (asyh->clr.core && (!asyh->set.core || y))
Ben Skeggsad633612016-11-04 17:20:36 +10001900 nv50_head_core_clr(head);
Ben Skeggsea8ee392016-11-04 17:20:36 +10001901 if (asyh->clr.curs && (!asyh->set.curs || y))
1902 nv50_head_curs_clr(head);
Ben Skeggsad633612016-11-04 17:20:36 +10001903}
1904
1905static void
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001906nv50_head_flush_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1907{
Ben Skeggsc4e68122016-11-04 17:20:36 +10001908 if (asyh->set.view ) nv50_head_view (head, asyh);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001909 if (asyh->set.mode ) nv50_head_mode (head, asyh);
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001910 if (asyh->set.core ) nv50_head_lut_set (head, asyh);
Ben Skeggsad633612016-11-04 17:20:36 +10001911 if (asyh->set.core ) nv50_head_core_set(head, asyh);
Ben Skeggsea8ee392016-11-04 17:20:36 +10001912 if (asyh->set.curs ) nv50_head_curs_set(head, asyh);
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10001913 if (asyh->set.base ) nv50_head_base (head, asyh);
1914 if (asyh->set.ovly ) nv50_head_ovly (head, asyh);
Ben Skeggs7e918332016-11-04 17:20:36 +10001915 if (asyh->set.dither ) nv50_head_dither (head, asyh);
Ben Skeggs7e08d672016-11-04 17:20:36 +10001916 if (asyh->set.procamp) nv50_head_procamp (head, asyh);
1917}
1918
1919static void
1920nv50_head_atomic_check_procamp(struct nv50_head_atom *armh,
1921 struct nv50_head_atom *asyh,
1922 struct nouveau_conn_atom *asyc)
1923{
1924 const int vib = asyc->procamp.color_vibrance - 100;
1925 const int hue = asyc->procamp.vibrant_hue - 90;
1926 const int adj = (vib > 0) ? 50 : 0;
1927 asyh->procamp.sat.cos = ((vib * 2047 + adj) / 100) & 0xfff;
1928 asyh->procamp.sat.sin = ((hue * 2047) / 100) & 0xfff;
1929 asyh->set.procamp = true;
Ben Skeggs7e918332016-11-04 17:20:36 +10001930}
1931
1932static void
1933nv50_head_atomic_check_dither(struct nv50_head_atom *armh,
1934 struct nv50_head_atom *asyh,
1935 struct nouveau_conn_atom *asyc)
1936{
1937 struct drm_connector *connector = asyc->state.connector;
1938 u32 mode = 0x00;
1939
1940 if (asyc->dither.mode == DITHERING_MODE_AUTO) {
1941 if (asyh->base.depth > connector->display_info.bpc * 3)
1942 mode = DITHERING_MODE_DYNAMIC2X2;
1943 } else {
1944 mode = asyc->dither.mode;
1945 }
1946
1947 if (asyc->dither.depth == DITHERING_DEPTH_AUTO) {
1948 if (connector->display_info.bpc >= 8)
1949 mode |= DITHERING_DEPTH_8BPC;
1950 } else {
1951 mode |= asyc->dither.depth;
1952 }
1953
1954 asyh->dither.enable = mode;
1955 asyh->dither.bits = mode >> 1;
1956 asyh->dither.mode = mode >> 3;
1957 asyh->set.dither = true;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001958}
1959
1960static void
Ben Skeggsc4e68122016-11-04 17:20:36 +10001961nv50_head_atomic_check_view(struct nv50_head_atom *armh,
1962 struct nv50_head_atom *asyh,
1963 struct nouveau_conn_atom *asyc)
1964{
1965 struct drm_connector *connector = asyc->state.connector;
1966 struct drm_display_mode *omode = &asyh->state.adjusted_mode;
1967 struct drm_display_mode *umode = &asyh->state.mode;
1968 int mode = asyc->scaler.mode;
1969 struct edid *edid;
Alastair Bridgewater37aa2242017-04-11 13:11:24 -04001970 int umode_vdisplay, omode_hdisplay, omode_vdisplay;
Ben Skeggsc4e68122016-11-04 17:20:36 +10001971
1972 if (connector->edid_blob_ptr)
1973 edid = (struct edid *)connector->edid_blob_ptr->data;
1974 else
1975 edid = NULL;
1976
1977 if (!asyc->scaler.full) {
1978 if (mode == DRM_MODE_SCALE_NONE)
1979 omode = umode;
1980 } else {
1981 /* Non-EDID LVDS/eDP mode. */
1982 mode = DRM_MODE_SCALE_FULLSCREEN;
1983 }
1984
Alastair Bridgewater37aa2242017-04-11 13:11:24 -04001985 /* For the user-specified mode, we must ignore doublescan and
1986 * the like, but honor frame packing.
1987 */
1988 umode_vdisplay = umode->vdisplay;
1989 if ((umode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
1990 umode_vdisplay += umode->vtotal;
Ben Skeggsc4e68122016-11-04 17:20:36 +10001991 asyh->view.iW = umode->hdisplay;
Alastair Bridgewater37aa2242017-04-11 13:11:24 -04001992 asyh->view.iH = umode_vdisplay;
1993 /* For the output mode, we can just use the stock helper. */
1994 drm_mode_get_hv_timing(omode, &omode_hdisplay, &omode_vdisplay);
1995 asyh->view.oW = omode_hdisplay;
1996 asyh->view.oH = omode_vdisplay;
Ben Skeggsc4e68122016-11-04 17:20:36 +10001997
1998 /* Add overscan compensation if necessary, will keep the aspect
1999 * ratio the same as the backend mode unless overridden by the
2000 * user setting both hborder and vborder properties.
2001 */
2002 if ((asyc->scaler.underscan.mode == UNDERSCAN_ON ||
2003 (asyc->scaler.underscan.mode == UNDERSCAN_AUTO &&
2004 drm_detect_hdmi_monitor(edid)))) {
2005 u32 bX = asyc->scaler.underscan.hborder;
2006 u32 bY = asyc->scaler.underscan.vborder;
2007 u32 r = (asyh->view.oH << 19) / asyh->view.oW;
2008
2009 if (bX) {
2010 asyh->view.oW -= (bX * 2);
2011 if (bY) asyh->view.oH -= (bY * 2);
2012 else asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
2013 } else {
2014 asyh->view.oW -= (asyh->view.oW >> 4) + 32;
2015 if (bY) asyh->view.oH -= (bY * 2);
2016 else asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
2017 }
2018 }
2019
2020 /* Handle CENTER/ASPECT scaling, taking into account the areas
2021 * removed already for overscan compensation.
2022 */
2023 switch (mode) {
2024 case DRM_MODE_SCALE_CENTER:
2025 asyh->view.oW = min((u16)umode->hdisplay, asyh->view.oW);
Alastair Bridgewater37aa2242017-04-11 13:11:24 -04002026 asyh->view.oH = min((u16)umode_vdisplay, asyh->view.oH);
Ben Skeggsc4e68122016-11-04 17:20:36 +10002027 /* fall-through */
2028 case DRM_MODE_SCALE_ASPECT:
2029 if (asyh->view.oH < asyh->view.oW) {
2030 u32 r = (asyh->view.iW << 19) / asyh->view.iH;
2031 asyh->view.oW = ((asyh->view.oH * r) + (r / 2)) >> 19;
2032 } else {
2033 u32 r = (asyh->view.iH << 19) / asyh->view.iW;
2034 asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
2035 }
2036 break;
2037 default:
2038 break;
2039 }
2040
2041 asyh->set.view = true;
2042}
2043
2044static void
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002045nv50_head_atomic_check_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
2046{
2047 struct drm_display_mode *mode = &asyh->state.adjusted_mode;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002048 struct nv50_head_mode *m = &asyh->mode;
Alastair Bridgewater35dd9872017-04-11 13:11:16 -04002049 u32 blankus;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002050
Alastair Bridgewater37aa2242017-04-11 13:11:24 -04002051 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002052
Alastair Bridgewater35dd9872017-04-11 13:11:16 -04002053 /*
2054 * DRM modes are defined in terms of a repeating interval
2055 * starting with the active display area. The hardware modes
2056 * are defined in terms of a repeating interval starting one
2057 * unit (pixel or line) into the sync pulse. So, add bias.
2058 */
2059
2060 m->h.active = mode->crtc_htotal;
2061 m->h.synce = mode->crtc_hsync_end - mode->crtc_hsync_start - 1;
2062 m->h.blanke = mode->crtc_hblank_end - mode->crtc_hsync_start - 1;
2063 m->h.blanks = m->h.blanke + mode->crtc_hdisplay;
2064
2065 m->v.active = mode->crtc_vtotal;
2066 m->v.synce = mode->crtc_vsync_end - mode->crtc_vsync_start - 1;
2067 m->v.blanke = mode->crtc_vblank_end - mode->crtc_vsync_start - 1;
2068 m->v.blanks = m->v.blanke + mode->crtc_vdisplay;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002069
2070 /*XXX: Safe underestimate, even "0" works */
Alastair Bridgewater35dd9872017-04-11 13:11:16 -04002071 blankus = (m->v.active - mode->crtc_vdisplay - 2) * m->h.active;
Ben Skeggsaeecfcd2017-04-05 09:12:54 +10002072 blankus *= 1000;
Alastair Bridgewater35dd9872017-04-11 13:11:16 -04002073 blankus /= mode->crtc_clock;
Ben Skeggsaeecfcd2017-04-05 09:12:54 +10002074 m->v.blankus = blankus;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002075
2076 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
Alastair Bridgewater35dd9872017-04-11 13:11:16 -04002077 m->v.blank2e = m->v.active + m->v.blanke;
2078 m->v.blank2s = m->v.blank2e + mode->crtc_vdisplay;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002079 m->v.active = (m->v.active * 2) + 1;
2080 m->interlace = true;
2081 } else {
2082 m->v.blank2e = 0;
2083 m->v.blank2s = 1;
2084 m->interlace = false;
2085 }
Alastair Bridgewater35dd9872017-04-11 13:11:16 -04002086 m->clock = mode->crtc_clock;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002087
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002088 asyh->set.mode = true;
2089}
2090
2091static int
2092nv50_head_atomic_check(struct drm_crtc *crtc, struct drm_crtc_state *state)
2093{
2094 struct nouveau_drm *drm = nouveau_drm(crtc->dev);
Ben Skeggsad633612016-11-04 17:20:36 +10002095 struct nv50_disp *disp = nv50_disp(crtc->dev);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002096 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10002097 struct nv50_head_atom *armh = nv50_head_atom(crtc->state);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002098 struct nv50_head_atom *asyh = nv50_head_atom(state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002099 struct nouveau_conn_atom *asyc = NULL;
2100 struct drm_connector_state *conns;
2101 struct drm_connector *conn;
2102 int i;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002103
2104 NV_ATOMIC(drm, "%s atomic_check %d\n", crtc->name, asyh->state.active);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002105 if (asyh->state.active) {
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002106 for_each_new_connector_in_state(asyh->state.state, conn, conns, i) {
Ben Skeggs839ca902016-11-04 17:20:36 +10002107 if (conns->crtc == crtc) {
2108 asyc = nouveau_conn_atom(conns);
2109 break;
2110 }
2111 }
2112
2113 if (armh->state.active) {
2114 if (asyc) {
2115 if (asyh->state.mode_changed)
2116 asyc->set.scaler = true;
2117 if (armh->base.depth != asyh->base.depth)
2118 asyc->set.dither = true;
2119 }
2120 } else {
Gustavo A. R. Silva86276922017-05-22 14:12:37 -05002121 if (asyc)
2122 asyc->set.mask = ~0;
Ben Skeggs839ca902016-11-04 17:20:36 +10002123 asyh->set.mask = ~0;
2124 }
2125
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002126 if (asyh->state.mode_changed)
2127 nv50_head_atomic_check_mode(head, asyh);
Ben Skeggsad633612016-11-04 17:20:36 +10002128
Ben Skeggs839ca902016-11-04 17:20:36 +10002129 if (asyc) {
2130 if (asyc->set.scaler)
2131 nv50_head_atomic_check_view(armh, asyh, asyc);
2132 if (asyc->set.dither)
2133 nv50_head_atomic_check_dither(armh, asyh, asyc);
2134 if (asyc->set.procamp)
2135 nv50_head_atomic_check_procamp(armh, asyh, asyc);
2136 }
2137
Ben Skeggsad633612016-11-04 17:20:36 +10002138 if ((asyh->core.visible = (asyh->base.cpp != 0))) {
2139 asyh->core.x = asyh->base.x;
2140 asyh->core.y = asyh->base.y;
2141 asyh->core.w = asyh->base.w;
2142 asyh->core.h = asyh->base.h;
2143 } else
Ben Skeggsea8ee392016-11-04 17:20:36 +10002144 if ((asyh->core.visible = asyh->curs.visible)) {
Ben Skeggsad633612016-11-04 17:20:36 +10002145 /*XXX: We need to either find some way of having the
2146 * primary base layer appear black, while still
2147 * being able to display the other layers, or we
2148 * need to allocate a dummy black surface here.
2149 */
2150 asyh->core.x = 0;
2151 asyh->core.y = 0;
2152 asyh->core.w = asyh->state.mode.hdisplay;
2153 asyh->core.h = asyh->state.mode.vdisplay;
2154 }
2155 asyh->core.handle = disp->mast.base.vram.handle;
2156 asyh->core.offset = 0;
2157 asyh->core.format = 0xcf;
2158 asyh->core.kind = 0;
2159 asyh->core.layout = 1;
2160 asyh->core.block = 0;
2161 asyh->core.pitch = ALIGN(asyh->core.w, 64) * 4;
Ben Skeggsa7ae1562016-11-04 17:20:36 +10002162 asyh->lut.handle = disp->mast.base.vram.handle;
2163 asyh->lut.offset = head->base.lut.nvbo->bo.offset;
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10002164 asyh->set.base = armh->base.cpp != asyh->base.cpp;
2165 asyh->set.ovly = armh->ovly.cpp != asyh->ovly.cpp;
Ben Skeggsad633612016-11-04 17:20:36 +10002166 } else {
2167 asyh->core.visible = false;
Ben Skeggsea8ee392016-11-04 17:20:36 +10002168 asyh->curs.visible = false;
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10002169 asyh->base.cpp = 0;
2170 asyh->ovly.cpp = 0;
Ben Skeggsad633612016-11-04 17:20:36 +10002171 }
2172
2173 if (!drm_atomic_crtc_needs_modeset(&asyh->state)) {
2174 if (asyh->core.visible) {
2175 if (memcmp(&armh->core, &asyh->core, sizeof(asyh->core)))
2176 asyh->set.core = true;
2177 } else
2178 if (armh->core.visible) {
2179 asyh->clr.core = true;
2180 }
Ben Skeggsea8ee392016-11-04 17:20:36 +10002181
2182 if (asyh->curs.visible) {
2183 if (memcmp(&armh->curs, &asyh->curs, sizeof(asyh->curs)))
2184 asyh->set.curs = true;
2185 } else
2186 if (armh->curs.visible) {
2187 asyh->clr.curs = true;
2188 }
Ben Skeggsad633612016-11-04 17:20:36 +10002189 } else {
2190 asyh->clr.core = armh->core.visible;
Ben Skeggsea8ee392016-11-04 17:20:36 +10002191 asyh->clr.curs = armh->curs.visible;
Ben Skeggsad633612016-11-04 17:20:36 +10002192 asyh->set.core = asyh->core.visible;
Ben Skeggsea8ee392016-11-04 17:20:36 +10002193 asyh->set.curs = asyh->curs.visible;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002194 }
2195
Ben Skeggs839ca902016-11-04 17:20:36 +10002196 if (asyh->clr.mask || asyh->set.mask)
2197 nv50_atom(asyh->state.state)->lock_core = true;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002198 return 0;
2199}
2200
Ben Skeggs438d99e2011-07-05 16:48:06 +10002201static void
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002202nv50_head_lut_load(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10002203{
Ben Skeggse225f442012-11-21 14:40:21 +10002204 struct nv50_disp *disp = nv50_disp(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002205 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
2206 void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
Peter Rosin804ea3e2017-07-13 18:25:35 +02002207 u16 *r, *g, *b;
Ben Skeggs438d99e2011-07-05 16:48:06 +10002208 int i;
2209
Peter Rosin804ea3e2017-07-13 18:25:35 +02002210 r = crtc->gamma_store;
2211 g = r + crtc->gamma_size;
2212 b = g + crtc->gamma_size;
Ben Skeggsde8268c2012-11-16 10:24:31 +10002213
Peter Rosin804ea3e2017-07-13 18:25:35 +02002214 for (i = 0; i < 256; i++) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002215 if (disp->disp->oclass < GF110_DISP) {
Peter Rosin804ea3e2017-07-13 18:25:35 +02002216 writew((*r++ >> 2) + 0x0000, lut + (i * 0x08) + 0);
2217 writew((*g++ >> 2) + 0x0000, lut + (i * 0x08) + 2);
2218 writew((*b++ >> 2) + 0x0000, lut + (i * 0x08) + 4);
Ben Skeggsde8268c2012-11-16 10:24:31 +10002219 } else {
Peter Rosin804ea3e2017-07-13 18:25:35 +02002220 /* 0x6000 interferes with the 14-bit color??? */
2221 writew((*r++ >> 2) + 0x6000, lut + (i * 0x20) + 0);
2222 writew((*g++ >> 2) + 0x6000, lut + (i * 0x20) + 2);
2223 writew((*b++ >> 2) + 0x6000, lut + (i * 0x20) + 4);
Ben Skeggsde8268c2012-11-16 10:24:31 +10002224 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10002225 }
2226}
2227
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002228static const struct drm_crtc_helper_funcs
2229nv50_head_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10002230 .atomic_check = nv50_head_atomic_check,
Ben Skeggs438d99e2011-07-05 16:48:06 +10002231};
2232
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002233static int
2234nv50_head_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
Daniel Vetter6d124ff2017-04-03 10:33:01 +02002235 uint32_t size,
2236 struct drm_modeset_acquire_ctx *ctx)
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002237{
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002238 nv50_head_lut_load(crtc);
2239 return 0;
2240}
2241
Ben Skeggs839ca902016-11-04 17:20:36 +10002242static void
2243nv50_head_atomic_destroy_state(struct drm_crtc *crtc,
2244 struct drm_crtc_state *state)
2245{
2246 struct nv50_head_atom *asyh = nv50_head_atom(state);
2247 __drm_atomic_helper_crtc_destroy_state(&asyh->state);
2248 kfree(asyh);
2249}
2250
2251static struct drm_crtc_state *
2252nv50_head_atomic_duplicate_state(struct drm_crtc *crtc)
2253{
2254 struct nv50_head_atom *armh = nv50_head_atom(crtc->state);
2255 struct nv50_head_atom *asyh;
2256 if (!(asyh = kmalloc(sizeof(*asyh), GFP_KERNEL)))
2257 return NULL;
2258 __drm_atomic_helper_crtc_duplicate_state(crtc, &asyh->state);
2259 asyh->view = armh->view;
2260 asyh->mode = armh->mode;
2261 asyh->lut = armh->lut;
2262 asyh->core = armh->core;
2263 asyh->curs = armh->curs;
2264 asyh->base = armh->base;
2265 asyh->ovly = armh->ovly;
2266 asyh->dither = armh->dither;
2267 asyh->procamp = armh->procamp;
2268 asyh->clr.mask = 0;
2269 asyh->set.mask = 0;
2270 return &asyh->state;
2271}
2272
2273static void
2274__drm_atomic_helper_crtc_reset(struct drm_crtc *crtc,
2275 struct drm_crtc_state *state)
2276{
2277 if (crtc->state)
2278 crtc->funcs->atomic_destroy_state(crtc, crtc->state);
2279 crtc->state = state;
2280 crtc->state->crtc = crtc;
2281}
2282
2283static void
2284nv50_head_reset(struct drm_crtc *crtc)
2285{
2286 struct nv50_head_atom *asyh;
2287
2288 if (WARN_ON(!(asyh = kzalloc(sizeof(*asyh), GFP_KERNEL))))
2289 return;
2290
2291 __drm_atomic_helper_crtc_reset(crtc, &asyh->state);
2292}
2293
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002294static void
2295nv50_head_destroy(struct drm_crtc *crtc)
2296{
2297 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
2298 struct nv50_disp *disp = nv50_disp(crtc->dev);
2299 struct nv50_head *head = nv50_head(crtc);
2300
2301 nv50_dmac_destroy(&head->ovly.base, disp->disp);
2302 nv50_pioc_destroy(&head->oimm.base);
2303
2304 nouveau_bo_unmap(nv_crtc->lut.nvbo);
2305 if (nv_crtc->lut.nvbo)
2306 nouveau_bo_unpin(nv_crtc->lut.nvbo);
2307 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
2308
2309 drm_crtc_cleanup(crtc);
2310 kfree(crtc);
2311}
2312
2313static const struct drm_crtc_funcs
2314nv50_head_func = {
Ben Skeggs839ca902016-11-04 17:20:36 +10002315 .reset = nv50_head_reset,
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002316 .gamma_set = nv50_head_gamma_set,
2317 .destroy = nv50_head_destroy,
Ben Skeggs839ca902016-11-04 17:20:36 +10002318 .set_config = drm_atomic_helper_set_config,
Andrey Grodzovsky612fb5d2017-02-02 16:56:30 -05002319 .page_flip = drm_atomic_helper_page_flip,
Ben Skeggs839ca902016-11-04 17:20:36 +10002320 .atomic_duplicate_state = nv50_head_atomic_duplicate_state,
2321 .atomic_destroy_state = nv50_head_atomic_destroy_state,
Ben Skeggs438d99e2011-07-05 16:48:06 +10002322};
2323
2324static int
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002325nv50_head_create(struct drm_device *dev, int index)
Ben Skeggs438d99e2011-07-05 16:48:06 +10002326{
Ben Skeggsa01ca782015-08-20 14:54:15 +10002327 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10002328 struct nvif_device *device = &drm->client.device;
Ben Skeggse225f442012-11-21 14:40:21 +10002329 struct nv50_disp *disp = nv50_disp(dev);
2330 struct nv50_head *head;
Ben Skeggs973f10c2016-11-04 17:20:36 +10002331 struct nv50_base *base;
Ben Skeggs22e927d2016-11-04 17:20:36 +10002332 struct nv50_curs *curs;
Ben Skeggs438d99e2011-07-05 16:48:06 +10002333 struct drm_crtc *crtc;
Peter Rosin804ea3e2017-07-13 18:25:35 +02002334 int ret;
Ben Skeggs438d99e2011-07-05 16:48:06 +10002335
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002336 head = kzalloc(sizeof(*head), GFP_KERNEL);
2337 if (!head)
Ben Skeggs438d99e2011-07-05 16:48:06 +10002338 return -ENOMEM;
2339
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002340 head->base.index = index;
Ben Skeggs973f10c2016-11-04 17:20:36 +10002341 ret = nv50_base_new(drm, head, &base);
Ben Skeggs22e927d2016-11-04 17:20:36 +10002342 if (ret == 0)
2343 ret = nv50_curs_new(drm, head, &curs);
Ben Skeggs973f10c2016-11-04 17:20:36 +10002344 if (ret) {
2345 kfree(head);
2346 return ret;
2347 }
2348
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002349 crtc = &head->base.base;
Ben Skeggs839ca902016-11-04 17:20:36 +10002350 drm_crtc_init_with_planes(dev, crtc, &base->wndw.plane,
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002351 &curs->wndw.plane, &nv50_head_func,
Ben Skeggs839ca902016-11-04 17:20:36 +10002352 "head-%d", head->base.index);
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002353 drm_crtc_helper_add(crtc, &nv50_head_help);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002354 drm_mode_crtc_set_gamma_size(crtc, 256);
2355
Ben Skeggsbab7cc12016-05-24 17:26:48 +10002356 ret = nouveau_bo_new(&drm->client, 8192, 0x100, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01002357 0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002358 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10002359 ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002360 if (!ret) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002361 ret = nouveau_bo_map(head->base.lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002362 if (ret)
2363 nouveau_bo_unpin(head->base.lut.nvbo);
2364 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10002365 if (ret)
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002366 nouveau_bo_ref(NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002367 }
2368
2369 if (ret)
2370 goto out;
2371
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002372 /* allocate overlay resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10002373 ret = nv50_oimm_create(device, disp->disp, index, &head->oimm);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002374 if (ret)
2375 goto out;
2376
Ben Skeggsa01ca782015-08-20 14:54:15 +10002377 ret = nv50_ovly_create(device, disp->disp, index, disp->sync->bo.offset,
2378 &head->ovly);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002379 if (ret)
2380 goto out;
2381
Ben Skeggs438d99e2011-07-05 16:48:06 +10002382out:
2383 if (ret)
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002384 nv50_head_destroy(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002385 return ret;
2386}
2387
2388/******************************************************************************
Ben Skeggsd92c8ad2016-11-04 17:20:36 +10002389 * Output path helpers
Ben Skeggsa91d3222014-12-22 16:30:13 +10002390 *****************************************************************************/
Ben Skeggs6c22ea32017-05-19 23:59:35 +10002391static void
2392nv50_outp_release(struct nouveau_encoder *nv_encoder)
2393{
2394 struct nv50_disp *disp = nv50_disp(nv_encoder->base.base.dev);
2395 struct {
2396 struct nv50_disp_mthd_v1 base;
2397 } args = {
2398 .base.version = 1,
2399 .base.method = NV50_DISP_MTHD_V1_RELEASE,
2400 .base.hasht = nv_encoder->dcb->hasht,
2401 .base.hashm = nv_encoder->dcb->hashm,
2402 };
2403
2404 nvif_mthd(disp->disp, 0, &args, sizeof(args));
2405 nv_encoder->or = -1;
2406 nv_encoder->link = 0;
2407}
2408
2409static int
2410nv50_outp_acquire(struct nouveau_encoder *nv_encoder)
2411{
2412 struct nouveau_drm *drm = nouveau_drm(nv_encoder->base.base.dev);
2413 struct nv50_disp *disp = nv50_disp(drm->dev);
2414 struct {
2415 struct nv50_disp_mthd_v1 base;
2416 struct nv50_disp_acquire_v0 info;
2417 } args = {
2418 .base.version = 1,
2419 .base.method = NV50_DISP_MTHD_V1_ACQUIRE,
2420 .base.hasht = nv_encoder->dcb->hasht,
2421 .base.hashm = nv_encoder->dcb->hashm,
2422 };
2423 int ret;
2424
2425 ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
2426 if (ret) {
2427 NV_ERROR(drm, "error acquiring output path: %d\n", ret);
2428 return ret;
2429 }
2430
2431 nv_encoder->or = args.info.or;
2432 nv_encoder->link = args.info.link;
2433 return 0;
2434}
2435
Ben Skeggsd92c8ad2016-11-04 17:20:36 +10002436static int
2437nv50_outp_atomic_check_view(struct drm_encoder *encoder,
2438 struct drm_crtc_state *crtc_state,
2439 struct drm_connector_state *conn_state,
2440 struct drm_display_mode *native_mode)
2441{
2442 struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
2443 struct drm_display_mode *mode = &crtc_state->mode;
2444 struct drm_connector *connector = conn_state->connector;
2445 struct nouveau_conn_atom *asyc = nouveau_conn_atom(conn_state);
2446 struct nouveau_drm *drm = nouveau_drm(encoder->dev);
2447
2448 NV_ATOMIC(drm, "%s atomic_check\n", encoder->name);
2449 asyc->scaler.full = false;
2450 if (!native_mode)
2451 return 0;
2452
2453 if (asyc->scaler.mode == DRM_MODE_SCALE_NONE) {
2454 switch (connector->connector_type) {
2455 case DRM_MODE_CONNECTOR_LVDS:
2456 case DRM_MODE_CONNECTOR_eDP:
2457 /* Force use of scaler for non-EDID modes. */
2458 if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
2459 break;
2460 mode = native_mode;
2461 asyc->scaler.full = true;
2462 break;
2463 default:
2464 break;
2465 }
2466 } else {
2467 mode = native_mode;
2468 }
2469
2470 if (!drm_mode_equal(adjusted_mode, mode)) {
2471 drm_mode_copy(adjusted_mode, mode);
2472 crtc_state->mode_changed = true;
2473 }
2474
2475 return 0;
2476}
2477
Ben Skeggs839ca902016-11-04 17:20:36 +10002478static int
2479nv50_outp_atomic_check(struct drm_encoder *encoder,
2480 struct drm_crtc_state *crtc_state,
2481 struct drm_connector_state *conn_state)
Ben Skeggsa91d3222014-12-22 16:30:13 +10002482{
Ben Skeggs839ca902016-11-04 17:20:36 +10002483 struct nouveau_connector *nv_connector =
2484 nouveau_connector(conn_state->connector);
2485 return nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
2486 nv_connector->native_mode);
Ben Skeggsa91d3222014-12-22 16:30:13 +10002487}
2488
2489/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10002490 * DAC
2491 *****************************************************************************/
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002492static void
Ben Skeggs839ca902016-11-04 17:20:36 +10002493nv50_dac_disable(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002494{
Ben Skeggsf20c6652016-11-04 17:20:36 +10002495 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2496 struct nv50_mast *mast = nv50_mast(encoder->dev);
2497 const int or = nv_encoder->or;
2498 u32 *push;
2499
2500 if (nv_encoder->crtc) {
Ben Skeggsf20c6652016-11-04 17:20:36 +10002501 push = evo_wait(mast, 4);
2502 if (push) {
2503 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2504 evo_mthd(push, 0x0400 + (or * 0x080), 1);
2505 evo_data(push, 0x00000000);
2506 } else {
2507 evo_mthd(push, 0x0180 + (or * 0x020), 1);
2508 evo_data(push, 0x00000000);
2509 }
2510 evo_kick(push, mast);
2511 }
2512 }
2513
2514 nv_encoder->crtc = NULL;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10002515 nv50_outp_release(nv_encoder);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002516}
2517
2518static void
Ben Skeggs839ca902016-11-04 17:20:36 +10002519nv50_dac_enable(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002520{
Ben Skeggse225f442012-11-21 14:40:21 +10002521 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002522 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2523 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10002524 struct drm_display_mode *mode = &nv_crtc->base.state->adjusted_mode;
Ben Skeggs97b19b52012-11-16 11:21:37 +10002525 u32 *push;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002526
Ben Skeggs6c22ea32017-05-19 23:59:35 +10002527 nv50_outp_acquire(nv_encoder);
2528
Ben Skeggs97b19b52012-11-16 11:21:37 +10002529 push = evo_wait(mast, 8);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002530 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002531 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10002532 u32 syncs = 0x00000000;
2533
2534 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2535 syncs |= 0x00000001;
2536 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2537 syncs |= 0x00000002;
2538
2539 evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
2540 evo_data(push, 1 << nv_crtc->index);
2541 evo_data(push, syncs);
2542 } else {
2543 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
2544 u32 syncs = 0x00000001;
2545
2546 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2547 syncs |= 0x00000008;
2548 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2549 syncs |= 0x00000010;
2550
2551 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2552 magic |= 0x00000001;
2553
2554 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
2555 evo_data(push, syncs);
2556 evo_data(push, magic);
2557 evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
2558 evo_data(push, 1 << nv_crtc->index);
2559 }
2560
2561 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002562 }
2563
2564 nv_encoder->crtc = encoder->crtc;
2565}
2566
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10002567static enum drm_connector_status
Ben Skeggse225f442012-11-21 14:40:21 +10002568nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10002569{
Ben Skeggsc4abd312014-08-10 04:10:26 +10002570 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10002571 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsc4abd312014-08-10 04:10:26 +10002572 struct {
2573 struct nv50_disp_mthd_v1 base;
2574 struct nv50_disp_dac_load_v0 load;
2575 } args = {
2576 .base.version = 1,
2577 .base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
2578 .base.hasht = nv_encoder->dcb->hasht,
2579 .base.hashm = nv_encoder->dcb->hashm,
2580 };
2581 int ret;
Ben Skeggsb6819932011-07-08 11:14:50 +10002582
Ben Skeggsc4abd312014-08-10 04:10:26 +10002583 args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
2584 if (args.load.data == 0)
2585 args.load.data = 340;
2586
2587 ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
2588 if (ret || !args.load.load)
Ben Skeggs35b21d32012-11-08 12:08:55 +10002589 return connector_status_disconnected;
Ben Skeggsb6819932011-07-08 11:14:50 +10002590
Ben Skeggs35b21d32012-11-08 12:08:55 +10002591 return connector_status_connected;
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10002592}
2593
Ben Skeggsf20c6652016-11-04 17:20:36 +10002594static const struct drm_encoder_helper_funcs
2595nv50_dac_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10002596 .atomic_check = nv50_outp_atomic_check,
2597 .enable = nv50_dac_enable,
2598 .disable = nv50_dac_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10002599 .detect = nv50_dac_detect
2600};
2601
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002602static void
Ben Skeggse225f442012-11-21 14:40:21 +10002603nv50_dac_destroy(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002604{
2605 drm_encoder_cleanup(encoder);
2606 kfree(encoder);
2607}
2608
Ben Skeggsf20c6652016-11-04 17:20:36 +10002609static const struct drm_encoder_funcs
2610nv50_dac_func = {
Ben Skeggse225f442012-11-21 14:40:21 +10002611 .destroy = nv50_dac_destroy,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002612};
2613
2614static int
Ben Skeggse225f442012-11-21 14:40:21 +10002615nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002616{
Ben Skeggs5ed50202013-02-11 20:15:03 +10002617 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10002618 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002619 struct nvkm_i2c_bus *bus;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002620 struct nouveau_encoder *nv_encoder;
2621 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002622 int type = DRM_MODE_ENCODER_DAC;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002623
2624 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2625 if (!nv_encoder)
2626 return -ENOMEM;
2627 nv_encoder->dcb = dcbe;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002628
2629 bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
2630 if (bus)
2631 nv_encoder->i2c = &bus->i2c;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002632
2633 encoder = to_drm_encoder(nv_encoder);
2634 encoder->possible_crtcs = dcbe->heads;
2635 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10002636 drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type,
2637 "dac-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10002638 drm_encoder_helper_add(encoder, &nv50_dac_help);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002639
2640 drm_mode_connector_attach_encoder(connector, encoder);
2641 return 0;
2642}
Ben Skeggs26f6d882011-07-04 16:25:18 +10002643
2644/******************************************************************************
Ben Skeggs78951d22011-11-11 18:13:13 +10002645 * Audio
2646 *****************************************************************************/
2647static void
Ben Skeggsf20c6652016-11-04 17:20:36 +10002648nv50_audio_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
2649{
2650 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2651 struct nv50_disp *disp = nv50_disp(encoder->dev);
2652 struct {
2653 struct nv50_disp_mthd_v1 base;
2654 struct nv50_disp_sor_hda_eld_v0 eld;
2655 } args = {
2656 .base.version = 1,
2657 .base.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
2658 .base.hasht = nv_encoder->dcb->hasht,
2659 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2660 (0x0100 << nv_crtc->index),
2661 };
2662
2663 nvif_mthd(disp->disp, 0, &args, sizeof(args));
2664}
2665
2666static void
2667nv50_audio_enable(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10002668{
2669 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggscc2a9072014-09-15 21:29:05 +10002670 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs78951d22011-11-11 18:13:13 +10002671 struct nouveau_connector *nv_connector;
Ben Skeggse225f442012-11-21 14:40:21 +10002672 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsd889c522014-09-15 21:11:51 +10002673 struct __packed {
2674 struct {
2675 struct nv50_disp_mthd_v1 mthd;
2676 struct nv50_disp_sor_hda_eld_v0 eld;
2677 } base;
Ben Skeggs120b0c32014-08-10 04:10:26 +10002678 u8 data[sizeof(nv_connector->base.eld)];
2679 } args = {
Ben Skeggsd889c522014-09-15 21:11:51 +10002680 .base.mthd.version = 1,
2681 .base.mthd.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
2682 .base.mthd.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10002683 .base.mthd.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2684 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10002685 };
Ben Skeggs78951d22011-11-11 18:13:13 +10002686
2687 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2688 if (!drm_detect_monitor_audio(nv_connector->edid))
2689 return;
2690
Ben Skeggs120b0c32014-08-10 04:10:26 +10002691 memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10002692
Jani Nikula938fd8a2014-10-28 16:20:48 +02002693 nvif_mthd(disp->disp, 0, &args,
2694 sizeof(args.base) + drm_eld_size(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10002695}
2696
Ben Skeggsf20c6652016-11-04 17:20:36 +10002697/******************************************************************************
2698 * HDMI
2699 *****************************************************************************/
Ben Skeggs78951d22011-11-11 18:13:13 +10002700static void
Ben Skeggsf20c6652016-11-04 17:20:36 +10002701nv50_hdmi_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10002702{
2703 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10002704 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs120b0c32014-08-10 04:10:26 +10002705 struct {
2706 struct nv50_disp_mthd_v1 base;
Ben Skeggsf20c6652016-11-04 17:20:36 +10002707 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
Ben Skeggs120b0c32014-08-10 04:10:26 +10002708 } args = {
2709 .base.version = 1,
Ben Skeggsf20c6652016-11-04 17:20:36 +10002710 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
2711 .base.hasht = nv_encoder->dcb->hasht,
2712 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2713 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10002714 };
Ben Skeggs78951d22011-11-11 18:13:13 +10002715
Ben Skeggs120b0c32014-08-10 04:10:26 +10002716 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10002717}
2718
Ben Skeggs78951d22011-11-11 18:13:13 +10002719static void
Ben Skeggsf20c6652016-11-04 17:20:36 +10002720nv50_hdmi_enable(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10002721{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002722 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2723 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10002724 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10002725 struct {
2726 struct nv50_disp_mthd_v1 base;
2727 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -04002728 u8 infoframes[2 * 17]; /* two frames, up to 17 bytes each */
Ben Skeggse00f2232014-08-10 04:10:26 +10002729 } args = {
2730 .base.version = 1,
2731 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
2732 .base.hasht = nv_encoder->dcb->hasht,
2733 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2734 (0x0100 << nv_crtc->index),
2735 .pwr.state = 1,
2736 .pwr.rekey = 56, /* binary driver, and tegra, constant */
2737 };
2738 struct nouveau_connector *nv_connector;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002739 u32 max_ac_packet;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -04002740 union hdmi_infoframe avi_frame;
2741 union hdmi_infoframe vendor_frame;
2742 int ret;
2743 int size;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002744
2745 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2746 if (!drm_detect_hdmi_monitor(nv_connector->edid))
2747 return;
2748
Shashank Sharma0c1f5282017-07-13 21:03:07 +05302749 ret = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame.avi, mode,
2750 false);
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -04002751 if (!ret) {
2752 /* We have an AVI InfoFrame, populate it to the display */
2753 args.pwr.avi_infoframe_length
2754 = hdmi_infoframe_pack(&avi_frame, args.infoframes, 17);
2755 }
2756
2757 ret = drm_hdmi_vendor_infoframe_from_display_mode(&vendor_frame.vendor.hdmi, mode);
2758 if (!ret) {
2759 /* We have a Vendor InfoFrame, populate it to the display */
2760 args.pwr.vendor_infoframe_length
2761 = hdmi_infoframe_pack(&vendor_frame,
2762 args.infoframes
2763 + args.pwr.avi_infoframe_length,
2764 17);
2765 }
2766
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002767 max_ac_packet = mode->htotal - mode->hdisplay;
Ben Skeggse00f2232014-08-10 04:10:26 +10002768 max_ac_packet -= args.pwr.rekey;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002769 max_ac_packet -= 18; /* constant from tegra */
Ben Skeggse00f2232014-08-10 04:10:26 +10002770 args.pwr.max_ac_packet = max_ac_packet / 32;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002771
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -04002772 size = sizeof(args.base)
2773 + sizeof(args.pwr)
2774 + args.pwr.avi_infoframe_length
2775 + args.pwr.vendor_infoframe_length;
2776 nvif_mthd(disp->disp, 0, &args, size);
Ben Skeggsf20c6652016-11-04 17:20:36 +10002777 nv50_audio_enable(encoder, mode);
Ben Skeggs78951d22011-11-11 18:13:13 +10002778}
2779
2780/******************************************************************************
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002781 * MST
2782 *****************************************************************************/
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002783#define nv50_mstm(p) container_of((p), struct nv50_mstm, mgr)
2784#define nv50_mstc(p) container_of((p), struct nv50_mstc, connector)
2785#define nv50_msto(p) container_of((p), struct nv50_msto, encoder)
2786
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002787struct nv50_mstm {
2788 struct nouveau_encoder *outp;
2789
2790 struct drm_dp_mst_topology_mgr mgr;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002791 struct nv50_msto *msto[4];
2792
2793 bool modified;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10002794 bool disabled;
2795 int links;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002796};
2797
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002798struct nv50_mstc {
2799 struct nv50_mstm *mstm;
2800 struct drm_dp_mst_port *port;
2801 struct drm_connector connector;
2802
2803 struct drm_display_mode *native;
2804 struct edid *edid;
2805
2806 int pbn;
2807};
2808
2809struct nv50_msto {
2810 struct drm_encoder encoder;
2811
2812 struct nv50_head *head;
2813 struct nv50_mstc *mstc;
2814 bool disabled;
2815};
2816
2817static struct drm_dp_payload *
2818nv50_msto_payload(struct nv50_msto *msto)
2819{
2820 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
2821 struct nv50_mstc *mstc = msto->mstc;
2822 struct nv50_mstm *mstm = mstc->mstm;
2823 int vcpi = mstc->port->vcpi.vcpi, i;
2824
2825 NV_ATOMIC(drm, "%s: vcpi %d\n", msto->encoder.name, vcpi);
2826 for (i = 0; i < mstm->mgr.max_payloads; i++) {
2827 struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
2828 NV_ATOMIC(drm, "%s: %d: vcpi %d start 0x%02x slots 0x%02x\n",
2829 mstm->outp->base.base.name, i, payload->vcpi,
2830 payload->start_slot, payload->num_slots);
2831 }
2832
2833 for (i = 0; i < mstm->mgr.max_payloads; i++) {
2834 struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
2835 if (payload->vcpi == vcpi)
2836 return payload;
2837 }
2838
2839 return NULL;
2840}
2841
2842static void
2843nv50_msto_cleanup(struct nv50_msto *msto)
2844{
2845 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
2846 struct nv50_mstc *mstc = msto->mstc;
2847 struct nv50_mstm *mstm = mstc->mstm;
2848
2849 NV_ATOMIC(drm, "%s: msto cleanup\n", msto->encoder.name);
2850 if (mstc->port && mstc->port->vcpi.vcpi > 0 && !nv50_msto_payload(msto))
2851 drm_dp_mst_deallocate_vcpi(&mstm->mgr, mstc->port);
2852 if (msto->disabled) {
2853 msto->mstc = NULL;
2854 msto->head = NULL;
2855 msto->disabled = false;
2856 }
2857}
2858
2859static void
2860nv50_msto_prepare(struct nv50_msto *msto)
2861{
2862 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
2863 struct nv50_mstc *mstc = msto->mstc;
2864 struct nv50_mstm *mstm = mstc->mstm;
2865 struct {
2866 struct nv50_disp_mthd_v1 base;
2867 struct nv50_disp_sor_dp_mst_vcpi_v0 vcpi;
2868 } args = {
2869 .base.version = 1,
2870 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_VCPI,
2871 .base.hasht = mstm->outp->dcb->hasht,
2872 .base.hashm = (0xf0ff & mstm->outp->dcb->hashm) |
2873 (0x0100 << msto->head->base.index),
2874 };
2875
2876 NV_ATOMIC(drm, "%s: msto prepare\n", msto->encoder.name);
2877 if (mstc->port && mstc->port->vcpi.vcpi > 0) {
2878 struct drm_dp_payload *payload = nv50_msto_payload(msto);
2879 if (payload) {
2880 args.vcpi.start_slot = payload->start_slot;
2881 args.vcpi.num_slots = payload->num_slots;
2882 args.vcpi.pbn = mstc->port->vcpi.pbn;
2883 args.vcpi.aligned_pbn = mstc->port->vcpi.aligned_pbn;
2884 }
2885 }
2886
2887 NV_ATOMIC(drm, "%s: %s: %02x %02x %04x %04x\n",
2888 msto->encoder.name, msto->head->base.base.name,
2889 args.vcpi.start_slot, args.vcpi.num_slots,
2890 args.vcpi.pbn, args.vcpi.aligned_pbn);
2891 nvif_mthd(&drm->display->disp, 0, &args, sizeof(args));
2892}
2893
2894static int
2895nv50_msto_atomic_check(struct drm_encoder *encoder,
2896 struct drm_crtc_state *crtc_state,
2897 struct drm_connector_state *conn_state)
2898{
2899 struct nv50_mstc *mstc = nv50_mstc(conn_state->connector);
2900 struct nv50_mstm *mstm = mstc->mstm;
2901 int bpp = conn_state->connector->display_info.bpc * 3;
2902 int slots;
2903
2904 mstc->pbn = drm_dp_calc_pbn_mode(crtc_state->adjusted_mode.clock, bpp);
2905
2906 slots = drm_dp_find_vcpi_slots(&mstm->mgr, mstc->pbn);
2907 if (slots < 0)
2908 return slots;
2909
2910 return nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
2911 mstc->native);
2912}
2913
2914static void
2915nv50_msto_enable(struct drm_encoder *encoder)
2916{
2917 struct nv50_head *head = nv50_head(encoder->crtc);
2918 struct nv50_msto *msto = nv50_msto(encoder);
2919 struct nv50_mstc *mstc = NULL;
2920 struct nv50_mstm *mstm = NULL;
2921 struct drm_connector *connector;
Gustavo Padovan875dd622017-05-11 16:10:46 -03002922 struct drm_connector_list_iter conn_iter;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002923 u8 proto, depth;
2924 int slots;
2925 bool r;
2926
Gustavo Padovan875dd622017-05-11 16:10:46 -03002927 drm_connector_list_iter_begin(encoder->dev, &conn_iter);
2928 drm_for_each_connector_iter(connector, &conn_iter) {
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002929 if (connector->state->best_encoder == &msto->encoder) {
2930 mstc = nv50_mstc(connector);
2931 mstm = mstc->mstm;
2932 break;
2933 }
2934 }
Gustavo Padovan875dd622017-05-11 16:10:46 -03002935 drm_connector_list_iter_end(&conn_iter);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002936
2937 if (WARN_ON(!mstc))
2938 return;
2939
Pandiyan, Dhinakaran1e797f52017-03-16 00:10:26 -07002940 slots = drm_dp_find_vcpi_slots(&mstm->mgr, mstc->pbn);
2941 r = drm_dp_mst_allocate_vcpi(&mstm->mgr, mstc->port, mstc->pbn, slots);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002942 WARN_ON(!r);
2943
Ben Skeggs6c22ea32017-05-19 23:59:35 +10002944 if (!mstm->links++)
2945 nv50_outp_acquire(mstm->outp);
2946
2947 if (mstm->outp->link & 1)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002948 proto = 0x8;
2949 else
2950 proto = 0x9;
2951
2952 switch (mstc->connector.display_info.bpc) {
2953 case 6: depth = 0x2; break;
2954 case 8: depth = 0x5; break;
2955 case 10:
2956 default: depth = 0x6; break;
2957 }
2958
2959 mstm->outp->update(mstm->outp, head->base.index,
2960 &head->base.base.state->adjusted_mode, proto, depth);
2961
2962 msto->head = head;
2963 msto->mstc = mstc;
2964 mstm->modified = true;
2965}
2966
2967static void
2968nv50_msto_disable(struct drm_encoder *encoder)
2969{
2970 struct nv50_msto *msto = nv50_msto(encoder);
2971 struct nv50_mstc *mstc = msto->mstc;
2972 struct nv50_mstm *mstm = mstc->mstm;
2973
2974 if (mstc->port)
2975 drm_dp_mst_reset_vcpi_slots(&mstm->mgr, mstc->port);
2976
2977 mstm->outp->update(mstm->outp, msto->head->base.index, NULL, 0, 0);
2978 mstm->modified = true;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10002979 if (!--mstm->links)
2980 mstm->disabled = true;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002981 msto->disabled = true;
2982}
2983
2984static const struct drm_encoder_helper_funcs
2985nv50_msto_help = {
2986 .disable = nv50_msto_disable,
2987 .enable = nv50_msto_enable,
2988 .atomic_check = nv50_msto_atomic_check,
2989};
2990
2991static void
2992nv50_msto_destroy(struct drm_encoder *encoder)
2993{
2994 struct nv50_msto *msto = nv50_msto(encoder);
2995 drm_encoder_cleanup(&msto->encoder);
2996 kfree(msto);
2997}
2998
2999static const struct drm_encoder_funcs
3000nv50_msto = {
3001 .destroy = nv50_msto_destroy,
3002};
3003
3004static int
3005nv50_msto_new(struct drm_device *dev, u32 heads, const char *name, int id,
3006 struct nv50_msto **pmsto)
3007{
3008 struct nv50_msto *msto;
3009 int ret;
3010
3011 if (!(msto = *pmsto = kzalloc(sizeof(*msto), GFP_KERNEL)))
3012 return -ENOMEM;
3013
3014 ret = drm_encoder_init(dev, &msto->encoder, &nv50_msto,
3015 DRM_MODE_ENCODER_DPMST, "%s-mst-%d", name, id);
3016 if (ret) {
3017 kfree(*pmsto);
3018 *pmsto = NULL;
3019 return ret;
3020 }
3021
3022 drm_encoder_helper_add(&msto->encoder, &nv50_msto_help);
3023 msto->encoder.possible_crtcs = heads;
3024 return 0;
3025}
3026
3027static struct drm_encoder *
3028nv50_mstc_atomic_best_encoder(struct drm_connector *connector,
3029 struct drm_connector_state *connector_state)
3030{
3031 struct nv50_head *head = nv50_head(connector_state->crtc);
3032 struct nv50_mstc *mstc = nv50_mstc(connector);
3033 if (mstc->port) {
3034 struct nv50_mstm *mstm = mstc->mstm;
3035 return &mstm->msto[head->base.index]->encoder;
3036 }
3037 return NULL;
3038}
3039
3040static struct drm_encoder *
3041nv50_mstc_best_encoder(struct drm_connector *connector)
3042{
3043 struct nv50_mstc *mstc = nv50_mstc(connector);
3044 if (mstc->port) {
3045 struct nv50_mstm *mstm = mstc->mstm;
3046 return &mstm->msto[0]->encoder;
3047 }
3048 return NULL;
3049}
3050
3051static enum drm_mode_status
3052nv50_mstc_mode_valid(struct drm_connector *connector,
3053 struct drm_display_mode *mode)
3054{
3055 return MODE_OK;
3056}
3057
3058static int
3059nv50_mstc_get_modes(struct drm_connector *connector)
3060{
3061 struct nv50_mstc *mstc = nv50_mstc(connector);
3062 int ret = 0;
3063
3064 mstc->edid = drm_dp_mst_get_edid(&mstc->connector, mstc->port->mgr, mstc->port);
3065 drm_mode_connector_update_edid_property(&mstc->connector, mstc->edid);
Jani Nikulad471ed02017-11-01 16:21:02 +02003066 if (mstc->edid)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003067 ret = drm_add_edid_modes(&mstc->connector, mstc->edid);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003068
3069 if (!mstc->connector.display_info.bpc)
3070 mstc->connector.display_info.bpc = 8;
3071
3072 if (mstc->native)
3073 drm_mode_destroy(mstc->connector.dev, mstc->native);
3074 mstc->native = nouveau_conn_native_mode(&mstc->connector);
3075 return ret;
3076}
3077
3078static const struct drm_connector_helper_funcs
3079nv50_mstc_help = {
3080 .get_modes = nv50_mstc_get_modes,
3081 .mode_valid = nv50_mstc_mode_valid,
3082 .best_encoder = nv50_mstc_best_encoder,
3083 .atomic_best_encoder = nv50_mstc_atomic_best_encoder,
3084};
3085
3086static enum drm_connector_status
3087nv50_mstc_detect(struct drm_connector *connector, bool force)
3088{
3089 struct nv50_mstc *mstc = nv50_mstc(connector);
3090 if (!mstc->port)
3091 return connector_status_disconnected;
3092 return drm_dp_mst_detect_port(connector, mstc->port->mgr, mstc->port);
3093}
3094
3095static void
3096nv50_mstc_destroy(struct drm_connector *connector)
3097{
3098 struct nv50_mstc *mstc = nv50_mstc(connector);
3099 drm_connector_cleanup(&mstc->connector);
3100 kfree(mstc);
3101}
3102
3103static const struct drm_connector_funcs
3104nv50_mstc = {
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003105 .reset = nouveau_conn_reset,
3106 .detect = nv50_mstc_detect,
3107 .fill_modes = drm_helper_probe_single_connector_modes,
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003108 .destroy = nv50_mstc_destroy,
3109 .atomic_duplicate_state = nouveau_conn_atomic_duplicate_state,
3110 .atomic_destroy_state = nouveau_conn_atomic_destroy_state,
3111 .atomic_set_property = nouveau_conn_atomic_set_property,
3112 .atomic_get_property = nouveau_conn_atomic_get_property,
3113};
3114
3115static int
3116nv50_mstc_new(struct nv50_mstm *mstm, struct drm_dp_mst_port *port,
3117 const char *path, struct nv50_mstc **pmstc)
3118{
3119 struct drm_device *dev = mstm->outp->base.base.dev;
3120 struct nv50_mstc *mstc;
3121 int ret, i;
3122
3123 if (!(mstc = *pmstc = kzalloc(sizeof(*mstc), GFP_KERNEL)))
3124 return -ENOMEM;
3125 mstc->mstm = mstm;
3126 mstc->port = port;
3127
3128 ret = drm_connector_init(dev, &mstc->connector, &nv50_mstc,
3129 DRM_MODE_CONNECTOR_DisplayPort);
3130 if (ret) {
3131 kfree(*pmstc);
3132 *pmstc = NULL;
3133 return ret;
3134 }
3135
3136 drm_connector_helper_add(&mstc->connector, &nv50_mstc_help);
3137
3138 mstc->connector.funcs->reset(&mstc->connector);
3139 nouveau_conn_attach_properties(&mstc->connector);
3140
Colin Ian King27a451e2017-08-17 23:03:23 +01003141 for (i = 0; i < ARRAY_SIZE(mstm->msto) && mstm->msto[i]; i++)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003142 drm_mode_connector_attach_encoder(&mstc->connector, &mstm->msto[i]->encoder);
3143
3144 drm_object_attach_property(&mstc->connector.base, dev->mode_config.path_property, 0);
3145 drm_object_attach_property(&mstc->connector.base, dev->mode_config.tile_property, 0);
3146 drm_mode_connector_set_path_property(&mstc->connector, path);
3147 return 0;
3148}
3149
3150static void
3151nv50_mstm_cleanup(struct nv50_mstm *mstm)
3152{
3153 struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
3154 struct drm_encoder *encoder;
3155 int ret;
3156
3157 NV_ATOMIC(drm, "%s: mstm cleanup\n", mstm->outp->base.base.name);
3158 ret = drm_dp_check_act_status(&mstm->mgr);
3159
3160 ret = drm_dp_update_payload_part2(&mstm->mgr);
3161
3162 drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
3163 if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
3164 struct nv50_msto *msto = nv50_msto(encoder);
3165 struct nv50_mstc *mstc = msto->mstc;
3166 if (mstc && mstc->mstm == mstm)
3167 nv50_msto_cleanup(msto);
3168 }
3169 }
3170
3171 mstm->modified = false;
3172}
3173
3174static void
3175nv50_mstm_prepare(struct nv50_mstm *mstm)
3176{
3177 struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
3178 struct drm_encoder *encoder;
3179 int ret;
3180
3181 NV_ATOMIC(drm, "%s: mstm prepare\n", mstm->outp->base.base.name);
3182 ret = drm_dp_update_payload_part1(&mstm->mgr);
3183
3184 drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
3185 if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
3186 struct nv50_msto *msto = nv50_msto(encoder);
3187 struct nv50_mstc *mstc = msto->mstc;
3188 if (mstc && mstc->mstm == mstm)
3189 nv50_msto_prepare(msto);
3190 }
3191 }
Ben Skeggs6c22ea32017-05-19 23:59:35 +10003192
3193 if (mstm->disabled) {
3194 if (!mstm->links)
3195 nv50_outp_release(mstm->outp);
3196 mstm->disabled = false;
3197 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003198}
3199
3200static void
3201nv50_mstm_hotplug(struct drm_dp_mst_topology_mgr *mgr)
3202{
3203 struct nv50_mstm *mstm = nv50_mstm(mgr);
3204 drm_kms_helper_hotplug_event(mstm->outp->base.base.dev);
3205}
3206
3207static void
3208nv50_mstm_destroy_connector(struct drm_dp_mst_topology_mgr *mgr,
3209 struct drm_connector *connector)
3210{
3211 struct nouveau_drm *drm = nouveau_drm(connector->dev);
3212 struct nv50_mstc *mstc = nv50_mstc(connector);
3213
3214 drm_connector_unregister(&mstc->connector);
3215
3216 drm_modeset_lock_all(drm->dev);
3217 drm_fb_helper_remove_one_connector(&drm->fbcon->helper, &mstc->connector);
3218 mstc->port = NULL;
3219 drm_modeset_unlock_all(drm->dev);
3220
3221 drm_connector_unreference(&mstc->connector);
3222}
3223
3224static void
3225nv50_mstm_register_connector(struct drm_connector *connector)
3226{
3227 struct nouveau_drm *drm = nouveau_drm(connector->dev);
3228
3229 drm_modeset_lock_all(drm->dev);
3230 drm_fb_helper_add_one_connector(&drm->fbcon->helper, connector);
3231 drm_modeset_unlock_all(drm->dev);
3232
3233 drm_connector_register(connector);
3234}
3235
3236static struct drm_connector *
3237nv50_mstm_add_connector(struct drm_dp_mst_topology_mgr *mgr,
3238 struct drm_dp_mst_port *port, const char *path)
3239{
3240 struct nv50_mstm *mstm = nv50_mstm(mgr);
3241 struct nv50_mstc *mstc;
3242 int ret;
3243
3244 ret = nv50_mstc_new(mstm, port, path, &mstc);
3245 if (ret) {
3246 if (mstc)
3247 mstc->connector.funcs->destroy(&mstc->connector);
3248 return NULL;
3249 }
3250
3251 return &mstc->connector;
3252}
3253
3254static const struct drm_dp_mst_topology_cbs
3255nv50_mstm = {
3256 .add_connector = nv50_mstm_add_connector,
3257 .register_connector = nv50_mstm_register_connector,
3258 .destroy_connector = nv50_mstm_destroy_connector,
3259 .hotplug = nv50_mstm_hotplug,
3260};
3261
3262void
3263nv50_mstm_service(struct nv50_mstm *mstm)
3264{
3265 struct drm_dp_aux *aux = mstm->mgr.aux;
3266 bool handled = true;
3267 int ret;
3268 u8 esi[8] = {};
3269
3270 while (handled) {
3271 ret = drm_dp_dpcd_read(aux, DP_SINK_COUNT_ESI, esi, 8);
3272 if (ret != 8) {
3273 drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
3274 return;
3275 }
3276
3277 drm_dp_mst_hpd_irq(&mstm->mgr, esi, &handled);
3278 if (!handled)
3279 break;
3280
3281 drm_dp_dpcd_write(aux, DP_SINK_COUNT_ESI + 1, &esi[1], 3);
3282 }
3283}
3284
3285void
3286nv50_mstm_remove(struct nv50_mstm *mstm)
3287{
3288 if (mstm)
3289 drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
3290}
3291
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003292static int
3293nv50_mstm_enable(struct nv50_mstm *mstm, u8 dpcd, int state)
3294{
3295 struct nouveau_encoder *outp = mstm->outp;
3296 struct {
3297 struct nv50_disp_mthd_v1 base;
3298 struct nv50_disp_sor_dp_mst_link_v0 mst;
3299 } args = {
3300 .base.version = 1,
3301 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_LINK,
3302 .base.hasht = outp->dcb->hasht,
3303 .base.hashm = outp->dcb->hashm,
3304 .mst.state = state,
3305 };
3306 struct nouveau_drm *drm = nouveau_drm(outp->base.base.dev);
3307 struct nvif_object *disp = &drm->display->disp;
3308 int ret;
3309
3310 if (dpcd >= 0x12) {
3311 ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CTRL, &dpcd);
3312 if (ret < 0)
3313 return ret;
3314
3315 dpcd &= ~DP_MST_EN;
3316 if (state)
3317 dpcd |= DP_MST_EN;
3318
3319 ret = drm_dp_dpcd_writeb(mstm->mgr.aux, DP_MSTM_CTRL, dpcd);
3320 if (ret < 0)
3321 return ret;
3322 }
3323
3324 return nvif_mthd(disp, 0, &args, sizeof(args));
3325}
3326
3327int
3328nv50_mstm_detect(struct nv50_mstm *mstm, u8 dpcd[8], int allow)
3329{
3330 int ret, state = 0;
3331
3332 if (!mstm)
3333 return 0;
3334
Ben Skeggs3ca03ca2016-11-07 14:51:53 +10003335 if (dpcd[0] >= 0x12) {
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003336 ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CAP, &dpcd[1]);
3337 if (ret < 0)
3338 return ret;
3339
Ben Skeggs3ca03ca2016-11-07 14:51:53 +10003340 if (!(dpcd[1] & DP_MST_CAP))
3341 dpcd[0] = 0x11;
3342 else
3343 state = allow;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003344 }
3345
3346 ret = nv50_mstm_enable(mstm, dpcd[0], state);
3347 if (ret)
3348 return ret;
3349
3350 ret = drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, state);
3351 if (ret)
3352 return nv50_mstm_enable(mstm, dpcd[0], 0);
3353
3354 return mstm->mgr.mst_state;
3355}
3356
3357static void
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003358nv50_mstm_fini(struct nv50_mstm *mstm)
3359{
3360 if (mstm && mstm->mgr.mst_state)
3361 drm_dp_mst_topology_mgr_suspend(&mstm->mgr);
3362}
3363
3364static void
3365nv50_mstm_init(struct nv50_mstm *mstm)
3366{
3367 if (mstm && mstm->mgr.mst_state)
3368 drm_dp_mst_topology_mgr_resume(&mstm->mgr);
3369}
3370
3371static void
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003372nv50_mstm_del(struct nv50_mstm **pmstm)
3373{
3374 struct nv50_mstm *mstm = *pmstm;
3375 if (mstm) {
3376 kfree(*pmstm);
3377 *pmstm = NULL;
3378 }
3379}
3380
3381static int
3382nv50_mstm_new(struct nouveau_encoder *outp, struct drm_dp_aux *aux, int aux_max,
3383 int conn_base_id, struct nv50_mstm **pmstm)
3384{
3385 const int max_payloads = hweight8(outp->dcb->heads);
3386 struct drm_device *dev = outp->base.base.dev;
3387 struct nv50_mstm *mstm;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003388 int ret, i;
3389 u8 dpcd;
3390
3391 /* This is a workaround for some monitors not functioning
3392 * correctly in MST mode on initial module load. I think
3393 * some bad interaction with the VBIOS may be responsible.
3394 *
3395 * A good ol' off and on again seems to work here ;)
3396 */
3397 ret = drm_dp_dpcd_readb(aux, DP_DPCD_REV, &dpcd);
3398 if (ret >= 0 && dpcd >= 0x12)
3399 drm_dp_dpcd_writeb(aux, DP_MSTM_CTRL, 0);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003400
3401 if (!(mstm = *pmstm = kzalloc(sizeof(*mstm), GFP_KERNEL)))
3402 return -ENOMEM;
3403 mstm->outp = outp;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003404 mstm->mgr.cbs = &nv50_mstm;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003405
Dhinakaran Pandiyan7b0a89a2017-01-24 15:49:29 -08003406 ret = drm_dp_mst_topology_mgr_init(&mstm->mgr, dev, aux, aux_max,
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003407 max_payloads, conn_base_id);
3408 if (ret)
3409 return ret;
3410
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003411 for (i = 0; i < max_payloads; i++) {
3412 ret = nv50_msto_new(dev, outp->dcb->heads, outp->base.base.name,
3413 i, &mstm->msto[i]);
3414 if (ret)
3415 return ret;
3416 }
3417
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003418 return 0;
3419}
3420
3421/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10003422 * SOR
3423 *****************************************************************************/
Ben Skeggs6e83fda2012-03-11 01:28:48 +10003424static void
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003425nv50_sor_update(struct nouveau_encoder *nv_encoder, u8 head,
3426 struct drm_display_mode *mode, u8 proto, u8 depth)
Ben Skeggse84a35a2014-06-05 10:59:55 +10003427{
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003428 struct nv50_dmac *core = &nv50_mast(nv_encoder->base.base.dev)->base;
3429 u32 *push;
3430
3431 if (!mode) {
3432 nv_encoder->ctrl &= ~BIT(head);
3433 if (!(nv_encoder->ctrl & 0x0000000f))
3434 nv_encoder->ctrl = 0;
3435 } else {
3436 nv_encoder->ctrl |= proto << 8;
3437 nv_encoder->ctrl |= BIT(head);
3438 }
3439
3440 if ((push = evo_wait(core, 6))) {
3441 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
3442 if (mode) {
3443 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
3444 nv_encoder->ctrl |= 0x00001000;
3445 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
3446 nv_encoder->ctrl |= 0x00002000;
3447 nv_encoder->ctrl |= depth << 16;
3448 }
Ben Skeggse84a35a2014-06-05 10:59:55 +10003449 evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003450 } else {
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003451 if (mode) {
3452 u32 magic = 0x31ec6000 | (head << 25);
3453 u32 syncs = 0x00000001;
3454 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
3455 syncs |= 0x00000008;
3456 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
3457 syncs |= 0x00000010;
3458 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
3459 magic |= 0x00000001;
3460
3461 evo_mthd(push, 0x0404 + (head * 0x300), 2);
3462 evo_data(push, syncs | (depth << 6));
3463 evo_data(push, magic);
3464 }
Ben Skeggse84a35a2014-06-05 10:59:55 +10003465 evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003466 }
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003467 evo_data(push, nv_encoder->ctrl);
3468 evo_kick(push, core);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003469 }
3470}
3471
3472static void
Ben Skeggs839ca902016-11-04 17:20:36 +10003473nv50_sor_disable(struct drm_encoder *encoder)
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10003474{
3475 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003476 struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003477
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003478 nv_encoder->crtc = NULL;
Ben Skeggse84a35a2014-06-05 10:59:55 +10003479
3480 if (nv_crtc) {
Ben Skeggs839ca902016-11-04 17:20:36 +10003481 struct nvkm_i2c_aux *aux = nv_encoder->aux;
3482 u8 pwr;
3483
3484 if (aux) {
3485 int ret = nvkm_rdaux(aux, DP_SET_POWER, &pwr, 1);
3486 if (ret == 0) {
3487 pwr &= ~DP_SET_POWER_MASK;
3488 pwr |= DP_SET_POWER_D3;
3489 nvkm_wraux(aux, DP_SET_POWER, &pwr, 1);
3490 }
3491 }
3492
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003493 nv_encoder->update(nv_encoder, nv_crtc->index, NULL, 0, 0);
Ben Skeggsf20c6652016-11-04 17:20:36 +10003494 nv50_audio_disable(encoder, nv_crtc);
3495 nv50_hdmi_disable(&nv_encoder->base.base, nv_crtc);
Ben Skeggs6c22ea32017-05-19 23:59:35 +10003496 nv50_outp_release(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003497 }
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10003498}
3499
3500static void
Ben Skeggs839ca902016-11-04 17:20:36 +10003501nv50_sor_enable(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10003502{
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003503 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3504 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10003505 struct drm_display_mode *mode = &nv_crtc->base.state->adjusted_mode;
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003506 struct {
3507 struct nv50_disp_mthd_v1 base;
3508 struct nv50_disp_sor_lvds_script_v0 lvds;
3509 } lvds = {
3510 .base.version = 1,
3511 .base.method = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
3512 .base.hasht = nv_encoder->dcb->hasht,
3513 .base.hashm = nv_encoder->dcb->hashm,
3514 };
Ben Skeggse225f442012-11-21 14:40:21 +10003515 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs78951d22011-11-11 18:13:13 +10003516 struct drm_device *dev = encoder->dev;
Ben Skeggs77145f12012-07-31 16:16:21 +10003517 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003518 struct nouveau_connector *nv_connector;
Ben Skeggs77145f12012-07-31 16:16:21 +10003519 struct nvbios *bios = &drm->vbios;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003520 u8 proto = 0xf;
3521 u8 depth = 0x0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10003522
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003523 nv_connector = nouveau_encoder_connector_get(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003524 nv_encoder->crtc = encoder->crtc;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10003525 nv50_outp_acquire(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003526
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003527 switch (nv_encoder->dcb->type) {
Ben Skeggscb75d972012-07-11 10:44:20 +10003528 case DCB_OUTPUT_TMDS:
Ben Skeggs6c22ea32017-05-19 23:59:35 +10003529 if (nv_encoder->link & 1) {
Hauke Mehrtens16ef53a92015-11-03 21:00:10 -05003530 proto = 0x1;
3531 /* Only enable dual-link if:
3532 * - Need to (i.e. rate > 165MHz)
3533 * - DCB says we can
3534 * - Not an HDMI monitor, since there's no dual-link
3535 * on HDMI.
3536 */
3537 if (mode->clock >= 165000 &&
3538 nv_encoder->dcb->duallink_possible &&
3539 !drm_detect_hdmi_monitor(nv_connector->edid))
3540 proto |= 0x4;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003541 } else {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003542 proto = 0x2;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003543 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10003544
Ben Skeggsf20c6652016-11-04 17:20:36 +10003545 nv50_hdmi_enable(&nv_encoder->base.base, mode);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003546 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10003547 case DCB_OUTPUT_LVDS:
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003548 proto = 0x0;
3549
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003550 if (bios->fp_no_ddc) {
3551 if (bios->fp.dual_link)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003552 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003553 if (bios->fp.if_is_24bit)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003554 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003555 } else {
Ben Skeggsbefb51e2011-11-18 10:23:59 +10003556 if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003557 if (((u8 *)nv_connector->edid)[121] == 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003558 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003559 } else
3560 if (mode->clock >= bios->fp.duallink_transition_clk) {
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003561 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003562 }
3563
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003564 if (lvds.lvds.script & 0x0100) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003565 if (bios->fp.strapless_is_24bit & 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003566 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003567 } else {
3568 if (bios->fp.strapless_is_24bit & 1)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003569 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003570 }
3571
3572 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003573 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003574 }
Ben Skeggs4a230fa2012-11-09 11:25:37 +10003575
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003576 nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003577 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10003578 case DCB_OUTPUT_DP:
Ben Skeggsf20c6652016-11-04 17:20:36 +10003579 if (nv_connector->base.display_info.bpc == 6)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003580 depth = 0x2;
Ben Skeggsf20c6652016-11-04 17:20:36 +10003581 else
3582 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003583 depth = 0x5;
Ben Skeggsf20c6652016-11-04 17:20:36 +10003584 else
Ben Skeggsbf2c8862012-11-21 14:49:54 +10003585 depth = 0x6;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10003586
Ben Skeggs6c22ea32017-05-19 23:59:35 +10003587 if (nv_encoder->link & 1)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003588 proto = 0x8;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10003589 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003590 proto = 0x9;
Ben Skeggsf20c6652016-11-04 17:20:36 +10003591
3592 nv50_audio_enable(encoder, mode);
Ben Skeggs6e83fda2012-03-11 01:28:48 +10003593 break;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003594 default:
Ben Skeggsaf7db032016-03-03 12:56:33 +10003595 BUG();
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003596 break;
3597 }
Ben Skeggsff8ff502011-07-08 11:53:37 +10003598
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003599 nv_encoder->update(nv_encoder, nv_crtc->index, mode, proto, depth);
Ben Skeggs83fc0832011-07-05 13:08:40 +10003600}
3601
Ben Skeggsf20c6652016-11-04 17:20:36 +10003602static const struct drm_encoder_helper_funcs
3603nv50_sor_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10003604 .atomic_check = nv50_outp_atomic_check,
3605 .enable = nv50_sor_enable,
3606 .disable = nv50_sor_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10003607};
3608
Ben Skeggs83fc0832011-07-05 13:08:40 +10003609static void
Ben Skeggse225f442012-11-21 14:40:21 +10003610nv50_sor_destroy(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10003611{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003612 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3613 nv50_mstm_del(&nv_encoder->dp.mstm);
Ben Skeggs83fc0832011-07-05 13:08:40 +10003614 drm_encoder_cleanup(encoder);
3615 kfree(encoder);
3616}
3617
Ben Skeggsf20c6652016-11-04 17:20:36 +10003618static const struct drm_encoder_funcs
3619nv50_sor_func = {
Ben Skeggse225f442012-11-21 14:40:21 +10003620 .destroy = nv50_sor_destroy,
Ben Skeggs83fc0832011-07-05 13:08:40 +10003621};
3622
3623static int
Ben Skeggse225f442012-11-21 14:40:21 +10003624nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs83fc0832011-07-05 13:08:40 +10003625{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003626 struct nouveau_connector *nv_connector = nouveau_connector(connector);
Ben Skeggs5ed50202013-02-11 20:15:03 +10003627 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10003628 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs83fc0832011-07-05 13:08:40 +10003629 struct nouveau_encoder *nv_encoder;
3630 struct drm_encoder *encoder;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003631 int type, ret;
Ben Skeggs5ed50202013-02-11 20:15:03 +10003632
3633 switch (dcbe->type) {
3634 case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
3635 case DCB_OUTPUT_TMDS:
3636 case DCB_OUTPUT_DP:
3637 default:
3638 type = DRM_MODE_ENCODER_TMDS;
3639 break;
3640 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10003641
3642 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
3643 if (!nv_encoder)
3644 return -ENOMEM;
3645 nv_encoder->dcb = dcbe;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003646 nv_encoder->update = nv50_sor_update;
Ben Skeggs83fc0832011-07-05 13:08:40 +10003647
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003648 encoder = to_drm_encoder(nv_encoder);
3649 encoder->possible_crtcs = dcbe->heads;
3650 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10003651 drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type,
3652 "sor-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10003653 drm_encoder_helper_add(encoder, &nv50_sor_help);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003654
3655 drm_mode_connector_attach_encoder(connector, encoder);
3656
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003657 if (dcbe->type == DCB_OUTPUT_DP) {
Ben Skeggs13a86512017-07-19 16:49:59 +10003658 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003659 struct nvkm_i2c_aux *aux =
3660 nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
3661 if (aux) {
Ben Skeggs13a86512017-07-19 16:49:59 +10003662 if (disp->disp->oclass < GF110_DISP) {
3663 /* HW has no support for address-only
3664 * transactions, so we're required to
3665 * use custom I2C-over-AUX code.
3666 */
3667 nv_encoder->i2c = &aux->i2c;
3668 } else {
3669 nv_encoder->i2c = &nv_connector->aux.ddc;
3670 }
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003671 nv_encoder->aux = aux;
3672 }
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003673
3674 /*TODO: Use DP Info Table to check for support. */
Ben Skeggs13a86512017-07-19 16:49:59 +10003675 if (disp->disp->oclass >= GF110_DISP) {
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003676 ret = nv50_mstm_new(nv_encoder, &nv_connector->aux, 16,
3677 nv_connector->base.base.id,
3678 &nv_encoder->dp.mstm);
3679 if (ret)
3680 return ret;
3681 }
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003682 } else {
3683 struct nvkm_i2c_bus *bus =
3684 nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
3685 if (bus)
3686 nv_encoder->i2c = &bus->i2c;
3687 }
3688
Ben Skeggs83fc0832011-07-05 13:08:40 +10003689 return 0;
3690}
Ben Skeggs26f6d882011-07-04 16:25:18 +10003691
3692/******************************************************************************
Ben Skeggseb6313a2013-02-11 09:52:58 +10003693 * PIOR
3694 *****************************************************************************/
Ben Skeggs839ca902016-11-04 17:20:36 +10003695static int
3696nv50_pior_atomic_check(struct drm_encoder *encoder,
3697 struct drm_crtc_state *crtc_state,
3698 struct drm_connector_state *conn_state)
Ben Skeggseb6313a2013-02-11 09:52:58 +10003699{
Ben Skeggs839ca902016-11-04 17:20:36 +10003700 int ret = nv50_outp_atomic_check(encoder, crtc_state, conn_state);
3701 if (ret)
3702 return ret;
3703 crtc_state->adjusted_mode.clock *= 2;
3704 return 0;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003705}
3706
3707static void
Ben Skeggs839ca902016-11-04 17:20:36 +10003708nv50_pior_disable(struct drm_encoder *encoder)
Ben Skeggseb6313a2013-02-11 09:52:58 +10003709{
Ben Skeggsf20c6652016-11-04 17:20:36 +10003710 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3711 struct nv50_mast *mast = nv50_mast(encoder->dev);
3712 const int or = nv_encoder->or;
3713 u32 *push;
3714
3715 if (nv_encoder->crtc) {
Ben Skeggsf20c6652016-11-04 17:20:36 +10003716 push = evo_wait(mast, 4);
3717 if (push) {
3718 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
3719 evo_mthd(push, 0x0700 + (or * 0x040), 1);
3720 evo_data(push, 0x00000000);
3721 }
3722 evo_kick(push, mast);
3723 }
3724 }
3725
3726 nv_encoder->crtc = NULL;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10003727 nv50_outp_release(nv_encoder);
Ben Skeggseb6313a2013-02-11 09:52:58 +10003728}
3729
3730static void
Ben Skeggs839ca902016-11-04 17:20:36 +10003731nv50_pior_enable(struct drm_encoder *encoder)
Ben Skeggseb6313a2013-02-11 09:52:58 +10003732{
3733 struct nv50_mast *mast = nv50_mast(encoder->dev);
3734 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3735 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
3736 struct nouveau_connector *nv_connector;
Ben Skeggs839ca902016-11-04 17:20:36 +10003737 struct drm_display_mode *mode = &nv_crtc->base.state->adjusted_mode;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003738 u8 owner = 1 << nv_crtc->index;
3739 u8 proto, depth;
3740 u32 *push;
3741
Ben Skeggs6c22ea32017-05-19 23:59:35 +10003742 nv50_outp_acquire(nv_encoder);
3743
Ben Skeggseb6313a2013-02-11 09:52:58 +10003744 nv_connector = nouveau_encoder_connector_get(nv_encoder);
3745 switch (nv_connector->base.display_info.bpc) {
3746 case 10: depth = 0x6; break;
3747 case 8: depth = 0x5; break;
3748 case 6: depth = 0x2; break;
3749 default: depth = 0x0; break;
3750 }
3751
3752 switch (nv_encoder->dcb->type) {
3753 case DCB_OUTPUT_TMDS:
3754 case DCB_OUTPUT_DP:
3755 proto = 0x0;
3756 break;
3757 default:
Ben Skeggsaf7db032016-03-03 12:56:33 +10003758 BUG();
Ben Skeggseb6313a2013-02-11 09:52:58 +10003759 break;
3760 }
3761
Ben Skeggseb6313a2013-02-11 09:52:58 +10003762 push = evo_wait(mast, 8);
3763 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10003764 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10003765 u32 ctrl = (depth << 16) | (proto << 8) | owner;
3766 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
3767 ctrl |= 0x00001000;
3768 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
3769 ctrl |= 0x00002000;
3770 evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
3771 evo_data(push, ctrl);
3772 }
3773
3774 evo_kick(push, mast);
3775 }
3776
3777 nv_encoder->crtc = encoder->crtc;
3778}
3779
Ben Skeggsf20c6652016-11-04 17:20:36 +10003780static const struct drm_encoder_helper_funcs
3781nv50_pior_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10003782 .atomic_check = nv50_pior_atomic_check,
3783 .enable = nv50_pior_enable,
3784 .disable = nv50_pior_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10003785};
Ben Skeggseb6313a2013-02-11 09:52:58 +10003786
3787static void
3788nv50_pior_destroy(struct drm_encoder *encoder)
3789{
3790 drm_encoder_cleanup(encoder);
3791 kfree(encoder);
3792}
3793
Ben Skeggsf20c6652016-11-04 17:20:36 +10003794static const struct drm_encoder_funcs
3795nv50_pior_func = {
Ben Skeggseb6313a2013-02-11 09:52:58 +10003796 .destroy = nv50_pior_destroy,
3797};
3798
3799static int
3800nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
3801{
Ben Skeggsdf8dc972017-03-01 09:42:04 +10003802 struct nouveau_connector *nv_connector = nouveau_connector(connector);
Ben Skeggseb6313a2013-02-11 09:52:58 +10003803 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10003804 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003805 struct nvkm_i2c_bus *bus = NULL;
3806 struct nvkm_i2c_aux *aux = NULL;
3807 struct i2c_adapter *ddc;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003808 struct nouveau_encoder *nv_encoder;
3809 struct drm_encoder *encoder;
3810 int type;
3811
3812 switch (dcbe->type) {
3813 case DCB_OUTPUT_TMDS:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003814 bus = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
3815 ddc = bus ? &bus->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003816 type = DRM_MODE_ENCODER_TMDS;
3817 break;
3818 case DCB_OUTPUT_DP:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003819 aux = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
Ben Skeggsdf8dc972017-03-01 09:42:04 +10003820 ddc = aux ? &nv_connector->aux.ddc : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003821 type = DRM_MODE_ENCODER_TMDS;
3822 break;
3823 default:
3824 return -ENODEV;
3825 }
3826
3827 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
3828 if (!nv_encoder)
3829 return -ENOMEM;
3830 nv_encoder->dcb = dcbe;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003831 nv_encoder->i2c = ddc;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003832 nv_encoder->aux = aux;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003833
3834 encoder = to_drm_encoder(nv_encoder);
3835 encoder->possible_crtcs = dcbe->heads;
3836 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10003837 drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type,
3838 "pior-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10003839 drm_encoder_helper_add(encoder, &nv50_pior_help);
Ben Skeggseb6313a2013-02-11 09:52:58 +10003840
3841 drm_mode_connector_attach_encoder(connector, encoder);
3842 return 0;
3843}
3844
3845/******************************************************************************
Ben Skeggs839ca902016-11-04 17:20:36 +10003846 * Atomic
3847 *****************************************************************************/
3848
3849static void
3850nv50_disp_atomic_commit_core(struct nouveau_drm *drm, u32 interlock)
3851{
3852 struct nv50_disp *disp = nv50_disp(drm->dev);
3853 struct nv50_dmac *core = &disp->mast.base;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003854 struct nv50_mstm *mstm;
3855 struct drm_encoder *encoder;
Ben Skeggs839ca902016-11-04 17:20:36 +10003856 u32 *push;
3857
3858 NV_ATOMIC(drm, "commit core %08x\n", interlock);
3859
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003860 drm_for_each_encoder(encoder, drm->dev) {
3861 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
3862 mstm = nouveau_encoder(encoder)->dp.mstm;
3863 if (mstm && mstm->modified)
3864 nv50_mstm_prepare(mstm);
3865 }
3866 }
3867
Ben Skeggs839ca902016-11-04 17:20:36 +10003868 if ((push = evo_wait(core, 5))) {
3869 evo_mthd(push, 0x0084, 1);
3870 evo_data(push, 0x80000000);
3871 evo_mthd(push, 0x0080, 2);
3872 evo_data(push, interlock);
3873 evo_data(push, 0x00000000);
3874 nouveau_bo_wr32(disp->sync, 0, 0x00000000);
3875 evo_kick(push, core);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10003876 if (nvif_msec(&drm->client.device, 2000ULL,
Ben Skeggs839ca902016-11-04 17:20:36 +10003877 if (nouveau_bo_rd32(disp->sync, 0))
3878 break;
3879 usleep_range(1, 2);
3880 ) < 0)
3881 NV_ERROR(drm, "EVO timeout\n");
3882 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003883
3884 drm_for_each_encoder(encoder, drm->dev) {
3885 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
3886 mstm = nouveau_encoder(encoder)->dp.mstm;
3887 if (mstm && mstm->modified)
3888 nv50_mstm_cleanup(mstm);
3889 }
3890 }
Ben Skeggs839ca902016-11-04 17:20:36 +10003891}
3892
3893static void
3894nv50_disp_atomic_commit_tail(struct drm_atomic_state *state)
3895{
3896 struct drm_device *dev = state->dev;
Maarten Lankhorstefa47932017-08-15 10:52:50 +02003897 struct drm_crtc_state *new_crtc_state, *old_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10003898 struct drm_crtc *crtc;
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02003899 struct drm_plane_state *new_plane_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10003900 struct drm_plane *plane;
3901 struct nouveau_drm *drm = nouveau_drm(dev);
3902 struct nv50_disp *disp = nv50_disp(dev);
3903 struct nv50_atom *atom = nv50_atom(state);
3904 struct nv50_outp_atom *outp, *outt;
3905 u32 interlock_core = 0;
3906 u32 interlock_chan = 0;
3907 int i;
3908
3909 NV_ATOMIC(drm, "commit %d %d\n", atom->lock_core, atom->flush_disable);
3910 drm_atomic_helper_wait_for_fences(dev, state, false);
3911 drm_atomic_helper_wait_for_dependencies(state);
3912 drm_atomic_helper_update_legacy_modeset_state(dev, state);
3913
3914 if (atom->lock_core)
3915 mutex_lock(&disp->mutex);
3916
3917 /* Disable head(s). */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02003918 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02003919 struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10003920 struct nv50_head *head = nv50_head(crtc);
3921
3922 NV_ATOMIC(drm, "%s: clr %04x (set %04x)\n", crtc->name,
3923 asyh->clr.mask, asyh->set.mask);
Maarten Lankhorstefa47932017-08-15 10:52:50 +02003924 if (old_crtc_state->active && !new_crtc_state->active)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10003925 drm_crtc_vblank_off(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10003926
3927 if (asyh->clr.mask) {
3928 nv50_head_flush_clr(head, asyh, atom->flush_disable);
3929 interlock_core |= 1;
3930 }
3931 }
3932
3933 /* Disable plane(s). */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02003934 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
3935 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10003936 struct nv50_wndw *wndw = nv50_wndw(plane);
3937
3938 NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", plane->name,
3939 asyw->clr.mask, asyw->set.mask);
3940 if (!asyw->clr.mask)
3941 continue;
3942
3943 interlock_chan |= nv50_wndw_flush_clr(wndw, interlock_core,
3944 atom->flush_disable,
3945 asyw);
3946 }
3947
3948 /* Disable output path(s). */
3949 list_for_each_entry(outp, &atom->outp, head) {
3950 const struct drm_encoder_helper_funcs *help;
3951 struct drm_encoder *encoder;
3952
3953 encoder = outp->encoder;
3954 help = encoder->helper_private;
3955
3956 NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", encoder->name,
3957 outp->clr.mask, outp->set.mask);
3958
3959 if (outp->clr.mask) {
3960 help->disable(encoder);
3961 interlock_core |= 1;
3962 if (outp->flush_disable) {
3963 nv50_disp_atomic_commit_core(drm, interlock_chan);
3964 interlock_core = 0;
3965 interlock_chan = 0;
3966 }
3967 }
3968 }
3969
3970 /* Flush disable. */
3971 if (interlock_core) {
3972 if (atom->flush_disable) {
3973 nv50_disp_atomic_commit_core(drm, interlock_chan);
3974 interlock_core = 0;
3975 interlock_chan = 0;
3976 }
3977 }
3978
3979 /* Update output path(s). */
3980 list_for_each_entry_safe(outp, outt, &atom->outp, head) {
3981 const struct drm_encoder_helper_funcs *help;
3982 struct drm_encoder *encoder;
3983
3984 encoder = outp->encoder;
3985 help = encoder->helper_private;
3986
3987 NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", encoder->name,
3988 outp->set.mask, outp->clr.mask);
3989
3990 if (outp->set.mask) {
3991 help->enable(encoder);
3992 interlock_core = 1;
3993 }
3994
3995 list_del(&outp->head);
3996 kfree(outp);
3997 }
3998
3999 /* Update head(s). */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02004000 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004001 struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10004002 struct nv50_head *head = nv50_head(crtc);
4003
4004 NV_ATOMIC(drm, "%s: set %04x (clr %04x)\n", crtc->name,
4005 asyh->set.mask, asyh->clr.mask);
4006
4007 if (asyh->set.mask) {
4008 nv50_head_flush_set(head, asyh);
4009 interlock_core = 1;
4010 }
Ben Skeggs839ca902016-11-04 17:20:36 +10004011
Maarten Lankhorstefa47932017-08-15 10:52:50 +02004012 if (new_crtc_state->active) {
4013 if (!old_crtc_state->active)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10004014 drm_crtc_vblank_on(crtc);
Maarten Lankhorstefa47932017-08-15 10:52:50 +02004015 if (new_crtc_state->event)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10004016 drm_crtc_vblank_get(crtc);
4017 }
Ben Skeggs2b507892017-01-24 09:32:26 +10004018 }
4019
Ben Skeggs839ca902016-11-04 17:20:36 +10004020 /* Update plane(s). */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004021 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
4022 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10004023 struct nv50_wndw *wndw = nv50_wndw(plane);
4024
4025 NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", plane->name,
4026 asyw->set.mask, asyw->clr.mask);
4027 if ( !asyw->set.mask &&
4028 (!asyw->clr.mask || atom->flush_disable))
4029 continue;
4030
4031 interlock_chan |= nv50_wndw_flush_set(wndw, interlock_core, asyw);
4032 }
4033
4034 /* Flush update. */
4035 if (interlock_core) {
4036 if (!interlock_chan && atom->state.legacy_cursor_update) {
4037 u32 *push = evo_wait(&disp->mast, 2);
4038 if (push) {
4039 evo_mthd(push, 0x0080, 1);
4040 evo_data(push, 0x00000000);
4041 evo_kick(push, &disp->mast);
4042 }
4043 } else {
4044 nv50_disp_atomic_commit_core(drm, interlock_chan);
4045 }
4046 }
4047
4048 if (atom->lock_core)
4049 mutex_unlock(&disp->mutex);
4050
4051 /* Wait for HW to signal completion. */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004052 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
4053 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10004054 struct nv50_wndw *wndw = nv50_wndw(plane);
4055 int ret = nv50_wndw_wait_armed(wndw, asyw);
4056 if (ret)
4057 NV_ERROR(drm, "%s: timeout\n", plane->name);
4058 }
4059
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004060 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
4061 if (new_crtc_state->event) {
Ben Skeggs839ca902016-11-04 17:20:36 +10004062 unsigned long flags;
Mario Kleinerbd9f6602016-11-23 07:58:54 +01004063 /* Get correct count/ts if racing with vblank irq */
Maarten Lankhorstefa47932017-08-15 10:52:50 +02004064 if (new_crtc_state->active)
Dave Airlie0c697fa2017-08-15 16:16:58 +10004065 drm_crtc_accurate_vblank_count(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10004066 spin_lock_irqsave(&crtc->dev->event_lock, flags);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004067 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Ben Skeggs839ca902016-11-04 17:20:36 +10004068 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
Maarten Lankhorstefa47932017-08-15 10:52:50 +02004069
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004070 new_crtc_state->event = NULL;
Maarten Lankhorstefa47932017-08-15 10:52:50 +02004071 if (new_crtc_state->active)
Ben Skeggs4a5431a2017-07-24 11:01:52 +10004072 drm_crtc_vblank_put(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10004073 }
4074 }
4075
4076 drm_atomic_helper_commit_hw_done(state);
4077 drm_atomic_helper_cleanup_planes(dev, state);
4078 drm_atomic_helper_commit_cleanup_done(state);
4079 drm_atomic_state_put(state);
4080}
4081
4082static void
4083nv50_disp_atomic_commit_work(struct work_struct *work)
4084{
4085 struct drm_atomic_state *state =
4086 container_of(work, typeof(*state), commit_work);
4087 nv50_disp_atomic_commit_tail(state);
4088}
4089
4090static int
4091nv50_disp_atomic_commit(struct drm_device *dev,
4092 struct drm_atomic_state *state, bool nonblock)
4093{
4094 struct nouveau_drm *drm = nouveau_drm(dev);
4095 struct nv50_disp *disp = nv50_disp(dev);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004096 struct drm_plane_state *old_plane_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10004097 struct drm_plane *plane;
4098 struct drm_crtc *crtc;
4099 bool active = false;
4100 int ret, i;
4101
4102 ret = pm_runtime_get_sync(dev->dev);
4103 if (ret < 0 && ret != -EACCES)
4104 return ret;
4105
4106 ret = drm_atomic_helper_setup_commit(state, nonblock);
4107 if (ret)
4108 goto done;
4109
4110 INIT_WORK(&state->commit_work, nv50_disp_atomic_commit_work);
4111
4112 ret = drm_atomic_helper_prepare_planes(dev, state);
4113 if (ret)
4114 goto done;
4115
4116 if (!nonblock) {
4117 ret = drm_atomic_helper_wait_for_fences(dev, state, true);
4118 if (ret)
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02004119 goto err_cleanup;
Ben Skeggs839ca902016-11-04 17:20:36 +10004120 }
4121
Maarten Lankhorst85726362017-07-11 16:33:05 +02004122 ret = drm_atomic_helper_swap_state(state, true);
4123 if (ret)
4124 goto err_cleanup;
4125
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004126 for_each_old_plane_in_state(state, plane, old_plane_state, i) {
4127 struct nv50_wndw_atom *asyw = nv50_wndw_atom(old_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10004128 struct nv50_wndw *wndw = nv50_wndw(plane);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004129
Ben Skeggs839ca902016-11-04 17:20:36 +10004130 if (asyw->set.image) {
4131 asyw->ntfy.handle = wndw->dmac->sync.handle;
4132 asyw->ntfy.offset = wndw->ntfy;
4133 asyw->ntfy.awaken = false;
4134 asyw->set.ntfy = true;
4135 nouveau_bo_wr32(disp->sync, wndw->ntfy / 4, 0x00000000);
4136 wndw->ntfy ^= 0x10;
4137 }
4138 }
4139
Ben Skeggs839ca902016-11-04 17:20:36 +10004140 drm_atomic_state_get(state);
4141
4142 if (nonblock)
4143 queue_work(system_unbound_wq, &state->commit_work);
4144 else
4145 nv50_disp_atomic_commit_tail(state);
4146
4147 drm_for_each_crtc(crtc, dev) {
4148 if (crtc->state->enable) {
4149 if (!drm->have_disp_power_ref) {
4150 drm->have_disp_power_ref = true;
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02004151 return 0;
Ben Skeggs839ca902016-11-04 17:20:36 +10004152 }
4153 active = true;
4154 break;
4155 }
4156 }
4157
4158 if (!active && drm->have_disp_power_ref) {
4159 pm_runtime_put_autosuspend(dev->dev);
4160 drm->have_disp_power_ref = false;
4161 }
4162
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02004163err_cleanup:
4164 if (ret)
4165 drm_atomic_helper_cleanup_planes(dev, state);
Ben Skeggs839ca902016-11-04 17:20:36 +10004166done:
4167 pm_runtime_put_autosuspend(dev->dev);
4168 return ret;
4169}
4170
4171static struct nv50_outp_atom *
4172nv50_disp_outp_atomic_add(struct nv50_atom *atom, struct drm_encoder *encoder)
4173{
4174 struct nv50_outp_atom *outp;
4175
4176 list_for_each_entry(outp, &atom->outp, head) {
4177 if (outp->encoder == encoder)
4178 return outp;
4179 }
4180
4181 outp = kzalloc(sizeof(*outp), GFP_KERNEL);
4182 if (!outp)
4183 return ERR_PTR(-ENOMEM);
4184
4185 list_add(&outp->head, &atom->outp);
4186 outp->encoder = encoder;
4187 return outp;
4188}
4189
4190static int
4191nv50_disp_outp_atomic_check_clr(struct nv50_atom *atom,
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004192 struct drm_connector_state *old_connector_state)
Ben Skeggs839ca902016-11-04 17:20:36 +10004193{
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004194 struct drm_encoder *encoder = old_connector_state->best_encoder;
4195 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10004196 struct drm_crtc *crtc;
4197 struct nv50_outp_atom *outp;
4198
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004199 if (!(crtc = old_connector_state->crtc))
Ben Skeggs839ca902016-11-04 17:20:36 +10004200 return 0;
4201
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004202 old_crtc_state = drm_atomic_get_old_crtc_state(&atom->state, crtc);
4203 new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
4204 if (old_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
Ben Skeggs839ca902016-11-04 17:20:36 +10004205 outp = nv50_disp_outp_atomic_add(atom, encoder);
4206 if (IS_ERR(outp))
4207 return PTR_ERR(outp);
4208
4209 if (outp->encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
4210 outp->flush_disable = true;
4211 atom->flush_disable = true;
4212 }
4213 outp->clr.ctrl = true;
4214 atom->lock_core = true;
4215 }
4216
4217 return 0;
4218}
4219
4220static int
4221nv50_disp_outp_atomic_check_set(struct nv50_atom *atom,
4222 struct drm_connector_state *connector_state)
4223{
4224 struct drm_encoder *encoder = connector_state->best_encoder;
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004225 struct drm_crtc_state *new_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10004226 struct drm_crtc *crtc;
4227 struct nv50_outp_atom *outp;
4228
4229 if (!(crtc = connector_state->crtc))
4230 return 0;
4231
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004232 new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
4233 if (new_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
Ben Skeggs839ca902016-11-04 17:20:36 +10004234 outp = nv50_disp_outp_atomic_add(atom, encoder);
4235 if (IS_ERR(outp))
4236 return PTR_ERR(outp);
4237
4238 outp->set.ctrl = true;
4239 atom->lock_core = true;
4240 }
4241
4242 return 0;
4243}
4244
4245static int
4246nv50_disp_atomic_check(struct drm_device *dev, struct drm_atomic_state *state)
4247{
4248 struct nv50_atom *atom = nv50_atom(state);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004249 struct drm_connector_state *old_connector_state, *new_connector_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10004250 struct drm_connector *connector;
4251 int ret, i;
4252
4253 ret = drm_atomic_helper_check(dev, state);
4254 if (ret)
4255 return ret;
4256
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004257 for_each_oldnew_connector_in_state(state, connector, old_connector_state, new_connector_state, i) {
4258 ret = nv50_disp_outp_atomic_check_clr(atom, old_connector_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10004259 if (ret)
4260 return ret;
4261
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004262 ret = nv50_disp_outp_atomic_check_set(atom, new_connector_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10004263 if (ret)
4264 return ret;
4265 }
4266
4267 return 0;
4268}
4269
4270static void
4271nv50_disp_atomic_state_clear(struct drm_atomic_state *state)
4272{
4273 struct nv50_atom *atom = nv50_atom(state);
4274 struct nv50_outp_atom *outp, *outt;
4275
4276 list_for_each_entry_safe(outp, outt, &atom->outp, head) {
4277 list_del(&outp->head);
4278 kfree(outp);
4279 }
4280
4281 drm_atomic_state_default_clear(state);
4282}
4283
4284static void
4285nv50_disp_atomic_state_free(struct drm_atomic_state *state)
4286{
4287 struct nv50_atom *atom = nv50_atom(state);
4288 drm_atomic_state_default_release(&atom->state);
4289 kfree(atom);
4290}
4291
4292static struct drm_atomic_state *
4293nv50_disp_atomic_state_alloc(struct drm_device *dev)
4294{
4295 struct nv50_atom *atom;
4296 if (!(atom = kzalloc(sizeof(*atom), GFP_KERNEL)) ||
4297 drm_atomic_state_init(dev, &atom->state) < 0) {
4298 kfree(atom);
4299 return NULL;
4300 }
4301 INIT_LIST_HEAD(&atom->outp);
4302 return &atom->state;
4303}
4304
4305static const struct drm_mode_config_funcs
4306nv50_disp_func = {
4307 .fb_create = nouveau_user_framebuffer_create,
4308 .output_poll_changed = nouveau_fbcon_output_poll_changed,
4309 .atomic_check = nv50_disp_atomic_check,
4310 .atomic_commit = nv50_disp_atomic_commit,
4311 .atomic_state_alloc = nv50_disp_atomic_state_alloc,
4312 .atomic_state_clear = nv50_disp_atomic_state_clear,
4313 .atomic_state_free = nv50_disp_atomic_state_free,
4314};
4315
4316/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10004317 * Init
4318 *****************************************************************************/
Ben Skeggsab0af552014-08-10 04:10:19 +10004319
Ben Skeggs2a44e492011-11-09 11:36:33 +10004320void
Ben Skeggse225f442012-11-21 14:40:21 +10004321nv50_display_fini(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10004322{
Ben Skeggsf479c0b2016-11-04 17:20:36 +10004323 struct nouveau_encoder *nv_encoder;
4324 struct drm_encoder *encoder;
Ben Skeggs973f10c2016-11-04 17:20:36 +10004325 struct drm_plane *plane;
4326
4327 drm_for_each_plane(plane, dev) {
4328 struct nv50_wndw *wndw = nv50_wndw(plane);
4329 if (plane->funcs != &nv50_wndw)
4330 continue;
4331 nv50_wndw_fini(wndw);
4332 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10004333
4334 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4335 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
4336 nv_encoder = nouveau_encoder(encoder);
4337 nv50_mstm_fini(nv_encoder->dp.mstm);
4338 }
4339 }
Ben Skeggs26f6d882011-07-04 16:25:18 +10004340}
4341
4342int
Ben Skeggse225f442012-11-21 14:40:21 +10004343nv50_display_init(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10004344{
Ben Skeggs354d3502016-11-04 17:20:36 +10004345 struct drm_encoder *encoder;
Ben Skeggs973f10c2016-11-04 17:20:36 +10004346 struct drm_plane *plane;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10004347 struct drm_crtc *crtc;
4348 u32 *push;
4349
4350 push = evo_wait(nv50_mast(dev), 32);
4351 if (!push)
4352 return -EBUSY;
4353
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10004354 evo_mthd(push, 0x0088, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10004355 evo_data(push, nv50_mast(dev)->base.sync.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10004356 evo_kick(push, nv50_mast(dev));
Ben Skeggs973f10c2016-11-04 17:20:36 +10004357
Ben Skeggs354d3502016-11-04 17:20:36 +10004358 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4359 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
Ben Skeggs9c5753b2017-05-19 23:59:35 +10004360 struct nouveau_encoder *nv_encoder =
4361 nouveau_encoder(encoder);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10004362 nv50_mstm_init(nv_encoder->dp.mstm);
Ben Skeggs354d3502016-11-04 17:20:36 +10004363 }
4364 }
4365
Ben Skeggse1ef6b42016-11-04 17:20:36 +10004366 drm_for_each_crtc(crtc, dev) {
Ben Skeggs9bfdee92016-11-04 17:20:36 +10004367 nv50_head_lut_load(crtc);
Ben Skeggse1ef6b42016-11-04 17:20:36 +10004368 }
4369
Ben Skeggs973f10c2016-11-04 17:20:36 +10004370 drm_for_each_plane(plane, dev) {
4371 struct nv50_wndw *wndw = nv50_wndw(plane);
4372 if (plane->funcs != &nv50_wndw)
4373 continue;
4374 nv50_wndw_init(wndw);
4375 }
4376
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10004377 return 0;
Ben Skeggs26f6d882011-07-04 16:25:18 +10004378}
4379
4380void
Ben Skeggse225f442012-11-21 14:40:21 +10004381nv50_display_destroy(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10004382{
Ben Skeggse225f442012-11-21 14:40:21 +10004383 struct nv50_disp *disp = nv50_disp(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10004384
Ben Skeggs0ad72862014-08-10 04:10:22 +10004385 nv50_dmac_destroy(&disp->mast.base, disp->disp);
Ben Skeggsbdb8c212011-11-12 01:30:24 +10004386
Ben Skeggs816af2f2011-11-16 15:48:48 +10004387 nouveau_bo_unmap(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01004388 if (disp->sync)
4389 nouveau_bo_unpin(disp->sync);
Ben Skeggs816af2f2011-11-16 15:48:48 +10004390 nouveau_bo_ref(NULL, &disp->sync);
Ben Skeggs51beb422011-07-05 10:33:08 +10004391
Ben Skeggs77145f12012-07-31 16:16:21 +10004392 nouveau_display(dev)->priv = NULL;
Ben Skeggs26f6d882011-07-04 16:25:18 +10004393 kfree(disp);
4394}
4395
Ben Skeggs839ca902016-11-04 17:20:36 +10004396MODULE_PARM_DESC(atomic, "Expose atomic ioctl (default: disabled)");
4397static int nouveau_atomic = 0;
4398module_param_named(atomic, nouveau_atomic, int, 0400);
4399
Ben Skeggs26f6d882011-07-04 16:25:18 +10004400int
Ben Skeggse225f442012-11-21 14:40:21 +10004401nv50_display_create(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10004402{
Ben Skeggs1167c6b2016-05-18 13:57:42 +10004403 struct nvif_device *device = &nouveau_drm(dev)->client.device;
Ben Skeggs77145f12012-07-31 16:16:21 +10004404 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +10004405 struct dcb_table *dcb = &drm->vbios.dcb;
Ben Skeggs83fc0832011-07-05 13:08:40 +10004406 struct drm_connector *connector, *tmp;
Ben Skeggse225f442012-11-21 14:40:21 +10004407 struct nv50_disp *disp;
Ben Skeggscb75d972012-07-11 10:44:20 +10004408 struct dcb_output *dcbe;
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10004409 int crtcs, ret, i;
Ben Skeggs26f6d882011-07-04 16:25:18 +10004410
4411 disp = kzalloc(sizeof(*disp), GFP_KERNEL);
4412 if (!disp)
4413 return -ENOMEM;
Ben Skeggs77145f12012-07-31 16:16:21 +10004414
Ben Skeggs839ca902016-11-04 17:20:36 +10004415 mutex_init(&disp->mutex);
4416
Ben Skeggs77145f12012-07-31 16:16:21 +10004417 nouveau_display(dev)->priv = disp;
Ben Skeggse225f442012-11-21 14:40:21 +10004418 nouveau_display(dev)->dtor = nv50_display_destroy;
4419 nouveau_display(dev)->init = nv50_display_init;
4420 nouveau_display(dev)->fini = nv50_display_fini;
Ben Skeggs0ad72862014-08-10 04:10:22 +10004421 disp->disp = &nouveau_display(dev)->disp;
Ben Skeggs839ca902016-11-04 17:20:36 +10004422 dev->mode_config.funcs = &nv50_disp_func;
4423 if (nouveau_atomic)
4424 dev->driver->driver_features |= DRIVER_ATOMIC;
Ben Skeggs26f6d882011-07-04 16:25:18 +10004425
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004426 /* small shared memory area we use for notifiers and semaphores */
Ben Skeggsbab7cc12016-05-24 17:26:48 +10004427 ret = nouveau_bo_new(&drm->client, 4096, 0x1000, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01004428 0, 0x0000, NULL, NULL, &disp->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004429 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10004430 ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01004431 if (!ret) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004432 ret = nouveau_bo_map(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01004433 if (ret)
4434 nouveau_bo_unpin(disp->sync);
4435 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004436 if (ret)
4437 nouveau_bo_ref(NULL, &disp->sync);
4438 }
4439
4440 if (ret)
4441 goto out;
4442
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004443 /* allocate master evo channel */
Ben Skeggsa01ca782015-08-20 14:54:15 +10004444 ret = nv50_core_create(device, disp->disp, disp->sync->bo.offset,
Ben Skeggs410f3ec2014-08-10 04:10:25 +10004445 &disp->mast);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004446 if (ret)
4447 goto out;
4448
Ben Skeggs438d99e2011-07-05 16:48:06 +10004449 /* create crtc objects to represent the hw heads */
Ben Skeggs648d4df2014-08-10 04:10:27 +10004450 if (disp->disp->oclass >= GF110_DISP)
Ilia Mirkineba5e562017-07-03 13:06:26 -04004451 crtcs = nvif_rd32(&device->object, 0x612004) & 0xf;
Ben Skeggs63718a02012-11-16 11:44:14 +10004452 else
Ilia Mirkineba5e562017-07-03 13:06:26 -04004453 crtcs = 0x3;
Ben Skeggs63718a02012-11-16 11:44:14 +10004454
Ilia Mirkineba5e562017-07-03 13:06:26 -04004455 for (i = 0; i < fls(crtcs); i++) {
4456 if (!(crtcs & (1 << i)))
4457 continue;
Ben Skeggs9bfdee92016-11-04 17:20:36 +10004458 ret = nv50_head_create(dev, i);
Ben Skeggs438d99e2011-07-05 16:48:06 +10004459 if (ret)
4460 goto out;
4461 }
4462
Ben Skeggs83fc0832011-07-05 13:08:40 +10004463 /* create encoder/connector objects based on VBIOS DCB table */
4464 for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
4465 connector = nouveau_connector_create(dev, dcbe->connector);
4466 if (IS_ERR(connector))
4467 continue;
4468
Ben Skeggseb6313a2013-02-11 09:52:58 +10004469 if (dcbe->location == DCB_LOC_ON_CHIP) {
4470 switch (dcbe->type) {
4471 case DCB_OUTPUT_TMDS:
4472 case DCB_OUTPUT_LVDS:
4473 case DCB_OUTPUT_DP:
4474 ret = nv50_sor_create(connector, dcbe);
4475 break;
4476 case DCB_OUTPUT_ANALOG:
4477 ret = nv50_dac_create(connector, dcbe);
4478 break;
4479 default:
4480 ret = -ENODEV;
4481 break;
4482 }
4483 } else {
4484 ret = nv50_pior_create(connector, dcbe);
Ben Skeggs83fc0832011-07-05 13:08:40 +10004485 }
4486
Ben Skeggseb6313a2013-02-11 09:52:58 +10004487 if (ret) {
4488 NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
4489 dcbe->location, dcbe->type,
4490 ffs(dcbe->or) - 1, ret);
Ben Skeggs94f54f52013-03-05 22:26:06 +10004491 ret = 0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10004492 }
4493 }
4494
4495 /* cull any connectors we created that don't have an encoder */
4496 list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
4497 if (connector->encoder_ids[0])
4498 continue;
4499
Ben Skeggs77145f12012-07-31 16:16:21 +10004500 NV_WARN(drm, "%s has no encoders, removing\n",
Jani Nikula8c6c3612014-06-03 14:56:18 +03004501 connector->name);
Ben Skeggs83fc0832011-07-05 13:08:40 +10004502 connector->funcs->destroy(connector);
4503 }
4504
Ben Skeggs26f6d882011-07-04 16:25:18 +10004505out:
4506 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10004507 nv50_display_destroy(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10004508 return ret;
4509}