blob: 2ddc31e64db035f747b908ac228dda6a2cb0ad4d [file] [log] [blame]
Fabio Estevamce9c28c2018-05-21 23:53:32 -03001// SPDX-License-Identifier: GPL-2.0+
2//
3// drivers/dma/imx-dma.c
4//
5// This file contains a driver for the Freescale i.MX DMA engine
6// found on i.MX1/21/27
7//
8// Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
9// Copyright 2012 Javier Martin, Vista Silicon <javier.martin@vista-silicon.com>
10
Thierry Reding73312052013-01-21 11:09:00 +010011#include <linux/err.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020012#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/mm.h>
15#include <linux/interrupt.h>
16#include <linux/spinlock.h>
17#include <linux/device.h>
18#include <linux/dma-mapping.h>
19#include <linux/slab.h>
20#include <linux/platform_device.h>
Javier Martin6bd08122012-03-22 14:54:01 +010021#include <linux/clk.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020022#include <linux/dmaengine.h>
Paul Gortmaker5c45ad72011-07-31 16:14:17 -040023#include <linux/module.h>
Markus Pargmann290ad0f2013-05-26 11:53:20 +020024#include <linux/of_device.h>
25#include <linux/of_dma.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020026
27#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020028#include <linux/platform_data/dma-imx.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020029
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000030#include "dmaengine.h"
Javier Martin9e15db72012-03-02 09:28:47 +010031#define IMXDMA_MAX_CHAN_DESCRIPTORS 16
Javier Martin6bd08122012-03-22 14:54:01 +010032#define IMX_DMA_CHANNELS 16
33
Javier Martinf606ab82012-03-22 14:54:14 +010034#define IMX_DMA_2D_SLOTS 2
35#define IMX_DMA_2D_SLOT_A 0
36#define IMX_DMA_2D_SLOT_B 1
37
Javier Martin6bd08122012-03-22 14:54:01 +010038#define IMX_DMA_LENGTH_LOOP ((unsigned int)-1)
39#define IMX_DMA_MEMSIZE_32 (0 << 4)
40#define IMX_DMA_MEMSIZE_8 (1 << 4)
41#define IMX_DMA_MEMSIZE_16 (2 << 4)
42#define IMX_DMA_TYPE_LINEAR (0 << 10)
43#define IMX_DMA_TYPE_2D (1 << 10)
44#define IMX_DMA_TYPE_FIFO (2 << 10)
45
46#define IMX_DMA_ERR_BURST (1 << 0)
47#define IMX_DMA_ERR_REQUEST (1 << 1)
48#define IMX_DMA_ERR_TRANSFER (1 << 2)
49#define IMX_DMA_ERR_BUFFER (1 << 3)
50#define IMX_DMA_ERR_TIMEOUT (1 << 4)
51
52#define DMA_DCR 0x00 /* Control Register */
53#define DMA_DISR 0x04 /* Interrupt status Register */
54#define DMA_DIMR 0x08 /* Interrupt mask Register */
55#define DMA_DBTOSR 0x0c /* Burst timeout status Register */
56#define DMA_DRTOSR 0x10 /* Request timeout Register */
57#define DMA_DSESR 0x14 /* Transfer Error Status Register */
58#define DMA_DBOSR 0x18 /* Buffer overflow status Register */
59#define DMA_DBTOCR 0x1c /* Burst timeout control Register */
60#define DMA_WSRA 0x40 /* W-Size Register A */
61#define DMA_XSRA 0x44 /* X-Size Register A */
62#define DMA_YSRA 0x48 /* Y-Size Register A */
63#define DMA_WSRB 0x4c /* W-Size Register B */
64#define DMA_XSRB 0x50 /* X-Size Register B */
65#define DMA_YSRB 0x54 /* Y-Size Register B */
66#define DMA_SAR(x) (0x80 + ((x) << 6)) /* Source Address Registers */
67#define DMA_DAR(x) (0x84 + ((x) << 6)) /* Destination Address Registers */
68#define DMA_CNTR(x) (0x88 + ((x) << 6)) /* Count Registers */
69#define DMA_CCR(x) (0x8c + ((x) << 6)) /* Control Registers */
70#define DMA_RSSR(x) (0x90 + ((x) << 6)) /* Request source select Registers */
71#define DMA_BLR(x) (0x94 + ((x) << 6)) /* Burst length Registers */
72#define DMA_RTOR(x) (0x98 + ((x) << 6)) /* Request timeout Registers */
73#define DMA_BUCR(x) (0x98 + ((x) << 6)) /* Bus Utilization Registers */
74#define DMA_CCNR(x) (0x9C + ((x) << 6)) /* Channel counter Registers */
75
76#define DCR_DRST (1<<1)
77#define DCR_DEN (1<<0)
78#define DBTOCR_EN (1<<15)
79#define DBTOCR_CNT(x) ((x) & 0x7fff)
80#define CNTR_CNT(x) ((x) & 0xffffff)
81#define CCR_ACRPT (1<<14)
82#define CCR_DMOD_LINEAR (0x0 << 12)
83#define CCR_DMOD_2D (0x1 << 12)
84#define CCR_DMOD_FIFO (0x2 << 12)
85#define CCR_DMOD_EOBFIFO (0x3 << 12)
86#define CCR_SMOD_LINEAR (0x0 << 10)
87#define CCR_SMOD_2D (0x1 << 10)
88#define CCR_SMOD_FIFO (0x2 << 10)
89#define CCR_SMOD_EOBFIFO (0x3 << 10)
90#define CCR_MDIR_DEC (1<<9)
91#define CCR_MSEL_B (1<<8)
92#define CCR_DSIZ_32 (0x0 << 6)
93#define CCR_DSIZ_8 (0x1 << 6)
94#define CCR_DSIZ_16 (0x2 << 6)
95#define CCR_SSIZ_32 (0x0 << 4)
96#define CCR_SSIZ_8 (0x1 << 4)
97#define CCR_SSIZ_16 (0x2 << 4)
98#define CCR_REN (1<<3)
99#define CCR_RPT (1<<2)
100#define CCR_FRC (1<<1)
101#define CCR_CEN (1<<0)
102#define RTOR_EN (1<<15)
103#define RTOR_CLK (1<<14)
104#define RTOR_PSC (1<<13)
Javier Martin9e15db72012-03-02 09:28:47 +0100105
106enum imxdma_prep_type {
107 IMXDMA_DESC_MEMCPY,
108 IMXDMA_DESC_INTERLEAVED,
109 IMXDMA_DESC_SLAVE_SG,
110 IMXDMA_DESC_CYCLIC,
111};
112
Javier Martinf606ab82012-03-22 14:54:14 +0100113struct imx_dma_2d_config {
114 u16 xsr;
115 u16 ysr;
116 u16 wsr;
117 int count;
118};
119
Javier Martin9e15db72012-03-02 09:28:47 +0100120struct imxdma_desc {
121 struct list_head node;
122 struct dma_async_tx_descriptor desc;
123 enum dma_status status;
124 dma_addr_t src;
125 dma_addr_t dest;
126 size_t len;
Javier Martin2efc3442012-03-22 14:54:03 +0100127 enum dma_transfer_direction direction;
Javier Martin9e15db72012-03-02 09:28:47 +0100128 enum imxdma_prep_type type;
129 /* For memcpy and interleaved */
130 unsigned int config_port;
131 unsigned int config_mem;
132 /* For interleaved transfers */
133 unsigned int x;
134 unsigned int y;
135 unsigned int w;
136 /* For slave sg and cyclic */
137 struct scatterlist *sg;
138 unsigned int sgcount;
139};
140
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200141struct imxdma_channel {
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100142 int hw_chaining;
143 struct timer_list watchdog;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200144 struct imxdma_engine *imxdma;
145 unsigned int channel;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200146
Javier Martin9e15db72012-03-02 09:28:47 +0100147 struct tasklet_struct dma_tasklet;
148 struct list_head ld_free;
149 struct list_head ld_queue;
150 struct list_head ld_active;
151 int descs_allocated;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200152 enum dma_slave_buswidth word_size;
153 dma_addr_t per_address;
154 u32 watermark_level;
155 struct dma_chan chan;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200156 struct dma_async_tx_descriptor desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200157 enum dma_status status;
158 int dma_request;
159 struct scatterlist *sg_list;
Javier Martin359291a2012-03-22 14:54:06 +0100160 u32 ccr_from_device;
161 u32 ccr_to_device;
Javier Martinf606ab82012-03-22 14:54:14 +0100162 bool enabled_2d;
163 int slot_2d;
Vinod Koulea62aa82016-07-02 15:25:01 +0530164 unsigned int irq;
Vinod Kouldea7a9f2018-07-19 22:22:26 +0530165 struct dma_slave_config config;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200166};
167
Shawn Guoe51d0f02012-09-15 21:11:28 +0800168enum imx_dma_type {
169 IMX1_DMA,
170 IMX21_DMA,
171 IMX27_DMA,
172};
173
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200174struct imxdma_engine {
175 struct device *dev;
176 struct dma_device dma_device;
Javier Martincd5cf9d2012-03-22 14:54:12 +0100177 void __iomem *base;
Fabio Estevama2367db2012-07-03 15:33:29 -0300178 struct clk *dma_ahb;
179 struct clk *dma_ipg;
Javier Martinf606ab82012-03-22 14:54:14 +0100180 spinlock_t lock;
181 struct imx_dma_2d_config slots_2d[IMX_DMA_2D_SLOTS];
Javier Martin6bd08122012-03-22 14:54:01 +0100182 struct imxdma_channel channel[IMX_DMA_CHANNELS];
Shawn Guoe51d0f02012-09-15 21:11:28 +0800183 enum imx_dma_type devtype;
Vinod Koulea62aa82016-07-02 15:25:01 +0530184 unsigned int irq;
185 unsigned int irq_err;
186
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200187};
188
Markus Pargmann290ad0f2013-05-26 11:53:20 +0200189struct imxdma_filter_data {
190 struct imxdma_engine *imxdma;
191 int request;
192};
193
Markus Pargmann290ad0f2013-05-26 11:53:20 +0200194static const struct of_device_id imx_dma_of_dev_id[] = {
195 {
Fabio Estevam0ab785c2020-11-24 11:34:05 -0300196 .compatible = "fsl,imx1-dma", .data = (const void *)IMX1_DMA,
Markus Pargmann290ad0f2013-05-26 11:53:20 +0200197 }, {
Fabio Estevam0ab785c2020-11-24 11:34:05 -0300198 .compatible = "fsl,imx21-dma", .data = (const void *)IMX21_DMA,
Markus Pargmann290ad0f2013-05-26 11:53:20 +0200199 }, {
Fabio Estevam0ab785c2020-11-24 11:34:05 -0300200 .compatible = "fsl,imx27-dma", .data = (const void *)IMX27_DMA,
Markus Pargmann290ad0f2013-05-26 11:53:20 +0200201 }, {
202 /* sentinel */
203 }
204};
205MODULE_DEVICE_TABLE(of, imx_dma_of_dev_id);
206
Shawn Guoe51d0f02012-09-15 21:11:28 +0800207static inline int is_imx1_dma(struct imxdma_engine *imxdma)
208{
209 return imxdma->devtype == IMX1_DMA;
210}
211
Shawn Guoe51d0f02012-09-15 21:11:28 +0800212static inline int is_imx27_dma(struct imxdma_engine *imxdma)
213{
214 return imxdma->devtype == IMX27_DMA;
215}
216
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200217static struct imxdma_channel *to_imxdma_chan(struct dma_chan *chan)
218{
219 return container_of(chan, struct imxdma_channel, chan);
220}
221
Javier Martin9e15db72012-03-02 09:28:47 +0100222static inline bool imxdma_chan_is_doing_cyclic(struct imxdma_channel *imxdmac)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200223{
Javier Martin9e15db72012-03-02 09:28:47 +0100224 struct imxdma_desc *desc;
225
226 if (!list_empty(&imxdmac->ld_active)) {
227 desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc,
228 node);
229 if (desc->type == IMXDMA_DESC_CYCLIC)
230 return true;
231 }
232 return false;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200233}
234
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200235
Javier Martincd5cf9d2012-03-22 14:54:12 +0100236
237static void imx_dmav1_writel(struct imxdma_engine *imxdma, unsigned val,
238 unsigned offset)
Javier Martin6bd08122012-03-22 14:54:01 +0100239{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100240 __raw_writel(val, imxdma->base + offset);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200241}
242
Javier Martincd5cf9d2012-03-22 14:54:12 +0100243static unsigned imx_dmav1_readl(struct imxdma_engine *imxdma, unsigned offset)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200244{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100245 return __raw_readl(imxdma->base + offset);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200246}
247
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100248static int imxdma_hw_chain(struct imxdma_channel *imxdmac)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200249{
Shawn Guoe51d0f02012-09-15 21:11:28 +0800250 struct imxdma_engine *imxdma = imxdmac->imxdma;
251
252 if (is_imx27_dma(imxdma))
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100253 return imxdmac->hw_chaining;
Javier Martin6bd08122012-03-22 14:54:01 +0100254 else
255 return 0;
256}
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200257
Javier Martin6bd08122012-03-22 14:54:01 +0100258/*
259 * imxdma_sg_next - prepare next chunk for scatter-gather DMA emulation
260 */
Vinod Koul452fd6d2019-01-20 11:42:44 +0530261static inline void imxdma_sg_next(struct imxdma_desc *d)
Javier Martin6bd08122012-03-22 14:54:01 +0100262{
Javier Martin2efc3442012-03-22 14:54:03 +0100263 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100264 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martina6cbb2d2012-03-22 14:54:11 +0100265 struct scatterlist *sg = d->sg;
Vinod Koulda5035f2019-01-20 11:42:44 +0530266 size_t now;
Javier Martin6bd08122012-03-22 14:54:01 +0100267
Anders Roxell9227ab52019-01-10 12:15:35 +0100268 now = min_t(size_t, d->len, sg_dma_len(sg));
Javier Martin6b0e2f52012-03-22 14:54:09 +0100269 if (d->len != IMX_DMA_LENGTH_LOOP)
270 d->len -= now;
Javier Martin6bd08122012-03-22 14:54:01 +0100271
Javier Martin2efc3442012-03-22 14:54:03 +0100272 if (d->direction == DMA_DEV_TO_MEM)
Javier Martincd5cf9d2012-03-22 14:54:12 +0100273 imx_dmav1_writel(imxdma, sg->dma_address,
274 DMA_DAR(imxdmac->channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100275 else
Javier Martincd5cf9d2012-03-22 14:54:12 +0100276 imx_dmav1_writel(imxdma, sg->dma_address,
277 DMA_SAR(imxdmac->channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100278
Javier Martincd5cf9d2012-03-22 14:54:12 +0100279 imx_dmav1_writel(imxdma, now, DMA_CNTR(imxdmac->channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100280
Javier Martinf9b283a2012-03-22 14:54:13 +0100281 dev_dbg(imxdma->dev, " %s channel: %d dst 0x%08x, src 0x%08x, "
282 "size 0x%08x\n", __func__, imxdmac->channel,
Javier Martincd5cf9d2012-03-22 14:54:12 +0100283 imx_dmav1_readl(imxdma, DMA_DAR(imxdmac->channel)),
284 imx_dmav1_readl(imxdma, DMA_SAR(imxdmac->channel)),
285 imx_dmav1_readl(imxdma, DMA_CNTR(imxdmac->channel)));
Javier Martin6bd08122012-03-22 14:54:01 +0100286}
287
Javier Martin2efc3442012-03-22 14:54:03 +0100288static void imxdma_enable_hw(struct imxdma_desc *d)
Javier Martin6bd08122012-03-22 14:54:01 +0100289{
Javier Martin2efc3442012-03-22 14:54:03 +0100290 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100291 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100292 int channel = imxdmac->channel;
293 unsigned long flags;
294
Javier Martinf9b283a2012-03-22 14:54:13 +0100295 dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel);
Javier Martin6bd08122012-03-22 14:54:01 +0100296
Javier Martin6bd08122012-03-22 14:54:01 +0100297 local_irq_save(flags);
298
Javier Martincd5cf9d2012-03-22 14:54:12 +0100299 imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR);
300 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) &
301 ~(1 << channel), DMA_DIMR);
302 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) |
303 CCR_CEN | CCR_ACRPT, DMA_CCR(channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100304
Shawn Guoe51d0f02012-09-15 21:11:28 +0800305 if (!is_imx1_dma(imxdma) &&
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100306 d->sg && imxdma_hw_chain(imxdmac)) {
Javier Martin833bc032012-03-22 14:54:07 +0100307 d->sg = sg_next(d->sg);
308 if (d->sg) {
Javier Martin6bd08122012-03-22 14:54:01 +0100309 u32 tmp;
Javier Martina6cbb2d2012-03-22 14:54:11 +0100310 imxdma_sg_next(d);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100311 tmp = imx_dmav1_readl(imxdma, DMA_CCR(channel));
312 imx_dmav1_writel(imxdma, tmp | CCR_RPT | CCR_ACRPT,
313 DMA_CCR(channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100314 }
315 }
Javier Martin6bd08122012-03-22 14:54:01 +0100316
317 local_irq_restore(flags);
318}
319
320static void imxdma_disable_hw(struct imxdma_channel *imxdmac)
321{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100322 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100323 int channel = imxdmac->channel;
324 unsigned long flags;
325
Javier Martinf9b283a2012-03-22 14:54:13 +0100326 dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel);
Javier Martin6bd08122012-03-22 14:54:01 +0100327
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100328 if (imxdma_hw_chain(imxdmac))
329 del_timer(&imxdmac->watchdog);
Javier Martin6bd08122012-03-22 14:54:01 +0100330
331 local_irq_save(flags);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100332 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) |
333 (1 << channel), DMA_DIMR);
334 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) &
335 ~CCR_CEN, DMA_CCR(channel));
336 imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100337 local_irq_restore(flags);
338}
339
Kees Cookbcdc4bd2017-10-24 03:02:23 -0700340static void imxdma_watchdog(struct timer_list *t)
Javier Martin6bd08122012-03-22 14:54:01 +0100341{
Kees Cookbcdc4bd2017-10-24 03:02:23 -0700342 struct imxdma_channel *imxdmac = from_timer(imxdmac, t, watchdog);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100343 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100344 int channel = imxdmac->channel;
345
Javier Martincd5cf9d2012-03-22 14:54:12 +0100346 imx_dmav1_writel(imxdma, 0, DMA_CCR(channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100347
348 /* Tasklet watchdog error handler */
349 tasklet_schedule(&imxdmac->dma_tasklet);
Javier Martinf9b283a2012-03-22 14:54:13 +0100350 dev_dbg(imxdma->dev, "channel %d: watchdog timeout!\n",
351 imxdmac->channel);
Javier Martin6bd08122012-03-22 14:54:01 +0100352}
353
354static irqreturn_t imxdma_err_handler(int irq, void *dev_id)
355{
356 struct imxdma_engine *imxdma = dev_id;
Javier Martin6bd08122012-03-22 14:54:01 +0100357 unsigned int err_mask;
358 int i, disr;
359 int errcode;
360
Javier Martincd5cf9d2012-03-22 14:54:12 +0100361 disr = imx_dmav1_readl(imxdma, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100362
Javier Martincd5cf9d2012-03-22 14:54:12 +0100363 err_mask = imx_dmav1_readl(imxdma, DMA_DBTOSR) |
364 imx_dmav1_readl(imxdma, DMA_DRTOSR) |
365 imx_dmav1_readl(imxdma, DMA_DSESR) |
366 imx_dmav1_readl(imxdma, DMA_DBOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100367
368 if (!err_mask)
369 return IRQ_HANDLED;
370
Javier Martincd5cf9d2012-03-22 14:54:12 +0100371 imx_dmav1_writel(imxdma, disr & err_mask, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100372
373 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
374 if (!(err_mask & (1 << i)))
375 continue;
Javier Martin6bd08122012-03-22 14:54:01 +0100376 errcode = 0;
377
Javier Martincd5cf9d2012-03-22 14:54:12 +0100378 if (imx_dmav1_readl(imxdma, DMA_DBTOSR) & (1 << i)) {
379 imx_dmav1_writel(imxdma, 1 << i, DMA_DBTOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100380 errcode |= IMX_DMA_ERR_BURST;
381 }
Javier Martincd5cf9d2012-03-22 14:54:12 +0100382 if (imx_dmav1_readl(imxdma, DMA_DRTOSR) & (1 << i)) {
383 imx_dmav1_writel(imxdma, 1 << i, DMA_DRTOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100384 errcode |= IMX_DMA_ERR_REQUEST;
385 }
Javier Martincd5cf9d2012-03-22 14:54:12 +0100386 if (imx_dmav1_readl(imxdma, DMA_DSESR) & (1 << i)) {
387 imx_dmav1_writel(imxdma, 1 << i, DMA_DSESR);
Javier Martin6bd08122012-03-22 14:54:01 +0100388 errcode |= IMX_DMA_ERR_TRANSFER;
389 }
Javier Martincd5cf9d2012-03-22 14:54:12 +0100390 if (imx_dmav1_readl(imxdma, DMA_DBOSR) & (1 << i)) {
391 imx_dmav1_writel(imxdma, 1 << i, DMA_DBOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100392 errcode |= IMX_DMA_ERR_BUFFER;
393 }
394 /* Tasklet error handler */
395 tasklet_schedule(&imxdma->channel[i].dma_tasklet);
396
Alexander Shiyan1d94fe02014-02-22 22:16:47 +0400397 dev_warn(imxdma->dev,
398 "DMA timeout on channel %d -%s%s%s%s\n", i,
399 errcode & IMX_DMA_ERR_BURST ? " burst" : "",
400 errcode & IMX_DMA_ERR_REQUEST ? " request" : "",
401 errcode & IMX_DMA_ERR_TRANSFER ? " transfer" : "",
402 errcode & IMX_DMA_ERR_BUFFER ? " buffer" : "");
Javier Martin6bd08122012-03-22 14:54:01 +0100403 }
404 return IRQ_HANDLED;
405}
406
407static void dma_irq_handle_channel(struct imxdma_channel *imxdmac)
408{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100409 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100410 int chno = imxdmac->channel;
Javier Martin2efc3442012-03-22 14:54:03 +0100411 struct imxdma_desc *desc;
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200412 unsigned long flags;
Javier Martin6bd08122012-03-22 14:54:01 +0100413
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200414 spin_lock_irqsave(&imxdma->lock, flags);
Javier Martin833bc032012-03-22 14:54:07 +0100415 if (list_empty(&imxdmac->ld_active)) {
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200416 spin_unlock_irqrestore(&imxdma->lock, flags);
Javier Martin833bc032012-03-22 14:54:07 +0100417 goto out;
418 }
419
420 desc = list_first_entry(&imxdmac->ld_active,
421 struct imxdma_desc,
422 node);
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200423 spin_unlock_irqrestore(&imxdma->lock, flags);
Javier Martin833bc032012-03-22 14:54:07 +0100424
425 if (desc->sg) {
Javier Martin6bd08122012-03-22 14:54:01 +0100426 u32 tmp;
Javier Martin833bc032012-03-22 14:54:07 +0100427 desc->sg = sg_next(desc->sg);
Javier Martin6bd08122012-03-22 14:54:01 +0100428
Javier Martin833bc032012-03-22 14:54:07 +0100429 if (desc->sg) {
Javier Martina6cbb2d2012-03-22 14:54:11 +0100430 imxdma_sg_next(desc);
Javier Martin6bd08122012-03-22 14:54:01 +0100431
Javier Martincd5cf9d2012-03-22 14:54:12 +0100432 tmp = imx_dmav1_readl(imxdma, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100433
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100434 if (imxdma_hw_chain(imxdmac)) {
Javier Martin6bd08122012-03-22 14:54:01 +0100435 /* FIXME: The timeout should probably be
436 * configurable
437 */
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100438 mod_timer(&imxdmac->watchdog,
Javier Martin6bd08122012-03-22 14:54:01 +0100439 jiffies + msecs_to_jiffies(500));
440
441 tmp |= CCR_CEN | CCR_RPT | CCR_ACRPT;
Javier Martincd5cf9d2012-03-22 14:54:12 +0100442 imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100443 } else {
Javier Martincd5cf9d2012-03-22 14:54:12 +0100444 imx_dmav1_writel(imxdma, tmp & ~CCR_CEN,
445 DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100446 tmp |= CCR_CEN;
447 }
448
Javier Martincd5cf9d2012-03-22 14:54:12 +0100449 imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100450
451 if (imxdma_chan_is_doing_cyclic(imxdmac))
452 /* Tasklet progression */
453 tasklet_schedule(&imxdmac->dma_tasklet);
454
455 return;
456 }
457
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100458 if (imxdma_hw_chain(imxdmac)) {
459 del_timer(&imxdmac->watchdog);
Javier Martin6bd08122012-03-22 14:54:01 +0100460 return;
461 }
462 }
463
Javier Martin2efc3442012-03-22 14:54:03 +0100464out:
Javier Martincd5cf9d2012-03-22 14:54:12 +0100465 imx_dmav1_writel(imxdma, 0, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100466 /* Tasklet irq */
Javier Martin9e15db72012-03-02 09:28:47 +0100467 tasklet_schedule(&imxdmac->dma_tasklet);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200468}
469
Javier Martin6bd08122012-03-22 14:54:01 +0100470static irqreturn_t dma_irq_handler(int irq, void *dev_id)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200471{
Javier Martin6bd08122012-03-22 14:54:01 +0100472 struct imxdma_engine *imxdma = dev_id;
Javier Martin6bd08122012-03-22 14:54:01 +0100473 int i, disr;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200474
Shawn Guoe51d0f02012-09-15 21:11:28 +0800475 if (!is_imx1_dma(imxdma))
Javier Martin6bd08122012-03-22 14:54:01 +0100476 imxdma_err_handler(irq, dev_id);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200477
Javier Martincd5cf9d2012-03-22 14:54:12 +0100478 disr = imx_dmav1_readl(imxdma, DMA_DISR);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200479
Javier Martinf9b283a2012-03-22 14:54:13 +0100480 dev_dbg(imxdma->dev, "%s called, disr=0x%08x\n", __func__, disr);
Javier Martin6bd08122012-03-22 14:54:01 +0100481
Javier Martincd5cf9d2012-03-22 14:54:12 +0100482 imx_dmav1_writel(imxdma, disr, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100483 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100484 if (disr & (1 << i))
Javier Martin6bd08122012-03-22 14:54:01 +0100485 dma_irq_handle_channel(&imxdma->channel[i]);
Javier Martin6bd08122012-03-22 14:54:01 +0100486 }
487
488 return IRQ_HANDLED;
Javier Martin9e15db72012-03-02 09:28:47 +0100489}
490
491static int imxdma_xfer_desc(struct imxdma_desc *d)
492{
493 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
Javier Martin3b4b6df2012-03-22 14:54:04 +0100494 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martinf606ab82012-03-22 14:54:14 +0100495 int slot = -1;
496 int i;
Javier Martin9e15db72012-03-02 09:28:47 +0100497
498 /* Configure and enable */
499 switch (d->type) {
Javier Martinf606ab82012-03-22 14:54:14 +0100500 case IMXDMA_DESC_INTERLEAVED:
501 /* Try to get a free 2D slot */
Javier Martinf606ab82012-03-22 14:54:14 +0100502 for (i = 0; i < IMX_DMA_2D_SLOTS; i++) {
503 if ((imxdma->slots_2d[i].count > 0) &&
504 ((imxdma->slots_2d[i].xsr != d->x) ||
505 (imxdma->slots_2d[i].ysr != d->y) ||
506 (imxdma->slots_2d[i].wsr != d->w)))
507 continue;
508 slot = i;
509 break;
510 }
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200511 if (slot < 0)
Javier Martinf606ab82012-03-22 14:54:14 +0100512 return -EBUSY;
513
514 imxdma->slots_2d[slot].xsr = d->x;
515 imxdma->slots_2d[slot].ysr = d->y;
516 imxdma->slots_2d[slot].wsr = d->w;
517 imxdma->slots_2d[slot].count++;
518
519 imxdmac->slot_2d = slot;
520 imxdmac->enabled_2d = true;
Javier Martinf606ab82012-03-22 14:54:14 +0100521
522 if (slot == IMX_DMA_2D_SLOT_A) {
523 d->config_mem &= ~CCR_MSEL_B;
524 d->config_port &= ~CCR_MSEL_B;
525 imx_dmav1_writel(imxdma, d->x, DMA_XSRA);
526 imx_dmav1_writel(imxdma, d->y, DMA_YSRA);
527 imx_dmav1_writel(imxdma, d->w, DMA_WSRA);
528 } else {
529 d->config_mem |= CCR_MSEL_B;
530 d->config_port |= CCR_MSEL_B;
531 imx_dmav1_writel(imxdma, d->x, DMA_XSRB);
532 imx_dmav1_writel(imxdma, d->y, DMA_YSRB);
533 imx_dmav1_writel(imxdma, d->w, DMA_WSRB);
534 }
535 /*
536 * We fall-through here intentionally, since a 2D transfer is
537 * similar to MEMCPY just adding the 2D slot configuration.
538 */
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -0500539 fallthrough;
Javier Martin9e15db72012-03-02 09:28:47 +0100540 case IMXDMA_DESC_MEMCPY:
Javier Martincd5cf9d2012-03-22 14:54:12 +0100541 imx_dmav1_writel(imxdma, d->src, DMA_SAR(imxdmac->channel));
542 imx_dmav1_writel(imxdma, d->dest, DMA_DAR(imxdmac->channel));
543 imx_dmav1_writel(imxdma, d->config_mem | (d->config_port << 2),
Javier Martin3b4b6df2012-03-22 14:54:04 +0100544 DMA_CCR(imxdmac->channel));
545
Javier Martincd5cf9d2012-03-22 14:54:12 +0100546 imx_dmav1_writel(imxdma, d->len, DMA_CNTR(imxdmac->channel));
Javier Martin3b4b6df2012-03-22 14:54:04 +0100547
Russell Kingac806a12013-10-31 00:40:30 +0000548 dev_dbg(imxdma->dev,
549 "%s channel: %d dest=0x%08llx src=0x%08llx dma_length=%zu\n",
550 __func__, imxdmac->channel,
551 (unsigned long long)d->dest,
552 (unsigned long long)d->src, d->len);
Javier Martin3b4b6df2012-03-22 14:54:04 +0100553
554 break;
Javier Martin6bd08122012-03-22 14:54:01 +0100555 /* Cyclic transfer is the same as slave_sg with special sg configuration. */
Javier Martin9e15db72012-03-02 09:28:47 +0100556 case IMXDMA_DESC_CYCLIC:
Javier Martin9e15db72012-03-02 09:28:47 +0100557 case IMXDMA_DESC_SLAVE_SG:
Javier Martin359291a2012-03-22 14:54:06 +0100558 if (d->direction == DMA_DEV_TO_MEM) {
Javier Martincd5cf9d2012-03-22 14:54:12 +0100559 imx_dmav1_writel(imxdma, imxdmac->per_address,
Javier Martin359291a2012-03-22 14:54:06 +0100560 DMA_SAR(imxdmac->channel));
Javier Martincd5cf9d2012-03-22 14:54:12 +0100561 imx_dmav1_writel(imxdma, imxdmac->ccr_from_device,
Javier Martin359291a2012-03-22 14:54:06 +0100562 DMA_CCR(imxdmac->channel));
563
Russell Kingac806a12013-10-31 00:40:30 +0000564 dev_dbg(imxdma->dev,
565 "%s channel: %d sg=%p sgcount=%d total length=%zu dev_addr=0x%08llx (dev2mem)\n",
566 __func__, imxdmac->channel,
567 d->sg, d->sgcount, d->len,
568 (unsigned long long)imxdmac->per_address);
Javier Martin359291a2012-03-22 14:54:06 +0100569 } else if (d->direction == DMA_MEM_TO_DEV) {
Javier Martincd5cf9d2012-03-22 14:54:12 +0100570 imx_dmav1_writel(imxdma, imxdmac->per_address,
Javier Martin359291a2012-03-22 14:54:06 +0100571 DMA_DAR(imxdmac->channel));
Javier Martincd5cf9d2012-03-22 14:54:12 +0100572 imx_dmav1_writel(imxdma, imxdmac->ccr_to_device,
Javier Martin359291a2012-03-22 14:54:06 +0100573 DMA_CCR(imxdmac->channel));
574
Russell Kingac806a12013-10-31 00:40:30 +0000575 dev_dbg(imxdma->dev,
576 "%s channel: %d sg=%p sgcount=%d total length=%zu dev_addr=0x%08llx (mem2dev)\n",
577 __func__, imxdmac->channel,
578 d->sg, d->sgcount, d->len,
579 (unsigned long long)imxdmac->per_address);
Javier Martin359291a2012-03-22 14:54:06 +0100580 } else {
581 dev_err(imxdma->dev, "%s channel: %d bad dma mode\n",
582 __func__, imxdmac->channel);
583 return -EINVAL;
584 }
585
Javier Martina6cbb2d2012-03-22 14:54:11 +0100586 imxdma_sg_next(d);
Javier Martin359291a2012-03-22 14:54:06 +0100587
Javier Martin9e15db72012-03-02 09:28:47 +0100588 break;
589 default:
590 return -EINVAL;
591 }
Javier Martin2efc3442012-03-22 14:54:03 +0100592 imxdma_enable_hw(d);
Javier Martin9e15db72012-03-02 09:28:47 +0100593 return 0;
594}
595
Allen Paiscce010a2020-08-31 16:05:15 +0530596static void imxdma_tasklet(struct tasklet_struct *t)
Javier Martin9e15db72012-03-02 09:28:47 +0100597{
Allen Paiscce010a2020-08-31 16:05:15 +0530598 struct imxdma_channel *imxdmac = from_tasklet(imxdmac, t, dma_tasklet);
Javier Martin9e15db72012-03-02 09:28:47 +0100599 struct imxdma_engine *imxdma = imxdmac->imxdma;
Leonid Iziumtsev341198e2019-01-15 17:15:23 +0000600 struct imxdma_desc *desc, *next_desc;
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200601 unsigned long flags;
Javier Martin9e15db72012-03-02 09:28:47 +0100602
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200603 spin_lock_irqsave(&imxdma->lock, flags);
Javier Martin9e15db72012-03-02 09:28:47 +0100604
605 if (list_empty(&imxdmac->ld_active)) {
606 /* Someone might have called terminate all */
Michael Grzeschikfcaaba62013-09-17 15:56:08 +0200607 spin_unlock_irqrestore(&imxdma->lock, flags);
608 return;
Javier Martin9e15db72012-03-02 09:28:47 +0100609 }
610 desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc, node);
611
Masanari Iidad73111c2012-08-04 23:37:53 +0900612 /* If we are dealing with a cyclic descriptor, keep it on ld_active
613 * and dont mark the descriptor as complete.
Vinod Koul60f29512012-04-20 15:28:07 +0530614 * Only in non-cyclic cases it would be marked as complete
615 */
Javier Martin9e15db72012-03-02 09:28:47 +0100616 if (imxdma_chan_is_doing_cyclic(imxdmac))
617 goto out;
Vinod Koul60f29512012-04-20 15:28:07 +0530618 else
619 dma_cookie_complete(&desc->desc);
Javier Martin9e15db72012-03-02 09:28:47 +0100620
Javier Martinf606ab82012-03-22 14:54:14 +0100621 /* Free 2D slot if it was an interleaved transfer */
622 if (imxdmac->enabled_2d) {
623 imxdma->slots_2d[imxdmac->slot_2d].count--;
624 imxdmac->enabled_2d = false;
625 }
626
Javier Martin9e15db72012-03-02 09:28:47 +0100627 list_move_tail(imxdmac->ld_active.next, &imxdmac->ld_free);
628
629 if (!list_empty(&imxdmac->ld_queue)) {
Leonid Iziumtsev341198e2019-01-15 17:15:23 +0000630 next_desc = list_first_entry(&imxdmac->ld_queue,
631 struct imxdma_desc, node);
Javier Martin9e15db72012-03-02 09:28:47 +0100632 list_move_tail(imxdmac->ld_queue.next, &imxdmac->ld_active);
Leonid Iziumtsev341198e2019-01-15 17:15:23 +0000633 if (imxdma_xfer_desc(next_desc) < 0)
Javier Martin9e15db72012-03-02 09:28:47 +0100634 dev_warn(imxdma->dev, "%s: channel: %d couldn't xfer desc\n",
635 __func__, imxdmac->channel);
636 }
637out:
Michael Grzeschik5a276fa2013-09-17 15:56:07 +0200638 spin_unlock_irqrestore(&imxdma->lock, flags);
Michael Grzeschikfcaaba62013-09-17 15:56:08 +0200639
Dave Jiangbe5af282016-07-20 13:11:22 -0700640 dmaengine_desc_get_callback_invoke(&desc->desc, NULL);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200641}
642
Maxime Ripard502c2ef2014-11-17 14:42:16 +0100643static int imxdma_terminate_all(struct dma_chan *chan)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200644{
645 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100646 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100647 unsigned long flags;
Maxime Ripard502c2ef2014-11-17 14:42:16 +0100648
649 imxdma_disable_hw(imxdmac);
650
651 spin_lock_irqsave(&imxdma->lock, flags);
652 list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
653 list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
654 spin_unlock_irqrestore(&imxdma->lock, flags);
655 return 0;
656}
657
Vinod Kouldea7a9f2018-07-19 22:22:26 +0530658static int imxdma_config_write(struct dma_chan *chan,
659 struct dma_slave_config *dmaengine_cfg,
660 enum dma_transfer_direction direction)
Maxime Ripard502c2ef2014-11-17 14:42:16 +0100661{
662 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
663 struct imxdma_engine *imxdma = imxdmac->imxdma;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200664 unsigned int mode = 0;
665
Vinod Kouldea7a9f2018-07-19 22:22:26 +0530666 if (direction == DMA_DEV_TO_MEM) {
Maxime Ripard502c2ef2014-11-17 14:42:16 +0100667 imxdmac->per_address = dmaengine_cfg->src_addr;
668 imxdmac->watermark_level = dmaengine_cfg->src_maxburst;
669 imxdmac->word_size = dmaengine_cfg->src_addr_width;
670 } else {
671 imxdmac->per_address = dmaengine_cfg->dst_addr;
672 imxdmac->watermark_level = dmaengine_cfg->dst_maxburst;
673 imxdmac->word_size = dmaengine_cfg->dst_addr_width;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200674 }
675
Maxime Ripard502c2ef2014-11-17 14:42:16 +0100676 switch (imxdmac->word_size) {
677 case DMA_SLAVE_BUSWIDTH_1_BYTE:
678 mode = IMX_DMA_MEMSIZE_8;
679 break;
680 case DMA_SLAVE_BUSWIDTH_2_BYTES:
681 mode = IMX_DMA_MEMSIZE_16;
682 break;
683 default:
684 case DMA_SLAVE_BUSWIDTH_4_BYTES:
685 mode = IMX_DMA_MEMSIZE_32;
686 break;
687 }
688
689 imxdmac->hw_chaining = 0;
690
691 imxdmac->ccr_from_device = (mode | IMX_DMA_TYPE_FIFO) |
692 ((IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) << 2) |
693 CCR_REN;
694 imxdmac->ccr_to_device =
695 (IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) |
696 ((mode | IMX_DMA_TYPE_FIFO) << 2) | CCR_REN;
697 imx_dmav1_writel(imxdma, imxdmac->dma_request,
698 DMA_RSSR(imxdmac->channel));
699
700 /* Set burst length */
701 imx_dmav1_writel(imxdma, imxdmac->watermark_level *
702 imxdmac->word_size, DMA_BLR(imxdmac->channel));
703
704 return 0;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200705}
706
Vinod Kouldea7a9f2018-07-19 22:22:26 +0530707static int imxdma_config(struct dma_chan *chan,
708 struct dma_slave_config *dmaengine_cfg)
709{
710 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
711
712 memcpy(&imxdmac->config, dmaengine_cfg, sizeof(*dmaengine_cfg));
713
714 return 0;
715}
716
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200717static enum dma_status imxdma_tx_status(struct dma_chan *chan,
718 dma_cookie_t cookie,
719 struct dma_tx_state *txstate)
720{
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000721 return dma_cookie_status(chan, cookie, txstate);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200722}
723
724static dma_cookie_t imxdma_tx_submit(struct dma_async_tx_descriptor *tx)
725{
726 struct imxdma_channel *imxdmac = to_imxdma_chan(tx->chan);
Javier Martinf606ab82012-03-22 14:54:14 +0100727 struct imxdma_engine *imxdma = imxdmac->imxdma;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200728 dma_cookie_t cookie;
Javier Martin9e15db72012-03-02 09:28:47 +0100729 unsigned long flags;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200730
Javier Martinf606ab82012-03-22 14:54:14 +0100731 spin_lock_irqsave(&imxdma->lock, flags);
Javier Martin660cd0d2012-03-22 14:54:15 +0100732 list_move_tail(imxdmac->ld_free.next, &imxdmac->ld_queue);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000733 cookie = dma_cookie_assign(tx);
Javier Martinf606ab82012-03-22 14:54:14 +0100734 spin_unlock_irqrestore(&imxdma->lock, flags);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200735
736 return cookie;
737}
738
739static int imxdma_alloc_chan_resources(struct dma_chan *chan)
740{
741 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
742 struct imx_dma_data *data = chan->private;
743
Javier Martin6c05f092012-02-28 17:08:17 +0100744 if (data != NULL)
745 imxdmac->dma_request = data->dma_request;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200746
Javier Martin9e15db72012-03-02 09:28:47 +0100747 while (imxdmac->descs_allocated < IMXDMA_MAX_CHAN_DESCRIPTORS) {
748 struct imxdma_desc *desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200749
Javier Martin9e15db72012-03-02 09:28:47 +0100750 desc = kzalloc(sizeof(*desc), GFP_KERNEL);
751 if (!desc)
752 break;
Nicolas Pitreff5fdaf2018-01-19 18:17:46 +0100753 memset(&desc->desc, 0, sizeof(struct dma_async_tx_descriptor));
Javier Martin9e15db72012-03-02 09:28:47 +0100754 dma_async_tx_descriptor_init(&desc->desc, chan);
755 desc->desc.tx_submit = imxdma_tx_submit;
756 /* txd.flags will be overwritten in prep funcs */
757 desc->desc.flags = DMA_CTRL_ACK;
Vinod Koul3ded1ad2013-10-16 14:06:24 +0530758 desc->status = DMA_COMPLETE;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200759
Javier Martin9e15db72012-03-02 09:28:47 +0100760 list_add_tail(&desc->node, &imxdmac->ld_free);
761 imxdmac->descs_allocated++;
762 }
763
764 if (!imxdmac->descs_allocated)
765 return -ENOMEM;
766
767 return imxdmac->descs_allocated;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200768}
769
770static void imxdma_free_chan_resources(struct dma_chan *chan)
771{
772 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
Javier Martinf606ab82012-03-22 14:54:14 +0100773 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100774 struct imxdma_desc *desc, *_desc;
775 unsigned long flags;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200776
Javier Martinf606ab82012-03-22 14:54:14 +0100777 spin_lock_irqsave(&imxdma->lock, flags);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200778
Javier Martin6bd08122012-03-22 14:54:01 +0100779 imxdma_disable_hw(imxdmac);
Javier Martin9e15db72012-03-02 09:28:47 +0100780 list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
781 list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
782
Javier Martinf606ab82012-03-22 14:54:14 +0100783 spin_unlock_irqrestore(&imxdma->lock, flags);
Javier Martin9e15db72012-03-02 09:28:47 +0100784
785 list_for_each_entry_safe(desc, _desc, &imxdmac->ld_free, node) {
786 kfree(desc);
787 imxdmac->descs_allocated--;
788 }
789 INIT_LIST_HEAD(&imxdmac->ld_free);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200790
Sachin Kamat06f8db42013-09-02 13:21:18 +0530791 kfree(imxdmac->sg_list);
792 imxdmac->sg_list = NULL;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200793}
794
795static struct dma_async_tx_descriptor *imxdma_prep_slave_sg(
796 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530797 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500798 unsigned long flags, void *context)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200799{
800 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
801 struct scatterlist *sg;
Javier Martin9e15db72012-03-02 09:28:47 +0100802 int i, dma_length = 0;
803 struct imxdma_desc *desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200804
Javier Martin9e15db72012-03-02 09:28:47 +0100805 if (list_empty(&imxdmac->ld_free) ||
806 imxdma_chan_is_doing_cyclic(imxdmac))
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200807 return NULL;
808
Javier Martin9e15db72012-03-02 09:28:47 +0100809 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200810
811 for_each_sg(sgl, sg, sg_len, i) {
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +0200812 dma_length += sg_dma_len(sg);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200813 }
814
Juergen Borleis7199dde2021-07-29 09:18:21 +0200815 imxdma_config_write(chan, &imxdmac->config, direction);
816
Sascha Hauerd07102a2011-01-12 14:13:23 +0100817 switch (imxdmac->word_size) {
818 case DMA_SLAVE_BUSWIDTH_4_BYTES:
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +0200819 if (sg_dma_len(sgl) & 3 || sgl->dma_address & 3)
Sascha Hauerd07102a2011-01-12 14:13:23 +0100820 return NULL;
821 break;
822 case DMA_SLAVE_BUSWIDTH_2_BYTES:
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +0200823 if (sg_dma_len(sgl) & 1 || sgl->dma_address & 1)
Sascha Hauerd07102a2011-01-12 14:13:23 +0100824 return NULL;
825 break;
826 case DMA_SLAVE_BUSWIDTH_1_BYTE:
827 break;
828 default:
829 return NULL;
830 }
831
Javier Martin9e15db72012-03-02 09:28:47 +0100832 desc->type = IMXDMA_DESC_SLAVE_SG;
833 desc->sg = sgl;
834 desc->sgcount = sg_len;
835 desc->len = dma_length;
Javier Martin2efc3442012-03-22 14:54:03 +0100836 desc->direction = direction;
Javier Martin9e15db72012-03-02 09:28:47 +0100837 if (direction == DMA_DEV_TO_MEM) {
Javier Martin9e15db72012-03-02 09:28:47 +0100838 desc->src = imxdmac->per_address;
839 } else {
Javier Martin9e15db72012-03-02 09:28:47 +0100840 desc->dest = imxdmac->per_address;
841 }
842 desc->desc.callback = NULL;
843 desc->desc.callback_param = NULL;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200844
Javier Martin9e15db72012-03-02 09:28:47 +0100845 return &desc->desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200846}
847
848static struct dma_async_tx_descriptor *imxdma_prep_dma_cyclic(
849 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500850 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200851 unsigned long flags)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200852{
853 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
854 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100855 struct imxdma_desc *desc;
856 int i;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200857 unsigned int periods = buf_len / period_len;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200858
Russell Kingac806a12013-10-31 00:40:30 +0000859 dev_dbg(imxdma->dev, "%s channel: %d buf_len=%zu period_len=%zu\n",
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200860 __func__, imxdmac->channel, buf_len, period_len);
861
Javier Martin9e15db72012-03-02 09:28:47 +0100862 if (list_empty(&imxdmac->ld_free) ||
863 imxdma_chan_is_doing_cyclic(imxdmac))
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200864 return NULL;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200865
Javier Martin9e15db72012-03-02 09:28:47 +0100866 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200867
Syam Sidhardhan96a37132013-02-25 04:46:26 +0530868 kfree(imxdmac->sg_list);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200869
870 imxdmac->sg_list = kcalloc(periods + 1,
Michael Grzeschikedc530f2013-09-17 15:56:06 +0200871 sizeof(struct scatterlist), GFP_ATOMIC);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200872 if (!imxdmac->sg_list)
873 return NULL;
874
875 sg_init_table(imxdmac->sg_list, periods);
876
877 for (i = 0; i < periods; i++) {
Logan Gunthorpece818012017-05-30 16:39:16 -0600878 sg_assign_page(&imxdmac->sg_list[i], NULL);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200879 imxdmac->sg_list[i].offset = 0;
880 imxdmac->sg_list[i].dma_address = dma_addr;
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +0200881 sg_dma_len(&imxdmac->sg_list[i]) = period_len;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200882 dma_addr += period_len;
883 }
884
885 /* close the loop */
Logan Gunthorpece818012017-05-30 16:39:16 -0600886 sg_chain(imxdmac->sg_list, periods + 1, imxdmac->sg_list);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200887
Javier Martin9e15db72012-03-02 09:28:47 +0100888 desc->type = IMXDMA_DESC_CYCLIC;
889 desc->sg = imxdmac->sg_list;
890 desc->sgcount = periods;
891 desc->len = IMX_DMA_LENGTH_LOOP;
Javier Martin2efc3442012-03-22 14:54:03 +0100892 desc->direction = direction;
Javier Martin9e15db72012-03-02 09:28:47 +0100893 if (direction == DMA_DEV_TO_MEM) {
Javier Martin9e15db72012-03-02 09:28:47 +0100894 desc->src = imxdmac->per_address;
895 } else {
Javier Martin9e15db72012-03-02 09:28:47 +0100896 desc->dest = imxdmac->per_address;
897 }
898 desc->desc.callback = NULL;
899 desc->desc.callback_param = NULL;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200900
Vinod Kouldea7a9f2018-07-19 22:22:26 +0530901 imxdma_config_write(chan, &imxdmac->config, direction);
902
Javier Martin9e15db72012-03-02 09:28:47 +0100903 return &desc->desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200904}
905
Javier Martin6c05f092012-02-28 17:08:17 +0100906static struct dma_async_tx_descriptor *imxdma_prep_dma_memcpy(
907 struct dma_chan *chan, dma_addr_t dest,
908 dma_addr_t src, size_t len, unsigned long flags)
909{
910 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
911 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100912 struct imxdma_desc *desc;
Javier Martin6c05f092012-02-28 17:08:17 +0100913
Russell Kingac806a12013-10-31 00:40:30 +0000914 dev_dbg(imxdma->dev, "%s channel: %d src=0x%llx dst=0x%llx len=%zu\n",
915 __func__, imxdmac->channel, (unsigned long long)src,
916 (unsigned long long)dest, len);
Javier Martin6c05f092012-02-28 17:08:17 +0100917
Javier Martin9e15db72012-03-02 09:28:47 +0100918 if (list_empty(&imxdmac->ld_free) ||
919 imxdma_chan_is_doing_cyclic(imxdmac))
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200920 return NULL;
921
Javier Martin9e15db72012-03-02 09:28:47 +0100922 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
Javier Martin6c05f092012-02-28 17:08:17 +0100923
Javier Martin9e15db72012-03-02 09:28:47 +0100924 desc->type = IMXDMA_DESC_MEMCPY;
925 desc->src = src;
926 desc->dest = dest;
927 desc->len = len;
Javier Martin2efc3442012-03-22 14:54:03 +0100928 desc->direction = DMA_MEM_TO_MEM;
Javier Martin9e15db72012-03-02 09:28:47 +0100929 desc->config_port = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
930 desc->config_mem = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
931 desc->desc.callback = NULL;
932 desc->desc.callback_param = NULL;
933
934 return &desc->desc;
Javier Martin6c05f092012-02-28 17:08:17 +0100935}
936
Javier Martinf606ab82012-03-22 14:54:14 +0100937static struct dma_async_tx_descriptor *imxdma_prep_dma_interleaved(
938 struct dma_chan *chan, struct dma_interleaved_template *xt,
939 unsigned long flags)
940{
941 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
942 struct imxdma_engine *imxdma = imxdmac->imxdma;
943 struct imxdma_desc *desc;
944
Russell Kingac806a12013-10-31 00:40:30 +0000945 dev_dbg(imxdma->dev, "%s channel: %d src_start=0x%llx dst_start=0x%llx\n"
946 " src_sgl=%s dst_sgl=%s numf=%zu frame_size=%zu\n", __func__,
947 imxdmac->channel, (unsigned long long)xt->src_start,
948 (unsigned long long) xt->dst_start,
Javier Martinf606ab82012-03-22 14:54:14 +0100949 xt->src_sgl ? "true" : "false", xt->dst_sgl ? "true" : "false",
950 xt->numf, xt->frame_size);
951
952 if (list_empty(&imxdmac->ld_free) ||
953 imxdma_chan_is_doing_cyclic(imxdmac))
954 return NULL;
955
956 if (xt->frame_size != 1 || xt->numf <= 0 || xt->dir != DMA_MEM_TO_MEM)
957 return NULL;
958
959 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
960
961 desc->type = IMXDMA_DESC_INTERLEAVED;
962 desc->src = xt->src_start;
963 desc->dest = xt->dst_start;
964 desc->x = xt->sgl[0].size;
965 desc->y = xt->numf;
966 desc->w = xt->sgl[0].icg + desc->x;
967 desc->len = desc->x * desc->y;
968 desc->direction = DMA_MEM_TO_MEM;
969 desc->config_port = IMX_DMA_MEMSIZE_32;
970 desc->config_mem = IMX_DMA_MEMSIZE_32;
971 if (xt->src_sgl)
972 desc->config_mem |= IMX_DMA_TYPE_2D;
973 if (xt->dst_sgl)
974 desc->config_port |= IMX_DMA_TYPE_2D;
975 desc->desc.callback = NULL;
976 desc->desc.callback_param = NULL;
977
978 return &desc->desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200979}
980
981static void imxdma_issue_pending(struct dma_chan *chan)
982{
Sascha Hauer5b316872012-01-09 10:32:49 +0100983 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
Javier Martin9e15db72012-03-02 09:28:47 +0100984 struct imxdma_engine *imxdma = imxdmac->imxdma;
985 struct imxdma_desc *desc;
986 unsigned long flags;
Sascha Hauer5b316872012-01-09 10:32:49 +0100987
Javier Martinf606ab82012-03-22 14:54:14 +0100988 spin_lock_irqsave(&imxdma->lock, flags);
Javier Martin9e15db72012-03-02 09:28:47 +0100989 if (list_empty(&imxdmac->ld_active) &&
990 !list_empty(&imxdmac->ld_queue)) {
991 desc = list_first_entry(&imxdmac->ld_queue,
992 struct imxdma_desc, node);
993
994 if (imxdma_xfer_desc(desc) < 0) {
995 dev_warn(imxdma->dev,
996 "%s: channel: %d couldn't issue DMA xfer\n",
997 __func__, imxdmac->channel);
998 } else {
999 list_move_tail(imxdmac->ld_queue.next,
1000 &imxdmac->ld_active);
1001 }
1002 }
Javier Martinf606ab82012-03-22 14:54:14 +01001003 spin_unlock_irqrestore(&imxdma->lock, flags);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001004}
1005
Markus Pargmann290ad0f2013-05-26 11:53:20 +02001006static bool imxdma_filter_fn(struct dma_chan *chan, void *param)
1007{
1008 struct imxdma_filter_data *fdata = param;
1009 struct imxdma_channel *imxdma_chan = to_imxdma_chan(chan);
1010
1011 if (chan->device->dev != fdata->imxdma->dev)
1012 return false;
1013
1014 imxdma_chan->dma_request = fdata->request;
1015 chan->private = NULL;
1016
1017 return true;
1018}
1019
1020static struct dma_chan *imxdma_xlate(struct of_phandle_args *dma_spec,
1021 struct of_dma *ofdma)
1022{
1023 int count = dma_spec->args_count;
1024 struct imxdma_engine *imxdma = ofdma->of_dma_data;
1025 struct imxdma_filter_data fdata = {
1026 .imxdma = imxdma,
1027 };
1028
1029 if (count != 1)
1030 return NULL;
1031
1032 fdata.request = dma_spec->args[0];
1033
1034 return dma_request_channel(imxdma->dma_device.cap_mask,
1035 imxdma_filter_fn, &fdata);
1036}
1037
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001038static int __init imxdma_probe(struct platform_device *pdev)
Vinod Koul71c6b662016-07-02 15:35:07 +05301039{
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001040 struct imxdma_engine *imxdma;
Shawn Guo73930eb2012-09-15 15:57:00 +08001041 struct resource *res;
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001042 int ret, i;
Shawn Guo73930eb2012-09-15 15:57:00 +08001043 int irq, irq_err;
Javier Martin6bd08122012-03-22 14:54:01 +01001044
Shawn Guo04bbd8e2012-09-15 15:16:47 +08001045 imxdma = devm_kzalloc(&pdev->dev, sizeof(*imxdma), GFP_KERNEL);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001046 if (!imxdma)
1047 return -ENOMEM;
1048
Markus Pargmann5c6b3e72013-05-26 11:53:21 +02001049 imxdma->dev = &pdev->dev;
Fabio Estevam0ab785c2020-11-24 11:34:05 -03001050 imxdma->devtype = (enum imx_dma_type)of_device_get_match_data(&pdev->dev);
Shawn Guoe51d0f02012-09-15 21:11:28 +08001051
Shawn Guo73930eb2012-09-15 15:57:00 +08001052 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding73312052013-01-21 11:09:00 +01001053 imxdma->base = devm_ioremap_resource(&pdev->dev, res);
1054 if (IS_ERR(imxdma->base))
1055 return PTR_ERR(imxdma->base);
Shawn Guo73930eb2012-09-15 15:57:00 +08001056
1057 irq = platform_get_irq(pdev, 0);
1058 if (irq < 0)
1059 return irq;
Javier Martincd5cf9d2012-03-22 14:54:12 +01001060
Fabio Estevama2367db2012-07-03 15:33:29 -03001061 imxdma->dma_ipg = devm_clk_get(&pdev->dev, "ipg");
Shawn Guo04bbd8e2012-09-15 15:16:47 +08001062 if (IS_ERR(imxdma->dma_ipg))
1063 return PTR_ERR(imxdma->dma_ipg);
Fabio Estevama2367db2012-07-03 15:33:29 -03001064
1065 imxdma->dma_ahb = devm_clk_get(&pdev->dev, "ahb");
Shawn Guo04bbd8e2012-09-15 15:16:47 +08001066 if (IS_ERR(imxdma->dma_ahb))
1067 return PTR_ERR(imxdma->dma_ahb);
Fabio Estevama2367db2012-07-03 15:33:29 -03001068
Fabio Estevamfce9a742015-06-20 18:43:44 -03001069 ret = clk_prepare_enable(imxdma->dma_ipg);
1070 if (ret)
1071 return ret;
1072 ret = clk_prepare_enable(imxdma->dma_ahb);
1073 if (ret)
1074 goto disable_dma_ipg_clk;
Javier Martin6bd08122012-03-22 14:54:01 +01001075
1076 /* reset DMA module */
Javier Martincd5cf9d2012-03-22 14:54:12 +01001077 imx_dmav1_writel(imxdma, DCR_DRST, DMA_DCR);
Javier Martin6bd08122012-03-22 14:54:01 +01001078
Shawn Guoe51d0f02012-09-15 21:11:28 +08001079 if (is_imx1_dma(imxdma)) {
Shawn Guo73930eb2012-09-15 15:57:00 +08001080 ret = devm_request_irq(&pdev->dev, irq,
Shawn Guo04bbd8e2012-09-15 15:16:47 +08001081 dma_irq_handler, 0, "DMA", imxdma);
Javier Martin6bd08122012-03-22 14:54:01 +01001082 if (ret) {
Javier Martinf9b283a2012-03-22 14:54:13 +01001083 dev_warn(imxdma->dev, "Can't register IRQ for DMA\n");
Fabio Estevamfce9a742015-06-20 18:43:44 -03001084 goto disable_dma_ahb_clk;
Javier Martin6bd08122012-03-22 14:54:01 +01001085 }
Vinod Koulea62aa82016-07-02 15:25:01 +05301086 imxdma->irq = irq;
Javier Martin6bd08122012-03-22 14:54:01 +01001087
Shawn Guo73930eb2012-09-15 15:57:00 +08001088 irq_err = platform_get_irq(pdev, 1);
1089 if (irq_err < 0) {
1090 ret = irq_err;
Fabio Estevamfce9a742015-06-20 18:43:44 -03001091 goto disable_dma_ahb_clk;
Shawn Guo73930eb2012-09-15 15:57:00 +08001092 }
1093
1094 ret = devm_request_irq(&pdev->dev, irq_err,
Shawn Guo04bbd8e2012-09-15 15:16:47 +08001095 imxdma_err_handler, 0, "DMA", imxdma);
Javier Martin6bd08122012-03-22 14:54:01 +01001096 if (ret) {
Javier Martinf9b283a2012-03-22 14:54:13 +01001097 dev_warn(imxdma->dev, "Can't register ERRIRQ for DMA\n");
Fabio Estevamfce9a742015-06-20 18:43:44 -03001098 goto disable_dma_ahb_clk;
Javier Martin6bd08122012-03-22 14:54:01 +01001099 }
Vinod Koulea62aa82016-07-02 15:25:01 +05301100 imxdma->irq_err = irq_err;
Javier Martin6bd08122012-03-22 14:54:01 +01001101 }
1102
1103 /* enable DMA module */
Javier Martincd5cf9d2012-03-22 14:54:12 +01001104 imx_dmav1_writel(imxdma, DCR_DEN, DMA_DCR);
Javier Martin6bd08122012-03-22 14:54:01 +01001105
1106 /* clear all interrupts */
Javier Martincd5cf9d2012-03-22 14:54:12 +01001107 imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +01001108
1109 /* disable interrupts */
Javier Martincd5cf9d2012-03-22 14:54:12 +01001110 imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DIMR);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001111
1112 INIT_LIST_HEAD(&imxdma->dma_device.channels);
1113
Sascha Hauerf8a356f2011-01-31 11:35:59 +01001114 dma_cap_set(DMA_SLAVE, imxdma->dma_device.cap_mask);
1115 dma_cap_set(DMA_CYCLIC, imxdma->dma_device.cap_mask);
Javier Martin6c05f092012-02-28 17:08:17 +01001116 dma_cap_set(DMA_MEMCPY, imxdma->dma_device.cap_mask);
Javier Martinf606ab82012-03-22 14:54:14 +01001117 dma_cap_set(DMA_INTERLEAVE, imxdma->dma_device.cap_mask);
1118
1119 /* Initialize 2D global parameters */
1120 for (i = 0; i < IMX_DMA_2D_SLOTS; i++)
1121 imxdma->slots_2d[i].count = 0;
1122
1123 spin_lock_init(&imxdma->lock);
Sascha Hauerf8a356f2011-01-31 11:35:59 +01001124
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001125 /* Initialize channel parameters */
Javier Martin6bd08122012-03-22 14:54:01 +01001126 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001127 struct imxdma_channel *imxdmac = &imxdma->channel[i];
1128
Shawn Guoe51d0f02012-09-15 21:11:28 +08001129 if (!is_imx1_dma(imxdma)) {
Shawn Guo73930eb2012-09-15 15:57:00 +08001130 ret = devm_request_irq(&pdev->dev, irq + i,
Javier Martin6bd08122012-03-22 14:54:01 +01001131 dma_irq_handler, 0, "DMA", imxdma);
1132 if (ret) {
Javier Martinf9b283a2012-03-22 14:54:13 +01001133 dev_warn(imxdma->dev, "Can't register IRQ %d "
1134 "for DMA channel %d\n",
Shawn Guo73930eb2012-09-15 15:57:00 +08001135 irq + i, i);
Fabio Estevamfce9a742015-06-20 18:43:44 -03001136 goto disable_dma_ahb_clk;
Javier Martin6bd08122012-03-22 14:54:01 +01001137 }
Vinod Koulea62aa82016-07-02 15:25:01 +05301138
1139 imxdmac->irq = irq + i;
Kees Cookbcdc4bd2017-10-24 03:02:23 -07001140 timer_setup(&imxdmac->watchdog, imxdma_watchdog, 0);
Sascha Hauer8267f162010-10-20 08:37:19 +02001141 }
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001142
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001143 imxdmac->imxdma = imxdma;
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001144
Javier Martin9e15db72012-03-02 09:28:47 +01001145 INIT_LIST_HEAD(&imxdmac->ld_queue);
1146 INIT_LIST_HEAD(&imxdmac->ld_free);
1147 INIT_LIST_HEAD(&imxdmac->ld_active);
1148
Allen Paiscce010a2020-08-31 16:05:15 +05301149 tasklet_setup(&imxdmac->dma_tasklet, imxdma_tasklet);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001150 imxdmac->chan.device = &imxdma->dma_device;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001151 dma_cookie_init(&imxdmac->chan);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001152 imxdmac->channel = i;
1153
1154 /* Add the channel to the DMAC list */
Javier Martin9e15db72012-03-02 09:28:47 +01001155 list_add_tail(&imxdmac->chan.device_node,
1156 &imxdma->dma_device.channels);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001157 }
1158
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001159 imxdma->dma_device.dev = &pdev->dev;
1160
1161 imxdma->dma_device.device_alloc_chan_resources = imxdma_alloc_chan_resources;
1162 imxdma->dma_device.device_free_chan_resources = imxdma_free_chan_resources;
1163 imxdma->dma_device.device_tx_status = imxdma_tx_status;
1164 imxdma->dma_device.device_prep_slave_sg = imxdma_prep_slave_sg;
1165 imxdma->dma_device.device_prep_dma_cyclic = imxdma_prep_dma_cyclic;
Javier Martin6c05f092012-02-28 17:08:17 +01001166 imxdma->dma_device.device_prep_dma_memcpy = imxdma_prep_dma_memcpy;
Javier Martinf606ab82012-03-22 14:54:14 +01001167 imxdma->dma_device.device_prep_interleaved_dma = imxdma_prep_dma_interleaved;
Maxime Ripard502c2ef2014-11-17 14:42:16 +01001168 imxdma->dma_device.device_config = imxdma_config;
1169 imxdma->dma_device.device_terminate_all = imxdma_terminate_all;
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001170 imxdma->dma_device.device_issue_pending = imxdma_issue_pending;
1171
1172 platform_set_drvdata(pdev, imxdma);
1173
Maxime Ripard77a68e52015-07-20 10:41:32 +02001174 imxdma->dma_device.copy_align = DMAENGINE_ALIGN_4_BYTES;
Sascha Hauer1e070a62011-01-12 13:14:37 +01001175 dma_set_max_seg_size(imxdma->dma_device.dev, 0xffffff);
1176
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001177 ret = dma_async_device_register(&imxdma->dma_device);
1178 if (ret) {
1179 dev_err(&pdev->dev, "unable to register\n");
Fabio Estevamfce9a742015-06-20 18:43:44 -03001180 goto disable_dma_ahb_clk;
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001181 }
1182
Markus Pargmann290ad0f2013-05-26 11:53:20 +02001183 if (pdev->dev.of_node) {
1184 ret = of_dma_controller_register(pdev->dev.of_node,
1185 imxdma_xlate, imxdma);
1186 if (ret) {
1187 dev_err(&pdev->dev, "unable to register of_dma_controller\n");
1188 goto err_of_dma_controller;
1189 }
1190 }
1191
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001192 return 0;
1193
Markus Pargmann290ad0f2013-05-26 11:53:20 +02001194err_of_dma_controller:
1195 dma_async_device_unregister(&imxdma->dma_device);
Fabio Estevamfce9a742015-06-20 18:43:44 -03001196disable_dma_ahb_clk:
Fabio Estevama2367db2012-07-03 15:33:29 -03001197 clk_disable_unprepare(imxdma->dma_ahb);
Fabio Estevamfce9a742015-06-20 18:43:44 -03001198disable_dma_ipg_clk:
1199 clk_disable_unprepare(imxdma->dma_ipg);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001200 return ret;
1201}
1202
Vinod Koulea62aa82016-07-02 15:25:01 +05301203static void imxdma_free_irq(struct platform_device *pdev, struct imxdma_engine *imxdma)
1204{
1205 int i;
1206
1207 if (is_imx1_dma(imxdma)) {
1208 disable_irq(imxdma->irq);
1209 disable_irq(imxdma->irq_err);
1210 }
1211
1212 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
1213 struct imxdma_channel *imxdmac = &imxdma->channel[i];
1214
1215 if (!is_imx1_dma(imxdma))
1216 disable_irq(imxdmac->irq);
1217
1218 tasklet_kill(&imxdmac->dma_tasklet);
1219 }
1220}
1221
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001222static int imxdma_remove(struct platform_device *pdev)
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001223{
1224 struct imxdma_engine *imxdma = platform_get_drvdata(pdev);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001225
Vinod Koulea62aa82016-07-02 15:25:01 +05301226 imxdma_free_irq(pdev, imxdma);
1227
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001228 dma_async_device_unregister(&imxdma->dma_device);
1229
Markus Pargmann290ad0f2013-05-26 11:53:20 +02001230 if (pdev->dev.of_node)
1231 of_dma_controller_free(pdev->dev.of_node);
1232
Fabio Estevama2367db2012-07-03 15:33:29 -03001233 clk_disable_unprepare(imxdma->dma_ipg);
1234 clk_disable_unprepare(imxdma->dma_ahb);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001235
1236 return 0;
1237}
1238
1239static struct platform_driver imxdma_driver = {
1240 .driver = {
1241 .name = "imx-dma",
Markus Pargmann290ad0f2013-05-26 11:53:20 +02001242 .of_match_table = imx_dma_of_dev_id,
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001243 },
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001244 .remove = imxdma_remove,
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001245};
1246
1247static int __init imxdma_module_init(void)
1248{
1249 return platform_driver_probe(&imxdma_driver, imxdma_probe);
1250}
1251subsys_initcall(imxdma_module_init);
1252
1253MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
1254MODULE_DESCRIPTION("i.MX dma driver");
1255MODULE_LICENSE("GPL");