blob: 0207a44917bf7c0698aa8f48a757a46b09dc7ebe [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright 2001 MontaVista Software Inc.
3 * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net
4 *
5 * Copyright (C) 2001 Ralf Baechle
Ralf Baechle70342282013-01-22 12:59:30 +01006 * Copyright (C) 2005 MIPS Technologies, Inc. All rights reserved.
7 * Author: Maciej W. Rozycki <macro@mips.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This file define the irq handler for MIPS CPU interrupts.
10 *
Ralf Baechle70342282013-01-22 12:59:30 +010011 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
15 */
16
17/*
18 * Almost all MIPS CPUs define 8 interrupt sources. They are typically
19 * level triggered (i.e., cannot be cleared from CPU; must be cleared from
20 * device). The first two are software interrupts which we don't really
21 * use or support. The last one is usually the CPU timer interrupt if
22 * counter register is present or, for CPUs with an external FPU, by
23 * convention it's the FPU exception interrupt.
24 *
25 * Don't even think about using this on SMP. You have been warned.
26 *
27 * This file exports one global function:
Atsushi Nemoto97dcb822007-01-08 02:14:29 +090028 * void mips_cpu_irq_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 */
30#include <linux/init.h>
31#include <linux/interrupt.h>
32#include <linux/kernel.h>
David Howellsca4d3e672010-10-07 14:08:54 +010033#include <linux/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35#include <asm/irq_cpu.h>
36#include <asm/mipsregs.h>
Ralf Baechled03d0a52005-08-17 13:44:26 +000037#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Thomas Gleixnera93951c2011-03-23 21:09:02 +000039static inline void unmask_mips_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070040{
Thomas Gleixnera93951c2011-03-23 21:09:02 +000041 set_c0_status(0x100 << (d->irq - MIPS_CPU_IRQ_BASE));
Ralf Baechle569f75b2005-07-13 18:20:33 +000042 irq_enable_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -070043}
44
Thomas Gleixnera93951c2011-03-23 21:09:02 +000045static inline void mask_mips_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070046{
Thomas Gleixnera93951c2011-03-23 21:09:02 +000047 clear_c0_status(0x100 << (d->irq - MIPS_CPU_IRQ_BASE));
Ralf Baechle569f75b2005-07-13 18:20:33 +000048 irq_disable_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -070049}
50
Ralf Baechle94dee172006-07-02 14:41:42 +010051static struct irq_chip mips_cpu_irq_controller = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +090052 .name = "MIPS",
Thomas Gleixnera93951c2011-03-23 21:09:02 +000053 .irq_ack = mask_mips_irq,
54 .irq_mask = mask_mips_irq,
55 .irq_mask_ack = mask_mips_irq,
56 .irq_unmask = unmask_mips_irq,
57 .irq_eoi = unmask_mips_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -070058};
59
Ralf Baechled03d0a52005-08-17 13:44:26 +000060/*
61 * Basically the same as above but taking care of all the MT stuff
62 */
63
Thomas Gleixnera93951c2011-03-23 21:09:02 +000064static unsigned int mips_mt_cpu_irq_startup(struct irq_data *d)
Ralf Baechled03d0a52005-08-17 13:44:26 +000065{
66 unsigned int vpflags = dvpe();
67
Thomas Gleixnera93951c2011-03-23 21:09:02 +000068 clear_c0_cause(0x100 << (d->irq - MIPS_CPU_IRQ_BASE));
Ralf Baechled03d0a52005-08-17 13:44:26 +000069 evpe(vpflags);
Thomas Gleixnera93951c2011-03-23 21:09:02 +000070 unmask_mips_irq(d);
Ralf Baechled03d0a52005-08-17 13:44:26 +000071 return 0;
72}
73
Ralf Baechled03d0a52005-08-17 13:44:26 +000074/*
75 * While we ack the interrupt interrupts are disabled and thus we don't need
76 * to deal with concurrency issues. Same for mips_cpu_irq_end.
77 */
Thomas Gleixnera93951c2011-03-23 21:09:02 +000078static void mips_mt_cpu_irq_ack(struct irq_data *d)
Ralf Baechled03d0a52005-08-17 13:44:26 +000079{
80 unsigned int vpflags = dvpe();
Thomas Gleixnera93951c2011-03-23 21:09:02 +000081 clear_c0_cause(0x100 << (d->irq - MIPS_CPU_IRQ_BASE));
Ralf Baechled03d0a52005-08-17 13:44:26 +000082 evpe(vpflags);
Thomas Gleixnera93951c2011-03-23 21:09:02 +000083 mask_mips_irq(d);
Ralf Baechled03d0a52005-08-17 13:44:26 +000084}
85
Ralf Baechle94dee172006-07-02 14:41:42 +010086static struct irq_chip mips_mt_cpu_irq_controller = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +090087 .name = "MIPS",
Thomas Gleixnera93951c2011-03-23 21:09:02 +000088 .irq_startup = mips_mt_cpu_irq_startup,
89 .irq_ack = mips_mt_cpu_irq_ack,
90 .irq_mask = mask_mips_irq,
91 .irq_mask_ack = mips_mt_cpu_irq_ack,
92 .irq_unmask = unmask_mips_irq,
93 .irq_eoi = unmask_mips_irq,
Ralf Baechled03d0a52005-08-17 13:44:26 +000094};
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
Atsushi Nemoto97dcb822007-01-08 02:14:29 +090096void __init mips_cpu_irq_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070097{
Atsushi Nemoto97dcb822007-01-08 02:14:29 +090098 int irq_base = MIPS_CPU_IRQ_BASE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 int i;
100
Maciej W. Rozycki925ddb02005-02-03 23:06:29 +0000101 /* Mask interrupts. */
102 clear_c0_status(ST0_IM);
103 clear_c0_cause(CAUSEF_IP);
104
Kevin Cernekee273f2d72010-10-16 14:22:33 -0700105 /* Software interrupts are used for MT/CMT IPI */
106 for (i = irq_base; i < irq_base + 2; i++)
107 irq_set_chip_and_handler(i, cpu_has_mipsmt ?
108 &mips_mt_cpu_irq_controller :
109 &mips_cpu_irq_controller,
110 handle_percpu_irq);
Ralf Baechled03d0a52005-08-17 13:44:26 +0000111
Atsushi Nemoto1603b5a2006-11-02 02:08:36 +0900112 for (i = irq_base + 2; i < irq_base + 8; i++)
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200113 irq_set_chip_and_handler(i, &mips_cpu_irq_controller,
Ralf Baechle30e748a2007-11-15 19:37:15 +0000114 handle_percpu_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115}