blob: 3b7cfa407e87394f669d9a9cae5bdd62724a2c94 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright 2001 MontaVista Software Inc.
3 * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net
4 *
5 * Copyright (C) 2001 Ralf Baechle
Maciej W. Rozycki925ddb02005-02-03 23:06:29 +00006 * Copyright (C) 2005 MIPS Technologies, Inc. All rights reserved.
7 * Author: Maciej W. Rozycki <macro@mips.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This file define the irq handler for MIPS CPU interrupts.
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
15 */
16
17/*
18 * Almost all MIPS CPUs define 8 interrupt sources. They are typically
19 * level triggered (i.e., cannot be cleared from CPU; must be cleared from
20 * device). The first two are software interrupts which we don't really
21 * use or support. The last one is usually the CPU timer interrupt if
22 * counter register is present or, for CPUs with an external FPU, by
23 * convention it's the FPU exception interrupt.
24 *
25 * Don't even think about using this on SMP. You have been warned.
26 *
27 * This file exports one global function:
28 * void mips_cpu_irq_init(int irq_base);
29 */
30#include <linux/init.h>
31#include <linux/interrupt.h>
32#include <linux/kernel.h>
33
34#include <asm/irq_cpu.h>
35#include <asm/mipsregs.h>
Ralf Baechled03d0a52005-08-17 13:44:26 +000036#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/system.h>
38
39static int mips_cpu_irq_base;
40
41static inline void unmask_mips_irq(unsigned int irq)
42{
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 set_c0_status(0x100 << (irq - mips_cpu_irq_base));
Ralf Baechle569f75b2005-07-13 18:20:33 +000044 irq_enable_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -070045}
46
47static inline void mask_mips_irq(unsigned int irq)
48{
49 clear_c0_status(0x100 << (irq - mips_cpu_irq_base));
Ralf Baechle569f75b2005-07-13 18:20:33 +000050 irq_disable_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -070051}
52
Linus Torvalds1da177e2005-04-16 15:20:36 -070053static void mips_cpu_irq_end(unsigned int irq)
54{
55 if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
56 unmask_mips_irq(irq);
57}
58
Ralf Baechle94dee172006-07-02 14:41:42 +010059static struct irq_chip mips_cpu_irq_controller = {
Ralf Baechled03d0a52005-08-17 13:44:26 +000060 .typename = "MIPS",
Atsushi Nemoto1603b5a2006-11-02 02:08:36 +090061 .ack = mask_mips_irq,
62 .mask = mask_mips_irq,
63 .mask_ack = mask_mips_irq,
64 .unmask = unmask_mips_irq,
Ralf Baechled03d0a52005-08-17 13:44:26 +000065 .end = mips_cpu_irq_end,
Linus Torvalds1da177e2005-04-16 15:20:36 -070066};
67
Ralf Baechled03d0a52005-08-17 13:44:26 +000068/*
69 * Basically the same as above but taking care of all the MT stuff
70 */
71
72#define unmask_mips_mt_irq unmask_mips_irq
73#define mask_mips_mt_irq mask_mips_irq
Ralf Baechled03d0a52005-08-17 13:44:26 +000074
75static unsigned int mips_mt_cpu_irq_startup(unsigned int irq)
76{
77 unsigned int vpflags = dvpe();
78
79 clear_c0_cause(0x100 << (irq - mips_cpu_irq_base));
80 evpe(vpflags);
Atsushi Nemoto1603b5a2006-11-02 02:08:36 +090081 unmask_mips_mt_irq(irq);
Ralf Baechled03d0a52005-08-17 13:44:26 +000082
83 return 0;
84}
85
Ralf Baechled03d0a52005-08-17 13:44:26 +000086/*
87 * While we ack the interrupt interrupts are disabled and thus we don't need
88 * to deal with concurrency issues. Same for mips_cpu_irq_end.
89 */
90static void mips_mt_cpu_irq_ack(unsigned int irq)
91{
92 unsigned int vpflags = dvpe();
93 clear_c0_cause(0x100 << (irq - mips_cpu_irq_base));
94 evpe(vpflags);
95 mask_mips_mt_irq(irq);
96}
97
98#define mips_mt_cpu_irq_end mips_cpu_irq_end
99
Ralf Baechle94dee172006-07-02 14:41:42 +0100100static struct irq_chip mips_mt_cpu_irq_controller = {
Ralf Baechled03d0a52005-08-17 13:44:26 +0000101 .typename = "MIPS",
102 .startup = mips_mt_cpu_irq_startup,
Ralf Baechled03d0a52005-08-17 13:44:26 +0000103 .ack = mips_mt_cpu_irq_ack,
Atsushi Nemoto1603b5a2006-11-02 02:08:36 +0900104 .mask = mask_mips_mt_irq,
105 .mask_ack = mips_mt_cpu_irq_ack,
106 .unmask = unmask_mips_mt_irq,
Ralf Baechled03d0a52005-08-17 13:44:26 +0000107 .end = mips_mt_cpu_irq_end,
108};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
110void __init mips_cpu_irq_init(int irq_base)
111{
112 int i;
113
Maciej W. Rozycki925ddb02005-02-03 23:06:29 +0000114 /* Mask interrupts. */
115 clear_c0_status(ST0_IM);
116 clear_c0_cause(CAUSEF_IP);
117
Ralf Baechled03d0a52005-08-17 13:44:26 +0000118 /*
119 * Only MT is using the software interrupts currently, so we just
120 * leave them uninitialized for other processors.
121 */
122 if (cpu_has_mipsmt)
Atsushi Nemoto1603b5a2006-11-02 02:08:36 +0900123 for (i = irq_base; i < irq_base + 2; i++)
124 set_irq_chip(i, &mips_mt_cpu_irq_controller);
Ralf Baechled03d0a52005-08-17 13:44:26 +0000125
Atsushi Nemoto1603b5a2006-11-02 02:08:36 +0900126 for (i = irq_base + 2; i < irq_base + 8; i++)
127 set_irq_chip(i, &mips_cpu_irq_controller);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128
129 mips_cpu_irq_base = irq_base;
130}