blob: 2bc03f41c70adb8e7d2e4e07b0ed97a6b022b58c [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04002/*
Anton Tikhomirovdfbc6fa2011-04-21 17:06:43 +09003 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
Ben Dooks5b7d70c2009-06-02 14:58:06 +01006 * Copyright 2008 Openmoko, Inc.
7 * Copyright 2008 Simtec Electronics
8 * Ben Dooks <ben@simtec.co.uk>
9 * http://armlinux.simtec.co.uk/
10 *
11 * S3C USB2.0 High-speed / OtG driver
Lukasz Majewski8b9bc462012-05-04 14:17:11 +020012 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +010013
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/spinlock.h>
17#include <linux/interrupt.h>
18#include <linux/platform_device.h>
19#include <linux/dma-mapping.h>
Marek Szyprowski7ad80962014-11-21 15:14:48 +010020#include <linux/mutex.h>
Ben Dooks5b7d70c2009-06-02 14:58:06 +010021#include <linux/seq_file.h>
22#include <linux/delay.h>
23#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Tomasz Figac50f056c2013-06-25 17:38:23 +020025#include <linux/of_platform.h>
Ben Dooks5b7d70c2009-06-02 14:58:06 +010026
27#include <linux/usb/ch9.h>
28#include <linux/usb/gadget.h>
Praveen Panerib2e587d2012-11-14 15:57:16 +053029#include <linux/usb/phy.h>
Minas Harutyunyanb4c53b42019-03-12 11:45:12 +040030#include <linux/usb/composite.h>
31
Ben Dooks5b7d70c2009-06-02 14:58:06 +010032
Dinh Nguyenf7c0b142014-04-14 14:13:35 -070033#include "core.h"
Dinh Nguyen941fcce2014-11-11 11:13:33 -060034#include "hw.h"
Ben Dooks5b7d70c2009-06-02 14:58:06 +010035
36/* conversion functions */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050037static inline struct dwc2_hsotg_req *our_req(struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010038{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050039 return container_of(req, struct dwc2_hsotg_req, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010040}
41
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050042static inline struct dwc2_hsotg_ep *our_ep(struct usb_ep *ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010043{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050044 return container_of(ep, struct dwc2_hsotg_ep, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010045}
46
Dinh Nguyen941fcce2014-11-11 11:13:33 -060047static inline struct dwc2_hsotg *to_hsotg(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010048{
Dinh Nguyen941fcce2014-11-11 11:13:33 -060049 return container_of(gadget, struct dwc2_hsotg, gadget);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010050}
51
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +040052static inline void dwc2_set_bit(struct dwc2_hsotg *hsotg, u32 offset, u32 val)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010053{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +040054 dwc2_writel(hsotg, dwc2_readl(hsotg, offset) | val, offset);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010055}
56
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +040057static inline void dwc2_clear_bit(struct dwc2_hsotg *hsotg, u32 offset, u32 val)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010058{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +040059 dwc2_writel(hsotg, dwc2_readl(hsotg, offset) & ~val, offset);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010060}
61
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050062static inline struct dwc2_hsotg_ep *index_to_ep(struct dwc2_hsotg *hsotg,
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +010063 u32 ep_index, u32 dir_in)
64{
65 if (dir_in)
66 return hsotg->eps_in[ep_index];
67 else
68 return hsotg->eps_out[ep_index];
69}
70
Mickael Maison997f4f82014-12-23 17:39:45 +010071/* forward declaration of functions */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050072static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010073
74/**
75 * using_dma - return the DMA status of the driver.
76 * @hsotg: The driver state.
77 *
78 * Return true if we're using DMA.
79 *
80 * Currently, we have the DMA support code worked into everywhere
81 * that needs it, but the AMBA DMA implementation in the hardware can
82 * only DMA from 32bit aligned addresses. This means that gadgets such
83 * as the CDC Ethernet cannot work as they often pass packets which are
84 * not 32bit aligned.
85 *
86 * Unfortunately the choice to use DMA or not is global to the controller
87 * and seems to be only settable when the controller is being put through
88 * a core reset. This means we either need to fix the gadgets to take
89 * account of DMA alignment, or add bounce buffers (yuerk).
90 *
Gregory Herreroedd74be2015-01-09 13:38:48 +010091 * g_using_dma is set depending on dts flag.
Ben Dooks5b7d70c2009-06-02 14:58:06 +010092 */
Dinh Nguyen941fcce2014-11-11 11:13:33 -060093static inline bool using_dma(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010094{
John Youn05ee7992016-11-03 17:56:05 -070095 return hsotg->params.g_dma;
Ben Dooks5b7d70c2009-06-02 14:58:06 +010096}
97
Vahram Aharonyandec4b552016-11-09 19:27:48 -080098/*
99 * using_desc_dma - return the descriptor DMA status of the driver.
100 * @hsotg: The driver state.
101 *
102 * Return true if we're using descriptor DMA.
103 */
104static inline bool using_desc_dma(struct dwc2_hsotg *hsotg)
105{
106 return hsotg->params.g_dma_desc;
107}
108
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100109/**
Vardan Mikayelyan92d16352016-05-25 18:07:05 -0700110 * dwc2_gadget_incr_frame_num - Increments the targeted frame number.
111 * @hs_ep: The endpoint
Vardan Mikayelyan92d16352016-05-25 18:07:05 -0700112 *
113 * This function will also check if the frame number overruns DSTS_SOFFN_LIMIT.
114 * If an overrun occurs it will wrap the value and set the frame_overrun flag.
115 */
116static inline void dwc2_gadget_incr_frame_num(struct dwc2_hsotg_ep *hs_ep)
117{
Minas Harutyunyan91bb1632021-09-09 14:45:15 +0400118 struct dwc2_hsotg *hsotg = hs_ep->parent;
119 u16 limit = DSTS_SOFFN_LIMIT;
120
121 if (hsotg->gadget.speed != USB_SPEED_HIGH)
122 limit >>= 3;
123
Vardan Mikayelyan92d16352016-05-25 18:07:05 -0700124 hs_ep->target_frame += hs_ep->interval;
Minas Harutyunyan91bb1632021-09-09 14:45:15 +0400125 if (hs_ep->target_frame > limit) {
Gustavo A. R. Silvac1d5df62018-01-23 09:45:31 -0600126 hs_ep->frame_overrun = true;
Minas Harutyunyan91bb1632021-09-09 14:45:15 +0400127 hs_ep->target_frame &= limit;
Vardan Mikayelyan92d16352016-05-25 18:07:05 -0700128 } else {
Gustavo A. R. Silvac1d5df62018-01-23 09:45:31 -0600129 hs_ep->frame_overrun = false;
Vardan Mikayelyan92d16352016-05-25 18:07:05 -0700130 }
131}
132
133/**
Grigor Tovmasyan9d630b92018-08-29 21:00:03 +0400134 * dwc2_gadget_dec_frame_num_by_one - Decrements the targeted frame number
135 * by one.
136 * @hs_ep: The endpoint.
137 *
138 * This function used in service interval based scheduling flow to calculate
139 * descriptor frame number filed value. For service interval mode frame
140 * number in descriptor should point to last (u)frame in the interval.
141 *
142 */
143static inline void dwc2_gadget_dec_frame_num_by_one(struct dwc2_hsotg_ep *hs_ep)
144{
Minas Harutyunyan91bb1632021-09-09 14:45:15 +0400145 struct dwc2_hsotg *hsotg = hs_ep->parent;
146 u16 limit = DSTS_SOFFN_LIMIT;
147
148 if (hsotg->gadget.speed != USB_SPEED_HIGH)
149 limit >>= 3;
150
Grigor Tovmasyan9d630b92018-08-29 21:00:03 +0400151 if (hs_ep->target_frame)
152 hs_ep->target_frame -= 1;
153 else
Minas Harutyunyan91bb1632021-09-09 14:45:15 +0400154 hs_ep->target_frame = limit;
Grigor Tovmasyan9d630b92018-08-29 21:00:03 +0400155}
156
157/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500158 * dwc2_hsotg_en_gsint - enable one or more of the general interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100159 * @hsotg: The device state
160 * @ints: A bitmask of the interrupts to enable
161 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500162static void dwc2_hsotg_en_gsint(struct dwc2_hsotg *hsotg, u32 ints)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100163{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400164 u32 gsintmsk = dwc2_readl(hsotg, GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100165 u32 new_gsintmsk;
166
167 new_gsintmsk = gsintmsk | ints;
168
169 if (new_gsintmsk != gsintmsk) {
170 dev_dbg(hsotg->dev, "gsintmsk now 0x%08x\n", new_gsintmsk);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400171 dwc2_writel(hsotg, new_gsintmsk, GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100172 }
173}
174
175/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500176 * dwc2_hsotg_disable_gsint - disable one or more of the general interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100177 * @hsotg: The device state
178 * @ints: A bitmask of the interrupts to enable
179 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500180static void dwc2_hsotg_disable_gsint(struct dwc2_hsotg *hsotg, u32 ints)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100181{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400182 u32 gsintmsk = dwc2_readl(hsotg, GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100183 u32 new_gsintmsk;
184
185 new_gsintmsk = gsintmsk & ~ints;
186
187 if (new_gsintmsk != gsintmsk)
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400188 dwc2_writel(hsotg, new_gsintmsk, GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100189}
190
191/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500192 * dwc2_hsotg_ctrl_epint - enable/disable an endpoint irq
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100193 * @hsotg: The device state
194 * @ep: The endpoint index
195 * @dir_in: True if direction is in.
196 * @en: The enable value, true to enable
197 *
198 * Set or clear the mask for an individual endpoint's interrupt
199 * request.
200 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500201static void dwc2_hsotg_ctrl_epint(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -0800202 unsigned int ep, unsigned int dir_in,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100203 unsigned int en)
204{
205 unsigned long flags;
206 u32 bit = 1 << ep;
207 u32 daint;
208
209 if (!dir_in)
210 bit <<= 16;
211
212 local_irq_save(flags);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400213 daint = dwc2_readl(hsotg, DAINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100214 if (en)
215 daint |= bit;
216 else
217 daint &= ~bit;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400218 dwc2_writel(hsotg, daint, DAINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100219 local_irq_restore(flags);
220}
221
222/**
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800223 * dwc2_hsotg_tx_fifo_count - return count of TX FIFOs in device mode
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +0400224 *
225 * @hsotg: Programming view of the DWC_otg controller
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800226 */
227int dwc2_hsotg_tx_fifo_count(struct dwc2_hsotg *hsotg)
228{
229 if (hsotg->hw_params.en_multiple_tx_fifo)
230 /* In dedicated FIFO mode we need count of IN EPs */
Minas Harutyunyan92730832017-11-30 12:16:37 +0400231 return hsotg->hw_params.num_dev_in_eps;
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800232 else
233 /* In shared FIFO mode we need count of Periodic IN EPs */
234 return hsotg->hw_params.num_dev_perio_in_ep;
235}
236
237/**
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800238 * dwc2_hsotg_tx_fifo_total_depth - return total FIFO depth available for
239 * device mode TX FIFOs
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +0400240 *
241 * @hsotg: Programming view of the DWC_otg controller
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800242 */
243int dwc2_hsotg_tx_fifo_total_depth(struct dwc2_hsotg *hsotg)
244{
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800245 int addr;
246 int tx_addr_max;
247 u32 np_tx_fifo_size;
248
249 np_tx_fifo_size = min_t(u32, hsotg->hw_params.dev_nperio_tx_fifo_size,
250 hsotg->params.g_np_tx_fifo_size);
251
252 /* Get Endpoint Info Control block size in DWORDs. */
Minas Harutyunyan92730832017-11-30 12:16:37 +0400253 tx_addr_max = hsotg->hw_params.total_fifo_size;
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800254
255 addr = hsotg->params.g_rx_fifo_size + np_tx_fifo_size;
256 if (tx_addr_max <= addr)
257 return 0;
258
259 return tx_addr_max - addr;
260}
261
262/**
Grigor Tovmasyan187c5292018-08-29 21:02:57 +0400263 * dwc2_gadget_wkup_alert_handler - Handler for WKUP_ALERT interrupt
264 *
265 * @hsotg: Programming view of the DWC_otg controller
266 *
267 */
268static void dwc2_gadget_wkup_alert_handler(struct dwc2_hsotg *hsotg)
269{
270 u32 gintsts2;
271 u32 gintmsk2;
272
273 gintsts2 = dwc2_readl(hsotg, GINTSTS2);
274 gintmsk2 = dwc2_readl(hsotg, GINTMSK2);
Lee Jones9607f3c2020-07-15 10:32:02 +0100275 gintsts2 &= gintmsk2;
Grigor Tovmasyan187c5292018-08-29 21:02:57 +0400276
277 if (gintsts2 & GINTSTS2_WKUP_ALERT_INT) {
278 dev_dbg(hsotg->dev, "%s: Wkup_Alert_Int\n", __func__);
Minas Harutyunyan87b6d2c2018-12-12 16:44:32 +0400279 dwc2_set_bit(hsotg, GINTSTS2, GINTSTS2_WKUP_ALERT_INT);
Artur Petrosyand64bc8e2018-11-02 11:29:48 -0400280 dwc2_set_bit(hsotg, DCTL, DCTL_RMTWKUPSIG);
Grigor Tovmasyan187c5292018-08-29 21:02:57 +0400281 }
282}
283
284/**
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800285 * dwc2_hsotg_tx_fifo_average_depth - returns average depth of device mode
286 * TX FIFOs
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +0400287 *
288 * @hsotg: Programming view of the DWC_otg controller
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800289 */
290int dwc2_hsotg_tx_fifo_average_depth(struct dwc2_hsotg *hsotg)
291{
292 int tx_fifo_count;
293 int tx_fifo_depth;
294
295 tx_fifo_depth = dwc2_hsotg_tx_fifo_total_depth(hsotg);
296
297 tx_fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
298
299 if (!tx_fifo_count)
300 return tx_fifo_depth;
301 else
302 return tx_fifo_depth / tx_fifo_count;
303}
304
305/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500306 * dwc2_hsotg_init_fifo - initialise non-periodic FIFOs
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100307 * @hsotg: The device instance.
308 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500309static void dwc2_hsotg_init_fifo(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100310{
John Youn2317eac2016-10-17 17:36:23 -0700311 unsigned int ep;
Ben Dooks0f002d22010-05-25 05:36:50 +0100312 unsigned int addr;
Ben Dooks1703a6d2010-05-25 05:36:52 +0100313 int timeout;
Sevak Arakelyan79d6b8c2018-01-19 14:39:31 +0400314
Ben Dooks0f002d22010-05-25 05:36:50 +0100315 u32 val;
John Youn05ee7992016-11-03 17:56:05 -0700316 u32 *txfsz = hsotg->params.g_tx_fifo_size;
Ben Dooks0f002d22010-05-25 05:36:50 +0100317
Gregory Herrero7fcbc952015-01-09 13:39:06 +0100318 /* Reset fifo map if not correctly cleared during previous session */
319 WARN_ON(hsotg->fifo_map);
320 hsotg->fifo_map = 0;
321
Gregory Herrero0a176272015-01-09 13:38:52 +0100322 /* set RX/NPTX FIFO sizes */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400323 dwc2_writel(hsotg, hsotg->params.g_rx_fifo_size, GRXFSIZ);
324 dwc2_writel(hsotg, (hsotg->params.g_rx_fifo_size <<
325 FIFOSIZE_STARTADDR_SHIFT) |
John Youn05ee7992016-11-03 17:56:05 -0700326 (hsotg->params.g_np_tx_fifo_size << FIFOSIZE_DEPTH_SHIFT),
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400327 GNPTXFSIZ);
Ben Dooks0f002d22010-05-25 05:36:50 +0100328
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200329 /*
330 * arange all the rest of the TX FIFOs, as some versions of this
Ben Dooks0f002d22010-05-25 05:36:50 +0100331 * block have overlapping default addresses. This also ensures
332 * that if the settings have been changed, then they are set to
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200333 * known values.
334 */
Ben Dooks0f002d22010-05-25 05:36:50 +0100335
336 /* start at the end of the GNPTXFSIZ, rounded up */
John Youn05ee7992016-11-03 17:56:05 -0700337 addr = hsotg->params.g_rx_fifo_size + hsotg->params.g_np_tx_fifo_size;
Ben Dooks0f002d22010-05-25 05:36:50 +0100338
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200339 /*
Gregory Herrero0a176272015-01-09 13:38:52 +0100340 * Configure fifos sizes from provided configuration and assign
Robert Baldygab203d0a2014-09-09 10:44:56 +0200341 * them to endpoints dynamically according to maxpacket size value of
342 * given endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200343 */
John Youn2317eac2016-10-17 17:36:23 -0700344 for (ep = 1; ep < MAX_EPS_CHANNELS; ep++) {
John Youn05ee7992016-11-03 17:56:05 -0700345 if (!txfsz[ep])
John Youn3fa95382016-10-17 17:36:25 -0700346 continue;
347 val = addr;
John Youn05ee7992016-11-03 17:56:05 -0700348 val |= txfsz[ep] << FIFOSIZE_DEPTH_SHIFT;
349 WARN_ONCE(addr + txfsz[ep] > hsotg->fifo_mem,
John Youn3fa95382016-10-17 17:36:25 -0700350 "insufficient fifo memory");
John Youn05ee7992016-11-03 17:56:05 -0700351 addr += txfsz[ep];
Ben Dooks0f002d22010-05-25 05:36:50 +0100352
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400353 dwc2_writel(hsotg, val, DPTXFSIZN(ep));
354 val = dwc2_readl(hsotg, DPTXFSIZN(ep));
Ben Dooks0f002d22010-05-25 05:36:50 +0100355 }
Ben Dooks1703a6d2010-05-25 05:36:52 +0100356
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400357 dwc2_writel(hsotg, hsotg->hw_params.total_fifo_size |
Sevak Arakelyanf87c8422017-01-18 18:34:19 -0800358 addr << GDFIFOCFG_EPINFOBASE_SHIFT,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400359 GDFIFOCFG);
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200360 /*
361 * according to p428 of the design guide, we need to ensure that
362 * all fifos are flushed before continuing
363 */
Ben Dooks1703a6d2010-05-25 05:36:52 +0100364
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400365 dwc2_writel(hsotg, GRSTCTL_TXFNUM(0x10) | GRSTCTL_TXFFLSH |
366 GRSTCTL_RXFFLSH, GRSTCTL);
Ben Dooks1703a6d2010-05-25 05:36:52 +0100367
368 /* wait until the fifos are both flushed */
369 timeout = 100;
370 while (1) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400371 val = dwc2_readl(hsotg, GRSTCTL);
Ben Dooks1703a6d2010-05-25 05:36:52 +0100372
Dinh Nguyen47a16852014-04-14 14:13:34 -0700373 if ((val & (GRSTCTL_TXFFLSH | GRSTCTL_RXFFLSH)) == 0)
Ben Dooks1703a6d2010-05-25 05:36:52 +0100374 break;
375
376 if (--timeout == 0) {
377 dev_err(hsotg->dev,
378 "%s: timeout flushing fifos (GRSTCTL=%08x)\n",
379 __func__, val);
Gregory Herrero48b20bc2015-01-09 13:39:01 +0100380 break;
Ben Dooks1703a6d2010-05-25 05:36:52 +0100381 }
382
383 udelay(1);
384 }
385
386 dev_dbg(hsotg->dev, "FIFOs reset, timeout at %d\n", timeout);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100387}
388
389/**
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +0400390 * dwc2_hsotg_ep_alloc_request - allocate USB rerequest structure
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100391 * @ep: USB endpoint to allocate request for.
392 * @flags: Allocation flags
393 *
394 * Allocate a new USB request structure appropriate for the specified endpoint
395 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500396static struct usb_request *dwc2_hsotg_ep_alloc_request(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -0800397 gfp_t flags)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100398{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500399 struct dwc2_hsotg_req *req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100400
John Younec33efe2017-01-17 20:32:41 -0800401 req = kzalloc(sizeof(*req), flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100402 if (!req)
403 return NULL;
404
405 INIT_LIST_HEAD(&req->queue);
406
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100407 return &req->req;
408}
409
410/**
411 * is_ep_periodic - return true if the endpoint is in periodic mode.
412 * @hs_ep: The endpoint to query.
413 *
414 * Returns true if the endpoint is in periodic mode, meaning it is being
415 * used for an Interrupt or ISO transfer.
416 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500417static inline int is_ep_periodic(struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100418{
419 return hs_ep->periodic;
420}
421
422/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500423 * dwc2_hsotg_unmap_dma - unmap the DMA memory being used for the request
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100424 * @hsotg: The device state.
425 * @hs_ep: The endpoint for the request
426 * @hs_req: The request being processed.
427 *
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500428 * This is the reverse of dwc2_hsotg_map_dma(), called for the completion
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100429 * of a request to ensure the buffer is ready for access by the caller.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200430 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500431static void dwc2_hsotg_unmap_dma(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -0800432 struct dwc2_hsotg_ep *hs_ep,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500433 struct dwc2_hsotg_req *hs_req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100434{
435 struct usb_request *req = &hs_req->req;
John Youn9da51972017-01-17 20:30:27 -0800436
Phil Elwell75a41ce2021-05-06 12:22:00 +0100437 usb_gadget_unmap_request(&hsotg->gadget, req, hs_ep->map_dir);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100438}
439
Vahram Aharonyan0f6b80c2016-11-09 19:27:56 -0800440/*
441 * dwc2_gadget_alloc_ctrl_desc_chains - allocate DMA descriptor chains
442 * for Control endpoint
443 * @hsotg: The device state.
444 *
445 * This function will allocate 4 descriptor chains for EP 0: 2 for
446 * Setup stage, per one for IN and OUT data/status transactions.
447 */
448static int dwc2_gadget_alloc_ctrl_desc_chains(struct dwc2_hsotg *hsotg)
449{
450 hsotg->setup_desc[0] =
451 dmam_alloc_coherent(hsotg->dev,
452 sizeof(struct dwc2_dma_desc),
453 &hsotg->setup_desc_dma[0],
454 GFP_KERNEL);
455 if (!hsotg->setup_desc[0])
456 goto fail;
457
458 hsotg->setup_desc[1] =
459 dmam_alloc_coherent(hsotg->dev,
460 sizeof(struct dwc2_dma_desc),
461 &hsotg->setup_desc_dma[1],
462 GFP_KERNEL);
463 if (!hsotg->setup_desc[1])
464 goto fail;
465
466 hsotg->ctrl_in_desc =
467 dmam_alloc_coherent(hsotg->dev,
468 sizeof(struct dwc2_dma_desc),
469 &hsotg->ctrl_in_desc_dma,
470 GFP_KERNEL);
471 if (!hsotg->ctrl_in_desc)
472 goto fail;
473
474 hsotg->ctrl_out_desc =
475 dmam_alloc_coherent(hsotg->dev,
476 sizeof(struct dwc2_dma_desc),
477 &hsotg->ctrl_out_desc_dma,
478 GFP_KERNEL);
479 if (!hsotg->ctrl_out_desc)
480 goto fail;
481
482 return 0;
483
484fail:
485 return -ENOMEM;
486}
487
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100488/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500489 * dwc2_hsotg_write_fifo - write packet Data to the TxFIFO
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100490 * @hsotg: The controller state.
491 * @hs_ep: The endpoint we're going to write for.
492 * @hs_req: The request to write data for.
493 *
494 * This is called when the TxFIFO has some space in it to hold a new
495 * transmission and we have something to give it. The actual setup of
496 * the data size is done elsewhere, so all we have to do is to actually
497 * write the data.
498 *
499 * The return value is zero if there is more space (or nothing was done)
500 * otherwise -ENOSPC is returned if the FIFO space was used up.
501 *
502 * This routine is only needed for PIO
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200503 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500504static int dwc2_hsotg_write_fifo(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -0800505 struct dwc2_hsotg_ep *hs_ep,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500506 struct dwc2_hsotg_req *hs_req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100507{
508 bool periodic = is_ep_periodic(hs_ep);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400509 u32 gnptxsts = dwc2_readl(hsotg, GNPTXSTS);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100510 int buf_pos = hs_req->req.actual;
511 int to_write = hs_ep->size_loaded;
512 void *data;
513 int can_write;
514 int pkt_round;
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200515 int max_transfer;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100516
517 to_write -= (buf_pos - hs_ep->last_load);
518
519 /* if there's nothing to write, get out early */
520 if (to_write == 0)
521 return 0;
522
Ben Dooks10aebc72010-07-19 09:40:44 +0100523 if (periodic && !hsotg->dedicated_fifos) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400524 u32 epsize = dwc2_readl(hsotg, DIEPTSIZ(hs_ep->index));
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100525 int size_left;
526 int size_done;
527
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200528 /*
529 * work out how much data was loaded so we can calculate
530 * how much data is left in the fifo.
531 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100532
Dinh Nguyen47a16852014-04-14 14:13:34 -0700533 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100534
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200535 /*
536 * if shared fifo, we cannot write anything until the
Ben Dookse7a9ff52010-07-19 09:40:42 +0100537 * previous data has been completely sent.
538 */
539 if (hs_ep->fifo_load != 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500540 dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
Ben Dookse7a9ff52010-07-19 09:40:42 +0100541 return -ENOSPC;
542 }
543
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100544 dev_dbg(hsotg->dev, "%s: left=%d, load=%d, fifo=%d, size %d\n",
545 __func__, size_left,
546 hs_ep->size_loaded, hs_ep->fifo_load, hs_ep->fifo_size);
547
548 /* how much of the data has moved */
549 size_done = hs_ep->size_loaded - size_left;
550
551 /* how much data is left in the fifo */
552 can_write = hs_ep->fifo_load - size_done;
553 dev_dbg(hsotg->dev, "%s: => can_write1=%d\n",
554 __func__, can_write);
555
556 can_write = hs_ep->fifo_size - can_write;
557 dev_dbg(hsotg->dev, "%s: => can_write2=%d\n",
558 __func__, can_write);
559
560 if (can_write <= 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500561 dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100562 return -ENOSPC;
563 }
Ben Dooks10aebc72010-07-19 09:40:44 +0100564 } else if (hsotg->dedicated_fifos && hs_ep->index != 0) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400565 can_write = dwc2_readl(hsotg,
566 DTXFSTS(hs_ep->fifo_index));
Ben Dooks10aebc72010-07-19 09:40:44 +0100567
568 can_write &= 0xffff;
569 can_write *= 4;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100570 } else {
Dinh Nguyen47a16852014-04-14 14:13:34 -0700571 if (GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(gnptxsts) == 0) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100572 dev_dbg(hsotg->dev,
573 "%s: no queue slots available (0x%08x)\n",
574 __func__, gnptxsts);
575
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500576 dwc2_hsotg_en_gsint(hsotg, GINTSTS_NPTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100577 return -ENOSPC;
578 }
579
Dinh Nguyen47a16852014-04-14 14:13:34 -0700580 can_write = GNPTXSTS_NP_TXF_SPC_AVAIL_GET(gnptxsts);
Ben Dooks679f9b72010-07-19 09:40:41 +0100581 can_write *= 4; /* fifo size is in 32bit quantities. */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100582 }
583
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200584 max_transfer = hs_ep->ep.maxpacket * hs_ep->mc;
585
586 dev_dbg(hsotg->dev, "%s: GNPTXSTS=%08x, can=%d, to=%d, max_transfer %d\n",
John Youn9da51972017-01-17 20:30:27 -0800587 __func__, gnptxsts, can_write, to_write, max_transfer);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100588
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200589 /*
590 * limit to 512 bytes of data, it seems at least on the non-periodic
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100591 * FIFO, requests of >512 cause the endpoint to get stuck with a
592 * fragment of the end of the transfer in it.
593 */
Robert Baldyga811f3302013-09-24 11:24:28 +0200594 if (can_write > 512 && !periodic)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100595 can_write = 512;
596
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200597 /*
598 * limit the write to one max-packet size worth of data, but allow
Ben Dooks03e10e52010-07-19 09:40:45 +0100599 * the transfer to return that it did not run out of fifo space
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200600 * doing it.
601 */
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200602 if (to_write > max_transfer) {
603 to_write = max_transfer;
Ben Dooks03e10e52010-07-19 09:40:45 +0100604
Robert Baldyga5cb2ff02013-09-19 11:50:18 +0200605 /* it's needed only when we do not use dedicated fifos */
606 if (!hsotg->dedicated_fifos)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500607 dwc2_hsotg_en_gsint(hsotg,
John Youn9da51972017-01-17 20:30:27 -0800608 periodic ? GINTSTS_PTXFEMP :
Dinh Nguyen47a16852014-04-14 14:13:34 -0700609 GINTSTS_NPTXFEMP);
Ben Dooks03e10e52010-07-19 09:40:45 +0100610 }
611
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100612 /* see if we can write data */
613
614 if (to_write > can_write) {
615 to_write = can_write;
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200616 pkt_round = to_write % max_transfer;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100617
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200618 /*
619 * Round the write down to an
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100620 * exact number of packets.
621 *
622 * Note, we do not currently check to see if we can ever
623 * write a full packet or not to the FIFO.
624 */
625
626 if (pkt_round)
627 to_write -= pkt_round;
628
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200629 /*
630 * enable correct FIFO interrupt to alert us when there
631 * is more room left.
632 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100633
Robert Baldyga5cb2ff02013-09-19 11:50:18 +0200634 /* it's needed only when we do not use dedicated fifos */
635 if (!hsotg->dedicated_fifos)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500636 dwc2_hsotg_en_gsint(hsotg,
John Youn9da51972017-01-17 20:30:27 -0800637 periodic ? GINTSTS_PTXFEMP :
Dinh Nguyen47a16852014-04-14 14:13:34 -0700638 GINTSTS_NPTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100639 }
640
641 dev_dbg(hsotg->dev, "write %d/%d, can_write %d, done %d\n",
John Youn9da51972017-01-17 20:30:27 -0800642 to_write, hs_req->req.length, can_write, buf_pos);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100643
644 if (to_write <= 0)
645 return -ENOSPC;
646
647 hs_req->req.actual = buf_pos + to_write;
648 hs_ep->total_data += to_write;
649
650 if (periodic)
651 hs_ep->fifo_load += to_write;
652
653 to_write = DIV_ROUND_UP(to_write, 4);
654 data = hs_req->req.buf + buf_pos;
655
Gevorg Sahakyan342ccce2018-07-26 18:00:41 +0400656 dwc2_writel_rep(hsotg, EPFIFO(hs_ep->index), data, to_write);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100657
658 return (to_write >= can_write) ? -ENOSPC : 0;
659}
660
661/**
662 * get_ep_limit - get the maximum data legnth for this endpoint
663 * @hs_ep: The endpoint
664 *
665 * Return the maximum data that can be queued in one go on a given endpoint
666 * so that transfers that are too long can be split.
667 */
John Youn9da51972017-01-17 20:30:27 -0800668static unsigned int get_ep_limit(struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100669{
670 int index = hs_ep->index;
John Youn9da51972017-01-17 20:30:27 -0800671 unsigned int maxsize;
672 unsigned int maxpkt;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100673
674 if (index != 0) {
Dinh Nguyen47a16852014-04-14 14:13:34 -0700675 maxsize = DXEPTSIZ_XFERSIZE_LIMIT + 1;
676 maxpkt = DXEPTSIZ_PKTCNT_LIMIT + 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100677 } else {
John Youn9da51972017-01-17 20:30:27 -0800678 maxsize = 64 + 64;
Jingoo Han66e5c642011-05-13 21:26:15 +0900679 if (hs_ep->dir_in)
Dinh Nguyen47a16852014-04-14 14:13:34 -0700680 maxpkt = DIEPTSIZ0_PKTCNT_LIMIT + 1;
Jingoo Han66e5c642011-05-13 21:26:15 +0900681 else
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100682 maxpkt = 2;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100683 }
684
685 /* we made the constant loading easier above by using +1 */
686 maxpkt--;
687 maxsize--;
688
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200689 /*
690 * constrain by packet count if maxpkts*pktsize is greater
691 * than the length register size.
692 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100693
694 if ((maxpkt * hs_ep->ep.maxpacket) < maxsize)
695 maxsize = maxpkt * hs_ep->ep.maxpacket;
696
697 return maxsize;
698}
699
700/**
John Youn38beaec2017-01-17 20:31:13 -0800701 * dwc2_hsotg_read_frameno - read current frame number
702 * @hsotg: The device instance
703 *
704 * Return the current frame number
705 */
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -0700706static u32 dwc2_hsotg_read_frameno(struct dwc2_hsotg *hsotg)
707{
708 u32 dsts;
709
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400710 dsts = dwc2_readl(hsotg, DSTS);
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -0700711 dsts &= DSTS_SOFFN_MASK;
712 dsts >>= DSTS_SOFFN_SHIFT;
713
714 return dsts;
715}
716
717/**
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800718 * dwc2_gadget_get_chain_limit - get the maximum data payload value of the
719 * DMA descriptor chain prepared for specific endpoint
720 * @hs_ep: The endpoint
721 *
722 * Return the maximum data that can be queued in one go on a given endpoint
723 * depending on its descriptor chain capacity so that transfers that
724 * are too long can be split.
725 */
726static unsigned int dwc2_gadget_get_chain_limit(struct dwc2_hsotg_ep *hs_ep)
727{
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +0400728 const struct usb_endpoint_descriptor *ep_desc = hs_ep->ep.desc;
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800729 int is_isoc = hs_ep->isochronous;
730 unsigned int maxsize;
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +0400731 u32 mps = hs_ep->ep.maxpacket;
732 int dir_in = hs_ep->dir_in;
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800733
734 if (is_isoc)
Minas Harutyunyan54f37f52019-03-18 14:24:30 +0400735 maxsize = (hs_ep->dir_in ? DEV_DMA_ISOC_TX_NBYTES_LIMIT :
736 DEV_DMA_ISOC_RX_NBYTES_LIMIT) *
737 MAX_DMA_DESC_NUM_HS_ISOC;
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800738 else
Minas Harutyunyan54f37f52019-03-18 14:24:30 +0400739 maxsize = DEV_DMA_NBYTES_LIMIT * MAX_DMA_DESC_NUM_GENERIC;
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800740
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +0400741 /* Interrupt OUT EP with mps not multiple of 4 */
742 if (hs_ep->index)
743 if (usb_endpoint_xfer_int(ep_desc) && !dir_in && (mps % 4))
744 maxsize = mps * MAX_DMA_DESC_NUM_GENERIC;
745
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800746 return maxsize;
747}
748
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800749/*
750 * dwc2_gadget_get_desc_params - get DMA descriptor parameters.
751 * @hs_ep: The endpoint
752 * @mask: RX/TX bytes mask to be defined
753 *
754 * Returns maximum data payload for one descriptor after analyzing endpoint
755 * characteristics.
756 * DMA descriptor transfer bytes limit depends on EP type:
757 * Control out - MPS,
758 * Isochronous - descriptor rx/tx bytes bitfield limit,
759 * Control In/Bulk/Interrupt - multiple of mps. This will allow to not
760 * have concatenations from various descriptors within one packet.
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +0400761 * Interrupt OUT - if mps not multiple of 4 then a single packet corresponds
762 * to a single descriptor.
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800763 *
764 * Selects corresponding mask for RX/TX bytes as well.
765 */
766static u32 dwc2_gadget_get_desc_params(struct dwc2_hsotg_ep *hs_ep, u32 *mask)
767{
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +0400768 const struct usb_endpoint_descriptor *ep_desc = hs_ep->ep.desc;
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800769 u32 mps = hs_ep->ep.maxpacket;
770 int dir_in = hs_ep->dir_in;
771 u32 desc_size = 0;
772
773 if (!hs_ep->index && !dir_in) {
774 desc_size = mps;
775 *mask = DEV_DMA_NBYTES_MASK;
776 } else if (hs_ep->isochronous) {
777 if (dir_in) {
778 desc_size = DEV_DMA_ISOC_TX_NBYTES_LIMIT;
779 *mask = DEV_DMA_ISOC_TX_NBYTES_MASK;
780 } else {
781 desc_size = DEV_DMA_ISOC_RX_NBYTES_LIMIT;
782 *mask = DEV_DMA_ISOC_RX_NBYTES_MASK;
783 }
784 } else {
785 desc_size = DEV_DMA_NBYTES_LIMIT;
786 *mask = DEV_DMA_NBYTES_MASK;
787
788 /* Round down desc_size to be mps multiple */
789 desc_size -= desc_size % mps;
790 }
791
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +0400792 /* Interrupt OUT EP with mps not multiple of 4 */
793 if (hs_ep->index)
794 if (usb_endpoint_xfer_int(ep_desc) && !dir_in && (mps % 4)) {
795 desc_size = mps;
796 *mask = DEV_DMA_NBYTES_MASK;
797 }
798
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800799 return desc_size;
800}
801
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100802static void dwc2_gadget_fill_nonisoc_xfer_ddma_one(struct dwc2_hsotg_ep *hs_ep,
803 struct dwc2_dma_desc **desc,
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800804 dma_addr_t dma_buff,
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100805 unsigned int len,
806 bool true_last)
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800807{
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800808 int dir_in = hs_ep->dir_in;
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800809 u32 mps = hs_ep->ep.maxpacket;
810 u32 maxsize = 0;
811 u32 offset = 0;
812 u32 mask = 0;
813 int i;
814
815 maxsize = dwc2_gadget_get_desc_params(hs_ep, &mask);
816
817 hs_ep->desc_count = (len / maxsize) +
818 ((len % maxsize) ? 1 : 0);
819 if (len == 0)
820 hs_ep->desc_count = 1;
821
822 for (i = 0; i < hs_ep->desc_count; ++i) {
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100823 (*desc)->status = 0;
824 (*desc)->status |= (DEV_DMA_BUFF_STS_HBUSY
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800825 << DEV_DMA_BUFF_STS_SHIFT);
826
827 if (len > maxsize) {
828 if (!hs_ep->index && !dir_in)
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100829 (*desc)->status |= (DEV_DMA_L | DEV_DMA_IOC);
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800830
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100831 (*desc)->status |=
832 maxsize << DEV_DMA_NBYTES_SHIFT & mask;
833 (*desc)->buf = dma_buff + offset;
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800834
835 len -= maxsize;
836 offset += maxsize;
837 } else {
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100838 if (true_last)
839 (*desc)->status |= (DEV_DMA_L | DEV_DMA_IOC);
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800840
841 if (dir_in)
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100842 (*desc)->status |= (len % mps) ? DEV_DMA_SHORT :
843 ((hs_ep->send_zlp && true_last) ?
844 DEV_DMA_SHORT : 0);
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800845
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100846 (*desc)->status |=
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800847 len << DEV_DMA_NBYTES_SHIFT & mask;
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100848 (*desc)->buf = dma_buff + offset;
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800849 }
850
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100851 (*desc)->status &= ~DEV_DMA_BUFF_STS_MASK;
852 (*desc)->status |= (DEV_DMA_BUFF_STS_HREADY
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800853 << DEV_DMA_BUFF_STS_SHIFT);
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100854 (*desc)++;
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800855 }
856}
857
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800858/*
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100859 * dwc2_gadget_config_nonisoc_xfer_ddma - prepare non ISOC DMA desc chain.
860 * @hs_ep: The endpoint
861 * @ureq: Request to transfer
862 * @offset: offset in bytes
863 * @len: Length of the transfer
864 *
865 * This function will iterate over descriptor chain and fill its entries
866 * with corresponding information based on transfer data.
867 */
868static void dwc2_gadget_config_nonisoc_xfer_ddma(struct dwc2_hsotg_ep *hs_ep,
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +0200869 dma_addr_t dma_buff,
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100870 unsigned int len)
871{
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +0200872 struct usb_request *ureq = NULL;
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100873 struct dwc2_dma_desc *desc = hs_ep->desc_list;
874 struct scatterlist *sg;
875 int i;
876 u8 desc_count = 0;
877
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +0200878 if (hs_ep->req)
879 ureq = &hs_ep->req->req;
880
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100881 /* non-DMA sg buffer */
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +0200882 if (!ureq || !ureq->num_sgs) {
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100883 dwc2_gadget_fill_nonisoc_xfer_ddma_one(hs_ep, &desc,
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +0200884 dma_buff, len, true);
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100885 return;
886 }
887
888 /* DMA sg buffer */
889 for_each_sg(ureq->sg, sg, ureq->num_sgs, i) {
890 dwc2_gadget_fill_nonisoc_xfer_ddma_one(hs_ep, &desc,
891 sg_dma_address(sg) + sg->offset, sg_dma_len(sg),
892 sg_is_last(sg));
893 desc_count += hs_ep->desc_count;
894 }
895
896 hs_ep->desc_count = desc_count;
897}
898
899/*
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800900 * dwc2_gadget_fill_isoc_desc - fills next isochronous descriptor in chain.
901 * @hs_ep: The isochronous endpoint.
902 * @dma_buff: usb requests dma buffer.
903 * @len: usb request transfer length.
904 *
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400905 * Fills next free descriptor with the data of the arrived usb request,
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800906 * frame info, sets Last and IOC bits increments next_desc. If filled
907 * descriptor is not the first one, removes L bit from the previous descriptor
908 * status.
909 */
910static int dwc2_gadget_fill_isoc_desc(struct dwc2_hsotg_ep *hs_ep,
911 dma_addr_t dma_buff, unsigned int len)
912{
913 struct dwc2_dma_desc *desc;
914 struct dwc2_hsotg *hsotg = hs_ep->parent;
915 u32 index;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800916 u32 mask = 0;
Minas Harutyunyan1d8e5c02018-05-23 16:24:44 +0400917 u8 pid = 0;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800918
Lee Jones768a0742020-07-02 15:46:05 +0100919 dwc2_gadget_get_desc_params(hs_ep, &mask);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800920
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400921 index = hs_ep->next_desc;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800922 desc = &hs_ep->desc_list[index];
923
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400924 /* Check if descriptor chain full */
925 if ((desc->status >> DEV_DMA_BUFF_STS_SHIFT) ==
926 DEV_DMA_BUFF_STS_HREADY) {
927 dev_dbg(hsotg->dev, "%s: desc chain full\n", __func__);
928 return 1;
929 }
930
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800931 /* Clear L bit of previous desc if more than one entries in the chain */
932 if (hs_ep->next_desc)
933 hs_ep->desc_list[index - 1].status &= ~DEV_DMA_L;
934
935 dev_dbg(hsotg->dev, "%s: Filling ep %d, dir %s isoc desc # %d\n",
936 __func__, hs_ep->index, hs_ep->dir_in ? "in" : "out", index);
937
938 desc->status = 0;
939 desc->status |= (DEV_DMA_BUFF_STS_HBUSY << DEV_DMA_BUFF_STS_SHIFT);
940
941 desc->buf = dma_buff;
942 desc->status |= (DEV_DMA_L | DEV_DMA_IOC |
943 ((len << DEV_DMA_NBYTES_SHIFT) & mask));
944
945 if (hs_ep->dir_in) {
Minas Harutyunyan1d8e5c02018-05-23 16:24:44 +0400946 if (len)
947 pid = DIV_ROUND_UP(len, hs_ep->ep.maxpacket);
948 else
949 pid = 1;
950 desc->status |= ((pid << DEV_DMA_ISOC_PID_SHIFT) &
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800951 DEV_DMA_ISOC_PID_MASK) |
952 ((len % hs_ep->ep.maxpacket) ?
953 DEV_DMA_SHORT : 0) |
954 ((hs_ep->target_frame <<
955 DEV_DMA_ISOC_FRNUM_SHIFT) &
956 DEV_DMA_ISOC_FRNUM_MASK);
957 }
958
959 desc->status &= ~DEV_DMA_BUFF_STS_MASK;
960 desc->status |= (DEV_DMA_BUFF_STS_HREADY << DEV_DMA_BUFF_STS_SHIFT);
961
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400962 /* Increment frame number by interval for IN */
963 if (hs_ep->dir_in)
964 dwc2_gadget_incr_frame_num(hs_ep);
965
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800966 /* Update index of last configured entry in the chain */
967 hs_ep->next_desc++;
Minas Harutyunyan54f37f52019-03-18 14:24:30 +0400968 if (hs_ep->next_desc >= MAX_DMA_DESC_NUM_HS_ISOC)
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400969 hs_ep->next_desc = 0;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800970
971 return 0;
972}
973
974/*
975 * dwc2_gadget_start_isoc_ddma - start isochronous transfer in DDMA
976 * @hs_ep: The isochronous endpoint.
977 *
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400978 * Prepare descriptor chain for isochronous endpoints. Afterwards
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800979 * write DMA address to HW and enable the endpoint.
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800980 */
981static void dwc2_gadget_start_isoc_ddma(struct dwc2_hsotg_ep *hs_ep)
982{
983 struct dwc2_hsotg *hsotg = hs_ep->parent;
984 struct dwc2_hsotg_req *hs_req, *treq;
985 int index = hs_ep->index;
986 int ret;
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400987 int i;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800988 u32 dma_reg;
989 u32 depctl;
990 u32 ctrl;
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400991 struct dwc2_dma_desc *desc;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800992
993 if (list_empty(&hs_ep->queue)) {
Minas Harutyunyan1ffba902018-06-12 12:37:29 +0400994 hs_ep->target_frame = TARGET_FRAME_INITIAL;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800995 dev_dbg(hsotg->dev, "%s: No requests in queue\n", __func__);
996 return;
997 }
998
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400999 /* Initialize descriptor chain by Host Busy status */
Minas Harutyunyan54f37f52019-03-18 14:24:30 +04001000 for (i = 0; i < MAX_DMA_DESC_NUM_HS_ISOC; i++) {
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001001 desc = &hs_ep->desc_list[i];
1002 desc->status = 0;
1003 desc->status |= (DEV_DMA_BUFF_STS_HBUSY
1004 << DEV_DMA_BUFF_STS_SHIFT);
1005 }
1006
1007 hs_ep->next_desc = 0;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001008 list_for_each_entry_safe(hs_req, treq, &hs_ep->queue, queue) {
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +01001009 dma_addr_t dma_addr = hs_req->req.dma;
1010
1011 if (hs_req->req.num_sgs) {
1012 WARN_ON(hs_req->req.num_sgs > 1);
1013 dma_addr = sg_dma_address(hs_req->req.sg);
1014 }
1015 ret = dwc2_gadget_fill_isoc_desc(hs_ep, dma_addr,
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001016 hs_req->req.length);
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001017 if (ret)
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001018 break;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001019 }
1020
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001021 hs_ep->compl_desc = 0;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001022 depctl = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index);
1023 dma_reg = hs_ep->dir_in ? DIEPDMA(index) : DOEPDMA(index);
1024
1025 /* write descriptor chain address to control register */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001026 dwc2_writel(hsotg, hs_ep->desc_list_dma, dma_reg);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001027
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001028 ctrl = dwc2_readl(hsotg, depctl);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001029 ctrl |= DXEPCTL_EPENA | DXEPCTL_CNAK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001030 dwc2_writel(hsotg, ctrl, depctl);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001031}
1032
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04001033static bool dwc2_gadget_target_frame_elapsed(struct dwc2_hsotg_ep *hs_ep);
1034static void dwc2_hsotg_complete_request(struct dwc2_hsotg *hsotg,
1035 struct dwc2_hsotg_ep *hs_ep,
1036 struct dwc2_hsotg_req *hs_req,
1037 int result);
1038
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -08001039/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001040 * dwc2_hsotg_start_req - start a USB request from an endpoint's queue
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001041 * @hsotg: The controller state.
1042 * @hs_ep: The endpoint to process a request for
1043 * @hs_req: The request to start.
1044 * @continuing: True if we are doing more for the current request.
1045 *
1046 * Start the given request running by setting the endpoint registers
1047 * appropriately, and writing any data to the FIFOs.
1048 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001049static void dwc2_hsotg_start_req(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001050 struct dwc2_hsotg_ep *hs_ep,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001051 struct dwc2_hsotg_req *hs_req,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001052 bool continuing)
1053{
1054 struct usb_request *ureq = &hs_req->req;
1055 int index = hs_ep->index;
1056 int dir_in = hs_ep->dir_in;
1057 u32 epctrl_reg;
1058 u32 epsize_reg;
1059 u32 epsize;
1060 u32 ctrl;
John Youn9da51972017-01-17 20:30:27 -08001061 unsigned int length;
1062 unsigned int packets;
1063 unsigned int maxreq;
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001064 unsigned int dma_reg;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001065
1066 if (index != 0) {
1067 if (hs_ep->req && !continuing) {
1068 dev_err(hsotg->dev, "%s: active request\n", __func__);
1069 WARN_ON(1);
1070 return;
1071 } else if (hs_ep->req != hs_req && continuing) {
1072 dev_err(hsotg->dev,
1073 "%s: continue different req\n", __func__);
1074 WARN_ON(1);
1075 return;
1076 }
1077 }
1078
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001079 dma_reg = dir_in ? DIEPDMA(index) : DOEPDMA(index);
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001080 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
1081 epsize_reg = dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001082
1083 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x, ep %d, dir %s\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001084 __func__, dwc2_readl(hsotg, epctrl_reg), index,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001085 hs_ep->dir_in ? "in" : "out");
1086
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001087 /* If endpoint is stalled, we will restart request later */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001088 ctrl = dwc2_readl(hsotg, epctrl_reg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001089
Mian Yousaf Kaukabb2d4c542015-09-29 12:08:22 +02001090 if (index && ctrl & DXEPCTL_STALL) {
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001091 dev_warn(hsotg->dev, "%s: ep%d is stalled\n", __func__, index);
1092 return;
1093 }
1094
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001095 length = ureq->length - ureq->actual;
Lukasz Majewski71225be2012-05-04 14:17:03 +02001096 dev_dbg(hsotg->dev, "ureq->length:%d ureq->actual:%d\n",
1097 ureq->length, ureq->actual);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001098
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -08001099 if (!using_desc_dma(hsotg))
1100 maxreq = get_ep_limit(hs_ep);
1101 else
1102 maxreq = dwc2_gadget_get_chain_limit(hs_ep);
1103
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001104 if (length > maxreq) {
1105 int round = maxreq % hs_ep->ep.maxpacket;
1106
1107 dev_dbg(hsotg->dev, "%s: length %d, max-req %d, r %d\n",
1108 __func__, length, maxreq, round);
1109
1110 /* round down to multiple of packets */
1111 if (round)
1112 maxreq -= round;
1113
1114 length = maxreq;
1115 }
1116
1117 if (length)
1118 packets = DIV_ROUND_UP(length, hs_ep->ep.maxpacket);
1119 else
1120 packets = 1; /* send one packet if length is zero. */
1121
1122 if (dir_in && index != 0)
Robert Baldyga4fca54a2013-10-09 09:00:02 +02001123 if (hs_ep->isochronous)
Dinh Nguyen47a16852014-04-14 14:13:34 -07001124 epsize = DXEPTSIZ_MC(packets);
Robert Baldyga4fca54a2013-10-09 09:00:02 +02001125 else
Dinh Nguyen47a16852014-04-14 14:13:34 -07001126 epsize = DXEPTSIZ_MC(1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001127 else
1128 epsize = 0;
1129
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01001130 /*
1131 * zero length packet should be programmed on its own and should not
1132 * be counted in DIEPTSIZ.PktCnt with other packets.
1133 */
1134 if (dir_in && ureq->zero && !continuing) {
1135 /* Test if zlp is actually required. */
1136 if ((ureq->length >= hs_ep->ep.maxpacket) &&
John Youn9da51972017-01-17 20:30:27 -08001137 !(ureq->length % hs_ep->ep.maxpacket))
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01001138 hs_ep->send_zlp = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001139 }
1140
Dinh Nguyen47a16852014-04-14 14:13:34 -07001141 epsize |= DXEPTSIZ_PKTCNT(packets);
1142 epsize |= DXEPTSIZ_XFERSIZE(length);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001143
1144 dev_dbg(hsotg->dev, "%s: %d@%d/%d, 0x%08x => 0x%08x\n",
1145 __func__, packets, length, ureq->length, epsize, epsize_reg);
1146
1147 /* store the request as the current one we're doing */
1148 hs_ep->req = hs_req;
1149
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001150 if (using_desc_dma(hsotg)) {
1151 u32 offset = 0;
1152 u32 mps = hs_ep->ep.maxpacket;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001153
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001154 /* Adjust length: EP0 - MPS, other OUT EPs - multiple of MPS */
1155 if (!dir_in) {
1156 if (!index)
1157 length = mps;
1158 else if (length % mps)
1159 length += (mps - (length % mps));
1160 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001161
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +04001162 if (continuing)
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001163 offset = ureq->actual;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001164
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001165 /* Fill DDMA chain entries */
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +02001166 dwc2_gadget_config_nonisoc_xfer_ddma(hs_ep, ureq->dma + offset,
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001167 length);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001168
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001169 /* write descriptor chain address to control register */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001170 dwc2_writel(hsotg, hs_ep->desc_list_dma, dma_reg);
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001171
1172 dev_dbg(hsotg->dev, "%s: %08x pad => 0x%08x\n",
1173 __func__, (u32)hs_ep->desc_list_dma, dma_reg);
1174 } else {
1175 /* write size / packets */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001176 dwc2_writel(hsotg, epsize, epsize_reg);
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001177
Razmik Karapetyan729e6572016-11-16 15:33:55 -08001178 if (using_dma(hsotg) && !continuing && (length != 0)) {
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001179 /*
1180 * write DMA address to control register, buffer
1181 * already synced by dwc2_hsotg_ep_queue().
1182 */
1183
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001184 dwc2_writel(hsotg, ureq->dma, dma_reg);
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001185
1186 dev_dbg(hsotg->dev, "%s: %pad => 0x%08x\n",
1187 __func__, &ureq->dma, dma_reg);
1188 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001189 }
1190
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04001191 if (hs_ep->isochronous) {
1192 if (!dwc2_gadget_target_frame_elapsed(hs_ep)) {
1193 if (hs_ep->interval == 1) {
1194 if (hs_ep->target_frame & 0x1)
1195 ctrl |= DXEPCTL_SETODDFR;
1196 else
1197 ctrl |= DXEPCTL_SETEVENFR;
1198 }
1199 ctrl |= DXEPCTL_CNAK;
1200 } else {
Minas Harutyunyan7ad4a0b2021-11-04 11:36:01 +04001201 hs_req->req.frame_number = hs_ep->target_frame;
1202 hs_req->req.actual = 0;
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04001203 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, -ENODATA);
1204 return;
1205 }
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07001206 }
1207
Dinh Nguyen47a16852014-04-14 14:13:34 -07001208 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
Lukasz Majewski71225be2012-05-04 14:17:03 +02001209
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001210 dev_dbg(hsotg->dev, "ep0 state:%d\n", hsotg->ep0_state);
Lukasz Majewski71225be2012-05-04 14:17:03 +02001211
1212 /* For Setup request do not clear NAK */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001213 if (!(index == 0 && hsotg->ep0_state == DWC2_EP0_SETUP))
Dinh Nguyen47a16852014-04-14 14:13:34 -07001214 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
Lukasz Majewski71225be2012-05-04 14:17:03 +02001215
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001216 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001217 dwc2_writel(hsotg, ctrl, epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001218
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001219 /*
1220 * set these, it seems that DMA support increments past the end
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001221 * of the packet buffer so we need to calculate the length from
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001222 * this information.
1223 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001224 hs_ep->size_loaded = length;
1225 hs_ep->last_load = ureq->actual;
1226
1227 if (dir_in && !using_dma(hsotg)) {
1228 /* set these anyway, we may need them for non-periodic in */
1229 hs_ep->fifo_load = 0;
1230
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001231 dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001232 }
1233
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001234 /*
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001235 * Note, trying to clear the NAK here causes problems with transmit
1236 * on the S3C6400 ending up with the TXFIFO becoming full.
1237 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001238
1239 /* check ep is enabled */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001240 if (!(dwc2_readl(hsotg, epctrl_reg) & DXEPCTL_EPENA))
Mian Yousaf Kaukab1a0ed862015-01-09 13:39:00 +01001241 dev_dbg(hsotg->dev,
John Youn9da51972017-01-17 20:30:27 -08001242 "ep%d: failed to become enabled (DXEPCTL=0x%08x)?\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001243 index, dwc2_readl(hsotg, epctrl_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001244
Dinh Nguyen47a16852014-04-14 14:13:34 -07001245 dev_dbg(hsotg->dev, "%s: DXEPCTL=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001246 __func__, dwc2_readl(hsotg, epctrl_reg));
Robert Baldygaafcf4162013-09-19 11:50:19 +02001247
1248 /* enable ep interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001249 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001250}
1251
1252/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001253 * dwc2_hsotg_map_dma - map the DMA memory being used for the request
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001254 * @hsotg: The device state.
1255 * @hs_ep: The endpoint the request is on.
1256 * @req: The request being processed.
1257 *
1258 * We've been asked to queue a request, so ensure that the memory buffer
1259 * is correctly setup for DMA. If we've been passed an extant DMA address
1260 * then ensure the buffer has been synced to memory. If our buffer has no
1261 * DMA memory, then we map the memory and mark our request to allow us to
1262 * cleanup on completion.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001263 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001264static int dwc2_hsotg_map_dma(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001265 struct dwc2_hsotg_ep *hs_ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001266 struct usb_request *req)
1267{
Felipe Balbie58ebcd2013-01-28 14:48:36 +02001268 int ret;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001269
Phil Elwell75a41ce2021-05-06 12:22:00 +01001270 hs_ep->map_dir = hs_ep->dir_in;
Felipe Balbie58ebcd2013-01-28 14:48:36 +02001271 ret = usb_gadget_map_request(&hsotg->gadget, req, hs_ep->dir_in);
1272 if (ret)
1273 goto dma_error;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001274
1275 return 0;
1276
1277dma_error:
1278 dev_err(hsotg->dev, "%s: failed to map buffer %p, %d bytes\n",
1279 __func__, req->buf, req->length);
1280
1281 return -EIO;
1282}
1283
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001284static int dwc2_hsotg_handle_unaligned_buf_start(struct dwc2_hsotg *hsotg,
John Younb98866c2017-01-17 20:31:58 -08001285 struct dwc2_hsotg_ep *hs_ep,
1286 struct dwc2_hsotg_req *hs_req)
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001287{
1288 void *req_buf = hs_req->req.buf;
1289
1290 /* If dma is not being used or buffer is aligned */
1291 if (!using_dma(hsotg) || !((long)req_buf & 3))
1292 return 0;
1293
1294 WARN_ON(hs_req->saved_req_buf);
1295
1296 dev_dbg(hsotg->dev, "%s: %s: buf=%p length=%d\n", __func__,
John Youn9da51972017-01-17 20:30:27 -08001297 hs_ep->ep.name, req_buf, hs_req->req.length);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001298
1299 hs_req->req.buf = kmalloc(hs_req->req.length, GFP_ATOMIC);
1300 if (!hs_req->req.buf) {
1301 hs_req->req.buf = req_buf;
1302 dev_err(hsotg->dev,
1303 "%s: unable to allocate memory for bounce buffer\n",
1304 __func__);
1305 return -ENOMEM;
1306 }
1307
1308 /* Save actual buffer */
1309 hs_req->saved_req_buf = req_buf;
1310
1311 if (hs_ep->dir_in)
1312 memcpy(hs_req->req.buf, req_buf, hs_req->req.length);
1313 return 0;
1314}
1315
John Younb98866c2017-01-17 20:31:58 -08001316static void
1317dwc2_hsotg_handle_unaligned_buf_complete(struct dwc2_hsotg *hsotg,
1318 struct dwc2_hsotg_ep *hs_ep,
1319 struct dwc2_hsotg_req *hs_req)
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001320{
1321 /* If dma is not being used or buffer was aligned */
1322 if (!using_dma(hsotg) || !hs_req->saved_req_buf)
1323 return;
1324
1325 dev_dbg(hsotg->dev, "%s: %s: status=%d actual-length=%d\n", __func__,
1326 hs_ep->ep.name, hs_req->req.status, hs_req->req.actual);
1327
1328 /* Copy data from bounce buffer on successful out transfer */
1329 if (!hs_ep->dir_in && !hs_req->req.status)
1330 memcpy(hs_req->saved_req_buf, hs_req->req.buf,
John Youn9da51972017-01-17 20:30:27 -08001331 hs_req->req.actual);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001332
1333 /* Free bounce buffer */
1334 kfree(hs_req->req.buf);
1335
1336 hs_req->req.buf = hs_req->saved_req_buf;
1337 hs_req->saved_req_buf = NULL;
1338}
1339
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07001340/**
1341 * dwc2_gadget_target_frame_elapsed - Checks target frame
1342 * @hs_ep: The driver endpoint to check
1343 *
1344 * Returns 1 if targeted frame elapsed. If returned 1 then we need to drop
1345 * corresponding transfer.
1346 */
1347static bool dwc2_gadget_target_frame_elapsed(struct dwc2_hsotg_ep *hs_ep)
1348{
1349 struct dwc2_hsotg *hsotg = hs_ep->parent;
1350 u32 target_frame = hs_ep->target_frame;
Artur Petrosyanc7c24e72018-05-05 09:46:26 -04001351 u32 current_frame = hsotg->frame_number;
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07001352 bool frame_overrun = hs_ep->frame_overrun;
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04001353 u16 limit = DSTS_SOFFN_LIMIT;
1354
1355 if (hsotg->gadget.speed != USB_SPEED_HIGH)
1356 limit >>= 3;
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07001357
1358 if (!frame_overrun && current_frame >= target_frame)
1359 return true;
1360
1361 if (frame_overrun && current_frame >= target_frame &&
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04001362 ((current_frame - target_frame) < limit / 2))
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07001363 return true;
1364
1365 return false;
1366}
1367
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08001368/*
1369 * dwc2_gadget_set_ep0_desc_chain - Set EP's desc chain pointers
1370 * @hsotg: The driver state
1371 * @hs_ep: the ep descriptor chain is for
1372 *
1373 * Called to update EP0 structure's pointers depend on stage of
1374 * control transfer.
1375 */
1376static int dwc2_gadget_set_ep0_desc_chain(struct dwc2_hsotg *hsotg,
1377 struct dwc2_hsotg_ep *hs_ep)
1378{
1379 switch (hsotg->ep0_state) {
1380 case DWC2_EP0_SETUP:
1381 case DWC2_EP0_STATUS_OUT:
1382 hs_ep->desc_list = hsotg->setup_desc[0];
1383 hs_ep->desc_list_dma = hsotg->setup_desc_dma[0];
1384 break;
1385 case DWC2_EP0_DATA_IN:
1386 case DWC2_EP0_STATUS_IN:
1387 hs_ep->desc_list = hsotg->ctrl_in_desc;
1388 hs_ep->desc_list_dma = hsotg->ctrl_in_desc_dma;
1389 break;
1390 case DWC2_EP0_DATA_OUT:
1391 hs_ep->desc_list = hsotg->ctrl_out_desc;
1392 hs_ep->desc_list_dma = hsotg->ctrl_out_desc_dma;
1393 break;
1394 default:
1395 dev_err(hsotg->dev, "invalid EP 0 state in queue %d\n",
1396 hsotg->ep0_state);
1397 return -EINVAL;
1398 }
1399
1400 return 0;
1401}
1402
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001403static int dwc2_hsotg_ep_queue(struct usb_ep *ep, struct usb_request *req,
John Youn9da51972017-01-17 20:30:27 -08001404 gfp_t gfp_flags)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001405{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001406 struct dwc2_hsotg_req *hs_req = our_req(req);
1407 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06001408 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001409 bool first;
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001410 int ret;
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001411 u32 maxsize = 0;
1412 u32 mask = 0;
1413
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001414
1415 dev_dbg(hs->dev, "%s: req %p: %d@%p, noi=%d, zero=%d, snok=%d\n",
1416 ep->name, req, req->length, req->buf, req->no_interrupt,
1417 req->zero, req->short_not_ok);
1418
Gregory Herrero7ababa92015-04-29 22:09:08 +02001419 /* Prevent new request submission when controller is suspended */
Grigor Tovmasyan88b02f22018-01-24 17:44:25 +04001420 if (hs->lx_state != DWC2_L0) {
1421 dev_dbg(hs->dev, "%s: submit request only in active state\n",
John Youn9da51972017-01-17 20:30:27 -08001422 __func__);
Gregory Herrero7ababa92015-04-29 22:09:08 +02001423 return -EAGAIN;
1424 }
1425
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001426 /* initialise status of the request */
1427 INIT_LIST_HEAD(&hs_req->queue);
1428 req->actual = 0;
1429 req->status = -EINPROGRESS;
1430
Minas Harutyunyan860ef6c2020-01-21 14:24:04 +04001431 /* Don't queue ISOC request if length greater than mps*mc */
1432 if (hs_ep->isochronous &&
1433 req->length > (hs_ep->mc * hs_ep->ep.maxpacket)) {
1434 dev_err(hs->dev, "req length > maxpacket*mc\n");
1435 return -EINVAL;
1436 }
1437
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001438 /* In DDMA mode for ISOC's don't queue request if length greater
1439 * than descriptor limits.
1440 */
1441 if (using_desc_dma(hs) && hs_ep->isochronous) {
1442 maxsize = dwc2_gadget_get_desc_params(hs_ep, &mask);
1443 if (hs_ep->dir_in && req->length > maxsize) {
1444 dev_err(hs->dev, "wrong length %d (maxsize=%d)\n",
1445 req->length, maxsize);
1446 return -EINVAL;
1447 }
1448
1449 if (!hs_ep->dir_in && req->length > hs_ep->ep.maxpacket) {
1450 dev_err(hs->dev, "ISOC OUT: wrong length %d (mps=%d)\n",
1451 req->length, hs_ep->ep.maxpacket);
1452 return -EINVAL;
1453 }
1454 }
1455
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001456 ret = dwc2_hsotg_handle_unaligned_buf_start(hs, hs_ep, hs_req);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001457 if (ret)
1458 return ret;
1459
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001460 /* if we're using DMA, sync the buffers as necessary */
1461 if (using_dma(hs)) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001462 ret = dwc2_hsotg_map_dma(hs, hs_ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001463 if (ret)
1464 return ret;
1465 }
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08001466 /* If using descriptor DMA configure EP0 descriptor chain pointers */
1467 if (using_desc_dma(hs) && !hs_ep->index) {
1468 ret = dwc2_gadget_set_ep0_desc_chain(hs, hs_ep);
1469 if (ret)
1470 return ret;
1471 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001472
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001473 first = list_empty(&hs_ep->queue);
1474 list_add_tail(&hs_req->queue, &hs_ep->queue);
1475
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001476 /*
1477 * Handle DDMA isochronous transfers separately - just add new entry
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001478 * to the descriptor chain.
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001479 * Transfer will be started once SW gets either one of NAK or
1480 * OutTknEpDis interrupts.
1481 */
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001482 if (using_desc_dma(hs) && hs_ep->isochronous) {
1483 if (hs_ep->target_frame != TARGET_FRAME_INITIAL) {
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +01001484 dma_addr_t dma_addr = hs_req->req.dma;
1485
1486 if (hs_req->req.num_sgs) {
1487 WARN_ON(hs_req->req.num_sgs > 1);
1488 dma_addr = sg_dma_address(hs_req->req.sg);
1489 }
1490 dwc2_gadget_fill_isoc_desc(hs_ep, dma_addr,
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001491 hs_req->req.length);
1492 }
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001493 return 0;
1494 }
1495
Minas Harutyunyanb4c53b42019-03-12 11:45:12 +04001496 /* Change EP direction if status phase request is after data out */
1497 if (!hs_ep->index && !req->length && !hs_ep->dir_in &&
1498 hs->ep0_state == DWC2_EP0_DATA_OUT)
1499 hs_ep->dir_in = 1;
1500
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07001501 if (first) {
1502 if (!hs_ep->isochronous) {
1503 dwc2_hsotg_start_req(hs, hs_ep, hs_req, false);
1504 return 0;
1505 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001506
Artur Petrosyanc7c24e72018-05-05 09:46:26 -04001507 /* Update current frame number value. */
1508 hs->frame_number = dwc2_hsotg_read_frameno(hs);
1509 while (dwc2_gadget_target_frame_elapsed(hs_ep)) {
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07001510 dwc2_gadget_incr_frame_num(hs_ep);
Artur Petrosyanc7c24e72018-05-05 09:46:26 -04001511 /* Update current frame number value once more as it
1512 * changes here.
1513 */
1514 hs->frame_number = dwc2_hsotg_read_frameno(hs);
1515 }
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07001516
1517 if (hs_ep->target_frame != TARGET_FRAME_INITIAL)
1518 dwc2_hsotg_start_req(hs, hs_ep, hs_req, false);
1519 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001520 return 0;
1521}
1522
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001523static int dwc2_hsotg_ep_queue_lock(struct usb_ep *ep, struct usb_request *req,
John Youn9da51972017-01-17 20:30:27 -08001524 gfp_t gfp_flags)
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02001525{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001526 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06001527 struct dwc2_hsotg *hs = hs_ep->parent;
Johan Hovold88799042021-05-19 11:33:02 +02001528 unsigned long flags;
1529 int ret;
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02001530
1531 spin_lock_irqsave(&hs->lock, flags);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001532 ret = dwc2_hsotg_ep_queue(ep, req, gfp_flags);
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02001533 spin_unlock_irqrestore(&hs->lock, flags);
1534
1535 return ret;
1536}
1537
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001538static void dwc2_hsotg_ep_free_request(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -08001539 struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001540{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001541 struct dwc2_hsotg_req *hs_req = our_req(req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001542
1543 kfree(hs_req);
1544}
1545
1546/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001547 * dwc2_hsotg_complete_oursetup - setup completion callback
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001548 * @ep: The endpoint the request was on.
1549 * @req: The request completed.
1550 *
1551 * Called on completion of any requests the driver itself
1552 * submitted that need cleaning up.
1553 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001554static void dwc2_hsotg_complete_oursetup(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -08001555 struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001556{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001557 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06001558 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001559
1560 dev_dbg(hsotg->dev, "%s: ep %p, req %p\n", __func__, ep, req);
1561
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001562 dwc2_hsotg_ep_free_request(ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001563}
1564
1565/**
1566 * ep_from_windex - convert control wIndex value to endpoint
1567 * @hsotg: The driver state.
1568 * @windex: The control request wIndex field (in host order).
1569 *
1570 * Convert the given wIndex into a pointer to an driver endpoint
1571 * structure, or return NULL if it is not a valid endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001572 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001573static struct dwc2_hsotg_ep *ep_from_windex(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001574 u32 windex)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001575{
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001576 int dir = (windex & USB_DIR_IN) ? 1 : 0;
1577 int idx = windex & 0x7F;
1578
1579 if (windex >= 0x100)
1580 return NULL;
1581
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02001582 if (idx > hsotg->num_of_eps)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001583 return NULL;
1584
Heiko Stuebnerf670e9f2021-01-27 11:39:19 +01001585 return index_to_ep(hsotg, idx, dir);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001586}
1587
1588/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001589 * dwc2_hsotg_set_test_mode - Enable usb Test Modes
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001590 * @hsotg: The driver state.
1591 * @testmode: requested usb test mode
1592 * Enable usb Test Mode requested by the Host.
1593 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001594int dwc2_hsotg_set_test_mode(struct dwc2_hsotg *hsotg, int testmode)
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001595{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001596 int dctl = dwc2_readl(hsotg, DCTL);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001597
1598 dctl &= ~DCTL_TSTCTL_MASK;
1599 switch (testmode) {
Greg Kroah-Hartman62fb45d2020-06-18 16:42:06 +02001600 case USB_TEST_J:
1601 case USB_TEST_K:
1602 case USB_TEST_SE0_NAK:
1603 case USB_TEST_PACKET:
1604 case USB_TEST_FORCE_ENABLE:
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001605 dctl |= testmode << DCTL_TSTCTL_SHIFT;
1606 break;
1607 default:
1608 return -EINVAL;
1609 }
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001610 dwc2_writel(hsotg, dctl, DCTL);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001611 return 0;
1612}
1613
1614/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001615 * dwc2_hsotg_send_reply - send reply to control request
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001616 * @hsotg: The device state
1617 * @ep: Endpoint 0
1618 * @buff: Buffer for request
1619 * @length: Length of reply.
1620 *
1621 * Create a request and queue it on the given endpoint. This is useful as
1622 * an internal method of sending replies to certain control requests, etc.
1623 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001624static int dwc2_hsotg_send_reply(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001625 struct dwc2_hsotg_ep *ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001626 void *buff,
1627 int length)
1628{
1629 struct usb_request *req;
1630 int ret;
1631
1632 dev_dbg(hsotg->dev, "%s: buff %p, len %d\n", __func__, buff, length);
1633
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001634 req = dwc2_hsotg_ep_alloc_request(&ep->ep, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001635 hsotg->ep0_reply = req;
1636 if (!req) {
1637 dev_warn(hsotg->dev, "%s: cannot alloc req\n", __func__);
1638 return -ENOMEM;
1639 }
1640
1641 req->buf = hsotg->ep0_buff;
1642 req->length = length;
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01001643 /*
1644 * zero flag is for sending zlp in DATA IN stage. It has no impact on
1645 * STATUS stage.
1646 */
1647 req->zero = 0;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001648 req->complete = dwc2_hsotg_complete_oursetup;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001649
1650 if (length)
1651 memcpy(req->buf, buff, length);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001652
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001653 ret = dwc2_hsotg_ep_queue(&ep->ep, req, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001654 if (ret) {
1655 dev_warn(hsotg->dev, "%s: cannot queue req\n", __func__);
1656 return ret;
1657 }
1658
1659 return 0;
1660}
1661
1662/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001663 * dwc2_hsotg_process_req_status - process request GET_STATUS
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001664 * @hsotg: The device state
1665 * @ctrl: USB control request
1666 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001667static int dwc2_hsotg_process_req_status(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001668 struct usb_ctrlrequest *ctrl)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001669{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001670 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
1671 struct dwc2_hsotg_ep *ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001672 __le16 reply;
Minas Harutyunyan9a0d6f72020-01-21 14:17:07 +04001673 u16 status;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001674 int ret;
1675
1676 dev_dbg(hsotg->dev, "%s: USB_REQ_GET_STATUS\n", __func__);
1677
1678 if (!ep0->dir_in) {
1679 dev_warn(hsotg->dev, "%s: direction out?\n", __func__);
1680 return -EINVAL;
1681 }
1682
1683 switch (ctrl->bRequestType & USB_RECIP_MASK) {
1684 case USB_RECIP_DEVICE:
John Keeping1a0808c2020-02-04 15:29:33 +00001685 status = hsotg->gadget.is_selfpowered <<
1686 USB_DEVICE_SELF_POWERED;
Minas Harutyunyan9a0d6f72020-01-21 14:17:07 +04001687 status |= hsotg->remote_wakeup_allowed <<
1688 USB_DEVICE_REMOTE_WAKEUP;
1689 reply = cpu_to_le16(status);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001690 break;
1691
1692 case USB_RECIP_INTERFACE:
1693 /* currently, the data result should be zero */
1694 reply = cpu_to_le16(0);
1695 break;
1696
1697 case USB_RECIP_ENDPOINT:
1698 ep = ep_from_windex(hsotg, le16_to_cpu(ctrl->wIndex));
1699 if (!ep)
1700 return -ENOENT;
1701
1702 reply = cpu_to_le16(ep->halted ? 1 : 0);
1703 break;
1704
1705 default:
1706 return 0;
1707 }
1708
1709 if (le16_to_cpu(ctrl->wLength) != 2)
1710 return -EINVAL;
1711
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001712 ret = dwc2_hsotg_send_reply(hsotg, ep0, &reply, 2);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001713 if (ret) {
1714 dev_err(hsotg->dev, "%s: failed to send reply\n", __func__);
1715 return ret;
1716 }
1717
1718 return 1;
1719}
1720
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07001721static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value, bool now);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001722
1723/**
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001724 * get_ep_head - return the first request on the endpoint
1725 * @hs_ep: The controller endpoint to get
1726 *
1727 * Get the first request on the endpoint.
1728 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001729static struct dwc2_hsotg_req *get_ep_head(struct dwc2_hsotg_ep *hs_ep)
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001730{
Masahiro Yamadaffc4b402016-09-19 01:03:13 +09001731 return list_first_entry_or_null(&hs_ep->queue, struct dwc2_hsotg_req,
1732 queue);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001733}
1734
1735/**
Vardan Mikayelyan41cc4cd2016-05-25 18:07:12 -07001736 * dwc2_gadget_start_next_request - Starts next request from ep queue
1737 * @hs_ep: Endpoint structure
1738 *
1739 * If queue is empty and EP is ISOC-OUT - unmasks OUTTKNEPDIS which is masked
1740 * in its handler. Hence we need to unmask it here to be able to do
1741 * resynchronization.
1742 */
1743static void dwc2_gadget_start_next_request(struct dwc2_hsotg_ep *hs_ep)
1744{
Vardan Mikayelyan41cc4cd2016-05-25 18:07:12 -07001745 struct dwc2_hsotg *hsotg = hs_ep->parent;
1746 int dir_in = hs_ep->dir_in;
1747 struct dwc2_hsotg_req *hs_req;
Vardan Mikayelyan41cc4cd2016-05-25 18:07:12 -07001748
1749 if (!list_empty(&hs_ep->queue)) {
1750 hs_req = get_ep_head(hs_ep);
1751 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, false);
1752 return;
1753 }
1754 if (!hs_ep->isochronous)
1755 return;
1756
1757 if (dir_in) {
1758 dev_dbg(hsotg->dev, "%s: No more ISOC-IN requests\n",
1759 __func__);
1760 } else {
1761 dev_dbg(hsotg->dev, "%s: No more ISOC-OUT requests\n",
1762 __func__);
Vardan Mikayelyan41cc4cd2016-05-25 18:07:12 -07001763 }
1764}
1765
1766/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001767 * dwc2_hsotg_process_req_feature - process request {SET,CLEAR}_FEATURE
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001768 * @hsotg: The device state
1769 * @ctrl: USB control request
1770 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001771static int dwc2_hsotg_process_req_feature(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001772 struct usb_ctrlrequest *ctrl)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001773{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001774 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
1775 struct dwc2_hsotg_req *hs_req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001776 bool set = (ctrl->bRequest == USB_REQ_SET_FEATURE);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001777 struct dwc2_hsotg_ep *ep;
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001778 int ret;
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001779 bool halted;
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001780 u32 recip;
1781 u32 wValue;
1782 u32 wIndex;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001783
1784 dev_dbg(hsotg->dev, "%s: %s_FEATURE\n",
1785 __func__, set ? "SET" : "CLEAR");
1786
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001787 wValue = le16_to_cpu(ctrl->wValue);
1788 wIndex = le16_to_cpu(ctrl->wIndex);
1789 recip = ctrl->bRequestType & USB_RECIP_MASK;
1790
1791 switch (recip) {
1792 case USB_RECIP_DEVICE:
1793 switch (wValue) {
Vardan Mikayelyanfa389a62018-02-16 14:08:53 +04001794 case USB_DEVICE_REMOTE_WAKEUP:
Minas Harutyunyan9a0d6f72020-01-21 14:17:07 +04001795 if (set)
1796 hsotg->remote_wakeup_allowed = 1;
1797 else
1798 hsotg->remote_wakeup_allowed = 0;
Vardan Mikayelyanfa389a62018-02-16 14:08:53 +04001799 break;
1800
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001801 case USB_DEVICE_TEST_MODE:
1802 if ((wIndex & 0xff) != 0)
1803 return -EINVAL;
1804 if (!set)
1805 return -EINVAL;
1806
1807 hsotg->test_mode = wIndex >> 8;
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001808 break;
1809 default:
1810 return -ENOENT;
1811 }
Minas Harutyunyan9a0d6f72020-01-21 14:17:07 +04001812
1813 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
1814 if (ret) {
1815 dev_err(hsotg->dev,
1816 "%s: failed to send reply\n", __func__);
1817 return ret;
1818 }
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001819 break;
1820
1821 case USB_RECIP_ENDPOINT:
1822 ep = ep_from_windex(hsotg, wIndex);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001823 if (!ep) {
1824 dev_dbg(hsotg->dev, "%s: no endpoint for 0x%04x\n",
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001825 __func__, wIndex);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001826 return -ENOENT;
1827 }
1828
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001829 switch (wValue) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001830 case USB_ENDPOINT_HALT:
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001831 halted = ep->halted;
1832
Minas Harutyunyanb833ce12021-07-12 15:05:23 +04001833 if (!ep->wedged)
1834 dwc2_hsotg_ep_sethalt(&ep->ep, set, true);
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001835
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001836 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001837 if (ret) {
1838 dev_err(hsotg->dev,
1839 "%s: failed to send reply\n", __func__);
1840 return ret;
1841 }
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001842
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001843 /*
1844 * we have to complete all requests for ep if it was
1845 * halted, and the halt was cleared by CLEAR_FEATURE
1846 */
1847
1848 if (!set && halted) {
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001849 /*
1850 * If we have request in progress,
1851 * then complete it
1852 */
1853 if (ep->req) {
1854 hs_req = ep->req;
1855 ep->req = NULL;
1856 list_del_init(&hs_req->queue);
Gregory Herreroc00dd4a2015-01-30 09:09:27 +01001857 if (hs_req->req.complete) {
1858 spin_unlock(&hsotg->lock);
1859 usb_gadget_giveback_request(
1860 &ep->ep, &hs_req->req);
1861 spin_lock(&hsotg->lock);
1862 }
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001863 }
1864
1865 /* If we have pending request, then start it */
John Youn34c0887f2017-01-17 20:31:43 -08001866 if (!ep->req)
Vardan Mikayelyan41cc4cd2016-05-25 18:07:12 -07001867 dwc2_gadget_start_next_request(ep);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001868 }
1869
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001870 break;
1871
1872 default:
1873 return -ENOENT;
1874 }
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001875 break;
1876 default:
1877 return -ENOENT;
1878 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001879 return 1;
1880}
1881
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001882static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg);
Robert Baldygaab93e012013-09-19 11:50:17 +02001883
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001884/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001885 * dwc2_hsotg_stall_ep0 - stall ep0
Robert Baldygac9f721b2014-01-14 08:36:00 +01001886 * @hsotg: The device state
1887 *
1888 * Set stall for ep0 as response for setup request.
1889 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001890static void dwc2_hsotg_stall_ep0(struct dwc2_hsotg *hsotg)
Jingoo Hane9ebe7c2014-06-03 22:14:56 +09001891{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001892 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
Robert Baldygac9f721b2014-01-14 08:36:00 +01001893 u32 reg;
1894 u32 ctrl;
1895
1896 dev_dbg(hsotg->dev, "ep0 stall (dir=%d)\n", ep0->dir_in);
1897 reg = (ep0->dir_in) ? DIEPCTL0 : DOEPCTL0;
1898
1899 /*
1900 * DxEPCTL_Stall will be cleared by EP once it has
1901 * taken effect, so no need to clear later.
1902 */
1903
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001904 ctrl = dwc2_readl(hsotg, reg);
Dinh Nguyen47a16852014-04-14 14:13:34 -07001905 ctrl |= DXEPCTL_STALL;
1906 ctrl |= DXEPCTL_CNAK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001907 dwc2_writel(hsotg, ctrl, reg);
Robert Baldygac9f721b2014-01-14 08:36:00 +01001908
1909 dev_dbg(hsotg->dev,
Dinh Nguyen47a16852014-04-14 14:13:34 -07001910 "written DXEPCTL=0x%08x to %08x (DXEPCTL=0x%08x)\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001911 ctrl, reg, dwc2_readl(hsotg, reg));
Robert Baldygac9f721b2014-01-14 08:36:00 +01001912
1913 /*
1914 * complete won't be called, so we enqueue
1915 * setup request here
1916 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001917 dwc2_hsotg_enqueue_setup(hsotg);
Robert Baldygac9f721b2014-01-14 08:36:00 +01001918}
1919
1920/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001921 * dwc2_hsotg_process_control - process a control request
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001922 * @hsotg: The device state
1923 * @ctrl: The control request received
1924 *
1925 * The controller has received the SETUP phase of a control request, and
1926 * needs to work out what to do next (and whether to pass it on to the
1927 * gadget driver).
1928 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001929static void dwc2_hsotg_process_control(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001930 struct usb_ctrlrequest *ctrl)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001931{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001932 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001933 int ret = 0;
1934 u32 dcfg;
1935
Mian Yousaf Kaukabe525e742015-09-29 12:08:23 +02001936 dev_dbg(hsotg->dev,
1937 "ctrl Type=%02x, Req=%02x, V=%04x, I=%04x, L=%04x\n",
1938 ctrl->bRequestType, ctrl->bRequest, ctrl->wValue,
1939 ctrl->wIndex, ctrl->wLength);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001940
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001941 if (ctrl->wLength == 0) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001942 ep0->dir_in = 1;
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001943 hsotg->ep0_state = DWC2_EP0_STATUS_IN;
1944 } else if (ctrl->bRequestType & USB_DIR_IN) {
1945 ep0->dir_in = 1;
1946 hsotg->ep0_state = DWC2_EP0_DATA_IN;
1947 } else {
1948 ep0->dir_in = 0;
1949 hsotg->ep0_state = DWC2_EP0_DATA_OUT;
1950 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001951
1952 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
1953 switch (ctrl->bRequest) {
1954 case USB_REQ_SET_ADDRESS:
Mian Yousaf Kaukab6d713c12015-01-09 13:39:10 +01001955 hsotg->connected = 1;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001956 dcfg = dwc2_readl(hsotg, DCFG);
Dinh Nguyen47a16852014-04-14 14:13:34 -07001957 dcfg &= ~DCFG_DEVADDR_MASK;
Paul Zimmermand5dbd3f2014-04-25 14:18:13 -07001958 dcfg |= (le16_to_cpu(ctrl->wValue) <<
1959 DCFG_DEVADDR_SHIFT) & DCFG_DEVADDR_MASK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001960 dwc2_writel(hsotg, dcfg, DCFG);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001961
1962 dev_info(hsotg->dev, "new address %d\n", ctrl->wValue);
1963
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001964 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001965 return;
1966
1967 case USB_REQ_GET_STATUS:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001968 ret = dwc2_hsotg_process_req_status(hsotg, ctrl);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001969 break;
1970
1971 case USB_REQ_CLEAR_FEATURE:
1972 case USB_REQ_SET_FEATURE:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001973 ret = dwc2_hsotg_process_req_feature(hsotg, ctrl);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001974 break;
1975 }
1976 }
1977
1978 /* as a fallback, try delivering it to the driver to deal with */
1979
1980 if (ret == 0 && hsotg->driver) {
Robert Baldyga93f599f2013-11-21 13:49:17 +01001981 spin_unlock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001982 ret = hsotg->driver->setup(&hsotg->gadget, ctrl);
Robert Baldyga93f599f2013-11-21 13:49:17 +01001983 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001984 if (ret < 0)
1985 dev_dbg(hsotg->dev, "driver->setup() ret %d\n", ret);
1986 }
1987
Minas Harutyunyanb4c53b42019-03-12 11:45:12 +04001988 hsotg->delayed_status = false;
1989 if (ret == USB_GADGET_DELAYED_STATUS)
1990 hsotg->delayed_status = true;
1991
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001992 /*
1993 * the request is either unhandlable, or is not formatted correctly
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001994 * so respond with a STALL for the status stage to indicate failure.
1995 */
1996
Robert Baldygac9f721b2014-01-14 08:36:00 +01001997 if (ret < 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001998 dwc2_hsotg_stall_ep0(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001999}
2000
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002001/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002002 * dwc2_hsotg_complete_setup - completion of a setup transfer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002003 * @ep: The endpoint the request was on.
2004 * @req: The request completed.
2005 *
2006 * Called on completion of any requests the driver itself submitted for
2007 * EP0 setup packets
2008 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002009static void dwc2_hsotg_complete_setup(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -08002010 struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002011{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002012 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06002013 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002014
2015 if (req->status < 0) {
2016 dev_dbg(hsotg->dev, "%s: failed %d\n", __func__, req->status);
2017 return;
2018 }
2019
Robert Baldyga93f599f2013-11-21 13:49:17 +01002020 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002021 if (req->actual == 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002022 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002023 else
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002024 dwc2_hsotg_process_control(hsotg, req->buf);
Robert Baldyga93f599f2013-11-21 13:49:17 +01002025 spin_unlock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002026}
2027
2028/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002029 * dwc2_hsotg_enqueue_setup - start a request for EP0 packets
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002030 * @hsotg: The device state.
2031 *
2032 * Enqueue a request on EP0 if necessary to received any SETUP packets
2033 * received from the host.
2034 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002035static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002036{
2037 struct usb_request *req = hsotg->ctrl_req;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002038 struct dwc2_hsotg_req *hs_req = our_req(req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002039 int ret;
2040
2041 dev_dbg(hsotg->dev, "%s: queueing setup request\n", __func__);
2042
2043 req->zero = 0;
2044 req->length = 8;
2045 req->buf = hsotg->ctrl_buff;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002046 req->complete = dwc2_hsotg_complete_setup;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002047
2048 if (!list_empty(&hs_req->queue)) {
2049 dev_dbg(hsotg->dev, "%s already queued???\n", __func__);
2050 return;
2051 }
2052
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002053 hsotg->eps_out[0]->dir_in = 0;
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01002054 hsotg->eps_out[0]->send_zlp = 0;
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002055 hsotg->ep0_state = DWC2_EP0_SETUP;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002056
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002057 ret = dwc2_hsotg_ep_queue(&hsotg->eps_out[0]->ep, req, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002058 if (ret < 0) {
2059 dev_err(hsotg->dev, "%s: failed queue (%d)\n", __func__, ret);
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002060 /*
2061 * Don't think there's much we can do other than watch the
2062 * driver fail.
2063 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002064 }
2065}
2066
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002067static void dwc2_hsotg_program_zlp(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08002068 struct dwc2_hsotg_ep *hs_ep)
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002069{
2070 u32 ctrl;
2071 u8 index = hs_ep->index;
2072 u32 epctl_reg = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index);
2073 u32 epsiz_reg = hs_ep->dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
2074
Mian Yousaf Kaukabccb34a92015-01-30 09:09:34 +01002075 if (hs_ep->dir_in)
2076 dev_dbg(hsotg->dev, "Sending zero-length packet on ep%d\n",
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08002077 index);
Mian Yousaf Kaukabccb34a92015-01-30 09:09:34 +01002078 else
2079 dev_dbg(hsotg->dev, "Receiving zero-length packet on ep%d\n",
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08002080 index);
2081 if (using_desc_dma(hsotg)) {
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +02002082 /* Not specific buffer needed for ep0 ZLP */
2083 dma_addr_t dma = hs_ep->desc_list_dma;
2084
Minas Harutyunyan201ec562018-01-16 16:03:32 +04002085 if (!index)
2086 dwc2_gadget_set_ep0_desc_chain(hsotg, hs_ep);
2087
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +02002088 dwc2_gadget_config_nonisoc_xfer_ddma(hs_ep, dma, 0);
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08002089 } else {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002090 dwc2_writel(hsotg, DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
2091 DXEPTSIZ_XFERSIZE(0),
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08002092 epsiz_reg);
2093 }
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002094
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002095 ctrl = dwc2_readl(hsotg, epctl_reg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002096 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
2097 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
2098 ctrl |= DXEPCTL_USBACTEP;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002099 dwc2_writel(hsotg, ctrl, epctl_reg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002100}
2101
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002102/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002103 * dwc2_hsotg_complete_request - complete a request given to us
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002104 * @hsotg: The device state.
2105 * @hs_ep: The endpoint the request was on.
2106 * @hs_req: The request to complete.
2107 * @result: The result code (0 => Ok, otherwise errno)
2108 *
2109 * The given request has finished, so call the necessary completion
2110 * if it has one and then look to see if we can start a new request
2111 * on the endpoint.
2112 *
2113 * Note, expects the ep to already be locked as appropriate.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002114 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002115static void dwc2_hsotg_complete_request(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08002116 struct dwc2_hsotg_ep *hs_ep,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002117 struct dwc2_hsotg_req *hs_req,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002118 int result)
2119{
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002120 if (!hs_req) {
2121 dev_dbg(hsotg->dev, "%s: nothing to complete?\n", __func__);
2122 return;
2123 }
2124
2125 dev_dbg(hsotg->dev, "complete: ep %p %s, req %p, %d => %p\n",
2126 hs_ep, hs_ep->ep.name, hs_req, result, hs_req->req.complete);
2127
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002128 /*
2129 * only replace the status if we've not already set an error
2130 * from a previous transaction
2131 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002132
2133 if (hs_req->req.status == -EINPROGRESS)
2134 hs_req->req.status = result;
2135
Yunzhi Li44583fe2015-09-29 12:25:01 +02002136 if (using_dma(hsotg))
2137 dwc2_hsotg_unmap_dma(hsotg, hs_ep, hs_req);
2138
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002139 dwc2_hsotg_handle_unaligned_buf_complete(hsotg, hs_ep, hs_req);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01002140
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002141 hs_ep->req = NULL;
2142 list_del_init(&hs_req->queue);
2143
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002144 /*
2145 * call the complete request with the locks off, just in case the
2146 * request tries to queue more work for this endpoint.
2147 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002148
2149 if (hs_req->req.complete) {
Lukasz Majewski22258f42012-06-14 10:02:24 +02002150 spin_unlock(&hsotg->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +02002151 usb_gadget_giveback_request(&hs_ep->ep, &hs_req->req);
Lukasz Majewski22258f42012-06-14 10:02:24 +02002152 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002153 }
2154
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002155 /* In DDMA don't need to proceed to starting of next ISOC request */
2156 if (using_desc_dma(hsotg) && hs_ep->isochronous)
2157 return;
2158
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002159 /*
2160 * Look to see if there is anything else to do. Note, the completion
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002161 * of the previous request may have caused a new request to be started
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002162 * so be careful when doing this.
2163 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002164
John Youn34c0887f2017-01-17 20:31:43 -08002165 if (!hs_ep->req && result >= 0)
Vardan Mikayelyan41cc4cd2016-05-25 18:07:12 -07002166 dwc2_gadget_start_next_request(hs_ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002167}
2168
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002169/*
2170 * dwc2_gadget_complete_isoc_request_ddma - complete an isoc request in DDMA
2171 * @hs_ep: The endpoint the request was on.
2172 *
2173 * Get first request from the ep queue, determine descriptor on which complete
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002174 * happened. SW discovers which descriptor currently in use by HW, adjusts
2175 * dma_address and calculates index of completed descriptor based on the value
2176 * of DEPDMA register. Update actual length of request, giveback to gadget.
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002177 */
2178static void dwc2_gadget_complete_isoc_request_ddma(struct dwc2_hsotg_ep *hs_ep)
2179{
2180 struct dwc2_hsotg *hsotg = hs_ep->parent;
2181 struct dwc2_hsotg_req *hs_req;
2182 struct usb_request *ureq;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002183 u32 desc_sts;
2184 u32 mask;
2185
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002186 desc_sts = hs_ep->desc_list[hs_ep->compl_desc].status;
2187
2188 /* Process only descriptors with buffer status set to DMA done */
2189 while ((desc_sts & DEV_DMA_BUFF_STS_MASK) >>
2190 DEV_DMA_BUFF_STS_SHIFT == DEV_DMA_BUFF_STS_DMADONE) {
2191
2192 hs_req = get_ep_head(hs_ep);
2193 if (!hs_req) {
2194 dev_warn(hsotg->dev, "%s: ISOC EP queue empty\n", __func__);
2195 return;
2196 }
2197 ureq = &hs_req->req;
2198
2199 /* Check completion status */
2200 if ((desc_sts & DEV_DMA_STS_MASK) >> DEV_DMA_STS_SHIFT ==
2201 DEV_DMA_STS_SUCC) {
2202 mask = hs_ep->dir_in ? DEV_DMA_ISOC_TX_NBYTES_MASK :
2203 DEV_DMA_ISOC_RX_NBYTES_MASK;
2204 ureq->actual = ureq->length - ((desc_sts & mask) >>
2205 DEV_DMA_ISOC_NBYTES_SHIFT);
2206
2207 /* Adjust actual len for ISOC Out if len is
2208 * not align of 4
2209 */
2210 if (!hs_ep->dir_in && ureq->length & 0x3)
2211 ureq->actual += 4 - (ureq->length & 0x3);
Minas Harutyunyanc8006f62019-03-12 13:27:46 +04002212
2213 /* Set actual frame number for completed transfers */
2214 ureq->frame_number =
2215 (desc_sts & DEV_DMA_ISOC_FRNUM_MASK) >>
2216 DEV_DMA_ISOC_FRNUM_SHIFT;
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002217 }
2218
2219 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
2220
2221 hs_ep->compl_desc++;
Minas Harutyunyan54f37f52019-03-18 14:24:30 +04002222 if (hs_ep->compl_desc > (MAX_DMA_DESC_NUM_HS_ISOC - 1))
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002223 hs_ep->compl_desc = 0;
2224 desc_sts = hs_ep->desc_list[hs_ep->compl_desc].status;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002225 }
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002226}
2227
2228/*
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002229 * dwc2_gadget_handle_isoc_bna - handle BNA interrupt for ISOC.
2230 * @hs_ep: The isochronous endpoint.
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002231 *
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002232 * If EP ISOC OUT then need to flush RX FIFO to remove source of BNA
2233 * interrupt. Reset target frame and next_desc to allow to start
2234 * ISOC's on NAK interrupt for IN direction or on OUTTKNEPDIS
2235 * interrupt for OUT direction.
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002236 */
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002237static void dwc2_gadget_handle_isoc_bna(struct dwc2_hsotg_ep *hs_ep)
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002238{
2239 struct dwc2_hsotg *hsotg = hs_ep->parent;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002240
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002241 if (!hs_ep->dir_in)
2242 dwc2_flush_rx_fifo(hsotg);
2243 dwc2_hsotg_complete_request(hsotg, hs_ep, get_ep_head(hs_ep), 0);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002244
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002245 hs_ep->target_frame = TARGET_FRAME_INITIAL;
2246 hs_ep->next_desc = 0;
2247 hs_ep->compl_desc = 0;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002248}
2249
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002250/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002251 * dwc2_hsotg_rx_data - receive data from the FIFO for an endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002252 * @hsotg: The device state.
2253 * @ep_idx: The endpoint index for the data
2254 * @size: The size of data in the fifo, in bytes
2255 *
2256 * The FIFO status shows there is data to read from the FIFO for a given
2257 * endpoint, so sort out whether we need to read the data into a request
2258 * that has been made for that endpoint.
2259 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002260static void dwc2_hsotg_rx_data(struct dwc2_hsotg *hsotg, int ep_idx, int size)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002261{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002262 struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[ep_idx];
2263 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002264 int to_read;
2265 int max_req;
2266 int read_ptr;
2267
2268 if (!hs_req) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002269 u32 epctl = dwc2_readl(hsotg, DOEPCTL(ep_idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002270 int ptr;
2271
Robert Baldyga6b448af42014-12-16 11:51:44 +01002272 dev_dbg(hsotg->dev,
John Youn9da51972017-01-17 20:30:27 -08002273 "%s: FIFO %d bytes on ep%d but no req (DXEPCTl=0x%08x)\n",
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002274 __func__, size, ep_idx, epctl);
2275
2276 /* dump the data from the FIFO, we've nothing we can do */
2277 for (ptr = 0; ptr < size; ptr += 4)
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002278 (void)dwc2_readl(hsotg, EPFIFO(ep_idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002279
2280 return;
2281 }
2282
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002283 to_read = size;
2284 read_ptr = hs_req->req.actual;
2285 max_req = hs_req->req.length - read_ptr;
2286
Ben Dooksa33e7132010-07-19 09:40:49 +01002287 dev_dbg(hsotg->dev, "%s: read %d/%d, done %d/%d\n",
2288 __func__, to_read, max_req, read_ptr, hs_req->req.length);
2289
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002290 if (to_read > max_req) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002291 /*
2292 * more data appeared than we where willing
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002293 * to deal with in this request.
2294 */
2295
2296 /* currently we don't deal this */
2297 WARN_ON_ONCE(1);
2298 }
2299
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002300 hs_ep->total_data += to_read;
2301 hs_req->req.actual += to_read;
2302 to_read = DIV_ROUND_UP(to_read, 4);
2303
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002304 /*
2305 * note, we might over-write the buffer end by 3 bytes depending on
2306 * alignment of the data.
2307 */
Gevorg Sahakyan342ccce2018-07-26 18:00:41 +04002308 dwc2_readl_rep(hsotg, EPFIFO(ep_idx),
2309 hs_req->req.buf + read_ptr, to_read);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002310}
2311
2312/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002313 * dwc2_hsotg_ep0_zlp - send/receive zero-length packet on control endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002314 * @hsotg: The device instance
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002315 * @dir_in: If IN zlp
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002316 *
2317 * Generate a zero-length IN packet request for terminating a SETUP
2318 * transaction.
2319 *
2320 * Note, since we don't write any data to the TxFIFO, then it is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002321 * currently believed that we do not need to wait for any space in
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002322 * the TxFIFO.
2323 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002324static void dwc2_hsotg_ep0_zlp(struct dwc2_hsotg *hsotg, bool dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002325{
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002326 /* eps_out[0] is used in both directions */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002327 hsotg->eps_out[0]->dir_in = dir_in;
2328 hsotg->ep0_state = dir_in ? DWC2_EP0_STATUS_IN : DWC2_EP0_STATUS_OUT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002329
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002330 dwc2_hsotg_program_zlp(hsotg, hsotg->eps_out[0]);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002331}
2332
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002333/*
2334 * dwc2_gadget_get_xfersize_ddma - get transferred bytes amount from desc
2335 * @hs_ep - The endpoint on which transfer went
2336 *
2337 * Iterate over endpoints descriptor chain and get info on bytes remained
2338 * in DMA descriptors after transfer has completed. Used for non isoc EPs.
2339 */
2340static unsigned int dwc2_gadget_get_xfersize_ddma(struct dwc2_hsotg_ep *hs_ep)
2341{
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +04002342 const struct usb_endpoint_descriptor *ep_desc = hs_ep->ep.desc;
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002343 struct dwc2_hsotg *hsotg = hs_ep->parent;
2344 unsigned int bytes_rem = 0;
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +04002345 unsigned int bytes_rem_correction = 0;
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002346 struct dwc2_dma_desc *desc = hs_ep->desc_list;
2347 int i;
2348 u32 status;
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +04002349 u32 mps = hs_ep->ep.maxpacket;
2350 int dir_in = hs_ep->dir_in;
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002351
2352 if (!desc)
2353 return -EINVAL;
2354
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +04002355 /* Interrupt OUT EP with mps not multiple of 4 */
2356 if (hs_ep->index)
2357 if (usb_endpoint_xfer_int(ep_desc) && !dir_in && (mps % 4))
2358 bytes_rem_correction = 4 - (mps % 4);
2359
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002360 for (i = 0; i < hs_ep->desc_count; ++i) {
2361 status = desc->status;
2362 bytes_rem += status & DEV_DMA_NBYTES_MASK;
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +04002363 bytes_rem -= bytes_rem_correction;
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002364
2365 if (status & DEV_DMA_STS_MASK)
2366 dev_err(hsotg->dev, "descriptor %d closed with %x\n",
2367 i, status & DEV_DMA_STS_MASK);
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +04002368
2369 if (status & DEV_DMA_L)
2370 break;
2371
Minas Harutyunyan5acb4b972019-02-22 15:49:19 +04002372 desc++;
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002373 }
2374
2375 return bytes_rem;
2376}
2377
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002378/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002379 * dwc2_hsotg_handle_outdone - handle receiving OutDone/SetupDone from RXFIFO
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002380 * @hsotg: The device instance
2381 * @epnum: The endpoint received from
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002382 *
2383 * The RXFIFO has delivered an OutDone event, which means that the data
2384 * transfer for an OUT endpoint has been completed, either by a short
2385 * packet or by the finish of a transfer.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002386 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002387static void dwc2_hsotg_handle_outdone(struct dwc2_hsotg *hsotg, int epnum)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002388{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002389 u32 epsize = dwc2_readl(hsotg, DOEPTSIZ(epnum));
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002390 struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[epnum];
2391 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002392 struct usb_request *req = &hs_req->req;
John Youn9da51972017-01-17 20:30:27 -08002393 unsigned int size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002394 int result = 0;
2395
2396 if (!hs_req) {
2397 dev_dbg(hsotg->dev, "%s: no request active\n", __func__);
2398 return;
2399 }
2400
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002401 if (epnum == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_OUT) {
2402 dev_dbg(hsotg->dev, "zlp packet received\n");
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002403 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
2404 dwc2_hsotg_enqueue_setup(hsotg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002405 return;
2406 }
2407
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002408 if (using_desc_dma(hsotg))
2409 size_left = dwc2_gadget_get_xfersize_ddma(hs_ep);
2410
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002411 if (using_dma(hsotg)) {
John Youn9da51972017-01-17 20:30:27 -08002412 unsigned int size_done;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002413
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002414 /*
2415 * Calculate the size of the transfer by checking how much
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002416 * is left in the endpoint size register and then working it
2417 * out from the amount we loaded for the transfer.
2418 *
2419 * We need to do this as DMA pointers are always 32bit aligned
2420 * so may overshoot/undershoot the transfer.
2421 */
2422
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002423 size_done = hs_ep->size_loaded - size_left;
2424 size_done += hs_ep->last_load;
2425
2426 req->actual = size_done;
2427 }
2428
Ben Dooksa33e7132010-07-19 09:40:49 +01002429 /* if there is more request to do, schedule new transfer */
2430 if (req->actual < req->length && size_left == 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002431 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true);
Ben Dooksa33e7132010-07-19 09:40:49 +01002432 return;
2433 }
2434
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002435 if (req->actual < req->length && req->short_not_ok) {
2436 dev_dbg(hsotg->dev, "%s: got %d/%d (short not ok) => error\n",
2437 __func__, req->actual, req->length);
2438
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002439 /*
2440 * todo - what should we return here? there's no one else
2441 * even bothering to check the status.
2442 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002443 }
2444
Vahram Aharonyanef750c72016-11-14 19:16:31 -08002445 /* DDMA IN status phase will start from StsPhseRcvd interrupt */
2446 if (!using_desc_dma(hsotg) && epnum == 0 &&
2447 hsotg->ep0_state == DWC2_EP0_DATA_OUT) {
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002448 /* Move to STATUS IN */
Minas Harutyunyanb4c53b42019-03-12 11:45:12 +04002449 if (!hsotg->delayed_status)
2450 dwc2_hsotg_ep0_zlp(hsotg, true);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002451 }
2452
Minas Harutyunyan4faf3b32019-04-29 15:23:43 +04002453 /* Set actual frame number for completed transfers */
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04002454 if (!using_desc_dma(hsotg) && hs_ep->isochronous) {
2455 req->frame_number = hs_ep->target_frame;
2456 dwc2_gadget_incr_frame_num(hs_ep);
2457 }
Minas Harutyunyan4faf3b32019-04-29 15:23:43 +04002458
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002459 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, result);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002460}
2461
2462/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002463 * dwc2_hsotg_handle_rx - RX FIFO has data
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002464 * @hsotg: The device instance
2465 *
2466 * The IRQ handler has detected that the RX FIFO has some data in it
2467 * that requires processing, so find out what is in there and do the
2468 * appropriate read.
2469 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002470 * The RXFIFO is a true FIFO, the packets coming out are still in packet
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002471 * chunks, so if you have x packets received on an endpoint you'll get x
2472 * FIFO events delivered, each with a packet's worth of data in it.
2473 *
2474 * When using DMA, we should not be processing events from the RXFIFO
2475 * as the actual data should be sent to the memory directly and we turn
2476 * on the completion interrupts to get notifications of transfer completion.
2477 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002478static void dwc2_hsotg_handle_rx(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002479{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002480 u32 grxstsr = dwc2_readl(hsotg, GRXSTSP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002481 u32 epnum, status, size;
2482
2483 WARN_ON(using_dma(hsotg));
2484
Dinh Nguyen47a16852014-04-14 14:13:34 -07002485 epnum = grxstsr & GRXSTS_EPNUM_MASK;
2486 status = grxstsr & GRXSTS_PKTSTS_MASK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002487
Dinh Nguyen47a16852014-04-14 14:13:34 -07002488 size = grxstsr & GRXSTS_BYTECNT_MASK;
2489 size >>= GRXSTS_BYTECNT_SHIFT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002490
Mian Yousaf Kaukabd7c747c2015-01-30 09:09:30 +01002491 dev_dbg(hsotg->dev, "%s: GRXSTSP=0x%08x (%d@%d)\n",
John Youn9da51972017-01-17 20:30:27 -08002492 __func__, grxstsr, size, epnum);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002493
Dinh Nguyen47a16852014-04-14 14:13:34 -07002494 switch ((status & GRXSTS_PKTSTS_MASK) >> GRXSTS_PKTSTS_SHIFT) {
2495 case GRXSTS_PKTSTS_GLOBALOUTNAK:
2496 dev_dbg(hsotg->dev, "GLOBALOUTNAK\n");
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002497 break;
2498
Dinh Nguyen47a16852014-04-14 14:13:34 -07002499 case GRXSTS_PKTSTS_OUTDONE:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002500 dev_dbg(hsotg->dev, "OutDone (Frame=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002501 dwc2_hsotg_read_frameno(hsotg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002502
2503 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002504 dwc2_hsotg_handle_outdone(hsotg, epnum);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002505 break;
2506
Dinh Nguyen47a16852014-04-14 14:13:34 -07002507 case GRXSTS_PKTSTS_SETUPDONE:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002508 dev_dbg(hsotg->dev,
2509 "SetupDone (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002510 dwc2_hsotg_read_frameno(hsotg),
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002511 dwc2_readl(hsotg, DOEPCTL(0)));
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002512 /*
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002513 * Call dwc2_hsotg_handle_outdone here if it was not called from
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002514 * GRXSTS_PKTSTS_OUTDONE. That is, if the core didn't
2515 * generate GRXSTS_PKTSTS_OUTDONE for setup packet.
2516 */
2517 if (hsotg->ep0_state == DWC2_EP0_SETUP)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002518 dwc2_hsotg_handle_outdone(hsotg, epnum);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002519 break;
2520
Dinh Nguyen47a16852014-04-14 14:13:34 -07002521 case GRXSTS_PKTSTS_OUTRX:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002522 dwc2_hsotg_rx_data(hsotg, epnum, size);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002523 break;
2524
Dinh Nguyen47a16852014-04-14 14:13:34 -07002525 case GRXSTS_PKTSTS_SETUPRX:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002526 dev_dbg(hsotg->dev,
2527 "SetupRX (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002528 dwc2_hsotg_read_frameno(hsotg),
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002529 dwc2_readl(hsotg, DOEPCTL(0)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002530
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002531 WARN_ON(hsotg->ep0_state != DWC2_EP0_SETUP);
2532
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002533 dwc2_hsotg_rx_data(hsotg, epnum, size);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002534 break;
2535
2536 default:
2537 dev_warn(hsotg->dev, "%s: unknown status %08x\n",
2538 __func__, grxstsr);
2539
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002540 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002541 break;
2542 }
2543}
2544
2545/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002546 * dwc2_hsotg_ep0_mps - turn max packet size into register setting
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002547 * @mps: The maximum packet size in bytes.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002548 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002549static u32 dwc2_hsotg_ep0_mps(unsigned int mps)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002550{
2551 switch (mps) {
2552 case 64:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002553 return D0EPCTL_MPS_64;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002554 case 32:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002555 return D0EPCTL_MPS_32;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002556 case 16:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002557 return D0EPCTL_MPS_16;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002558 case 8:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002559 return D0EPCTL_MPS_8;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002560 }
2561
2562 /* bad max packet size, warn and return invalid result */
2563 WARN_ON(1);
2564 return (u32)-1;
2565}
2566
2567/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002568 * dwc2_hsotg_set_ep_maxpacket - set endpoint's max-packet field
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002569 * @hsotg: The driver state.
2570 * @ep: The index number of the endpoint
2571 * @mps: The maximum packet size in bytes
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002572 * @mc: The multicount value
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04002573 * @dir_in: True if direction is in.
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002574 *
2575 * Configure the maximum packet size for the given endpoint, updating
2576 * the hardware control registers to reflect this.
2577 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002578static void dwc2_hsotg_set_ep_maxpacket(struct dwc2_hsotg *hsotg,
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002579 unsigned int ep, unsigned int mps,
2580 unsigned int mc, unsigned int dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002581{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002582 struct dwc2_hsotg_ep *hs_ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002583 u32 reg;
2584
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002585 hs_ep = index_to_ep(hsotg, ep, dir_in);
2586 if (!hs_ep)
2587 return;
2588
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002589 if (ep == 0) {
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002590 u32 mps_bytes = mps;
2591
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002592 /* EP0 is a special case */
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002593 mps = dwc2_hsotg_ep0_mps(mps_bytes);
2594 if (mps > 3)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002595 goto bad_mps;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002596 hs_ep->ep.maxpacket = mps_bytes;
Robert Baldyga4fca54a2013-10-09 09:00:02 +02002597 hs_ep->mc = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002598 } else {
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002599 if (mps > 1024)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002600 goto bad_mps;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002601 hs_ep->mc = mc;
2602 if (mc > 3)
Robert Baldyga4fca54a2013-10-09 09:00:02 +02002603 goto bad_mps;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002604 hs_ep->ep.maxpacket = mps;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002605 }
2606
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002607 if (dir_in) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002608 reg = dwc2_readl(hsotg, DIEPCTL(ep));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002609 reg &= ~DXEPCTL_MPS_MASK;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002610 reg |= mps;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002611 dwc2_writel(hsotg, reg, DIEPCTL(ep));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002612 } else {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002613 reg = dwc2_readl(hsotg, DOEPCTL(ep));
Dinh Nguyen47a16852014-04-14 14:13:34 -07002614 reg &= ~DXEPCTL_MPS_MASK;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002615 reg |= mps;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002616 dwc2_writel(hsotg, reg, DOEPCTL(ep));
Anton Tikhomirov659ad602012-03-06 14:07:29 +09002617 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002618
2619 return;
2620
2621bad_mps:
2622 dev_err(hsotg->dev, "ep%d: bad mps of %d\n", ep, mps);
2623}
2624
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002625/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002626 * dwc2_hsotg_txfifo_flush - flush Tx FIFO
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002627 * @hsotg: The driver state
2628 * @idx: The index for the endpoint (0..15)
2629 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002630static void dwc2_hsotg_txfifo_flush(struct dwc2_hsotg *hsotg, unsigned int idx)
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002631{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002632 dwc2_writel(hsotg, GRSTCTL_TXFNUM(idx) | GRSTCTL_TXFFLSH,
2633 GRSTCTL);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002634
2635 /* wait until the fifo is flushed */
Sevak Arakelyan79d6b8c2018-01-19 14:39:31 +04002636 if (dwc2_hsotg_wait_bit_clear(hsotg, GRSTCTL, GRSTCTL_TXFFLSH, 100))
2637 dev_warn(hsotg->dev, "%s: timeout flushing fifo GRSTCTL_TXFFLSH\n",
2638 __func__);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002639}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002640
2641/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002642 * dwc2_hsotg_trytx - check to see if anything needs transmitting
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002643 * @hsotg: The driver state
2644 * @hs_ep: The driver endpoint to check.
2645 *
2646 * Check to see if there is a request that has data to send, and if so
2647 * make an attempt to write data into the FIFO.
2648 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002649static int dwc2_hsotg_trytx(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08002650 struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002651{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002652 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002653
Robert Baldygaafcf4162013-09-19 11:50:19 +02002654 if (!hs_ep->dir_in || !hs_req) {
2655 /**
2656 * if request is not enqueued, we disable interrupts
2657 * for endpoints, excepting ep0
2658 */
2659 if (hs_ep->index != 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002660 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index,
John Youn9da51972017-01-17 20:30:27 -08002661 hs_ep->dir_in, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002662 return 0;
Robert Baldygaafcf4162013-09-19 11:50:19 +02002663 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002664
2665 if (hs_req->req.actual < hs_req->req.length) {
2666 dev_dbg(hsotg->dev, "trying to write more for ep%d\n",
2667 hs_ep->index);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002668 return dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002669 }
2670
2671 return 0;
2672}
2673
2674/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002675 * dwc2_hsotg_complete_in - complete IN transfer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002676 * @hsotg: The device state.
2677 * @hs_ep: The endpoint that has just completed.
2678 *
2679 * An IN transfer has been completed, update the transfer's state and then
2680 * call the relevant completion routines.
2681 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002682static void dwc2_hsotg_complete_in(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08002683 struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002684{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002685 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002686 u32 epsize = dwc2_readl(hsotg, DIEPTSIZ(hs_ep->index));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002687 int size_left, size_done;
2688
2689 if (!hs_req) {
2690 dev_dbg(hsotg->dev, "XferCompl but no req\n");
2691 return;
2692 }
2693
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02002694 /* Finish ZLP handling for IN EP0 transactions */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002695 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_IN) {
2696 dev_dbg(hsotg->dev, "zlp packet sent\n");
Razmik Karapetyanc3b22fe2016-11-16 15:33:57 -08002697
2698 /*
2699 * While send zlp for DWC2_EP0_STATUS_IN EP direction was
2700 * changed to IN. Change back to complete OUT transfer request
2701 */
2702 hs_ep->dir_in = 0;
2703
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002704 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01002705 if (hsotg->test_mode) {
2706 int ret;
2707
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002708 ret = dwc2_hsotg_set_test_mode(hsotg, hsotg->test_mode);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01002709 if (ret < 0) {
2710 dev_dbg(hsotg->dev, "Invalid Test #%d\n",
John Youn9da51972017-01-17 20:30:27 -08002711 hsotg->test_mode);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002712 dwc2_hsotg_stall_ep0(hsotg);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01002713 return;
2714 }
2715 }
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002716 dwc2_hsotg_enqueue_setup(hsotg);
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02002717 return;
2718 }
2719
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002720 /*
2721 * Calculate the size of the transfer by checking how much is left
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002722 * in the endpoint size register and then working it out from
2723 * the amount we loaded for the transfer.
2724 *
2725 * We do this even for DMA, as the transfer may have incremented
2726 * past the end of the buffer (DMA transfers are always 32bit
2727 * aligned).
2728 */
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002729 if (using_desc_dma(hsotg)) {
2730 size_left = dwc2_gadget_get_xfersize_ddma(hs_ep);
2731 if (size_left < 0)
2732 dev_err(hsotg->dev, "error parsing DDMA results %d\n",
2733 size_left);
2734 } else {
2735 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
2736 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002737
2738 size_done = hs_ep->size_loaded - size_left;
2739 size_done += hs_ep->last_load;
2740
2741 if (hs_req->req.actual != size_done)
2742 dev_dbg(hsotg->dev, "%s: adjusting size done %d => %d\n",
2743 __func__, hs_req->req.actual, size_done);
2744
2745 hs_req->req.actual = size_done;
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02002746 dev_dbg(hsotg->dev, "req->length:%d req->actual:%d req->zero:%d\n",
2747 hs_req->req.length, hs_req->req.actual, hs_req->req.zero);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002748
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002749 if (!size_left && hs_req->req.actual < hs_req->req.length) {
2750 dev_dbg(hsotg->dev, "%s trying more for req...\n", __func__);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002751 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002752 return;
2753 }
2754
Minas Harutyunyand53dc382021-07-20 05:41:24 -07002755 /* Zlp for all endpoints in non DDMA, for ep0 only in DATA IN stage */
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01002756 if (hs_ep->send_zlp) {
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01002757 hs_ep->send_zlp = 0;
Minas Harutyunyand53dc382021-07-20 05:41:24 -07002758 if (!using_desc_dma(hsotg)) {
2759 dwc2_hsotg_program_zlp(hsotg, hs_ep);
2760 /* transfer will be completed on next complete interrupt */
2761 return;
2762 }
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01002763 }
2764
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002765 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_DATA_IN) {
2766 /* Move to STATUS OUT */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002767 dwc2_hsotg_ep0_zlp(hsotg, false);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002768 return;
2769 }
2770
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04002771 /* Set actual frame number for completed transfers */
2772 if (!using_desc_dma(hsotg) && hs_ep->isochronous) {
2773 hs_req->req.frame_number = hs_ep->target_frame;
2774 dwc2_gadget_incr_frame_num(hs_ep);
2775 }
2776
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002777 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002778}
2779
2780/**
Vardan Mikayelyan32601582016-05-25 18:07:10 -07002781 * dwc2_gadget_read_ep_interrupts - reads interrupts for given ep
2782 * @hsotg: The device state.
2783 * @idx: Index of ep.
2784 * @dir_in: Endpoint direction 1-in 0-out.
2785 *
2786 * Reads for endpoint with given index and direction, by masking
2787 * epint_reg with coresponding mask.
2788 */
2789static u32 dwc2_gadget_read_ep_interrupts(struct dwc2_hsotg *hsotg,
2790 unsigned int idx, int dir_in)
2791{
2792 u32 epmsk_reg = dir_in ? DIEPMSK : DOEPMSK;
2793 u32 epint_reg = dir_in ? DIEPINT(idx) : DOEPINT(idx);
2794 u32 ints;
2795 u32 mask;
2796 u32 diepempmsk;
2797
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002798 mask = dwc2_readl(hsotg, epmsk_reg);
2799 diepempmsk = dwc2_readl(hsotg, DIEPEMPMSK);
Vardan Mikayelyan32601582016-05-25 18:07:10 -07002800 mask |= ((diepempmsk >> idx) & 0x1) ? DIEPMSK_TXFIFOEMPTY : 0;
2801 mask |= DXEPINT_SETUP_RCVD;
2802
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002803 ints = dwc2_readl(hsotg, epint_reg);
Vardan Mikayelyan32601582016-05-25 18:07:10 -07002804 ints &= mask;
2805 return ints;
2806}
2807
2808/**
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002809 * dwc2_gadget_handle_ep_disabled - handle DXEPINT_EPDISBLD
2810 * @hs_ep: The endpoint on which interrupt is asserted.
2811 *
2812 * This interrupt indicates that the endpoint has been disabled per the
2813 * application's request.
2814 *
2815 * For IN endpoints flushes txfifo, in case of BULK clears DCTL_CGNPINNAK,
2816 * in case of ISOC completes current request.
2817 *
2818 * For ISOC-OUT endpoints completes expired requests. If there is remaining
2819 * request starts it.
2820 */
2821static void dwc2_gadget_handle_ep_disabled(struct dwc2_hsotg_ep *hs_ep)
2822{
2823 struct dwc2_hsotg *hsotg = hs_ep->parent;
2824 struct dwc2_hsotg_req *hs_req;
2825 unsigned char idx = hs_ep->index;
2826 int dir_in = hs_ep->dir_in;
2827 u32 epctl_reg = dir_in ? DIEPCTL(idx) : DOEPCTL(idx);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002828 int dctl = dwc2_readl(hsotg, DCTL);
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002829
2830 dev_dbg(hsotg->dev, "%s: EPDisbld\n", __func__);
2831
2832 if (dir_in) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002833 int epctl = dwc2_readl(hsotg, epctl_reg);
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002834
2835 dwc2_hsotg_txfifo_flush(hsotg, hs_ep->fifo_index);
2836
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002837 if ((epctl & DXEPCTL_STALL) && (epctl & DXEPCTL_EPTYPE_BULK)) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002838 int dctl = dwc2_readl(hsotg, DCTL);
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002839
2840 dctl |= DCTL_CGNPINNAK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002841 dwc2_writel(hsotg, dctl, DCTL);
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002842 }
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04002843 } else {
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002844
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04002845 if (dctl & DCTL_GOUTNAKSTS) {
2846 dctl |= DCTL_CGOUTNAK;
2847 dwc2_writel(hsotg, dctl, DCTL);
2848 }
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002849 }
2850
2851 if (!hs_ep->isochronous)
2852 return;
2853
2854 if (list_empty(&hs_ep->queue)) {
2855 dev_dbg(hsotg->dev, "%s: complete_ep 0x%p, ep->queue empty!\n",
2856 __func__, hs_ep);
2857 return;
2858 }
2859
2860 do {
2861 hs_req = get_ep_head(hs_ep);
Minas Harutyunyan7ad4a0b2021-11-04 11:36:01 +04002862 if (hs_req) {
2863 hs_req->req.frame_number = hs_ep->target_frame;
2864 hs_req->req.actual = 0;
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002865 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req,
2866 -ENODATA);
Minas Harutyunyan7ad4a0b2021-11-04 11:36:01 +04002867 }
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002868 dwc2_gadget_incr_frame_num(hs_ep);
Artur Petrosyanc7c24e72018-05-05 09:46:26 -04002869 /* Update current frame number value. */
2870 hsotg->frame_number = dwc2_hsotg_read_frameno(hsotg);
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002871 } while (dwc2_gadget_target_frame_elapsed(hs_ep));
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002872}
2873
2874/**
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002875 * dwc2_gadget_handle_out_token_ep_disabled - handle DXEPINT_OUTTKNEPDIS
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04002876 * @ep: The endpoint on which interrupt is asserted.
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002877 *
2878 * This is starting point for ISOC-OUT transfer, synchronization done with
2879 * first out token received from host while corresponding EP is disabled.
2880 *
2881 * Device does not know initial frame in which out token will come. For this
2882 * HW generates OUTTKNEPDIS - out token is received while EP is disabled. Upon
2883 * getting this interrupt SW starts calculation for next transfer frame.
2884 */
2885static void dwc2_gadget_handle_out_token_ep_disabled(struct dwc2_hsotg_ep *ep)
2886{
2887 struct dwc2_hsotg *hsotg = ep->parent;
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04002888 struct dwc2_hsotg_req *hs_req;
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002889 int dir_in = ep->dir_in;
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002890
2891 if (dir_in || !ep->isochronous)
2892 return;
2893
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002894 if (using_desc_dma(hsotg)) {
2895 if (ep->target_frame == TARGET_FRAME_INITIAL) {
2896 /* Start first ISO Out */
Minas Harutyunyan4d4f1e72018-07-27 14:48:45 +04002897 ep->target_frame = hsotg->frame_number;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002898 dwc2_gadget_start_isoc_ddma(ep);
2899 }
2900 return;
2901 }
2902
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04002903 if (ep->target_frame == TARGET_FRAME_INITIAL) {
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002904 u32 ctrl;
2905
Minas Harutyunyan4d4f1e72018-07-27 14:48:45 +04002906 ep->target_frame = hsotg->frame_number;
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04002907 if (ep->interval > 1) {
2908 ctrl = dwc2_readl(hsotg, DOEPCTL(ep->index));
2909 if (ep->target_frame & 0x1)
2910 ctrl |= DXEPCTL_SETODDFR;
2911 else
2912 ctrl |= DXEPCTL_SETEVENFR;
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002913
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04002914 dwc2_writel(hsotg, ctrl, DOEPCTL(ep->index));
2915 }
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002916 }
2917
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04002918 while (dwc2_gadget_target_frame_elapsed(ep)) {
2919 hs_req = get_ep_head(ep);
Minas Harutyunyan7ad4a0b2021-11-04 11:36:01 +04002920 if (hs_req) {
2921 hs_req->req.frame_number = ep->target_frame;
2922 hs_req->req.actual = 0;
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04002923 dwc2_hsotg_complete_request(hsotg, ep, hs_req, -ENODATA);
Minas Harutyunyan7ad4a0b2021-11-04 11:36:01 +04002924 }
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04002925
2926 dwc2_gadget_incr_frame_num(ep);
2927 /* Update current frame number value. */
2928 hsotg->frame_number = dwc2_hsotg_read_frameno(hsotg);
2929 }
2930
2931 if (!ep->req)
2932 dwc2_gadget_start_next_request(ep);
2933
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002934}
2935
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04002936static void dwc2_hsotg_ep_stop_xfr(struct dwc2_hsotg *hsotg,
2937 struct dwc2_hsotg_ep *hs_ep);
2938
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002939/**
John Youn38beaec2017-01-17 20:31:13 -08002940 * dwc2_gadget_handle_nak - handle NAK interrupt
2941 * @hs_ep: The endpoint on which interrupt is asserted.
2942 *
2943 * This is starting point for ISOC-IN transfer, synchronization done with
2944 * first IN token received from host while corresponding EP is disabled.
2945 *
2946 * Device does not know when first one token will arrive from host. On first
2947 * token arrival HW generates 2 interrupts: 'in token received while FIFO empty'
2948 * and 'NAK'. NAK interrupt for ISOC-IN means that token has arrived and ZLP was
2949 * sent in response to that as there was no data in FIFO. SW is basing on this
2950 * interrupt to obtain frame in which token has come and then based on the
2951 * interval calculates next frame for transfer.
2952 */
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002953static void dwc2_gadget_handle_nak(struct dwc2_hsotg_ep *hs_ep)
2954{
2955 struct dwc2_hsotg *hsotg = hs_ep->parent;
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04002956 struct dwc2_hsotg_req *hs_req;
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002957 int dir_in = hs_ep->dir_in;
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04002958 u32 ctrl;
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002959
2960 if (!dir_in || !hs_ep->isochronous)
2961 return;
2962
2963 if (hs_ep->target_frame == TARGET_FRAME_INITIAL) {
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002964
2965 if (using_desc_dma(hsotg)) {
Minas Harutyunyan4d4f1e72018-07-27 14:48:45 +04002966 hs_ep->target_frame = hsotg->frame_number;
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002967 dwc2_gadget_incr_frame_num(hs_ep);
Grigor Tovmasyan48dac4e2018-08-29 21:00:33 +04002968
2969 /* In service interval mode target_frame must
2970 * be set to last (u)frame of the service interval.
2971 */
2972 if (hsotg->params.service_interval) {
2973 /* Set target_frame to the first (u)frame of
2974 * the service interval
2975 */
2976 hs_ep->target_frame &= ~hs_ep->interval + 1;
2977
2978 /* Set target_frame to the last (u)frame of
2979 * the service interval
2980 */
2981 dwc2_gadget_incr_frame_num(hs_ep);
2982 dwc2_gadget_dec_frame_num_by_one(hs_ep);
2983 }
2984
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002985 dwc2_gadget_start_isoc_ddma(hs_ep);
2986 return;
2987 }
2988
Minas Harutyunyan4d4f1e72018-07-27 14:48:45 +04002989 hs_ep->target_frame = hsotg->frame_number;
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002990 if (hs_ep->interval > 1) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002991 u32 ctrl = dwc2_readl(hsotg,
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002992 DIEPCTL(hs_ep->index));
2993 if (hs_ep->target_frame & 0x1)
2994 ctrl |= DXEPCTL_SETODDFR;
2995 else
2996 ctrl |= DXEPCTL_SETEVENFR;
2997
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002998 dwc2_writel(hsotg, ctrl, DIEPCTL(hs_ep->index));
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002999 }
Vardan Mikayelyan53219222016-05-25 18:07:14 -07003000 }
3001
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04003002 if (using_desc_dma(hsotg))
3003 return;
3004
3005 ctrl = dwc2_readl(hsotg, DIEPCTL(hs_ep->index));
3006 if (ctrl & DXEPCTL_EPENA)
3007 dwc2_hsotg_ep_stop_xfr(hsotg, hs_ep);
3008 else
3009 dwc2_hsotg_txfifo_flush(hsotg, hs_ep->fifo_index);
3010
3011 while (dwc2_gadget_target_frame_elapsed(hs_ep)) {
3012 hs_req = get_ep_head(hs_ep);
Minas Harutyunyan7ad4a0b2021-11-04 11:36:01 +04003013 if (hs_req) {
3014 hs_req->req.frame_number = hs_ep->target_frame;
3015 hs_req->req.actual = 0;
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04003016 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, -ENODATA);
Minas Harutyunyan7ad4a0b2021-11-04 11:36:01 +04003017 }
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04003018
Minas Harutyunyan729cac62018-05-03 17:24:28 +04003019 dwc2_gadget_incr_frame_num(hs_ep);
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04003020 /* Update current frame number value. */
3021 hsotg->frame_number = dwc2_hsotg_read_frameno(hsotg);
3022 }
3023
3024 if (!hs_ep->req)
3025 dwc2_gadget_start_next_request(hs_ep);
Vardan Mikayelyan53219222016-05-25 18:07:14 -07003026}
3027
3028/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003029 * dwc2_hsotg_epint - handle an in/out endpoint interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003030 * @hsotg: The driver state
3031 * @idx: The index for the endpoint (0..15)
3032 * @dir_in: Set if this is an IN endpoint
3033 *
3034 * Process and clear any interrupt pending for an individual endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003035 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003036static void dwc2_hsotg_epint(struct dwc2_hsotg *hsotg, unsigned int idx,
John Youn9da51972017-01-17 20:30:27 -08003037 int dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003038{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003039 struct dwc2_hsotg_ep *hs_ep = index_to_ep(hsotg, idx, dir_in);
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02003040 u32 epint_reg = dir_in ? DIEPINT(idx) : DOEPINT(idx);
3041 u32 epctl_reg = dir_in ? DIEPCTL(idx) : DOEPCTL(idx);
3042 u32 epsiz_reg = dir_in ? DIEPTSIZ(idx) : DOEPTSIZ(idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003043 u32 ints;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003044
Vardan Mikayelyan32601582016-05-25 18:07:10 -07003045 ints = dwc2_gadget_read_ep_interrupts(hsotg, idx, dir_in);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003046
Anton Tikhomirova3395f02011-04-21 17:06:39 +09003047 /* Clear endpoint interrupts */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003048 dwc2_writel(hsotg, ints, epint_reg);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09003049
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003050 if (!hs_ep) {
3051 dev_err(hsotg->dev, "%s:Interrupt for unconfigured ep%d(%s)\n",
John Youn9da51972017-01-17 20:30:27 -08003052 __func__, idx, dir_in ? "in" : "out");
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003053 return;
3054 }
3055
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003056 dev_dbg(hsotg->dev, "%s: ep%d(%s) DxEPINT=0x%08x\n",
3057 __func__, idx, dir_in ? "in" : "out", ints);
3058
Mian Yousaf Kaukabb787d752015-01-09 13:38:43 +01003059 /* Don't process XferCompl interrupt if it is a setup packet */
3060 if (idx == 0 && (ints & (DXEPINT_SETUP | DXEPINT_SETUP_RCVD)))
3061 ints &= ~DXEPINT_XFERCOMPL;
3062
Vahram Aharonyanf0afdb42016-11-14 19:16:48 -08003063 /*
3064 * Don't process XferCompl interrupt in DDMA if EP0 is still in SETUP
3065 * stage and xfercomplete was generated without SETUP phase done
3066 * interrupt. SW should parse received setup packet only after host's
3067 * exit from setup phase of control transfer.
3068 */
3069 if (using_desc_dma(hsotg) && idx == 0 && !hs_ep->dir_in &&
3070 hsotg->ep0_state == DWC2_EP0_SETUP && !(ints & DXEPINT_SETUP))
3071 ints &= ~DXEPINT_XFERCOMPL;
3072
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003073 if (ints & DXEPINT_XFERCOMPL) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003074 dev_dbg(hsotg->dev,
Dinh Nguyen47a16852014-04-14 14:13:34 -07003075 "%s: XferCompl: DxEPCTL=0x%08x, DXEPTSIZ=%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003076 __func__, dwc2_readl(hsotg, epctl_reg),
3077 dwc2_readl(hsotg, epsiz_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003078
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08003079 /* In DDMA handle isochronous requests separately */
3080 if (using_desc_dma(hsotg) && hs_ep->isochronous) {
Minas Harutyunyandbe25182021-09-11 22:58:30 +04003081 dwc2_gadget_complete_isoc_request_ddma(hs_ep);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08003082 } else if (dir_in) {
3083 /*
3084 * We get OutDone from the FIFO, so we only
3085 * need to look at completing IN requests here
3086 * if operating slave mode
3087 */
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04003088 if (!hs_ep->isochronous || !(ints & DXEPINT_NAKINTRPT))
3089 dwc2_hsotg_complete_in(hsotg, hs_ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003090
Ben Dooksc9a64ea2010-07-19 09:40:46 +01003091 if (idx == 0 && !hs_ep->req)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003092 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003093 } else if (using_dma(hsotg)) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003094 /*
3095 * We're using DMA, we need to fire an OutDone here
3096 * as we ignore the RXFIFO.
3097 */
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04003098 if (!hs_ep->isochronous || !(ints & DXEPINT_OUTTKNEPDIS))
3099 dwc2_hsotg_handle_outdone(hsotg, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003100 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003101 }
3102
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07003103 if (ints & DXEPINT_EPDISBLD)
3104 dwc2_gadget_handle_ep_disabled(hs_ep);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09003105
Vardan Mikayelyan53219222016-05-25 18:07:14 -07003106 if (ints & DXEPINT_OUTTKNEPDIS)
3107 dwc2_gadget_handle_out_token_ep_disabled(hs_ep);
3108
3109 if (ints & DXEPINT_NAKINTRPT)
3110 dwc2_gadget_handle_nak(hs_ep);
3111
Dinh Nguyen47a16852014-04-14 14:13:34 -07003112 if (ints & DXEPINT_AHBERR)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003113 dev_dbg(hsotg->dev, "%s: AHBErr\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003114
Dinh Nguyen47a16852014-04-14 14:13:34 -07003115 if (ints & DXEPINT_SETUP) { /* Setup or Timeout */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003116 dev_dbg(hsotg->dev, "%s: Setup/Timeout\n", __func__);
3117
3118 if (using_dma(hsotg) && idx == 0) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003119 /*
3120 * this is the notification we've received a
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003121 * setup packet. In non-DMA mode we'd get this
3122 * from the RXFIFO, instead we need to process
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003123 * the setup here.
3124 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003125
3126 if (dir_in)
3127 WARN_ON_ONCE(1);
3128 else
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003129 dwc2_hsotg_handle_outdone(hsotg, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003130 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003131 }
3132
Vahram Aharonyanef750c72016-11-14 19:16:31 -08003133 if (ints & DXEPINT_STSPHSERCVD) {
Vahram Aharonyan9d9a6b02016-11-14 19:16:29 -08003134 dev_dbg(hsotg->dev, "%s: StsPhseRcvd\n", __func__);
3135
Minas Harutyunyan9e95a662018-01-16 16:03:58 +04003136 /* Safety check EP0 state when STSPHSERCVD asserted */
3137 if (hsotg->ep0_state == DWC2_EP0_DATA_OUT) {
3138 /* Move to STATUS IN for DDMA */
Minas Harutyunyanb4c53b42019-03-12 11:45:12 +04003139 if (using_desc_dma(hsotg)) {
3140 if (!hsotg->delayed_status)
3141 dwc2_hsotg_ep0_zlp(hsotg, true);
3142 else
3143 /* In case of 3 stage Control Write with delayed
3144 * status, when Status IN transfer started
3145 * before STSPHSERCVD asserted, NAKSTS bit not
3146 * cleared by CNAK in dwc2_hsotg_start_req()
3147 * function. Clear now NAKSTS to allow complete
3148 * transfer.
3149 */
3150 dwc2_set_bit(hsotg, DIEPCTL(0),
3151 DXEPCTL_CNAK);
3152 }
Minas Harutyunyan9e95a662018-01-16 16:03:58 +04003153 }
3154
Vahram Aharonyanef750c72016-11-14 19:16:31 -08003155 }
3156
Dinh Nguyen47a16852014-04-14 14:13:34 -07003157 if (ints & DXEPINT_BACK2BACKSETUP)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003158 dev_dbg(hsotg->dev, "%s: B2BSetup/INEPNakEff\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003159
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08003160 if (ints & DXEPINT_BNAINTR) {
3161 dev_dbg(hsotg->dev, "%s: BNA interrupt\n", __func__);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08003162 if (hs_ep->isochronous)
Minas Harutyunyan729cac62018-05-03 17:24:28 +04003163 dwc2_gadget_handle_isoc_bna(hs_ep);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08003164 }
3165
Robert Baldyga1479e842013-10-09 08:41:57 +02003166 if (dir_in && !hs_ep->isochronous) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003167 /* not sure if this is important, but we'll clear it anyway */
Vardan Mikayelyan26ddef52016-05-25 18:07:00 -07003168 if (ints & DXEPINT_INTKNTXFEMP) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003169 dev_dbg(hsotg->dev, "%s: ep%d: INTknTXFEmpMsk\n",
3170 __func__, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003171 }
3172
3173 /* this probably means something bad is happening */
Vardan Mikayelyan26ddef52016-05-25 18:07:00 -07003174 if (ints & DXEPINT_INTKNEPMIS) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003175 dev_warn(hsotg->dev, "%s: ep%d: INTknEP\n",
3176 __func__, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003177 }
Ben Dooks10aebc72010-07-19 09:40:44 +01003178
3179 /* FIFO has space or is empty (see GAHBCFG) */
3180 if (hsotg->dedicated_fifos &&
Vardan Mikayelyan26ddef52016-05-25 18:07:00 -07003181 ints & DXEPINT_TXFEMP) {
Ben Dooks10aebc72010-07-19 09:40:44 +01003182 dev_dbg(hsotg->dev, "%s: ep%d: TxFIFOEmpty\n",
3183 __func__, idx);
Anton Tikhomirov70fa0302012-03-06 14:08:29 +09003184 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003185 dwc2_hsotg_trytx(hsotg, hs_ep);
Ben Dooks10aebc72010-07-19 09:40:44 +01003186 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003187 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003188}
3189
3190/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003191 * dwc2_hsotg_irq_enumdone - Handle EnumDone interrupt (enumeration done)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003192 * @hsotg: The device state.
3193 *
3194 * Handle updating the device settings after the enumeration phase has
3195 * been completed.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003196 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003197static void dwc2_hsotg_irq_enumdone(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003198{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003199 u32 dsts = dwc2_readl(hsotg, DSTS);
Jingoo Han9b2667f2014-08-20 12:04:09 +09003200 int ep0_mps = 0, ep_mps = 8;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003201
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003202 /*
3203 * This should signal the finish of the enumeration phase
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003204 * of the USB handshaking, so we should now know what rate
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003205 * we connected at.
3206 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003207
3208 dev_dbg(hsotg->dev, "EnumDone (DSTS=0x%08x)\n", dsts);
3209
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003210 /*
3211 * note, since we're limited by the size of transfer on EP0, and
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003212 * it seems IN transfers must be a even number of packets we do
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003213 * not advertise a 64byte MPS on EP0.
3214 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003215
3216 /* catch both EnumSpd_FS and EnumSpd_FS48 */
Marek Vasut6d76c922015-12-18 03:26:17 +01003217 switch ((dsts & DSTS_ENUMSPD_MASK) >> DSTS_ENUMSPD_SHIFT) {
Dinh Nguyen47a16852014-04-14 14:13:34 -07003218 case DSTS_ENUMSPD_FS:
3219 case DSTS_ENUMSPD_FS48:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003220 hsotg->gadget.speed = USB_SPEED_FULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003221 ep0_mps = EP0_MPS_LIMIT;
Robert Baldyga295538f2013-12-06 13:03:44 +01003222 ep_mps = 1023;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003223 break;
3224
Dinh Nguyen47a16852014-04-14 14:13:34 -07003225 case DSTS_ENUMSPD_HS:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003226 hsotg->gadget.speed = USB_SPEED_HIGH;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003227 ep0_mps = EP0_MPS_LIMIT;
Robert Baldyga295538f2013-12-06 13:03:44 +01003228 ep_mps = 1024;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003229 break;
3230
Dinh Nguyen47a16852014-04-14 14:13:34 -07003231 case DSTS_ENUMSPD_LS:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003232 hsotg->gadget.speed = USB_SPEED_LOW;
Vardan Mikayelyan552d9402016-11-14 19:17:00 -08003233 ep0_mps = 8;
3234 ep_mps = 8;
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003235 /*
3236 * note, we don't actually support LS in this driver at the
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003237 * moment, and the documentation seems to imply that it isn't
3238 * supported by the PHYs on some of the devices.
3239 */
3240 break;
3241 }
Michal Nazarewicze538dfd2011-08-30 17:11:19 +02003242 dev_info(hsotg->dev, "new device is %s\n",
3243 usb_speed_string(hsotg->gadget.speed));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003244
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003245 /*
3246 * we should now know the maximum packet size for an
3247 * endpoint, so set the endpoints to a default value.
3248 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003249
3250 if (ep0_mps) {
3251 int i;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003252 /* Initialize ep0 for both in and out directions */
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08003253 dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 0, 1);
3254 dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 0, 0);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003255 for (i = 1; i < hsotg->num_of_eps; i++) {
3256 if (hsotg->eps_in[i])
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08003257 dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps,
3258 0, 1);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003259 if (hsotg->eps_out[i])
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08003260 dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps,
3261 0, 0);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003262 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003263 }
3264
3265 /* ensure after enumeration our EP0 is active */
3266
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003267 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003268
3269 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003270 dwc2_readl(hsotg, DIEPCTL0),
3271 dwc2_readl(hsotg, DOEPCTL0));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003272}
3273
3274/**
3275 * kill_all_requests - remove all requests from the endpoint's queue
3276 * @hsotg: The device state.
3277 * @ep: The endpoint the requests may be on.
3278 * @result: The result code to use.
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003279 *
3280 * Go through the requests on the given endpoint and mark them
3281 * completed with the given result code.
3282 */
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003283static void kill_all_requests(struct dwc2_hsotg *hsotg,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003284 struct dwc2_hsotg_ep *ep,
Robert Baldyga6b448af42014-12-16 11:51:44 +01003285 int result)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003286{
John Youn9da51972017-01-17 20:30:27 -08003287 unsigned int size;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003288
Robert Baldyga6b448af42014-12-16 11:51:44 +01003289 ep->req = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003290
John Keeping37bea422019-08-05 17:01:21 +01003291 while (!list_empty(&ep->queue)) {
3292 struct dwc2_hsotg_req *req = get_ep_head(ep);
3293
3294 dwc2_hsotg_complete_request(hsotg, ep, req, result);
3295 }
Robert Baldyga6b448af42014-12-16 11:51:44 +01003296
Robert Baldygab203d0a2014-09-09 10:44:56 +02003297 if (!hsotg->dedicated_fifos)
3298 return;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003299 size = (dwc2_readl(hsotg, DTXFSTS(ep->fifo_index)) & 0xffff) * 4;
Robert Baldygab203d0a2014-09-09 10:44:56 +02003300 if (size < ep->fifo_size)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003301 dwc2_hsotg_txfifo_flush(hsotg, ep->fifo_index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003302}
3303
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003304/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003305 * dwc2_hsotg_disconnect - disconnect service
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003306 * @hsotg: The device state.
3307 *
Lukasz Majewski5e891342012-05-04 14:17:07 +02003308 * The device has been disconnected. Remove all current
3309 * transactions and signal the gadget driver that this
3310 * has happened.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003311 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003312void dwc2_hsotg_disconnect(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003313{
John Youn9da51972017-01-17 20:30:27 -08003314 unsigned int ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003315
Marek Szyprowski4ace06e2014-11-21 15:14:47 +01003316 if (!hsotg->connected)
3317 return;
3318
3319 hsotg->connected = 0;
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01003320 hsotg->test_mode = 0;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003321
Minas Harutyunyandccf1ba2018-09-19 18:13:52 +04003322 /* all endpoints should be shutdown */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003323 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
3324 if (hsotg->eps_in[ep])
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04003325 kill_all_requests(hsotg, hsotg->eps_in[ep],
3326 -ESHUTDOWN);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003327 if (hsotg->eps_out[ep])
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04003328 kill_all_requests(hsotg, hsotg->eps_out[ep],
3329 -ESHUTDOWN);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003330 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003331
3332 call_gadget(hsotg, disconnect);
Gregory Herrero065d3932015-09-22 15:16:54 +02003333 hsotg->lx_state = DWC2_L3;
John Stultzce2b21a2017-10-23 14:32:50 -07003334
3335 usb_gadget_set_state(&hsotg->gadget, USB_STATE_NOTATTACHED);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003336}
3337
3338/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003339 * dwc2_hsotg_irq_fifoempty - TX FIFO empty interrupt handler
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003340 * @hsotg: The device state:
3341 * @periodic: True if this is a periodic FIFO interrupt
3342 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003343static void dwc2_hsotg_irq_fifoempty(struct dwc2_hsotg *hsotg, bool periodic)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003344{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003345 struct dwc2_hsotg_ep *ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003346 int epno, ret;
3347
3348 /* look through for any more data to transmit */
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003349 for (epno = 0; epno < hsotg->num_of_eps; epno++) {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003350 ep = index_to_ep(hsotg, epno, 1);
3351
3352 if (!ep)
3353 continue;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003354
3355 if (!ep->dir_in)
3356 continue;
3357
3358 if ((periodic && !ep->periodic) ||
3359 (!periodic && ep->periodic))
3360 continue;
3361
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003362 ret = dwc2_hsotg_trytx(hsotg, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003363 if (ret < 0)
3364 break;
3365 }
3366}
3367
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003368/* IRQ flags which will trigger a retry around the IRQ loop */
Dinh Nguyen47a16852014-04-14 14:13:34 -07003369#define IRQ_RETRY_MASK (GINTSTS_NPTXFEMP | \
3370 GINTSTS_PTXFEMP | \
3371 GINTSTS_RXFLVL)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003372
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04003373static int dwc2_hsotg_ep_disable(struct usb_ep *ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003374/**
Lee Jones58aff952021-05-26 14:00:28 +01003375 * dwc2_hsotg_core_init_disconnected - issue softreset to the core
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003376 * @hsotg: The device state
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04003377 * @is_usb_reset: Usb resetting flag
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003378 *
3379 * Issue a soft reset to the core, and await the core finishing it.
3380 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003381void dwc2_hsotg_core_init_disconnected(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08003382 bool is_usb_reset)
Lukasz Majewski308d7342012-05-04 14:17:05 +02003383{
Gregory Herrero1ee69032015-09-29 12:08:27 +02003384 u32 intmsk;
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003385 u32 val;
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01003386 u32 usbcfg;
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003387 u32 dcfg = 0;
Minas Harutyunyandccf1ba2018-09-19 18:13:52 +04003388 int ep;
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003389
Mian Yousaf Kaukab5390d432015-09-29 12:08:25 +02003390 /* Kill any ep0 requests as controller will be reinitialized */
3391 kill_all_requests(hsotg, hsotg->eps_out[0], -ECONNRESET);
3392
Minas Harutyunyandccf1ba2018-09-19 18:13:52 +04003393 if (!is_usb_reset) {
John Stultz6e6360b2017-01-23 14:59:14 -08003394 if (dwc2_core_reset(hsotg, true))
Gregory Herrero86de4892015-09-29 12:08:21 +02003395 return;
Minas Harutyunyandccf1ba2018-09-19 18:13:52 +04003396 } else {
3397 /* all endpoints should be shutdown */
3398 for (ep = 1; ep < hsotg->num_of_eps; ep++) {
3399 if (hsotg->eps_in[ep])
3400 dwc2_hsotg_ep_disable(&hsotg->eps_in[ep]->ep);
3401 if (hsotg->eps_out[ep])
3402 dwc2_hsotg_ep_disable(&hsotg->eps_out[ep]->ep);
3403 }
3404 }
Lukasz Majewski308d7342012-05-04 14:17:05 +02003405
3406 /*
3407 * we must now enable ep0 ready for host detection and then
3408 * set configuration.
3409 */
3410
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01003411 /* keep other bits untouched (so e.g. forced modes are not lost) */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003412 usbcfg = dwc2_readl(hsotg, GUSBCFG);
Jules Maselbas1e868542019-04-05 15:35:33 +02003413 usbcfg &= ~GUSBCFG_TOUTCAL_MASK;
Jules Maselbas707d80f2019-04-05 15:35:31 +02003414 usbcfg |= GUSBCFG_TOUTCAL(7);
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01003415
Jules Maselbas1e868542019-04-05 15:35:33 +02003416 /* remove the HNP/SRP and set the PHY */
3417 usbcfg &= ~(GUSBCFG_SRPCAP | GUSBCFG_HNPCAP);
3418 dwc2_writel(hsotg, usbcfg, GUSBCFG);
Jules Maselbas707d80f2019-04-05 15:35:31 +02003419
Jules Maselbas1e868542019-04-05 15:35:33 +02003420 dwc2_phy_init(hsotg, true);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003421
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003422 dwc2_hsotg_init_fifo(hsotg);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003423
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003424 if (!is_usb_reset)
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003425 dwc2_set_bit(hsotg, DCTL, DCTL_SFTDISCON);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003426
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003427 dcfg |= DCFG_EPMISCNT(1);
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08003428
3429 switch (hsotg->params.speed) {
3430 case DWC2_SPEED_PARAM_LOW:
3431 dcfg |= DCFG_DEVSPD_LS;
3432 break;
3433 case DWC2_SPEED_PARAM_FULL:
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003434 if (hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS)
3435 dcfg |= DCFG_DEVSPD_FS48;
3436 else
3437 dcfg |= DCFG_DEVSPD_FS;
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08003438 break;
3439 default:
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003440 dcfg |= DCFG_DEVSPD_HS;
3441 }
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08003442
Grigor Tovmasyanb43ebc92018-05-05 12:17:58 +04003443 if (hsotg->params.ipg_isoc_en)
3444 dcfg |= DCFG_IPG_ISOC_SUPPORDED;
3445
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003446 dwc2_writel(hsotg, dcfg, DCFG);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003447
3448 /* Clear any pending OTG interrupts */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003449 dwc2_writel(hsotg, 0xffffffff, GOTGINT);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003450
3451 /* Clear any pending interrupts */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003452 dwc2_writel(hsotg, 0xffffffff, GINTSTS);
Gregory Herrero1ee69032015-09-29 12:08:27 +02003453 intmsk = GINTSTS_ERLYSUSP | GINTSTS_SESSREQINT |
Dinh Nguyen47a16852014-04-14 14:13:34 -07003454 GINTSTS_GOUTNAKEFF | GINTSTS_GINNAKEFF |
Gregory Herrero1ee69032015-09-29 12:08:27 +02003455 GINTSTS_USBRST | GINTSTS_RESETDET |
3456 GINTSTS_ENUMDONE | GINTSTS_OTGINT |
Sevak Arakelyan376f0402018-01-24 17:43:06 +04003457 GINTSTS_USBSUSP | GINTSTS_WKUPINT |
3458 GINTSTS_LPMTRANRCVD;
Vahram Aharonyanf4736702016-11-14 19:16:38 -08003459
3460 if (!using_desc_dma(hsotg))
3461 intmsk |= GINTSTS_INCOMPL_SOIN | GINTSTS_INCOMPL_SOOUT;
Gregory Herrero1ee69032015-09-29 12:08:27 +02003462
John Youn95832c02017-01-23 14:57:26 -08003463 if (!hsotg->params.external_id_pin_ctl)
Gregory Herrero1ee69032015-09-29 12:08:27 +02003464 intmsk |= GINTSTS_CONIDSTSCHNG;
3465
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003466 dwc2_writel(hsotg, intmsk, GINTMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003467
Vahram Aharonyana5c18f12016-11-14 19:16:34 -08003468 if (using_dma(hsotg)) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003469 dwc2_writel(hsotg, GAHBCFG_GLBL_INTR_EN | GAHBCFG_DMA_EN |
Razmik Karapetyand1ac8c82018-01-19 14:39:57 +04003470 hsotg->params.ahbcfg,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003471 GAHBCFG);
Vahram Aharonyana5c18f12016-11-14 19:16:34 -08003472
3473 /* Set DDMA mode support in the core if needed */
3474 if (using_desc_dma(hsotg))
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003475 dwc2_set_bit(hsotg, DCFG, DCFG_DESCDMA_EN);
Vahram Aharonyana5c18f12016-11-14 19:16:34 -08003476
3477 } else {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003478 dwc2_writel(hsotg, ((hsotg->dedicated_fifos) ?
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003479 (GAHBCFG_NP_TXF_EMP_LVL |
3480 GAHBCFG_P_TXF_EMP_LVL) : 0) |
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003481 GAHBCFG_GLBL_INTR_EN, GAHBCFG);
Vahram Aharonyana5c18f12016-11-14 19:16:34 -08003482 }
Lukasz Majewski308d7342012-05-04 14:17:05 +02003483
3484 /*
Robert Baldyga8acc8292013-09-19 11:50:23 +02003485 * If INTknTXFEmpMsk is enabled, it's important to disable ep interrupts
3486 * when we have no data to transfer. Otherwise we get being flooded by
3487 * interrupts.
Lukasz Majewski308d7342012-05-04 14:17:05 +02003488 */
3489
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003490 dwc2_writel(hsotg, ((hsotg->dedicated_fifos && !using_dma(hsotg)) ?
Mian Yousaf Kaukab6ff2e832015-01-09 13:38:42 +01003491 DIEPMSK_TXFIFOEMPTY | DIEPMSK_INTKNTXFEMPMSK : 0) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07003492 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK |
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003493 DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003494 DIEPMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003495
3496 /*
3497 * don't need XferCompl, we get that from RXFIFO in slave mode. In
Vahram Aharonyan9d9a6b02016-11-14 19:16:29 -08003498 * DMA mode we may need this and StsPhseRcvd.
Lukasz Majewski308d7342012-05-04 14:17:05 +02003499 */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003500 dwc2_writel(hsotg, (using_dma(hsotg) ? (DIEPMSK_XFERCOMPLMSK |
Vahram Aharonyan9d9a6b02016-11-14 19:16:29 -08003501 DOEPMSK_STSPHSERCVDMSK) : 0) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07003502 DOEPMSK_EPDISBLDMSK | DOEPMSK_AHBERRMSK |
Vahram Aharonyan9d9a6b02016-11-14 19:16:29 -08003503 DOEPMSK_SETUPMSK,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003504 DOEPMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003505
Vahram Aharonyanec01f0b2016-11-14 19:16:43 -08003506 /* Enable BNA interrupt for DDMA */
Minas Harutyunyan37981e02018-05-03 17:25:37 +04003507 if (using_desc_dma(hsotg)) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003508 dwc2_set_bit(hsotg, DOEPMSK, DOEPMSK_BNAMSK);
3509 dwc2_set_bit(hsotg, DIEPMSK, DIEPMSK_BNAININTRMSK);
Minas Harutyunyan37981e02018-05-03 17:25:37 +04003510 }
Vahram Aharonyanec01f0b2016-11-14 19:16:43 -08003511
Grigor Tovmasyanca531bc2018-08-29 20:59:34 +04003512 /* Enable Service Interval mode if supported */
3513 if (using_desc_dma(hsotg) && hsotg->params.service_interval)
3514 dwc2_set_bit(hsotg, DCTL, DCTL_SERVICE_INTERVAL_SUPPORTED);
3515
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003516 dwc2_writel(hsotg, 0, DAINTMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003517
3518 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003519 dwc2_readl(hsotg, DIEPCTL0),
3520 dwc2_readl(hsotg, DOEPCTL0));
Lukasz Majewski308d7342012-05-04 14:17:05 +02003521
3522 /* enable in and out endpoint interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003523 dwc2_hsotg_en_gsint(hsotg, GINTSTS_OEPINT | GINTSTS_IEPINT);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003524
3525 /*
3526 * Enable the RXFIFO when in slave mode, as this is how we collect
3527 * the data. In DMA mode, we get events from the FIFO but also
3528 * things we cannot process, so do not use it.
3529 */
3530 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003531 dwc2_hsotg_en_gsint(hsotg, GINTSTS_RXFLVL);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003532
3533 /* Enable interrupts for EP0 in and out */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003534 dwc2_hsotg_ctrl_epint(hsotg, 0, 0, 1);
3535 dwc2_hsotg_ctrl_epint(hsotg, 0, 1, 1);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003536
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003537 if (!is_usb_reset) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003538 dwc2_set_bit(hsotg, DCTL, DCTL_PWRONPRGDONE);
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003539 udelay(10); /* see openiboot */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003540 dwc2_clear_bit(hsotg, DCTL, DCTL_PWRONPRGDONE);
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003541 }
Lukasz Majewski308d7342012-05-04 14:17:05 +02003542
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003543 dev_dbg(hsotg->dev, "DCTL=0x%08x\n", dwc2_readl(hsotg, DCTL));
Lukasz Majewski308d7342012-05-04 14:17:05 +02003544
3545 /*
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02003546 * DxEPCTL_USBActEp says RO in manual, but seems to be set by
Lukasz Majewski308d7342012-05-04 14:17:05 +02003547 * writing to the EPCTL register..
3548 */
3549
3550 /* set to read 1 8byte packet */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003551 dwc2_writel(hsotg, DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
3552 DXEPTSIZ_XFERSIZE(8), DOEPTSIZ0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003553
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003554 dwc2_writel(hsotg, dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07003555 DXEPCTL_CNAK | DXEPCTL_EPENA |
3556 DXEPCTL_USBACTEP,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003557 DOEPCTL0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003558
3559 /* enable, but don't activate EP0in */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003560 dwc2_writel(hsotg, dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
3561 DXEPCTL_USBACTEP, DIEPCTL0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003562
Lukasz Majewski308d7342012-05-04 14:17:05 +02003563 /* clear global NAKs */
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003564 val = DCTL_CGOUTNAK | DCTL_CGNPINNAK;
3565 if (!is_usb_reset)
3566 val |= DCTL_SFTDISCON;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003567 dwc2_set_bit(hsotg, DCTL, val);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003568
Sevak Arakelyan21b03402018-01-24 17:43:32 +04003569 /* configure the core to support LPM */
3570 dwc2_gadget_init_lpm(hsotg);
3571
Grigor Tovmasyan15d9dbf2018-08-29 21:01:59 +04003572 /* program GREFCLK register if needed */
3573 if (using_desc_dma(hsotg) && hsotg->params.service_interval)
3574 dwc2_gadget_program_ref_clk(hsotg);
3575
Lukasz Majewski308d7342012-05-04 14:17:05 +02003576 /* must be at-least 3ms to allow bus to see disconnect */
3577 mdelay(3);
3578
Gregory Herrero065d3932015-09-22 15:16:54 +02003579 hsotg->lx_state = DWC2_L0;
Vardan Mikayelyan755d7392018-01-16 16:04:24 +04003580
3581 dwc2_hsotg_enqueue_setup(hsotg);
3582
3583 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003584 dwc2_readl(hsotg, DIEPCTL0),
3585 dwc2_readl(hsotg, DOEPCTL0));
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02003586}
Marek Szyprowskiac3c81f2014-10-20 12:45:35 +02003587
Amelie Delaunay17f93402020-09-09 11:35:10 +02003588void dwc2_hsotg_core_disconnect(struct dwc2_hsotg *hsotg)
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02003589{
3590 /* set the soft-disconnect bit */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003591 dwc2_set_bit(hsotg, DCTL, DCTL_SFTDISCON);
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02003592}
3593
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003594void dwc2_hsotg_core_connect(struct dwc2_hsotg *hsotg)
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02003595{
Lukasz Majewski308d7342012-05-04 14:17:05 +02003596 /* remove the soft-disconnect and let's go */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003597 dwc2_clear_bit(hsotg, DCTL, DCTL_SFTDISCON);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003598}
3599
3600/**
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003601 * dwc2_gadget_handle_incomplete_isoc_in - handle incomplete ISO IN Interrupt.
3602 * @hsotg: The device state:
3603 *
3604 * This interrupt indicates one of the following conditions occurred while
3605 * transmitting an ISOC transaction.
3606 * - Corrupted IN Token for ISOC EP.
3607 * - Packet not complete in FIFO.
3608 *
3609 * The following actions will be taken:
3610 * - Determine the EP
3611 * - Disable EP; when 'Endpoint Disabled' interrupt is received Flush FIFO
3612 */
3613static void dwc2_gadget_handle_incomplete_isoc_in(struct dwc2_hsotg *hsotg)
3614{
3615 struct dwc2_hsotg_ep *hs_ep;
3616 u32 epctrl;
Razmik Karapetyan1b4977c2018-01-19 14:40:49 +04003617 u32 daintmsk;
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003618 u32 idx;
3619
3620 dev_dbg(hsotg->dev, "Incomplete isoc in interrupt received:\n");
3621
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003622 daintmsk = dwc2_readl(hsotg, DAINTMSK);
Razmik Karapetyan1b4977c2018-01-19 14:40:49 +04003623
Artur Petrosyand5d5f072018-05-05 04:30:16 -04003624 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003625 hs_ep = hsotg->eps_in[idx];
Razmik Karapetyan1b4977c2018-01-19 14:40:49 +04003626 /* Proceed only unmasked ISOC EPs */
John Keeping89066b32018-07-15 15:50:43 +01003627 if ((BIT(idx) & ~daintmsk) || !hs_ep->isochronous)
Razmik Karapetyan1b4977c2018-01-19 14:40:49 +04003628 continue;
3629
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003630 epctrl = dwc2_readl(hsotg, DIEPCTL(idx));
Razmik Karapetyan1b4977c2018-01-19 14:40:49 +04003631 if ((epctrl & DXEPCTL_EPENA) &&
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003632 dwc2_gadget_target_frame_elapsed(hs_ep)) {
3633 epctrl |= DXEPCTL_SNAK;
3634 epctrl |= DXEPCTL_EPDIS;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003635 dwc2_writel(hsotg, epctrl, DIEPCTL(idx));
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003636 }
3637 }
3638
3639 /* Clear interrupt */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003640 dwc2_writel(hsotg, GINTSTS_INCOMPL_SOIN, GINTSTS);
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003641}
3642
3643/**
3644 * dwc2_gadget_handle_incomplete_isoc_out - handle incomplete ISO OUT Interrupt
3645 * @hsotg: The device state:
3646 *
3647 * This interrupt indicates one of the following conditions occurred while
3648 * transmitting an ISOC transaction.
3649 * - Corrupted OUT Token for ISOC EP.
3650 * - Packet not complete in FIFO.
3651 *
3652 * The following actions will be taken:
3653 * - Determine the EP
3654 * - Set DCTL_SGOUTNAK and unmask GOUTNAKEFF if target frame elapsed.
3655 */
3656static void dwc2_gadget_handle_incomplete_isoc_out(struct dwc2_hsotg *hsotg)
3657{
3658 u32 gintsts;
3659 u32 gintmsk;
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003660 u32 daintmsk;
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003661 u32 epctrl;
3662 struct dwc2_hsotg_ep *hs_ep;
3663 int idx;
3664
3665 dev_dbg(hsotg->dev, "%s: GINTSTS_INCOMPL_SOOUT\n", __func__);
3666
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003667 daintmsk = dwc2_readl(hsotg, DAINTMSK);
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003668 daintmsk >>= DAINT_OUTEP_SHIFT;
3669
Artur Petrosyand5d5f072018-05-05 04:30:16 -04003670 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003671 hs_ep = hsotg->eps_out[idx];
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003672 /* Proceed only unmasked ISOC EPs */
John Keeping89066b32018-07-15 15:50:43 +01003673 if ((BIT(idx) & ~daintmsk) || !hs_ep->isochronous)
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003674 continue;
3675
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003676 epctrl = dwc2_readl(hsotg, DOEPCTL(idx));
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003677 if ((epctrl & DXEPCTL_EPENA) &&
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003678 dwc2_gadget_target_frame_elapsed(hs_ep)) {
3679 /* Unmask GOUTNAKEFF interrupt */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003680 gintmsk = dwc2_readl(hsotg, GINTMSK);
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003681 gintmsk |= GINTSTS_GOUTNAKEFF;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003682 dwc2_writel(hsotg, gintmsk, GINTMSK);
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003683
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003684 gintsts = dwc2_readl(hsotg, GINTSTS);
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003685 if (!(gintsts & GINTSTS_GOUTNAKEFF)) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003686 dwc2_set_bit(hsotg, DCTL, DCTL_SGOUTNAK);
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003687 break;
3688 }
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003689 }
3690 }
3691
3692 /* Clear interrupt */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003693 dwc2_writel(hsotg, GINTSTS_INCOMPL_SOOUT, GINTSTS);
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003694}
3695
3696/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003697 * dwc2_hsotg_irq - handle device interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003698 * @irq: The IRQ number triggered
3699 * @pw: The pw value when registered the handler.
3700 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003701static irqreturn_t dwc2_hsotg_irq(int irq, void *pw)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003702{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003703 struct dwc2_hsotg *hsotg = pw;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003704 int retry_count = 8;
3705 u32 gintsts;
3706 u32 gintmsk;
3707
Vardan Mikayelyanee3de8d2016-04-27 20:20:48 -07003708 if (!dwc2_is_device_mode(hsotg))
3709 return IRQ_NONE;
3710
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003711 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003712irq_retry:
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003713 gintsts = dwc2_readl(hsotg, GINTSTS);
3714 gintmsk = dwc2_readl(hsotg, GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003715
3716 dev_dbg(hsotg->dev, "%s: %08x %08x (%08x) retry %d\n",
3717 __func__, gintsts, gintsts & gintmsk, gintmsk, retry_count);
3718
3719 gintsts &= gintmsk;
3720
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003721 if (gintsts & GINTSTS_RESETDET) {
3722 dev_dbg(hsotg->dev, "%s: USBRstDet\n", __func__);
3723
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003724 dwc2_writel(hsotg, GINTSTS_RESETDET, GINTSTS);
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003725
3726 /* This event must be used only if controller is suspended */
Artur Petrosyanc9c394a2021-04-08 13:44:45 +04003727 if (hsotg->in_ppd && hsotg->lx_state == DWC2_L2)
3728 dwc2_exit_partial_power_down(hsotg, 0, true);
3729
3730 hsotg->lx_state = DWC2_L0;
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003731 }
3732
3733 if (gintsts & (GINTSTS_USBRST | GINTSTS_RESETDET)) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003734 u32 usb_status = dwc2_readl(hsotg, GOTGCTL);
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003735 u32 connected = hsotg->connected;
3736
3737 dev_dbg(hsotg->dev, "%s: USBRst\n", __func__);
3738 dev_dbg(hsotg->dev, "GNPTXSTS=%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003739 dwc2_readl(hsotg, GNPTXSTS));
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003740
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003741 dwc2_writel(hsotg, GINTSTS_USBRST, GINTSTS);
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003742
3743 /* Report disconnection if it is not already done. */
3744 dwc2_hsotg_disconnect(hsotg);
3745
Minas Harutyunyan307bc112017-07-11 14:25:13 +04003746 /* Reset device address to zero */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003747 dwc2_clear_bit(hsotg, DCFG, DCFG_DEVADDR_MASK);
Minas Harutyunyan307bc112017-07-11 14:25:13 +04003748
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003749 if (usb_status & GOTGCTL_BSESVLD && connected)
3750 dwc2_hsotg_core_init_disconnected(hsotg, true);
3751 }
3752
Dinh Nguyen47a16852014-04-14 14:13:34 -07003753 if (gintsts & GINTSTS_ENUMDONE) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003754 dwc2_writel(hsotg, GINTSTS_ENUMDONE, GINTSTS);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09003755
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003756 dwc2_hsotg_irq_enumdone(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003757 }
3758
Dinh Nguyen47a16852014-04-14 14:13:34 -07003759 if (gintsts & (GINTSTS_OEPINT | GINTSTS_IEPINT)) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003760 u32 daint = dwc2_readl(hsotg, DAINT);
3761 u32 daintmsk = dwc2_readl(hsotg, DAINTMSK);
Robert Baldyga7e804652013-09-19 11:50:20 +02003762 u32 daint_out, daint_in;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003763 int ep;
3764
Robert Baldyga7e804652013-09-19 11:50:20 +02003765 daint &= daintmsk;
Dinh Nguyen47a16852014-04-14 14:13:34 -07003766 daint_out = daint >> DAINT_OUTEP_SHIFT;
3767 daint_in = daint & ~(daint_out << DAINT_OUTEP_SHIFT);
Robert Baldyga7e804652013-09-19 11:50:20 +02003768
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003769 dev_dbg(hsotg->dev, "%s: daint=%08x\n", __func__, daint);
3770
Mian Yousaf Kaukabcec87f12015-01-09 13:38:51 +01003771 for (ep = 0; ep < hsotg->num_of_eps && daint_out;
3772 ep++, daint_out >>= 1) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003773 if (daint_out & 1)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003774 dwc2_hsotg_epint(hsotg, ep, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003775 }
3776
Mian Yousaf Kaukabcec87f12015-01-09 13:38:51 +01003777 for (ep = 0; ep < hsotg->num_of_eps && daint_in;
3778 ep++, daint_in >>= 1) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003779 if (daint_in & 1)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003780 dwc2_hsotg_epint(hsotg, ep, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003781 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003782 }
3783
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003784 /* check both FIFOs */
3785
Dinh Nguyen47a16852014-04-14 14:13:34 -07003786 if (gintsts & GINTSTS_NPTXFEMP) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003787 dev_dbg(hsotg->dev, "NPTxFEmp\n");
3788
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003789 /*
3790 * Disable the interrupt to stop it happening again
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003791 * unless one of these endpoint routines decides that
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003792 * it needs re-enabling
3793 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003794
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003795 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_NPTXFEMP);
3796 dwc2_hsotg_irq_fifoempty(hsotg, false);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003797 }
3798
Dinh Nguyen47a16852014-04-14 14:13:34 -07003799 if (gintsts & GINTSTS_PTXFEMP) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003800 dev_dbg(hsotg->dev, "PTxFEmp\n");
3801
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02003802 /* See note in GINTSTS_NPTxFEmp */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003803
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003804 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_PTXFEMP);
3805 dwc2_hsotg_irq_fifoempty(hsotg, true);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003806 }
3807
Dinh Nguyen47a16852014-04-14 14:13:34 -07003808 if (gintsts & GINTSTS_RXFLVL) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003809 /*
3810 * note, since GINTSTS_RxFLvl doubles as FIFO-not-empty,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003811 * we need to retry dwc2_hsotg_handle_rx if this is still
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003812 * set.
3813 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003814
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003815 dwc2_hsotg_handle_rx(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003816 }
3817
Dinh Nguyen47a16852014-04-14 14:13:34 -07003818 if (gintsts & GINTSTS_ERLYSUSP) {
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02003819 dev_dbg(hsotg->dev, "GINTSTS_ErlySusp\n");
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003820 dwc2_writel(hsotg, GINTSTS_ERLYSUSP, GINTSTS);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003821 }
3822
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003823 /*
3824 * these next two seem to crop-up occasionally causing the core
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003825 * to shutdown the USB transfer, so try clearing them and logging
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003826 * the occurrence.
3827 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003828
Dinh Nguyen47a16852014-04-14 14:13:34 -07003829 if (gintsts & GINTSTS_GOUTNAKEFF) {
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003830 u8 idx;
3831 u32 epctrl;
3832 u32 gintmsk;
Razmik Karapetyand8484552018-01-19 14:41:42 +04003833 u32 daintmsk;
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003834 struct dwc2_hsotg_ep *hs_ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003835
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003836 daintmsk = dwc2_readl(hsotg, DAINTMSK);
Razmik Karapetyand8484552018-01-19 14:41:42 +04003837 daintmsk >>= DAINT_OUTEP_SHIFT;
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003838 /* Mask this interrupt */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003839 gintmsk = dwc2_readl(hsotg, GINTMSK);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003840 gintmsk &= ~GINTSTS_GOUTNAKEFF;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003841 dwc2_writel(hsotg, gintmsk, GINTMSK);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09003842
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003843 dev_dbg(hsotg->dev, "GOUTNakEff triggered\n");
Artur Petrosyand5d5f072018-05-05 04:30:16 -04003844 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003845 hs_ep = hsotg->eps_out[idx];
Razmik Karapetyand8484552018-01-19 14:41:42 +04003846 /* Proceed only unmasked ISOC EPs */
Minas Harutyunyan60706362019-10-24 13:44:15 +04003847 if (BIT(idx) & ~daintmsk)
Razmik Karapetyand8484552018-01-19 14:41:42 +04003848 continue;
3849
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003850 epctrl = dwc2_readl(hsotg, DOEPCTL(idx));
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003851
Minas Harutyunyan60706362019-10-24 13:44:15 +04003852 //ISOC Ep's only
3853 if ((epctrl & DXEPCTL_EPENA) && hs_ep->isochronous) {
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003854 epctrl |= DXEPCTL_SNAK;
3855 epctrl |= DXEPCTL_EPDIS;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003856 dwc2_writel(hsotg, epctrl, DOEPCTL(idx));
Minas Harutyunyan60706362019-10-24 13:44:15 +04003857 continue;
3858 }
3859
3860 //Non-ISOC EP's
3861 if (hs_ep->halted) {
3862 if (!(epctrl & DXEPCTL_EPENA))
3863 epctrl |= DXEPCTL_EPENA;
3864 epctrl |= DXEPCTL_EPDIS;
3865 epctrl |= DXEPCTL_STALL;
3866 dwc2_writel(hsotg, epctrl, DOEPCTL(idx));
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003867 }
3868 }
3869
3870 /* This interrupt bit is cleared in DXEPINT_EPDISBLD handler */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003871 }
3872
Dinh Nguyen47a16852014-04-14 14:13:34 -07003873 if (gintsts & GINTSTS_GINNAKEFF) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003874 dev_info(hsotg->dev, "GINNakEff triggered\n");
3875
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003876 dwc2_set_bit(hsotg, DCTL, DCTL_CGNPINNAK);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09003877
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003878 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003879 }
3880
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003881 if (gintsts & GINTSTS_INCOMPL_SOIN)
3882 dwc2_gadget_handle_incomplete_isoc_in(hsotg);
Roman Bacikec1f9d92015-09-10 18:13:43 -07003883
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003884 if (gintsts & GINTSTS_INCOMPL_SOOUT)
3885 dwc2_gadget_handle_incomplete_isoc_out(hsotg);
Roman Bacikec1f9d92015-09-10 18:13:43 -07003886
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003887 /*
3888 * if we've had fifo events, we should try and go around the
3889 * loop again to see if there's any point in returning yet.
3890 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003891
3892 if (gintsts & IRQ_RETRY_MASK && --retry_count > 0)
John Youn77b62002017-01-17 20:32:12 -08003893 goto irq_retry;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003894
Grigor Tovmasyan187c5292018-08-29 21:02:57 +04003895 /* Check WKUP_ALERT interrupt*/
3896 if (hsotg->params.service_interval)
3897 dwc2_gadget_wkup_alert_handler(hsotg);
3898
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003899 spin_unlock(&hsotg->lock);
3900
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003901 return IRQ_HANDLED;
3902}
3903
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003904static void dwc2_hsotg_ep_stop_xfr(struct dwc2_hsotg *hsotg,
3905 struct dwc2_hsotg_ep *hs_ep)
3906{
3907 u32 epctrl_reg;
3908 u32 epint_reg;
3909
3910 epctrl_reg = hs_ep->dir_in ? DIEPCTL(hs_ep->index) :
3911 DOEPCTL(hs_ep->index);
3912 epint_reg = hs_ep->dir_in ? DIEPINT(hs_ep->index) :
3913 DOEPINT(hs_ep->index);
3914
3915 dev_dbg(hsotg->dev, "%s: stopping transfer on %s\n", __func__,
3916 hs_ep->name);
3917
3918 if (hs_ep->dir_in) {
3919 if (hsotg->dedicated_fifos || hs_ep->periodic) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003920 dwc2_set_bit(hsotg, epctrl_reg, DXEPCTL_SNAK);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003921 /* Wait for Nak effect */
3922 if (dwc2_hsotg_wait_bit_set(hsotg, epint_reg,
3923 DXEPINT_INEPNAKEFF, 100))
3924 dev_warn(hsotg->dev,
3925 "%s: timeout DIEPINT.NAKEFF\n",
3926 __func__);
3927 } else {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003928 dwc2_set_bit(hsotg, DCTL, DCTL_SGNPINNAK);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003929 /* Wait for Nak effect */
3930 if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS,
3931 GINTSTS_GINNAKEFF, 100))
3932 dev_warn(hsotg->dev,
3933 "%s: timeout GINTSTS.GINNAKEFF\n",
3934 __func__);
3935 }
3936 } else {
Minas Harutyunyanfecb3a12021-07-13 09:32:55 +04003937 /* Mask GINTSTS_GOUTNAKEFF interrupt */
3938 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_GOUTNAKEFF);
3939
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003940 if (!(dwc2_readl(hsotg, GINTSTS) & GINTSTS_GOUTNAKEFF))
3941 dwc2_set_bit(hsotg, DCTL, DCTL_SGOUTNAK);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003942
Minas Harutyunyanfecb3a12021-07-13 09:32:55 +04003943 if (!using_dma(hsotg)) {
3944 /* Wait for GINTSTS_RXFLVL interrupt */
3945 if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS,
3946 GINTSTS_RXFLVL, 100)) {
3947 dev_warn(hsotg->dev, "%s: timeout GINTSTS.RXFLVL\n",
3948 __func__);
3949 } else {
3950 /*
3951 * Pop GLOBAL OUT NAK status packet from RxFIFO
3952 * to assert GOUTNAKEFF interrupt
3953 */
3954 dwc2_readl(hsotg, GRXSTSP);
3955 }
3956 }
3957
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003958 /* Wait for global nak to take effect */
3959 if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS,
3960 GINTSTS_GOUTNAKEFF, 100))
3961 dev_warn(hsotg->dev, "%s: timeout GINTSTS.GOUTNAKEFF\n",
3962 __func__);
3963 }
3964
3965 /* Disable ep */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003966 dwc2_set_bit(hsotg, epctrl_reg, DXEPCTL_EPDIS | DXEPCTL_SNAK);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003967
3968 /* Wait for ep to be disabled */
3969 if (dwc2_hsotg_wait_bit_set(hsotg, epint_reg, DXEPINT_EPDISBLD, 100))
3970 dev_warn(hsotg->dev,
3971 "%s: timeout DOEPCTL.EPDisable\n", __func__);
3972
3973 /* Clear EPDISBLD interrupt */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003974 dwc2_set_bit(hsotg, epint_reg, DXEPINT_EPDISBLD);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003975
3976 if (hs_ep->dir_in) {
3977 unsigned short fifo_index;
3978
3979 if (hsotg->dedicated_fifos || hs_ep->periodic)
3980 fifo_index = hs_ep->fifo_index;
3981 else
3982 fifo_index = 0;
3983
3984 /* Flush TX FIFO */
3985 dwc2_flush_tx_fifo(hsotg, fifo_index);
3986
3987 /* Clear Global In NP NAK in Shared FIFO for non periodic ep */
3988 if (!hsotg->dedicated_fifos && !hs_ep->periodic)
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003989 dwc2_set_bit(hsotg, DCTL, DCTL_CGNPINNAK);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003990
3991 } else {
3992 /* Remove global NAKs */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003993 dwc2_set_bit(hsotg, DCTL, DCTL_CGOUTNAK);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003994 }
3995}
3996
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003997/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003998 * dwc2_hsotg_ep_enable - enable the given endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003999 * @ep: The USB endpint to configure
4000 * @desc: The USB endpoint descriptor to configure with.
4001 *
4002 * This is called from the USB gadget code's usb_ep_enable().
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004003 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004004static int dwc2_hsotg_ep_enable(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -08004005 const struct usb_endpoint_descriptor *desc)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004006{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004007 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004008 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004009 unsigned long flags;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01004010 unsigned int index = hs_ep->index;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004011 u32 epctrl_reg;
4012 u32 epctrl;
4013 u32 mps;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08004014 u32 mc;
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004015 u32 mask;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01004016 unsigned int dir_in;
4017 unsigned int i, val, size;
Julia Lawall19c190f2010-03-29 17:36:44 +02004018 int ret = 0;
Minas Harutyunyan729cac62018-05-03 17:24:28 +04004019 unsigned char ep_type;
Minas Harutyunyan54f37f52019-03-18 14:24:30 +04004020 int desc_num;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004021
4022 dev_dbg(hsotg->dev,
4023 "%s: ep %s: a 0x%02x, attr 0x%02x, mps 0x%04x, intr %d\n",
4024 __func__, ep->name, desc->bEndpointAddress, desc->bmAttributes,
4025 desc->wMaxPacketSize, desc->bInterval);
4026
4027 /* not to be called for EP0 */
Vahram Aharonyan8c3d6092016-04-27 20:20:46 -07004028 if (index == 0) {
4029 dev_err(hsotg->dev, "%s: called for EP 0\n", __func__);
4030 return -EINVAL;
4031 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004032
4033 dir_in = (desc->bEndpointAddress & USB_ENDPOINT_DIR_MASK) ? 1 : 0;
4034 if (dir_in != hs_ep->dir_in) {
4035 dev_err(hsotg->dev, "%s: direction mismatch!\n", __func__);
4036 return -EINVAL;
4037 }
4038
Minas Harutyunyan729cac62018-05-03 17:24:28 +04004039 ep_type = desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK;
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07004040 mps = usb_endpoint_maxp(desc);
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08004041 mc = usb_endpoint_maxp_mult(desc);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004042
Minas Harutyunyan729cac62018-05-03 17:24:28 +04004043 /* ISOC IN in DDMA supported bInterval up to 10 */
4044 if (using_desc_dma(hsotg) && ep_type == USB_ENDPOINT_XFER_ISOC &&
4045 dir_in && desc->bInterval > 10) {
4046 dev_err(hsotg->dev,
4047 "%s: ISOC IN, DDMA: bInterval>10 not supported!\n", __func__);
4048 return -EINVAL;
4049 }
4050
4051 /* High bandwidth ISOC OUT in DDMA not supported */
4052 if (using_desc_dma(hsotg) && ep_type == USB_ENDPOINT_XFER_ISOC &&
4053 !dir_in && mc > 1) {
4054 dev_err(hsotg->dev,
4055 "%s: ISOC OUT, DDMA: HB not supported!\n", __func__);
4056 return -EINVAL;
4057 }
4058
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004059 /* note, we handle this here instead of dwc2_hsotg_set_ep_maxpacket */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004060
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02004061 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004062 epctrl = dwc2_readl(hsotg, epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004063
4064 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x from 0x%08x\n",
4065 __func__, epctrl, epctrl_reg);
4066
Minas Harutyunyan54f37f52019-03-18 14:24:30 +04004067 if (using_desc_dma(hsotg) && ep_type == USB_ENDPOINT_XFER_ISOC)
4068 desc_num = MAX_DMA_DESC_NUM_HS_ISOC;
4069 else
4070 desc_num = MAX_DMA_DESC_NUM_GENERIC;
4071
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08004072 /* Allocate DMA descriptor chain for non-ctrl endpoints */
Vardan Mikayelyan9383e082017-01-05 18:01:48 -08004073 if (using_desc_dma(hsotg) && !hs_ep->desc_list) {
4074 hs_ep->desc_list = dmam_alloc_coherent(hsotg->dev,
Minas Harutyunyan54f37f52019-03-18 14:24:30 +04004075 desc_num * sizeof(struct dwc2_dma_desc),
Marek Szyprowski86e881e2016-12-01 10:02:11 +01004076 &hs_ep->desc_list_dma, GFP_ATOMIC);
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08004077 if (!hs_ep->desc_list) {
4078 ret = -ENOMEM;
4079 goto error2;
4080 }
4081 }
4082
Lukasz Majewski22258f42012-06-14 10:02:24 +02004083 spin_lock_irqsave(&hsotg->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004084
Dinh Nguyen47a16852014-04-14 14:13:34 -07004085 epctrl &= ~(DXEPCTL_EPTYPE_MASK | DXEPCTL_MPS_MASK);
4086 epctrl |= DXEPCTL_MPS(mps);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004087
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004088 /*
4089 * mark the endpoint as active, otherwise the core may ignore
4090 * transactions entirely for this endpoint
4091 */
Dinh Nguyen47a16852014-04-14 14:13:34 -07004092 epctrl |= DXEPCTL_USBACTEP;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004093
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004094 /* update the endpoint state */
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08004095 dwc2_hsotg_set_ep_maxpacket(hsotg, hs_ep->index, mps, mc, dir_in);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004096
4097 /* default, set to non-periodic */
Robert Baldyga1479e842013-10-09 08:41:57 +02004098 hs_ep->isochronous = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004099 hs_ep->periodic = 0;
Robert Baldygaa18ed7b2013-09-19 11:50:21 +02004100 hs_ep->halted = 0;
Minas Harutyunyanb833ce12021-07-12 15:05:23 +04004101 hs_ep->wedged = 0;
Robert Baldyga1479e842013-10-09 08:41:57 +02004102 hs_ep->interval = desc->bInterval;
Robert Baldyga4fca54a2013-10-09 09:00:02 +02004103
Minas Harutyunyan729cac62018-05-03 17:24:28 +04004104 switch (ep_type) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004105 case USB_ENDPOINT_XFER_ISOC:
Dinh Nguyen47a16852014-04-14 14:13:34 -07004106 epctrl |= DXEPCTL_EPTYPE_ISO;
4107 epctrl |= DXEPCTL_SETEVENFR;
Robert Baldyga1479e842013-10-09 08:41:57 +02004108 hs_ep->isochronous = 1;
Vardan Mikayelyan142bd332016-05-25 18:07:07 -07004109 hs_ep->interval = 1 << (desc->bInterval - 1);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004110 hs_ep->target_frame = TARGET_FRAME_INITIAL;
Vahram Aharonyanab7d2192016-11-14 19:16:36 -08004111 hs_ep->next_desc = 0;
Minas Harutyunyan729cac62018-05-03 17:24:28 +04004112 hs_ep->compl_desc = 0;
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004113 if (dir_in) {
Robert Baldyga1479e842013-10-09 08:41:57 +02004114 hs_ep->periodic = 1;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004115 mask = dwc2_readl(hsotg, DIEPMSK);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004116 mask |= DIEPMSK_NAKMSK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004117 dwc2_writel(hsotg, mask, DIEPMSK);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004118 } else {
Minas Harutyunyan91bb1632021-09-09 14:45:15 +04004119 epctrl |= DXEPCTL_SNAK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004120 mask = dwc2_readl(hsotg, DOEPMSK);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004121 mask |= DOEPMSK_OUTTKNEPDISMSK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004122 dwc2_writel(hsotg, mask, DOEPMSK);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004123 }
Robert Baldyga1479e842013-10-09 08:41:57 +02004124 break;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004125
4126 case USB_ENDPOINT_XFER_BULK:
Dinh Nguyen47a16852014-04-14 14:13:34 -07004127 epctrl |= DXEPCTL_EPTYPE_BULK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004128 break;
4129
4130 case USB_ENDPOINT_XFER_INT:
Robert Baldygab203d0a2014-09-09 10:44:56 +02004131 if (dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004132 hs_ep->periodic = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004133
Vardan Mikayelyan142bd332016-05-25 18:07:07 -07004134 if (hsotg->gadget.speed == USB_SPEED_HIGH)
4135 hs_ep->interval = 1 << (desc->bInterval - 1);
4136
Dinh Nguyen47a16852014-04-14 14:13:34 -07004137 epctrl |= DXEPCTL_EPTYPE_INTERRUPT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004138 break;
4139
4140 case USB_ENDPOINT_XFER_CONTROL:
Dinh Nguyen47a16852014-04-14 14:13:34 -07004141 epctrl |= DXEPCTL_EPTYPE_CONTROL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004142 break;
4143 }
4144
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004145 /*
4146 * if the hardware has dedicated fifos, we must give each IN EP
Ben Dooks10aebc72010-07-19 09:40:44 +01004147 * a unique tx-fifo even if it is non-periodic.
4148 */
Robert Baldyga21f3bb52016-08-29 13:38:57 -07004149 if (dir_in && hsotg->dedicated_fifos) {
John Keeping644139f2019-12-19 11:34:31 +00004150 unsigned fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01004151 u32 fifo_index = 0;
4152 u32 fifo_size = UINT_MAX;
John Youn9da51972017-01-17 20:30:27 -08004153
4154 size = hs_ep->ep.maxpacket * hs_ep->mc;
John Keeping644139f2019-12-19 11:34:31 +00004155 for (i = 1; i <= fifo_count; ++i) {
John Youn9da51972017-01-17 20:30:27 -08004156 if (hsotg->fifo_map & (1 << i))
Robert Baldygab203d0a2014-09-09 10:44:56 +02004157 continue;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004158 val = dwc2_readl(hsotg, DPTXFSIZN(i));
John Youn9da51972017-01-17 20:30:27 -08004159 val = (val >> FIFOSIZE_DEPTH_SHIFT) * 4;
Robert Baldygab203d0a2014-09-09 10:44:56 +02004160 if (val < size)
4161 continue;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01004162 /* Search for smallest acceptable fifo */
4163 if (val < fifo_size) {
4164 fifo_size = val;
4165 fifo_index = i;
4166 }
Robert Baldygab203d0a2014-09-09 10:44:56 +02004167 }
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01004168 if (!fifo_index) {
Mian Yousaf Kaukab5f2196b2015-01-09 13:38:56 +01004169 dev_err(hsotg->dev,
4170 "%s: No suitable fifo found\n", __func__);
Sudip Mukherjeeb585a482014-10-17 10:14:02 +05304171 ret = -ENOMEM;
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08004172 goto error1;
Sudip Mukherjeeb585a482014-10-17 10:14:02 +05304173 }
Minas Harutyunyan97311c82019-01-31 18:28:07 +04004174 epctrl &= ~(DXEPCTL_TXFNUM_LIMIT << DXEPCTL_TXFNUM_SHIFT);
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01004175 hsotg->fifo_map |= 1 << fifo_index;
4176 epctrl |= DXEPCTL_TXFNUM(fifo_index);
4177 hs_ep->fifo_index = fifo_index;
4178 hs_ep->fifo_size = fifo_size;
Robert Baldygab203d0a2014-09-09 10:44:56 +02004179 }
Ben Dooks10aebc72010-07-19 09:40:44 +01004180
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004181 /* for non control endpoints, set PID to D0 */
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004182 if (index && !hs_ep->isochronous)
Dinh Nguyen47a16852014-04-14 14:13:34 -07004183 epctrl |= DXEPCTL_SETD0PID;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004184
Artur Petrosyan52953222018-04-16 08:45:31 -04004185 /* WA for Full speed ISOC IN in DDMA mode.
4186 * By Clear NAK status of EP, core will send ZLP
4187 * to IN token and assert NAK interrupt relying
4188 * on TxFIFO status only
4189 */
4190
4191 if (hsotg->gadget.speed == USB_SPEED_FULL &&
4192 hs_ep->isochronous && dir_in) {
4193 /* The WA applies only to core versions from 2.72a
4194 * to 4.00a (including both). Also for FS_IOT_1.00a
4195 * and HS_IOT_1.00a.
4196 */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004197 u32 gsnpsid = dwc2_readl(hsotg, GSNPSID);
Artur Petrosyan52953222018-04-16 08:45:31 -04004198
4199 if ((gsnpsid >= DWC2_CORE_REV_2_72a &&
4200 gsnpsid <= DWC2_CORE_REV_4_00a) ||
4201 gsnpsid == DWC2_FS_IOT_REV_1_00a ||
4202 gsnpsid == DWC2_HS_IOT_REV_1_00a)
4203 epctrl |= DXEPCTL_CNAK;
4204 }
4205
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004206 dev_dbg(hsotg->dev, "%s: write DxEPCTL=0x%08x\n",
4207 __func__, epctrl);
4208
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004209 dwc2_writel(hsotg, epctrl, epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004210 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004211 __func__, dwc2_readl(hsotg, epctrl_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004212
4213 /* enable the endpoint interrupt */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004214 dwc2_hsotg_ctrl_epint(hsotg, index, dir_in, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004215
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08004216error1:
Lukasz Majewski22258f42012-06-14 10:02:24 +02004217 spin_unlock_irqrestore(&hsotg->lock, flags);
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08004218
4219error2:
4220 if (ret && using_desc_dma(hsotg) && hs_ep->desc_list) {
Minas Harutyunyan54f37f52019-03-18 14:24:30 +04004221 dmam_free_coherent(hsotg->dev, desc_num *
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08004222 sizeof(struct dwc2_dma_desc),
4223 hs_ep->desc_list, hs_ep->desc_list_dma);
4224 hs_ep->desc_list = NULL;
4225 }
4226
Julia Lawall19c190f2010-03-29 17:36:44 +02004227 return ret;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004228}
4229
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004230/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004231 * dwc2_hsotg_ep_disable - disable given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004232 * @ep: The endpoint to disable.
4233 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004234static int dwc2_hsotg_ep_disable(struct usb_ep *ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004235{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004236 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004237 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004238 int dir_in = hs_ep->dir_in;
4239 int index = hs_ep->index;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004240 u32 epctrl_reg;
4241 u32 ctrl;
4242
Marek Szyprowski1e011292014-09-09 10:44:54 +02004243 dev_dbg(hsotg->dev, "%s(ep %p)\n", __func__, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004244
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004245 if (ep == &hsotg->eps_out[0]->ep) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004246 dev_err(hsotg->dev, "%s: called for ep0\n", __func__);
4247 return -EINVAL;
4248 }
4249
John Stultz9b4810922017-10-23 14:32:49 -07004250 if (hsotg->op_state != OTG_STATE_B_PERIPHERAL) {
4251 dev_err(hsotg->dev, "%s: called in host mode?\n", __func__);
4252 return -EINVAL;
4253 }
4254
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02004255 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004256
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004257 ctrl = dwc2_readl(hsotg, epctrl_reg);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08004258
4259 if (ctrl & DXEPCTL_EPENA)
4260 dwc2_hsotg_ep_stop_xfr(hsotg, hs_ep);
4261
Dinh Nguyen47a16852014-04-14 14:13:34 -07004262 ctrl &= ~DXEPCTL_EPENA;
4263 ctrl &= ~DXEPCTL_USBACTEP;
4264 ctrl |= DXEPCTL_SNAK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004265
4266 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004267 dwc2_writel(hsotg, ctrl, epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004268
4269 /* disable endpoint interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004270 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004271
Mian Yousaf Kaukab1141ea02015-01-09 13:38:57 +01004272 /* terminate all requests with shutdown */
4273 kill_all_requests(hsotg, hs_ep, -ESHUTDOWN);
4274
Robert Baldyga1c07b202016-08-29 13:39:00 -07004275 hsotg->fifo_map &= ~(1 << hs_ep->fifo_index);
4276 hs_ep->fifo_index = 0;
4277 hs_ep->fifo_size = 0;
4278
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004279 return 0;
4280}
4281
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04004282static int dwc2_hsotg_ep_disable_lock(struct usb_ep *ep)
4283{
4284 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
4285 struct dwc2_hsotg *hsotg = hs_ep->parent;
4286 unsigned long flags;
4287 int ret;
4288
4289 spin_lock_irqsave(&hsotg->lock, flags);
4290 ret = dwc2_hsotg_ep_disable(ep);
4291 spin_unlock_irqrestore(&hsotg->lock, flags);
4292 return ret;
4293}
4294
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004295/**
4296 * on_list - check request is on the given endpoint
4297 * @ep: The endpoint to check.
4298 * @test: The request to test if it is on the endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004299 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004300static bool on_list(struct dwc2_hsotg_ep *ep, struct dwc2_hsotg_req *test)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004301{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004302 struct dwc2_hsotg_req *req, *treq;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004303
4304 list_for_each_entry_safe(req, treq, &ep->queue, queue) {
4305 if (req == test)
4306 return true;
4307 }
4308
4309 return false;
4310}
4311
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004312/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004313 * dwc2_hsotg_ep_dequeue - dequeue given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004314 * @ep: The endpoint to dequeue.
4315 * @req: The request to be removed from a queue.
4316 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004317static int dwc2_hsotg_ep_dequeue(struct usb_ep *ep, struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004318{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004319 struct dwc2_hsotg_req *hs_req = our_req(req);
4320 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004321 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004322 unsigned long flags;
4323
Marek Szyprowski1e011292014-09-09 10:44:54 +02004324 dev_dbg(hs->dev, "ep_dequeue(%p,%p)\n", ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004325
Lukasz Majewski22258f42012-06-14 10:02:24 +02004326 spin_lock_irqsave(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004327
4328 if (!on_list(hs_ep, hs_req)) {
Lukasz Majewski22258f42012-06-14 10:02:24 +02004329 spin_unlock_irqrestore(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004330 return -EINVAL;
4331 }
4332
Mian Yousaf Kaukabc524dd52015-09-29 12:08:24 +02004333 /* Dequeue already started request */
4334 if (req == &hs_ep->req->req)
4335 dwc2_hsotg_ep_stop_xfr(hs, hs_ep);
4336
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004337 dwc2_hsotg_complete_request(hs, hs_ep, hs_req, -ECONNRESET);
Lukasz Majewski22258f42012-06-14 10:02:24 +02004338 spin_unlock_irqrestore(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004339
4340 return 0;
4341}
4342
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004343/**
Minas Harutyunyanb833ce12021-07-12 15:05:23 +04004344 * dwc2_gadget_ep_set_wedge - set wedge on a given endpoint
4345 * @ep: The endpoint to be wedged.
4346 *
4347 */
4348static int dwc2_gadget_ep_set_wedge(struct usb_ep *ep)
4349{
4350 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
4351 struct dwc2_hsotg *hs = hs_ep->parent;
4352
4353 unsigned long flags;
4354 int ret;
4355
4356 spin_lock_irqsave(&hs->lock, flags);
4357 hs_ep->wedged = 1;
4358 ret = dwc2_hsotg_ep_sethalt(ep, 1, false);
4359 spin_unlock_irqrestore(&hs->lock, flags);
4360
4361 return ret;
4362}
4363
4364/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004365 * dwc2_hsotg_ep_sethalt - set halt on a given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004366 * @ep: The endpoint to set halt.
4367 * @value: Set or unset the halt.
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07004368 * @now: If true, stall the endpoint now. Otherwise return -EAGAIN if
4369 * the endpoint is busy processing requests.
4370 *
4371 * We need to stall the endpoint immediately if request comes from set_feature
4372 * protocol command handler.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004373 */
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07004374static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value, bool now)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004375{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004376 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004377 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004378 int index = hs_ep->index;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004379 u32 epreg;
4380 u32 epctl;
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09004381 u32 xfertype;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004382
4383 dev_info(hs->dev, "%s(ep %p %s, %d)\n", __func__, ep, ep->name, value);
4384
Robert Baldygac9f721b2014-01-14 08:36:00 +01004385 if (index == 0) {
4386 if (value)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004387 dwc2_hsotg_stall_ep0(hs);
Robert Baldygac9f721b2014-01-14 08:36:00 +01004388 else
4389 dev_warn(hs->dev,
4390 "%s: can't clear halt on ep0\n", __func__);
4391 return 0;
4392 }
4393
Vahram Aharonyan15186f12016-05-23 22:41:59 -07004394 if (hs_ep->isochronous) {
4395 dev_err(hs->dev, "%s is Isochronous Endpoint\n", ep->name);
4396 return -EINVAL;
4397 }
4398
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07004399 if (!now && value && !list_empty(&hs_ep->queue)) {
4400 dev_dbg(hs->dev, "%s request is pending, cannot halt\n",
4401 ep->name);
4402 return -EAGAIN;
4403 }
4404
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004405 if (hs_ep->dir_in) {
4406 epreg = DIEPCTL(index);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004407 epctl = dwc2_readl(hs, epreg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004408
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004409 if (value) {
Felipe Balbi5a350d52015-06-29 20:17:22 -05004410 epctl |= DXEPCTL_STALL | DXEPCTL_SNAK;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004411 if (epctl & DXEPCTL_EPENA)
4412 epctl |= DXEPCTL_EPDIS;
4413 } else {
4414 epctl &= ~DXEPCTL_STALL;
Minas Harutyunyanb833ce12021-07-12 15:05:23 +04004415 hs_ep->wedged = 0;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004416 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
4417 if (xfertype == DXEPCTL_EPTYPE_BULK ||
John Youn9da51972017-01-17 20:30:27 -08004418 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
John Youn77b62002017-01-17 20:32:12 -08004419 epctl |= DXEPCTL_SETD0PID;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004420 }
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004421 dwc2_writel(hs, epctl, epreg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09004422 } else {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004423 epreg = DOEPCTL(index);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004424 epctl = dwc2_readl(hs, epreg);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004425
John Youn34c0887f2017-01-17 20:31:43 -08004426 if (value) {
Minas Harutyunyanfecb3a12021-07-13 09:32:55 +04004427 /* Unmask GOUTNAKEFF interrupt */
4428 dwc2_hsotg_en_gsint(hs, GINTSTS_GOUTNAKEFF);
4429
Minas Harutyunyan60706362019-10-24 13:44:15 +04004430 if (!(dwc2_readl(hs, GINTSTS) & GINTSTS_GOUTNAKEFF))
4431 dwc2_set_bit(hs, DCTL, DCTL_SGOUTNAK);
4432 // STALL bit will be set in GOUTNAKEFF interrupt handler
John Youn34c0887f2017-01-17 20:31:43 -08004433 } else {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004434 epctl &= ~DXEPCTL_STALL;
Minas Harutyunyanb833ce12021-07-12 15:05:23 +04004435 hs_ep->wedged = 0;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004436 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
4437 if (xfertype == DXEPCTL_EPTYPE_BULK ||
John Youn9da51972017-01-17 20:30:27 -08004438 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
John Youn77b62002017-01-17 20:32:12 -08004439 epctl |= DXEPCTL_SETD0PID;
Minas Harutyunyan60706362019-10-24 13:44:15 +04004440 dwc2_writel(hs, epctl, epreg);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004441 }
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09004442 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004443
Robert Baldygaa18ed7b2013-09-19 11:50:21 +02004444 hs_ep->halted = value;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004445 return 0;
4446}
4447
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004448/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004449 * dwc2_hsotg_ep_sethalt_lock - set halt on a given endpoint with lock held
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004450 * @ep: The endpoint to set halt.
4451 * @value: Set or unset the halt.
4452 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004453static int dwc2_hsotg_ep_sethalt_lock(struct usb_ep *ep, int value)
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004454{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004455 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004456 struct dwc2_hsotg *hs = hs_ep->parent;
Johan Hovold88799042021-05-19 11:33:02 +02004457 unsigned long flags;
4458 int ret;
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004459
4460 spin_lock_irqsave(&hs->lock, flags);
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07004461 ret = dwc2_hsotg_ep_sethalt(ep, value, false);
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004462 spin_unlock_irqrestore(&hs->lock, flags);
4463
4464 return ret;
4465}
4466
Bhumika Goyalebce5612017-08-12 17:34:55 +05304467static const struct usb_ep_ops dwc2_hsotg_ep_ops = {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004468 .enable = dwc2_hsotg_ep_enable,
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04004469 .disable = dwc2_hsotg_ep_disable_lock,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004470 .alloc_request = dwc2_hsotg_ep_alloc_request,
4471 .free_request = dwc2_hsotg_ep_free_request,
4472 .queue = dwc2_hsotg_ep_queue_lock,
4473 .dequeue = dwc2_hsotg_ep_dequeue,
4474 .set_halt = dwc2_hsotg_ep_sethalt_lock,
Minas Harutyunyanb833ce12021-07-12 15:05:23 +04004475 .set_wedge = dwc2_gadget_ep_set_wedge,
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004476 /* note, don't believe we have any call for the fifo routines */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004477};
4478
4479/**
John Youn9da51972017-01-17 20:30:27 -08004480 * dwc2_hsotg_init - initialize the usb core
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004481 * @hsotg: The driver state
4482 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004483static void dwc2_hsotg_init(struct dwc2_hsotg *hsotg)
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004484{
4485 /* unmask subset of endpoint interrupts */
4486
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004487 dwc2_writel(hsotg, DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK |
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004488 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004489 DIEPMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004490
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004491 dwc2_writel(hsotg, DOEPMSK_SETUPMSK | DOEPMSK_AHBERRMSK |
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004492 DOEPMSK_EPDISBLDMSK | DOEPMSK_XFERCOMPLMSK,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004493 DOEPMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004494
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004495 dwc2_writel(hsotg, 0, DAINTMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004496
4497 /* Be in disconnected state until gadget is registered */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004498 dwc2_set_bit(hsotg, DCTL, DCTL_SFTDISCON);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004499
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004500 /* setup fifos */
4501
4502 dev_dbg(hsotg->dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004503 dwc2_readl(hsotg, GRXFSIZ),
4504 dwc2_readl(hsotg, GNPTXFSIZ));
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004505
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004506 dwc2_hsotg_init_fifo(hsotg);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004507
Gregory Herrerof5090042015-01-09 13:38:47 +01004508 if (using_dma(hsotg))
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004509 dwc2_set_bit(hsotg, GAHBCFG, GAHBCFG_DMA_EN);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004510}
4511
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004512/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004513 * dwc2_hsotg_udc_start - prepare the udc for work
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004514 * @gadget: The usb gadget state
4515 * @driver: The usb gadget driver
4516 *
4517 * Perform initialization to prepare udc device and driver
4518 * to work.
4519 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004520static int dwc2_hsotg_udc_start(struct usb_gadget *gadget,
John Youn9da51972017-01-17 20:30:27 -08004521 struct usb_gadget_driver *driver)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004522{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004523 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02004524 unsigned long flags;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004525 int ret;
4526
4527 if (!hsotg) {
Pavel Macheka023da32013-09-30 14:56:02 +02004528 pr_err("%s: called with no device\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004529 return -ENODEV;
4530 }
4531
4532 if (!driver) {
4533 dev_err(hsotg->dev, "%s: no driver\n", __func__);
4534 return -EINVAL;
4535 }
4536
Michal Nazarewicz7177aed2011-11-19 18:27:38 +01004537 if (driver->max_speed < USB_SPEED_FULL)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004538 dev_err(hsotg->dev, "%s: bad speed\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004539
Lukasz Majewskif65f0f12012-05-04 14:17:10 +02004540 if (!driver->setup) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004541 dev_err(hsotg->dev, "%s: missing entry points\n", __func__);
4542 return -EINVAL;
4543 }
4544
4545 WARN_ON(hsotg->driver);
4546
4547 driver->driver.bus = NULL;
4548 hsotg->driver = driver;
Alexandre Pereira da Silva7d7b2292012-06-26 11:27:10 -03004549 hsotg->gadget.dev.of_node = hsotg->dev->of_node;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004550 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
4551
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004552 if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) {
4553 ret = dwc2_lowlevel_hw_enable(hsotg);
4554 if (ret)
4555 goto err;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004556 }
4557
Gregory Herrerof6c01592015-01-09 13:38:41 +01004558 if (!IS_ERR_OR_NULL(hsotg->uphy))
4559 otg_set_peripheral(hsotg->uphy->otg, &hsotg->gadget);
Marek Szyprowskic816c472014-10-20 12:45:37 +02004560
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02004561 spin_lock_irqsave(&hsotg->lock, flags);
John Yound0f0ac52016-09-07 19:39:37 -07004562 if (dwc2_hw_is_device(hsotg)) {
4563 dwc2_hsotg_init(hsotg);
4564 dwc2_hsotg_core_init_disconnected(hsotg, false);
4565 }
4566
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004567 hsotg->enabled = 0;
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02004568 spin_unlock_irqrestore(&hsotg->lock, flags);
4569
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +01004570 gadget->sg_supported = using_desc_dma(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004571 dev_info(hsotg->dev, "bound driver %s\n", driver->driver.name);
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02004572
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004573 return 0;
4574
4575err:
4576 hsotg->driver = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004577 return ret;
4578}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004579
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004580/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004581 * dwc2_hsotg_udc_stop - stop the udc
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004582 * @gadget: The usb gadget state
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004583 *
4584 * Stop udc hw block and stay tunned for future transmissions
4585 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004586static int dwc2_hsotg_udc_stop(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004587{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004588 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Johan Hovold88799042021-05-19 11:33:02 +02004589 unsigned long flags;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004590 int ep;
4591
4592 if (!hsotg)
4593 return -ENODEV;
4594
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004595 /* all endpoints should be shutdown */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004596 for (ep = 1; ep < hsotg->num_of_eps; ep++) {
4597 if (hsotg->eps_in[ep])
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04004598 dwc2_hsotg_ep_disable_lock(&hsotg->eps_in[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004599 if (hsotg->eps_out[ep])
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04004600 dwc2_hsotg_ep_disable_lock(&hsotg->eps_out[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004601 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004602
Lukasz Majewski2b19a522012-06-14 10:02:25 +02004603 spin_lock_irqsave(&hsotg->lock, flags);
4604
Marek Szyprowski32805c32014-10-20 12:45:33 +02004605 hsotg->driver = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004606 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004607 hsotg->enabled = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004608
Lukasz Majewski2b19a522012-06-14 10:02:25 +02004609 spin_unlock_irqrestore(&hsotg->lock, flags);
4610
Gregory Herrerof6c01592015-01-09 13:38:41 +01004611 if (!IS_ERR_OR_NULL(hsotg->uphy))
4612 otg_set_peripheral(hsotg->uphy->otg, NULL);
Marek Szyprowskic816c472014-10-20 12:45:37 +02004613
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004614 if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
4615 dwc2_lowlevel_hw_disable(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004616
4617 return 0;
4618}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004619
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004620/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004621 * dwc2_hsotg_gadget_getframe - read the frame number
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004622 * @gadget: The usb gadget state
4623 *
4624 * Read the {micro} frame number
4625 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004626static int dwc2_hsotg_gadget_getframe(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004627{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004628 return dwc2_hsotg_read_frameno(to_hsotg(gadget));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004629}
4630
Lukasz Majewskia188b682012-06-22 09:29:56 +02004631/**
John Keeping1a0808c2020-02-04 15:29:33 +00004632 * dwc2_hsotg_set_selfpowered - set if device is self/bus powered
4633 * @gadget: The usb gadget state
4634 * @is_selfpowered: Whether the device is self-powered
4635 *
4636 * Set if the device is self or bus powered.
4637 */
4638static int dwc2_hsotg_set_selfpowered(struct usb_gadget *gadget,
4639 int is_selfpowered)
4640{
4641 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
4642 unsigned long flags;
4643
4644 spin_lock_irqsave(&hsotg->lock, flags);
4645 gadget->is_selfpowered = !!is_selfpowered;
4646 spin_unlock_irqrestore(&hsotg->lock, flags);
4647
4648 return 0;
4649}
4650
4651/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004652 * dwc2_hsotg_pullup - connect/disconnect the USB PHY
Lukasz Majewskia188b682012-06-22 09:29:56 +02004653 * @gadget: The usb gadget state
4654 * @is_on: Current state of the USB PHY
4655 *
4656 * Connect/Disconnect the USB PHY pullup
4657 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004658static int dwc2_hsotg_pullup(struct usb_gadget *gadget, int is_on)
Lukasz Majewskia188b682012-06-22 09:29:56 +02004659{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004660 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Johan Hovold88799042021-05-19 11:33:02 +02004661 unsigned long flags;
Lukasz Majewskia188b682012-06-22 09:29:56 +02004662
Gregory Herrero77ba9112015-09-29 12:08:19 +02004663 dev_dbg(hsotg->dev, "%s: is_on: %d op_state: %d\n", __func__, is_on,
John Youn9da51972017-01-17 20:30:27 -08004664 hsotg->op_state);
Gregory Herrero77ba9112015-09-29 12:08:19 +02004665
4666 /* Don't modify pullup state while in host mode */
4667 if (hsotg->op_state != OTG_STATE_B_PERIPHERAL) {
4668 hsotg->enabled = is_on;
4669 return 0;
4670 }
Lukasz Majewskia188b682012-06-22 09:29:56 +02004671
4672 spin_lock_irqsave(&hsotg->lock, flags);
4673 if (is_on) {
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004674 hsotg->enabled = 1;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004675 dwc2_hsotg_core_init_disconnected(hsotg, false);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04004676 /* Enable ACG feature in device mode,if supported */
4677 dwc2_enable_acg(hsotg);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004678 dwc2_hsotg_core_connect(hsotg);
Lukasz Majewskia188b682012-06-22 09:29:56 +02004679 } else {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004680 dwc2_hsotg_core_disconnect(hsotg);
4681 dwc2_hsotg_disconnect(hsotg);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004682 hsotg->enabled = 0;
Lukasz Majewskia188b682012-06-22 09:29:56 +02004683 }
4684
4685 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
4686 spin_unlock_irqrestore(&hsotg->lock, flags);
4687
4688 return 0;
4689}
4690
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004691static int dwc2_hsotg_vbus_session(struct usb_gadget *gadget, int is_active)
Gregory Herrero83d98222015-01-09 13:39:02 +01004692{
4693 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
4694 unsigned long flags;
4695
4696 dev_dbg(hsotg->dev, "%s: is_active: %d\n", __func__, is_active);
4697 spin_lock_irqsave(&hsotg->lock, flags);
4698
Gregory Herrero61f72232015-09-29 12:08:28 +02004699 /*
Artur Petrosyanc9c394a2021-04-08 13:44:45 +04004700 * If controller is in partial power down state, it must exit from
4701 * that state before being initialized / de-initialized
Gregory Herrero61f72232015-09-29 12:08:28 +02004702 */
Artur Petrosyanc9c394a2021-04-08 13:44:45 +04004703 if (hsotg->lx_state == DWC2_L2 && hsotg->in_ppd)
4704 /*
4705 * No need to check the return value as
4706 * registers are not being restored.
4707 */
4708 dwc2_exit_partial_power_down(hsotg, 0, false);
Gregory Herrero61f72232015-09-29 12:08:28 +02004709
Gregory Herrero83d98222015-01-09 13:39:02 +01004710 if (is_active) {
Gregory Herrerocd0e6412015-09-29 12:08:20 +02004711 hsotg->op_state = OTG_STATE_B_PERIPHERAL;
Gregory Herrero065d3932015-09-22 15:16:54 +02004712
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004713 dwc2_hsotg_core_init_disconnected(hsotg, false);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04004714 if (hsotg->enabled) {
4715 /* Enable ACG feature in device mode,if supported */
4716 dwc2_enable_acg(hsotg);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004717 dwc2_hsotg_core_connect(hsotg);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04004718 }
Gregory Herrero83d98222015-01-09 13:39:02 +01004719 } else {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004720 dwc2_hsotg_core_disconnect(hsotg);
4721 dwc2_hsotg_disconnect(hsotg);
Gregory Herrero83d98222015-01-09 13:39:02 +01004722 }
4723
4724 spin_unlock_irqrestore(&hsotg->lock, flags);
4725 return 0;
4726}
4727
Gregory Herrero596d6962015-01-09 13:39:08 +01004728/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004729 * dwc2_hsotg_vbus_draw - report bMaxPower field
Gregory Herrero596d6962015-01-09 13:39:08 +01004730 * @gadget: The usb gadget state
4731 * @mA: Amount of current
4732 *
4733 * Report how much power the device may consume to the phy.
4734 */
John Youn9da51972017-01-17 20:30:27 -08004735static int dwc2_hsotg_vbus_draw(struct usb_gadget *gadget, unsigned int mA)
Gregory Herrero596d6962015-01-09 13:39:08 +01004736{
4737 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
4738
4739 if (IS_ERR_OR_NULL(hsotg->uphy))
4740 return -ENOTSUPP;
4741 return usb_phy_set_power(hsotg->uphy, mA);
4742}
4743
Argishti Aleksanyan5324bad2021-08-10 06:42:58 -04004744static void dwc2_gadget_set_speed(struct usb_gadget *g, enum usb_device_speed speed)
4745{
4746 struct dwc2_hsotg *hsotg = to_hsotg(g);
4747 unsigned long flags;
4748
4749 spin_lock_irqsave(&hsotg->lock, flags);
4750 switch (speed) {
4751 case USB_SPEED_HIGH:
4752 hsotg->params.speed = DWC2_SPEED_PARAM_HIGH;
4753 break;
4754 case USB_SPEED_FULL:
4755 hsotg->params.speed = DWC2_SPEED_PARAM_FULL;
4756 break;
4757 case USB_SPEED_LOW:
4758 hsotg->params.speed = DWC2_SPEED_PARAM_LOW;
4759 break;
4760 default:
4761 dev_err(hsotg->dev, "invalid speed (%d)\n", speed);
4762 }
4763 spin_unlock_irqrestore(&hsotg->lock, flags);
4764}
4765
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004766static const struct usb_gadget_ops dwc2_hsotg_gadget_ops = {
4767 .get_frame = dwc2_hsotg_gadget_getframe,
John Keeping1a0808c2020-02-04 15:29:33 +00004768 .set_selfpowered = dwc2_hsotg_set_selfpowered,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004769 .udc_start = dwc2_hsotg_udc_start,
4770 .udc_stop = dwc2_hsotg_udc_stop,
4771 .pullup = dwc2_hsotg_pullup,
Argishti Aleksanyan5324bad2021-08-10 06:42:58 -04004772 .udc_set_speed = dwc2_gadget_set_speed,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004773 .vbus_session = dwc2_hsotg_vbus_session,
4774 .vbus_draw = dwc2_hsotg_vbus_draw,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004775};
4776
4777/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004778 * dwc2_hsotg_initep - initialise a single endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004779 * @hsotg: The device state.
4780 * @hs_ep: The endpoint to be initialised.
4781 * @epnum: The endpoint number
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04004782 * @dir_in: True if direction is in.
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004783 *
4784 * Initialise the given endpoint (as part of the probe and device state
4785 * creation) to give to the gadget driver. Setup the endpoint name, any
4786 * direction information and other state that may be required.
4787 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004788static void dwc2_hsotg_initep(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08004789 struct dwc2_hsotg_ep *hs_ep,
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004790 int epnum,
4791 bool dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004792{
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004793 char *dir;
4794
4795 if (epnum == 0)
4796 dir = "";
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004797 else if (dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004798 dir = "in";
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004799 else
4800 dir = "out";
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004801
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004802 hs_ep->dir_in = dir_in;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004803 hs_ep->index = epnum;
4804
4805 snprintf(hs_ep->name, sizeof(hs_ep->name), "ep%d%s", epnum, dir);
4806
4807 INIT_LIST_HEAD(&hs_ep->queue);
4808 INIT_LIST_HEAD(&hs_ep->ep.ep_list);
4809
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004810 /* add to the list of endpoints known by the gadget driver */
4811 if (epnum)
4812 list_add_tail(&hs_ep->ep.ep_list, &hsotg->gadget.ep_list);
4813
4814 hs_ep->parent = hsotg;
4815 hs_ep->ep.name = hs_ep->name;
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08004816
4817 if (hsotg->params.speed == DWC2_SPEED_PARAM_LOW)
4818 usb_ep_set_maxpacket_limit(&hs_ep->ep, 8);
4819 else
4820 usb_ep_set_maxpacket_limit(&hs_ep->ep,
4821 epnum ? 1024 : EP0_MPS_LIMIT);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004822 hs_ep->ep.ops = &dwc2_hsotg_ep_ops;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004823
Robert Baldyga29545222015-07-31 16:00:18 +02004824 if (epnum == 0) {
4825 hs_ep->ep.caps.type_control = true;
4826 } else {
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08004827 if (hsotg->params.speed != DWC2_SPEED_PARAM_LOW) {
4828 hs_ep->ep.caps.type_iso = true;
4829 hs_ep->ep.caps.type_bulk = true;
4830 }
Robert Baldyga29545222015-07-31 16:00:18 +02004831 hs_ep->ep.caps.type_int = true;
4832 }
4833
4834 if (dir_in)
4835 hs_ep->ep.caps.dir_in = true;
4836 else
4837 hs_ep->ep.caps.dir_out = true;
4838
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004839 /*
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004840 * if we're using dma, we need to set the next-endpoint pointer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004841 * to be something valid.
4842 */
4843
4844 if (using_dma(hsotg)) {
Dinh Nguyen47a16852014-04-14 14:13:34 -07004845 u32 next = DXEPCTL_NEXTEP((epnum + 1) % 15);
John Youn9da51972017-01-17 20:30:27 -08004846
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004847 if (dir_in)
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004848 dwc2_writel(hsotg, next, DIEPCTL(epnum));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004849 else
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004850 dwc2_writel(hsotg, next, DOEPCTL(epnum));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004851 }
4852}
4853
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004854/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004855 * dwc2_hsotg_hw_cfg - read HW configuration registers
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04004856 * @hsotg: Programming view of the DWC_otg controller
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004857 *
4858 * Read the USB core HW configuration registers
4859 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004860static int dwc2_hsotg_hw_cfg(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004861{
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004862 u32 cfg;
4863 u32 ep_type;
4864 u32 i;
4865
Ben Dooks10aebc72010-07-19 09:40:44 +01004866 /* check hardware configuration */
4867
John Youn43e90342015-12-17 11:17:45 -08004868 hsotg->num_of_eps = hsotg->hw_params.num_dev_ep;
4869
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004870 /* Add ep0 */
4871 hsotg->num_of_eps++;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004872
John Younb98866c2017-01-17 20:31:58 -08004873 hsotg->eps_in[0] = devm_kzalloc(hsotg->dev,
4874 sizeof(struct dwc2_hsotg_ep),
4875 GFP_KERNEL);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004876 if (!hsotg->eps_in[0])
4877 return -ENOMEM;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004878 /* Same dwc2_hsotg_ep is used in both directions for ep0 */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004879 hsotg->eps_out[0] = hsotg->eps_in[0];
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004880
John Youn43e90342015-12-17 11:17:45 -08004881 cfg = hsotg->hw_params.dev_ep_dirs;
Roshan Pius251a17f2015-02-02 14:55:38 -08004882 for (i = 1, cfg >>= 2; i < hsotg->num_of_eps; i++, cfg >>= 2) {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004883 ep_type = cfg & 3;
4884 /* Direction in or both */
4885 if (!(ep_type & 2)) {
4886 hsotg->eps_in[i] = devm_kzalloc(hsotg->dev,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004887 sizeof(struct dwc2_hsotg_ep), GFP_KERNEL);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004888 if (!hsotg->eps_in[i])
4889 return -ENOMEM;
4890 }
4891 /* Direction out or both */
4892 if (!(ep_type & 1)) {
4893 hsotg->eps_out[i] = devm_kzalloc(hsotg->dev,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004894 sizeof(struct dwc2_hsotg_ep), GFP_KERNEL);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004895 if (!hsotg->eps_out[i])
4896 return -ENOMEM;
4897 }
4898 }
4899
John Youn43e90342015-12-17 11:17:45 -08004900 hsotg->fifo_mem = hsotg->hw_params.total_fifo_size;
4901 hsotg->dedicated_fifos = hsotg->hw_params.en_multiple_tx_fifo;
Ben Dooks10aebc72010-07-19 09:40:44 +01004902
Marek Szyprowskicff9eb72014-09-09 10:44:55 +02004903 dev_info(hsotg->dev, "EPs: %d, %s fifos, %d entries in SPRAM\n",
4904 hsotg->num_of_eps,
4905 hsotg->dedicated_fifos ? "dedicated" : "shared",
4906 hsotg->fifo_mem);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004907 return 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004908}
4909
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004910/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004911 * dwc2_hsotg_dump - dump state of the udc
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04004912 * @hsotg: Programming view of the DWC_otg controller
4913 *
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004914 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004915static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004916{
Mark Brown83a01802011-06-01 17:16:15 +01004917#ifdef DEBUG
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004918 struct device *dev = hsotg->dev;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004919 u32 val;
4920 int idx;
4921
4922 dev_info(dev, "DCFG=0x%08x, DCTL=0x%08x, DIEPMSK=%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004923 dwc2_readl(hsotg, DCFG), dwc2_readl(hsotg, DCTL),
4924 dwc2_readl(hsotg, DIEPMSK));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004925
Mian Yousaf Kaukabf889f232015-01-30 09:09:36 +01004926 dev_info(dev, "GAHBCFG=0x%08x, GHWCFG1=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004927 dwc2_readl(hsotg, GAHBCFG), dwc2_readl(hsotg, GHWCFG1));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004928
4929 dev_info(dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004930 dwc2_readl(hsotg, GRXFSIZ), dwc2_readl(hsotg, GNPTXFSIZ));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004931
4932 /* show periodic fifo settings */
4933
Mian Yousaf Kaukab364f8e92015-01-09 13:38:55 +01004934 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004935 val = dwc2_readl(hsotg, DPTXFSIZN(idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004936 dev_info(dev, "DPTx[%d] FSize=%d, StAddr=0x%08x\n", idx,
Dinh Nguyen47a16852014-04-14 14:13:34 -07004937 val >> FIFOSIZE_DEPTH_SHIFT,
4938 val & FIFOSIZE_STARTADDR_MASK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004939 }
4940
Mian Yousaf Kaukab364f8e92015-01-09 13:38:55 +01004941 for (idx = 0; idx < hsotg->num_of_eps; idx++) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004942 dev_info(dev,
4943 "ep%d-in: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n", idx,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004944 dwc2_readl(hsotg, DIEPCTL(idx)),
4945 dwc2_readl(hsotg, DIEPTSIZ(idx)),
4946 dwc2_readl(hsotg, DIEPDMA(idx)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004947
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004948 val = dwc2_readl(hsotg, DOEPCTL(idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004949 dev_info(dev,
4950 "ep%d-out: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004951 idx, dwc2_readl(hsotg, DOEPCTL(idx)),
4952 dwc2_readl(hsotg, DOEPTSIZ(idx)),
4953 dwc2_readl(hsotg, DOEPDMA(idx)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004954 }
4955
4956 dev_info(dev, "DVBUSDIS=0x%08x, DVBUSPULSE=%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004957 dwc2_readl(hsotg, DVBUSDIS), dwc2_readl(hsotg, DVBUSPULSE));
Mark Brown83a01802011-06-01 17:16:15 +01004958#endif
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004959}
4960
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004961/**
Dinh Nguyen117777b2014-11-11 11:13:34 -06004962 * dwc2_gadget_init - init function for gadget
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04004963 * @hsotg: Programming view of the DWC_otg controller
4964 *
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004965 */
Vardan Mikayelyanf3768992017-12-25 15:17:45 +04004966int dwc2_gadget_init(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004967{
Dinh Nguyen117777b2014-11-11 11:13:34 -06004968 struct device *dev = hsotg->dev;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004969 int epnum;
4970 int ret;
John Youn43e90342015-12-17 11:17:45 -08004971
Gregory Herrero0a176272015-01-09 13:38:52 +01004972 /* Dump fifo information */
4973 dev_dbg(dev, "NonPeriodic TXFIFO size: %d\n",
John Youn05ee7992016-11-03 17:56:05 -07004974 hsotg->params.g_np_tx_fifo_size);
4975 dev_dbg(dev, "RXFIFO size: %d\n", hsotg->params.g_rx_fifo_size);
Marek Szyprowski31ee04d2010-07-19 16:01:42 +02004976
John Keeping92ef98a2022-01-06 11:57:31 +00004977 switch (hsotg->params.speed) {
4978 case DWC2_SPEED_PARAM_LOW:
4979 hsotg->gadget.max_speed = USB_SPEED_LOW;
4980 break;
4981 case DWC2_SPEED_PARAM_FULL:
4982 hsotg->gadget.max_speed = USB_SPEED_FULL;
4983 break;
4984 default:
4985 hsotg->gadget.max_speed = USB_SPEED_HIGH;
4986 break;
4987 }
4988
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004989 hsotg->gadget.ops = &dwc2_hsotg_gadget_ops;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004990 hsotg->gadget.name = dev_name(dev);
Fabrice Gasnierf5c8a6c2021-10-13 15:57:04 +02004991 hsotg->gadget.otg_caps = &hsotg->params.otg_caps;
Vardan Mikayelyanfa389a62018-02-16 14:08:53 +04004992 hsotg->remote_wakeup_allowed = 0;
John Youn7455f8b2018-01-24 17:44:51 +04004993
4994 if (hsotg->params.lpm)
4995 hsotg->gadget.lpm_capable = true;
4996
Gregory Herrero097ee662015-04-29 22:09:10 +02004997 if (hsotg->dr_mode == USB_DR_MODE_OTG)
4998 hsotg->gadget.is_otg = 1;
Mian Yousaf Kaukabec4cc652015-09-22 15:16:55 +02004999 else if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
5000 hsotg->op_state = OTG_STATE_B_PERIPHERAL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01005001
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05005002 ret = dwc2_hsotg_hw_cfg(hsotg);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01005003 if (ret) {
5004 dev_err(hsotg->dev, "Hardware configuration failed: %d\n", ret);
Marek Szyprowski09a75e82015-10-14 08:52:29 +02005005 return ret;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01005006 }
5007
Mian Yousaf Kaukab3f950012015-01-09 13:38:44 +01005008 hsotg->ctrl_buff = devm_kzalloc(hsotg->dev,
5009 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
Wolfram Sang8bae0f82016-08-25 19:39:02 +02005010 if (!hsotg->ctrl_buff)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02005011 return -ENOMEM;
Mian Yousaf Kaukab3f950012015-01-09 13:38:44 +01005012
5013 hsotg->ep0_buff = devm_kzalloc(hsotg->dev,
5014 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
Wolfram Sang8bae0f82016-08-25 19:39:02 +02005015 if (!hsotg->ep0_buff)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02005016 return -ENOMEM;
Mian Yousaf Kaukab3f950012015-01-09 13:38:44 +01005017
Vahram Aharonyan0f6b80c2016-11-09 19:27:56 -08005018 if (using_desc_dma(hsotg)) {
5019 ret = dwc2_gadget_alloc_ctrl_desc_chains(hsotg);
5020 if (ret < 0)
5021 return ret;
5022 }
5023
Vardan Mikayelyanf3768992017-12-25 15:17:45 +04005024 ret = devm_request_irq(hsotg->dev, hsotg->irq, dwc2_hsotg_irq,
5025 IRQF_SHARED, dev_name(hsotg->dev), hsotg);
Marek Szyprowskieb3c56c2014-09-09 10:44:12 +02005026 if (ret < 0) {
Dinh Nguyendb8178c2014-11-11 11:13:37 -06005027 dev_err(dev, "cannot claim IRQ for gadget\n");
Marek Szyprowski09a75e82015-10-14 08:52:29 +02005028 return ret;
Marek Szyprowskieb3c56c2014-09-09 10:44:12 +02005029 }
5030
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02005031 /* hsotg->num_of_eps holds number of EPs other than ep0 */
5032
5033 if (hsotg->num_of_eps == 0) {
5034 dev_err(dev, "wrong number of EPs (zero)\n");
Marek Szyprowski09a75e82015-10-14 08:52:29 +02005035 return -EINVAL;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02005036 }
5037
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02005038 /* setup endpoint information */
5039
5040 INIT_LIST_HEAD(&hsotg->gadget.ep_list);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01005041 hsotg->gadget.ep0 = &hsotg->eps_out[0]->ep;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02005042
5043 /* allocate EP0 request */
5044
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05005045 hsotg->ctrl_req = dwc2_hsotg_ep_alloc_request(&hsotg->eps_out[0]->ep,
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02005046 GFP_KERNEL);
5047 if (!hsotg->ctrl_req) {
5048 dev_err(dev, "failed to allocate ctrl req\n");
Marek Szyprowski09a75e82015-10-14 08:52:29 +02005049 return -ENOMEM;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02005050 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01005051
5052 /* initialise the endpoints now the core has been initialised */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01005053 for (epnum = 0; epnum < hsotg->num_of_eps; epnum++) {
5054 if (hsotg->eps_in[epnum])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05005055 dwc2_hsotg_initep(hsotg, hsotg->eps_in[epnum],
John Youn9da51972017-01-17 20:30:27 -08005056 epnum, 1);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01005057 if (hsotg->eps_out[epnum])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05005058 dwc2_hsotg_initep(hsotg, hsotg->eps_out[epnum],
John Youn9da51972017-01-17 20:30:27 -08005059 epnum, 0);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01005060 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01005061
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05005062 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01005063
Ben Dooks5b7d70c2009-06-02 14:58:06 +01005064 return 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01005065}
5066
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02005067/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05005068 * dwc2_hsotg_remove - remove function for hsotg driver
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04005069 * @hsotg: Programming view of the DWC_otg controller
5070 *
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02005071 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05005072int dwc2_hsotg_remove(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01005073{
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03005074 usb_del_gadget_udc(&hsotg->gadget);
Grigor Tovmasyan9bb073a2018-05-24 18:22:30 +04005075 dwc2_hsotg_ep_free_request(&hsotg->eps_out[0]->ep, hsotg->ctrl_req);
Marek Szyprowski31ee04d2010-07-19 16:01:42 +02005076
Ben Dooks5b7d70c2009-06-02 14:58:06 +01005077 return 0;
5078}
5079
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05005080int dwc2_hsotg_suspend(struct dwc2_hsotg *hsotg)
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005081{
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005082 unsigned long flags;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005083
Gregory Herrero9e779772015-04-29 22:09:07 +02005084 if (hsotg->lx_state != DWC2_L0)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02005085 return 0;
Gregory Herrero9e779772015-04-29 22:09:07 +02005086
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005087 if (hsotg->driver) {
5088 int ep;
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01005089
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005090 dev_info(hsotg->dev, "suspending usb gadget %s\n",
5091 hsotg->driver->driver.name);
5092
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01005093 spin_lock_irqsave(&hsotg->lock, flags);
5094 if (hsotg->enabled)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05005095 dwc2_hsotg_core_disconnect(hsotg);
5096 dwc2_hsotg_disconnect(hsotg);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01005097 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
5098 spin_unlock_irqrestore(&hsotg->lock, flags);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005099
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01005100 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
5101 if (hsotg->eps_in[ep])
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04005102 dwc2_hsotg_ep_disable_lock(&hsotg->eps_in[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01005103 if (hsotg->eps_out[ep])
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04005104 dwc2_hsotg_ep_disable_lock(&hsotg->eps_out[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01005105 }
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005106 }
5107
Marek Szyprowski09a75e82015-10-14 08:52:29 +02005108 return 0;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005109}
5110
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05005111int dwc2_hsotg_resume(struct dwc2_hsotg *hsotg)
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005112{
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005113 unsigned long flags;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005114
Gregory Herrero9e779772015-04-29 22:09:07 +02005115 if (hsotg->lx_state == DWC2_L2)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02005116 return 0;
Gregory Herrero9e779772015-04-29 22:09:07 +02005117
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005118 if (hsotg->driver) {
5119 dev_info(hsotg->dev, "resuming usb gadget %s\n",
5120 hsotg->driver->driver.name);
Robert Baldygad00b4142014-09-09 10:44:57 +02005121
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01005122 spin_lock_irqsave(&hsotg->lock, flags);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05005123 dwc2_hsotg_core_init_disconnected(hsotg, false);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04005124 if (hsotg->enabled) {
5125 /* Enable ACG feature in device mode,if supported */
5126 dwc2_enable_acg(hsotg);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05005127 dwc2_hsotg_core_connect(hsotg);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04005128 }
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01005129 spin_unlock_irqrestore(&hsotg->lock, flags);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005130 }
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005131
Marek Szyprowski09a75e82015-10-14 08:52:29 +02005132 return 0;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005133}
John Youn58e52ff6a2016-02-23 19:54:57 -08005134
5135/**
5136 * dwc2_backup_device_registers() - Backup controller device registers.
5137 * When suspending usb bus, registers needs to be backuped
5138 * if controller power is disabled once suspended.
5139 *
5140 * @hsotg: Programming view of the DWC_otg controller
5141 */
5142int dwc2_backup_device_registers(struct dwc2_hsotg *hsotg)
5143{
5144 struct dwc2_dregs_backup *dr;
5145 int i;
5146
5147 dev_dbg(hsotg->dev, "%s\n", __func__);
5148
5149 /* Backup dev regs */
5150 dr = &hsotg->dr_backup;
5151
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005152 dr->dcfg = dwc2_readl(hsotg, DCFG);
5153 dr->dctl = dwc2_readl(hsotg, DCTL);
5154 dr->daintmsk = dwc2_readl(hsotg, DAINTMSK);
5155 dr->diepmsk = dwc2_readl(hsotg, DIEPMSK);
5156 dr->doepmsk = dwc2_readl(hsotg, DOEPMSK);
John Youn58e52ff6a2016-02-23 19:54:57 -08005157
5158 for (i = 0; i < hsotg->num_of_eps; i++) {
5159 /* Backup IN EPs */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005160 dr->diepctl[i] = dwc2_readl(hsotg, DIEPCTL(i));
John Youn58e52ff6a2016-02-23 19:54:57 -08005161
5162 /* Ensure DATA PID is correctly configured */
5163 if (dr->diepctl[i] & DXEPCTL_DPID)
5164 dr->diepctl[i] |= DXEPCTL_SETD1PID;
5165 else
5166 dr->diepctl[i] |= DXEPCTL_SETD0PID;
5167
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005168 dr->dieptsiz[i] = dwc2_readl(hsotg, DIEPTSIZ(i));
5169 dr->diepdma[i] = dwc2_readl(hsotg, DIEPDMA(i));
John Youn58e52ff6a2016-02-23 19:54:57 -08005170
5171 /* Backup OUT EPs */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005172 dr->doepctl[i] = dwc2_readl(hsotg, DOEPCTL(i));
John Youn58e52ff6a2016-02-23 19:54:57 -08005173
5174 /* Ensure DATA PID is correctly configured */
5175 if (dr->doepctl[i] & DXEPCTL_DPID)
5176 dr->doepctl[i] |= DXEPCTL_SETD1PID;
5177 else
5178 dr->doepctl[i] |= DXEPCTL_SETD0PID;
5179
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005180 dr->doeptsiz[i] = dwc2_readl(hsotg, DOEPTSIZ(i));
5181 dr->doepdma[i] = dwc2_readl(hsotg, DOEPDMA(i));
5182 dr->dtxfsiz[i] = dwc2_readl(hsotg, DPTXFSIZN(i));
John Youn58e52ff6a2016-02-23 19:54:57 -08005183 }
5184 dr->valid = true;
5185 return 0;
5186}
5187
5188/**
5189 * dwc2_restore_device_registers() - Restore controller device registers.
5190 * When resuming usb bus, device registers needs to be restored
5191 * if controller power were disabled.
5192 *
5193 * @hsotg: Programming view of the DWC_otg controller
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005194 * @remote_wakeup: Indicates whether resume is initiated by Device or Host.
5195 *
5196 * Return: 0 if successful, negative error code otherwise
John Youn58e52ff6a2016-02-23 19:54:57 -08005197 */
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005198int dwc2_restore_device_registers(struct dwc2_hsotg *hsotg, int remote_wakeup)
John Youn58e52ff6a2016-02-23 19:54:57 -08005199{
5200 struct dwc2_dregs_backup *dr;
John Youn58e52ff6a2016-02-23 19:54:57 -08005201 int i;
5202
5203 dev_dbg(hsotg->dev, "%s\n", __func__);
5204
5205 /* Restore dev regs */
5206 dr = &hsotg->dr_backup;
5207 if (!dr->valid) {
5208 dev_err(hsotg->dev, "%s: no device registers to restore\n",
5209 __func__);
5210 return -EINVAL;
5211 }
5212 dr->valid = false;
5213
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005214 if (!remote_wakeup)
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005215 dwc2_writel(hsotg, dr->dctl, DCTL);
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005216
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005217 dwc2_writel(hsotg, dr->daintmsk, DAINTMSK);
5218 dwc2_writel(hsotg, dr->diepmsk, DIEPMSK);
5219 dwc2_writel(hsotg, dr->doepmsk, DOEPMSK);
John Youn58e52ff6a2016-02-23 19:54:57 -08005220
5221 for (i = 0; i < hsotg->num_of_eps; i++) {
5222 /* Restore IN EPs */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005223 dwc2_writel(hsotg, dr->dieptsiz[i], DIEPTSIZ(i));
5224 dwc2_writel(hsotg, dr->diepdma[i], DIEPDMA(i));
5225 dwc2_writel(hsotg, dr->doeptsiz[i], DOEPTSIZ(i));
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005226 /** WA for enabled EPx's IN in DDMA mode. On entering to
5227 * hibernation wrong value read and saved from DIEPDMAx,
5228 * as result BNA interrupt asserted on hibernation exit
5229 * by restoring from saved area.
5230 */
John Keepingc4bc5152021-11-22 12:31:07 +00005231 if (using_desc_dma(hsotg) &&
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005232 (dr->diepctl[i] & DXEPCTL_EPENA))
5233 dr->diepdma[i] = hsotg->eps_in[i]->desc_list_dma;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005234 dwc2_writel(hsotg, dr->dtxfsiz[i], DPTXFSIZN(i));
5235 dwc2_writel(hsotg, dr->diepctl[i], DIEPCTL(i));
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005236 /* Restore OUT EPs */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005237 dwc2_writel(hsotg, dr->doeptsiz[i], DOEPTSIZ(i));
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005238 /* WA for enabled EPx's OUT in DDMA mode. On entering to
5239 * hibernation wrong value read and saved from DOEPDMAx,
5240 * as result BNA interrupt asserted on hibernation exit
5241 * by restoring from saved area.
5242 */
John Keepingc4bc5152021-11-22 12:31:07 +00005243 if (using_desc_dma(hsotg) &&
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005244 (dr->doepctl[i] & DXEPCTL_EPENA))
5245 dr->doepdma[i] = hsotg->eps_out[i]->desc_list_dma;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005246 dwc2_writel(hsotg, dr->doepdma[i], DOEPDMA(i));
5247 dwc2_writel(hsotg, dr->doepctl[i], DOEPCTL(i));
John Youn58e52ff6a2016-02-23 19:54:57 -08005248 }
5249
John Youn58e52ff6a2016-02-23 19:54:57 -08005250 return 0;
5251}
Sevak Arakelyan21b03402018-01-24 17:43:32 +04005252
5253/**
5254 * dwc2_gadget_init_lpm - Configure the core to support LPM in device mode
5255 *
5256 * @hsotg: Programming view of DWC_otg controller
5257 *
5258 */
5259void dwc2_gadget_init_lpm(struct dwc2_hsotg *hsotg)
5260{
5261 u32 val;
5262
5263 if (!hsotg->params.lpm)
5264 return;
5265
5266 val = GLPMCFG_LPMCAP | GLPMCFG_APPL1RES;
5267 val |= hsotg->params.hird_threshold_en ? GLPMCFG_HIRD_THRES_EN : 0;
5268 val |= hsotg->params.lpm_clock_gating ? GLPMCFG_ENBLSLPM : 0;
5269 val |= hsotg->params.hird_threshold << GLPMCFG_HIRD_THRES_SHIFT;
5270 val |= hsotg->params.besl ? GLPMCFG_ENBESL : 0;
Minas Harutyunyan46637562019-04-18 15:40:43 +04005271 val |= GLPMCFG_LPM_REJECT_CTRL_CONTROL;
Artur Petrosyan9aed8c02018-11-02 11:29:55 -04005272 val |= GLPMCFG_LPM_ACCEPT_CTRL_ISOC;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005273 dwc2_writel(hsotg, val, GLPMCFG);
5274 dev_dbg(hsotg->dev, "GLPMCFG=0x%08x\n", dwc2_readl(hsotg, GLPMCFG));
Grigor Tovmasyan4abe4532018-08-29 21:02:28 +04005275
5276 /* Unmask WKUP_ALERT Interrupt */
5277 if (hsotg->params.service_interval)
5278 dwc2_set_bit(hsotg, GINTMSK2, GINTMSK2_WKUP_ALERT_INT_MSK);
Sevak Arakelyan21b03402018-01-24 17:43:32 +04005279}
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005280
5281/**
Grigor Tovmasyan15d9dbf2018-08-29 21:01:59 +04005282 * dwc2_gadget_program_ref_clk - Program GREFCLK register in device mode
5283 *
5284 * @hsotg: Programming view of DWC_otg controller
5285 *
5286 */
5287void dwc2_gadget_program_ref_clk(struct dwc2_hsotg *hsotg)
5288{
5289 u32 val = 0;
5290
5291 val |= GREFCLK_REF_CLK_MODE;
5292 val |= hsotg->params.ref_clk_per << GREFCLK_REFCLKPER_SHIFT;
5293 val |= hsotg->params.sof_cnt_wkup_alert <<
5294 GREFCLK_SOF_CNT_WKUP_ALERT_SHIFT;
5295
5296 dwc2_writel(hsotg, val, GREFCLK);
5297 dev_dbg(hsotg->dev, "GREFCLK=0x%08x\n", dwc2_readl(hsotg, GREFCLK));
5298}
5299
5300/**
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005301 * dwc2_gadget_enter_hibernation() - Put controller in Hibernation.
5302 *
5303 * @hsotg: Programming view of the DWC_otg controller
5304 *
5305 * Return non-zero if failed to enter to hibernation.
5306 */
5307int dwc2_gadget_enter_hibernation(struct dwc2_hsotg *hsotg)
5308{
5309 u32 gpwrdn;
5310 int ret = 0;
5311
5312 /* Change to L2(suspend) state */
5313 hsotg->lx_state = DWC2_L2;
5314 dev_dbg(hsotg->dev, "Start of hibernation completed\n");
5315 ret = dwc2_backup_global_registers(hsotg);
5316 if (ret) {
5317 dev_err(hsotg->dev, "%s: failed to backup global registers\n",
5318 __func__);
5319 return ret;
5320 }
5321 ret = dwc2_backup_device_registers(hsotg);
5322 if (ret) {
5323 dev_err(hsotg->dev, "%s: failed to backup device registers\n",
5324 __func__);
5325 return ret;
5326 }
5327
5328 gpwrdn = GPWRDN_PWRDNRSTN;
5329 gpwrdn |= GPWRDN_PMUACTV;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005330 dwc2_writel(hsotg, gpwrdn, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005331 udelay(10);
5332
5333 /* Set flag to indicate that we are in hibernation */
5334 hsotg->hibernated = 1;
5335
5336 /* Enable interrupts from wake up logic */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005337 gpwrdn = dwc2_readl(hsotg, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005338 gpwrdn |= GPWRDN_PMUINTSEL;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005339 dwc2_writel(hsotg, gpwrdn, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005340 udelay(10);
5341
5342 /* Unmask device mode interrupts in GPWRDN */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005343 gpwrdn = dwc2_readl(hsotg, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005344 gpwrdn |= GPWRDN_RST_DET_MSK;
5345 gpwrdn |= GPWRDN_LNSTSCHG_MSK;
5346 gpwrdn |= GPWRDN_STS_CHGINT_MSK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005347 dwc2_writel(hsotg, gpwrdn, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005348 udelay(10);
5349
5350 /* Enable Power Down Clamp */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005351 gpwrdn = dwc2_readl(hsotg, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005352 gpwrdn |= GPWRDN_PWRDNCLMP;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005353 dwc2_writel(hsotg, gpwrdn, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005354 udelay(10);
5355
5356 /* Switch off VDD */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005357 gpwrdn = dwc2_readl(hsotg, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005358 gpwrdn |= GPWRDN_PWRDNSWTCH;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005359 dwc2_writel(hsotg, gpwrdn, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005360 udelay(10);
5361
5362 /* Save gpwrdn register for further usage if stschng interrupt */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005363 hsotg->gr_backup.gpwrdn = dwc2_readl(hsotg, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005364 dev_dbg(hsotg->dev, "Hibernation completed\n");
5365
5366 return ret;
5367}
5368
5369/**
5370 * dwc2_gadget_exit_hibernation()
5371 * This function is for exiting from Device mode hibernation by host initiated
5372 * resume/reset and device initiated remote-wakeup.
5373 *
5374 * @hsotg: Programming view of the DWC_otg controller
5375 * @rem_wakeup: indicates whether resume is initiated by Device or Host.
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04005376 * @reset: indicates whether resume is initiated by Reset.
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005377 *
5378 * Return non-zero if failed to exit from hibernation.
5379 */
5380int dwc2_gadget_exit_hibernation(struct dwc2_hsotg *hsotg,
5381 int rem_wakeup, int reset)
5382{
5383 u32 pcgcctl;
5384 u32 gpwrdn;
5385 u32 dctl;
5386 int ret = 0;
5387 struct dwc2_gregs_backup *gr;
5388 struct dwc2_dregs_backup *dr;
5389
5390 gr = &hsotg->gr_backup;
5391 dr = &hsotg->dr_backup;
5392
5393 if (!hsotg->hibernated) {
5394 dev_dbg(hsotg->dev, "Already exited from Hibernation\n");
5395 return 1;
5396 }
5397 dev_dbg(hsotg->dev,
5398 "%s: called with rem_wakeup = %d reset = %d\n",
5399 __func__, rem_wakeup, reset);
5400
5401 dwc2_hib_restore_common(hsotg, rem_wakeup, 0);
5402
5403 if (!reset) {
5404 /* Clear all pending interupts */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005405 dwc2_writel(hsotg, 0xffffffff, GINTSTS);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005406 }
5407
5408 /* De-assert Restore */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005409 gpwrdn = dwc2_readl(hsotg, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005410 gpwrdn &= ~GPWRDN_RESTORE;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005411 dwc2_writel(hsotg, gpwrdn, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005412 udelay(10);
5413
5414 if (!rem_wakeup) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005415 pcgcctl = dwc2_readl(hsotg, PCGCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005416 pcgcctl &= ~PCGCTL_RSTPDWNMODULE;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005417 dwc2_writel(hsotg, pcgcctl, PCGCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005418 }
5419
5420 /* Restore GUSBCFG, DCFG and DCTL */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005421 dwc2_writel(hsotg, gr->gusbcfg, GUSBCFG);
5422 dwc2_writel(hsotg, dr->dcfg, DCFG);
5423 dwc2_writel(hsotg, dr->dctl, DCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005424
Artur Petrosyanb29b4942021-04-16 16:46:58 +04005425 /* On USB Reset, reset device address to zero */
5426 if (reset)
5427 dwc2_clear_bit(hsotg, DCFG, DCFG_DEVADDR_MASK);
5428
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005429 /* De-assert Wakeup Logic */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005430 gpwrdn = dwc2_readl(hsotg, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005431 gpwrdn &= ~GPWRDN_PMUACTV;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005432 dwc2_writel(hsotg, gpwrdn, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005433
5434 if (rem_wakeup) {
5435 udelay(10);
5436 /* Start Remote Wakeup Signaling */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005437 dwc2_writel(hsotg, dr->dctl | DCTL_RMTWKUPSIG, DCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005438 } else {
5439 udelay(50);
5440 /* Set Device programming done bit */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005441 dctl = dwc2_readl(hsotg, DCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005442 dctl |= DCTL_PWRONPRGDONE;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005443 dwc2_writel(hsotg, dctl, DCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005444 }
5445 /* Wait for interrupts which must be cleared */
5446 mdelay(2);
5447 /* Clear all pending interupts */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005448 dwc2_writel(hsotg, 0xffffffff, GINTSTS);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005449
5450 /* Restore global registers */
5451 ret = dwc2_restore_global_registers(hsotg);
5452 if (ret) {
5453 dev_err(hsotg->dev, "%s: failed to restore registers\n",
5454 __func__);
5455 return ret;
5456 }
5457
5458 /* Restore device registers */
5459 ret = dwc2_restore_device_registers(hsotg, rem_wakeup);
5460 if (ret) {
5461 dev_err(hsotg->dev, "%s: failed to restore device registers\n",
5462 __func__);
5463 return ret;
5464 }
5465
5466 if (rem_wakeup) {
5467 mdelay(10);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005468 dctl = dwc2_readl(hsotg, DCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005469 dctl &= ~DCTL_RMTWKUPSIG;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005470 dwc2_writel(hsotg, dctl, DCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005471 }
5472
5473 hsotg->hibernated = 0;
5474 hsotg->lx_state = DWC2_L0;
5475 dev_dbg(hsotg->dev, "Hibernation recovery completes here\n");
5476
5477 return ret;
5478}
Artur Petrosyanbe2b9602021-04-08 13:44:29 +04005479
5480/**
5481 * dwc2_gadget_enter_partial_power_down() - Put controller in partial
5482 * power down.
5483 *
5484 * @hsotg: Programming view of the DWC_otg controller
5485 *
5486 * Return: non-zero if failed to enter device partial power down.
5487 *
5488 * This function is for entering device mode partial power down.
5489 */
5490int dwc2_gadget_enter_partial_power_down(struct dwc2_hsotg *hsotg)
5491{
5492 u32 pcgcctl;
5493 int ret = 0;
5494
5495 dev_dbg(hsotg->dev, "Entering device partial power down started.\n");
5496
5497 /* Backup all registers */
5498 ret = dwc2_backup_global_registers(hsotg);
5499 if (ret) {
5500 dev_err(hsotg->dev, "%s: failed to backup global registers\n",
5501 __func__);
5502 return ret;
5503 }
5504
5505 ret = dwc2_backup_device_registers(hsotg);
5506 if (ret) {
5507 dev_err(hsotg->dev, "%s: failed to backup device registers\n",
5508 __func__);
5509 return ret;
5510 }
5511
5512 /*
5513 * Clear any pending interrupts since dwc2 will not be able to
5514 * clear them after entering partial_power_down.
5515 */
5516 dwc2_writel(hsotg, 0xffffffff, GINTSTS);
5517
5518 /* Put the controller in low power state */
5519 pcgcctl = dwc2_readl(hsotg, PCGCTL);
5520
5521 pcgcctl |= PCGCTL_PWRCLMP;
5522 dwc2_writel(hsotg, pcgcctl, PCGCTL);
5523 udelay(5);
5524
5525 pcgcctl |= PCGCTL_RSTPDWNMODULE;
5526 dwc2_writel(hsotg, pcgcctl, PCGCTL);
5527 udelay(5);
5528
5529 pcgcctl |= PCGCTL_STOPPCLK;
5530 dwc2_writel(hsotg, pcgcctl, PCGCTL);
5531
5532 /* Set in_ppd flag to 1 as here core enters suspend. */
5533 hsotg->in_ppd = 1;
5534 hsotg->lx_state = DWC2_L2;
5535
5536 dev_dbg(hsotg->dev, "Entering device partial power down completed.\n");
5537
5538 return ret;
5539}
5540
5541/*
5542 * dwc2_gadget_exit_partial_power_down() - Exit controller from device partial
5543 * power down.
5544 *
5545 * @hsotg: Programming view of the DWC_otg controller
5546 * @restore: indicates whether need to restore the registers or not.
5547 *
5548 * Return: non-zero if failed to exit device partial power down.
5549 *
5550 * This function is for exiting from device mode partial power down.
5551 */
5552int dwc2_gadget_exit_partial_power_down(struct dwc2_hsotg *hsotg,
5553 bool restore)
5554{
5555 u32 pcgcctl;
5556 u32 dctl;
5557 struct dwc2_dregs_backup *dr;
5558 int ret = 0;
5559
5560 dr = &hsotg->dr_backup;
5561
5562 dev_dbg(hsotg->dev, "Exiting device partial Power Down started.\n");
5563
5564 pcgcctl = dwc2_readl(hsotg, PCGCTL);
5565 pcgcctl &= ~PCGCTL_STOPPCLK;
5566 dwc2_writel(hsotg, pcgcctl, PCGCTL);
5567
5568 pcgcctl = dwc2_readl(hsotg, PCGCTL);
5569 pcgcctl &= ~PCGCTL_PWRCLMP;
5570 dwc2_writel(hsotg, pcgcctl, PCGCTL);
5571
5572 pcgcctl = dwc2_readl(hsotg, PCGCTL);
5573 pcgcctl &= ~PCGCTL_RSTPDWNMODULE;
5574 dwc2_writel(hsotg, pcgcctl, PCGCTL);
5575
5576 udelay(100);
5577 if (restore) {
5578 ret = dwc2_restore_global_registers(hsotg);
5579 if (ret) {
5580 dev_err(hsotg->dev, "%s: failed to restore registers\n",
5581 __func__);
5582 return ret;
5583 }
5584 /* Restore DCFG */
5585 dwc2_writel(hsotg, dr->dcfg, DCFG);
5586
5587 ret = dwc2_restore_device_registers(hsotg, 0);
5588 if (ret) {
5589 dev_err(hsotg->dev, "%s: failed to restore device registers\n",
5590 __func__);
5591 return ret;
5592 }
5593 }
5594
5595 /* Set the Power-On Programming done bit */
5596 dctl = dwc2_readl(hsotg, DCTL);
5597 dctl |= DCTL_PWRONPRGDONE;
5598 dwc2_writel(hsotg, dctl, DCTL);
5599
5600 /* Set in_ppd flag to 0 as here core exits from suspend. */
5601 hsotg->in_ppd = 0;
5602 hsotg->lx_state = DWC2_L0;
5603
5604 dev_dbg(hsotg->dev, "Exiting device partial Power Down completed.\n");
5605 return ret;
5606}
Artur Petrosyan012466f2021-04-13 11:36:07 +04005607
5608/**
5609 * dwc2_gadget_enter_clock_gating() - Put controller in clock gating.
5610 *
5611 * @hsotg: Programming view of the DWC_otg controller
5612 *
5613 * Return: non-zero if failed to enter device partial power down.
5614 *
5615 * This function is for entering device mode clock gating.
5616 */
5617void dwc2_gadget_enter_clock_gating(struct dwc2_hsotg *hsotg)
5618{
5619 u32 pcgctl;
5620
5621 dev_dbg(hsotg->dev, "Entering device clock gating.\n");
5622
5623 /* Set the Phy Clock bit as suspend is received. */
5624 pcgctl = dwc2_readl(hsotg, PCGCTL);
5625 pcgctl |= PCGCTL_STOPPCLK;
5626 dwc2_writel(hsotg, pcgctl, PCGCTL);
5627 udelay(5);
5628
5629 /* Set the Gate hclk as suspend is received. */
5630 pcgctl = dwc2_readl(hsotg, PCGCTL);
5631 pcgctl |= PCGCTL_GATEHCLK;
5632 dwc2_writel(hsotg, pcgctl, PCGCTL);
5633 udelay(5);
5634
5635 hsotg->lx_state = DWC2_L2;
5636 hsotg->bus_suspended = true;
5637}
5638
5639/*
5640 * dwc2_gadget_exit_clock_gating() - Exit controller from device clock gating.
5641 *
5642 * @hsotg: Programming view of the DWC_otg controller
5643 * @rem_wakeup: indicates whether remote wake up is enabled.
5644 *
5645 * This function is for exiting from device mode clock gating.
5646 */
5647void dwc2_gadget_exit_clock_gating(struct dwc2_hsotg *hsotg, int rem_wakeup)
5648{
5649 u32 pcgctl;
5650 u32 dctl;
5651
5652 dev_dbg(hsotg->dev, "Exiting device clock gating.\n");
5653
5654 /* Clear the Gate hclk. */
5655 pcgctl = dwc2_readl(hsotg, PCGCTL);
5656 pcgctl &= ~PCGCTL_GATEHCLK;
5657 dwc2_writel(hsotg, pcgctl, PCGCTL);
5658 udelay(5);
5659
5660 /* Phy Clock bit. */
5661 pcgctl = dwc2_readl(hsotg, PCGCTL);
5662 pcgctl &= ~PCGCTL_STOPPCLK;
5663 dwc2_writel(hsotg, pcgctl, PCGCTL);
5664 udelay(5);
5665
5666 if (rem_wakeup) {
5667 /* Set Remote Wakeup Signaling */
5668 dctl = dwc2_readl(hsotg, DCTL);
5669 dctl |= DCTL_RMTWKUPSIG;
5670 dwc2_writel(hsotg, dctl, DCTL);
5671 }
5672
5673 /* Change to L0 state */
5674 call_gadget(hsotg, resume);
5675 hsotg->lx_state = DWC2_L0;
5676 hsotg->bus_suspended = false;
5677}