blob: 0a0d11151cfb88cb6ecbd7e9264f26e75de148d6 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04002/*
Anton Tikhomirovdfbc6fa2011-04-21 17:06:43 +09003 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
Ben Dooks5b7d70c2009-06-02 14:58:06 +01006 * Copyright 2008 Openmoko, Inc.
7 * Copyright 2008 Simtec Electronics
8 * Ben Dooks <ben@simtec.co.uk>
9 * http://armlinux.simtec.co.uk/
10 *
11 * S3C USB2.0 High-speed / OtG driver
Lukasz Majewski8b9bc462012-05-04 14:17:11 +020012 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +010013
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/spinlock.h>
17#include <linux/interrupt.h>
18#include <linux/platform_device.h>
19#include <linux/dma-mapping.h>
Marek Szyprowski7ad80962014-11-21 15:14:48 +010020#include <linux/mutex.h>
Ben Dooks5b7d70c2009-06-02 14:58:06 +010021#include <linux/seq_file.h>
22#include <linux/delay.h>
23#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Tomasz Figac50f056c2013-06-25 17:38:23 +020025#include <linux/of_platform.h>
Ben Dooks5b7d70c2009-06-02 14:58:06 +010026
27#include <linux/usb/ch9.h>
28#include <linux/usb/gadget.h>
Praveen Panerib2e587d2012-11-14 15:57:16 +053029#include <linux/usb/phy.h>
Minas Harutyunyanb4c53b42019-03-12 11:45:12 +040030#include <linux/usb/composite.h>
31
Ben Dooks5b7d70c2009-06-02 14:58:06 +010032
Dinh Nguyenf7c0b142014-04-14 14:13:35 -070033#include "core.h"
Dinh Nguyen941fcce2014-11-11 11:13:33 -060034#include "hw.h"
Ben Dooks5b7d70c2009-06-02 14:58:06 +010035
36/* conversion functions */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050037static inline struct dwc2_hsotg_req *our_req(struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010038{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050039 return container_of(req, struct dwc2_hsotg_req, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010040}
41
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050042static inline struct dwc2_hsotg_ep *our_ep(struct usb_ep *ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010043{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050044 return container_of(ep, struct dwc2_hsotg_ep, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010045}
46
Dinh Nguyen941fcce2014-11-11 11:13:33 -060047static inline struct dwc2_hsotg *to_hsotg(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010048{
Dinh Nguyen941fcce2014-11-11 11:13:33 -060049 return container_of(gadget, struct dwc2_hsotg, gadget);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010050}
51
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +040052static inline void dwc2_set_bit(struct dwc2_hsotg *hsotg, u32 offset, u32 val)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010053{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +040054 dwc2_writel(hsotg, dwc2_readl(hsotg, offset) | val, offset);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010055}
56
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +040057static inline void dwc2_clear_bit(struct dwc2_hsotg *hsotg, u32 offset, u32 val)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010058{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +040059 dwc2_writel(hsotg, dwc2_readl(hsotg, offset) & ~val, offset);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010060}
61
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050062static inline struct dwc2_hsotg_ep *index_to_ep(struct dwc2_hsotg *hsotg,
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +010063 u32 ep_index, u32 dir_in)
64{
65 if (dir_in)
66 return hsotg->eps_in[ep_index];
67 else
68 return hsotg->eps_out[ep_index];
69}
70
Mickael Maison997f4f82014-12-23 17:39:45 +010071/* forward declaration of functions */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050072static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010073
74/**
75 * using_dma - return the DMA status of the driver.
76 * @hsotg: The driver state.
77 *
78 * Return true if we're using DMA.
79 *
80 * Currently, we have the DMA support code worked into everywhere
81 * that needs it, but the AMBA DMA implementation in the hardware can
82 * only DMA from 32bit aligned addresses. This means that gadgets such
83 * as the CDC Ethernet cannot work as they often pass packets which are
84 * not 32bit aligned.
85 *
86 * Unfortunately the choice to use DMA or not is global to the controller
87 * and seems to be only settable when the controller is being put through
88 * a core reset. This means we either need to fix the gadgets to take
89 * account of DMA alignment, or add bounce buffers (yuerk).
90 *
Gregory Herreroedd74be2015-01-09 13:38:48 +010091 * g_using_dma is set depending on dts flag.
Ben Dooks5b7d70c2009-06-02 14:58:06 +010092 */
Dinh Nguyen941fcce2014-11-11 11:13:33 -060093static inline bool using_dma(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010094{
John Youn05ee7992016-11-03 17:56:05 -070095 return hsotg->params.g_dma;
Ben Dooks5b7d70c2009-06-02 14:58:06 +010096}
97
Vahram Aharonyandec4b552016-11-09 19:27:48 -080098/*
99 * using_desc_dma - return the descriptor DMA status of the driver.
100 * @hsotg: The driver state.
101 *
102 * Return true if we're using descriptor DMA.
103 */
104static inline bool using_desc_dma(struct dwc2_hsotg *hsotg)
105{
106 return hsotg->params.g_dma_desc;
107}
108
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100109/**
Vardan Mikayelyan92d16352016-05-25 18:07:05 -0700110 * dwc2_gadget_incr_frame_num - Increments the targeted frame number.
111 * @hs_ep: The endpoint
Vardan Mikayelyan92d16352016-05-25 18:07:05 -0700112 *
113 * This function will also check if the frame number overruns DSTS_SOFFN_LIMIT.
114 * If an overrun occurs it will wrap the value and set the frame_overrun flag.
115 */
116static inline void dwc2_gadget_incr_frame_num(struct dwc2_hsotg_ep *hs_ep)
117{
118 hs_ep->target_frame += hs_ep->interval;
119 if (hs_ep->target_frame > DSTS_SOFFN_LIMIT) {
Gustavo A. R. Silvac1d5df62018-01-23 09:45:31 -0600120 hs_ep->frame_overrun = true;
Vardan Mikayelyan92d16352016-05-25 18:07:05 -0700121 hs_ep->target_frame &= DSTS_SOFFN_LIMIT;
122 } else {
Gustavo A. R. Silvac1d5df62018-01-23 09:45:31 -0600123 hs_ep->frame_overrun = false;
Vardan Mikayelyan92d16352016-05-25 18:07:05 -0700124 }
125}
126
127/**
Grigor Tovmasyan9d630b92018-08-29 21:00:03 +0400128 * dwc2_gadget_dec_frame_num_by_one - Decrements the targeted frame number
129 * by one.
130 * @hs_ep: The endpoint.
131 *
132 * This function used in service interval based scheduling flow to calculate
133 * descriptor frame number filed value. For service interval mode frame
134 * number in descriptor should point to last (u)frame in the interval.
135 *
136 */
137static inline void dwc2_gadget_dec_frame_num_by_one(struct dwc2_hsotg_ep *hs_ep)
138{
139 if (hs_ep->target_frame)
140 hs_ep->target_frame -= 1;
141 else
142 hs_ep->target_frame = DSTS_SOFFN_LIMIT;
143}
144
145/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500146 * dwc2_hsotg_en_gsint - enable one or more of the general interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100147 * @hsotg: The device state
148 * @ints: A bitmask of the interrupts to enable
149 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500150static void dwc2_hsotg_en_gsint(struct dwc2_hsotg *hsotg, u32 ints)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100151{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400152 u32 gsintmsk = dwc2_readl(hsotg, GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100153 u32 new_gsintmsk;
154
155 new_gsintmsk = gsintmsk | ints;
156
157 if (new_gsintmsk != gsintmsk) {
158 dev_dbg(hsotg->dev, "gsintmsk now 0x%08x\n", new_gsintmsk);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400159 dwc2_writel(hsotg, new_gsintmsk, GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100160 }
161}
162
163/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500164 * dwc2_hsotg_disable_gsint - disable one or more of the general interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100165 * @hsotg: The device state
166 * @ints: A bitmask of the interrupts to enable
167 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500168static void dwc2_hsotg_disable_gsint(struct dwc2_hsotg *hsotg, u32 ints)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100169{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400170 u32 gsintmsk = dwc2_readl(hsotg, GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100171 u32 new_gsintmsk;
172
173 new_gsintmsk = gsintmsk & ~ints;
174
175 if (new_gsintmsk != gsintmsk)
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400176 dwc2_writel(hsotg, new_gsintmsk, GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100177}
178
179/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500180 * dwc2_hsotg_ctrl_epint - enable/disable an endpoint irq
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100181 * @hsotg: The device state
182 * @ep: The endpoint index
183 * @dir_in: True if direction is in.
184 * @en: The enable value, true to enable
185 *
186 * Set or clear the mask for an individual endpoint's interrupt
187 * request.
188 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500189static void dwc2_hsotg_ctrl_epint(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -0800190 unsigned int ep, unsigned int dir_in,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100191 unsigned int en)
192{
193 unsigned long flags;
194 u32 bit = 1 << ep;
195 u32 daint;
196
197 if (!dir_in)
198 bit <<= 16;
199
200 local_irq_save(flags);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400201 daint = dwc2_readl(hsotg, DAINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100202 if (en)
203 daint |= bit;
204 else
205 daint &= ~bit;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400206 dwc2_writel(hsotg, daint, DAINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100207 local_irq_restore(flags);
208}
209
210/**
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800211 * dwc2_hsotg_tx_fifo_count - return count of TX FIFOs in device mode
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +0400212 *
213 * @hsotg: Programming view of the DWC_otg controller
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800214 */
215int dwc2_hsotg_tx_fifo_count(struct dwc2_hsotg *hsotg)
216{
217 if (hsotg->hw_params.en_multiple_tx_fifo)
218 /* In dedicated FIFO mode we need count of IN EPs */
Minas Harutyunyan92730832017-11-30 12:16:37 +0400219 return hsotg->hw_params.num_dev_in_eps;
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800220 else
221 /* In shared FIFO mode we need count of Periodic IN EPs */
222 return hsotg->hw_params.num_dev_perio_in_ep;
223}
224
225/**
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800226 * dwc2_hsotg_tx_fifo_total_depth - return total FIFO depth available for
227 * device mode TX FIFOs
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +0400228 *
229 * @hsotg: Programming view of the DWC_otg controller
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800230 */
231int dwc2_hsotg_tx_fifo_total_depth(struct dwc2_hsotg *hsotg)
232{
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800233 int addr;
234 int tx_addr_max;
235 u32 np_tx_fifo_size;
236
237 np_tx_fifo_size = min_t(u32, hsotg->hw_params.dev_nperio_tx_fifo_size,
238 hsotg->params.g_np_tx_fifo_size);
239
240 /* Get Endpoint Info Control block size in DWORDs. */
Minas Harutyunyan92730832017-11-30 12:16:37 +0400241 tx_addr_max = hsotg->hw_params.total_fifo_size;
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800242
243 addr = hsotg->params.g_rx_fifo_size + np_tx_fifo_size;
244 if (tx_addr_max <= addr)
245 return 0;
246
247 return tx_addr_max - addr;
248}
249
250/**
Grigor Tovmasyan187c5292018-08-29 21:02:57 +0400251 * dwc2_gadget_wkup_alert_handler - Handler for WKUP_ALERT interrupt
252 *
253 * @hsotg: Programming view of the DWC_otg controller
254 *
255 */
256static void dwc2_gadget_wkup_alert_handler(struct dwc2_hsotg *hsotg)
257{
258 u32 gintsts2;
259 u32 gintmsk2;
260
261 gintsts2 = dwc2_readl(hsotg, GINTSTS2);
262 gintmsk2 = dwc2_readl(hsotg, GINTMSK2);
Lee Jones9607f3c2020-07-15 10:32:02 +0100263 gintsts2 &= gintmsk2;
Grigor Tovmasyan187c5292018-08-29 21:02:57 +0400264
265 if (gintsts2 & GINTSTS2_WKUP_ALERT_INT) {
266 dev_dbg(hsotg->dev, "%s: Wkup_Alert_Int\n", __func__);
Minas Harutyunyan87b6d2c2018-12-12 16:44:32 +0400267 dwc2_set_bit(hsotg, GINTSTS2, GINTSTS2_WKUP_ALERT_INT);
Artur Petrosyand64bc8e2018-11-02 11:29:48 -0400268 dwc2_set_bit(hsotg, DCTL, DCTL_RMTWKUPSIG);
Grigor Tovmasyan187c5292018-08-29 21:02:57 +0400269 }
270}
271
272/**
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800273 * dwc2_hsotg_tx_fifo_average_depth - returns average depth of device mode
274 * TX FIFOs
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +0400275 *
276 * @hsotg: Programming view of the DWC_otg controller
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800277 */
278int dwc2_hsotg_tx_fifo_average_depth(struct dwc2_hsotg *hsotg)
279{
280 int tx_fifo_count;
281 int tx_fifo_depth;
282
283 tx_fifo_depth = dwc2_hsotg_tx_fifo_total_depth(hsotg);
284
285 tx_fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
286
287 if (!tx_fifo_count)
288 return tx_fifo_depth;
289 else
290 return tx_fifo_depth / tx_fifo_count;
291}
292
293/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500294 * dwc2_hsotg_init_fifo - initialise non-periodic FIFOs
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100295 * @hsotg: The device instance.
296 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500297static void dwc2_hsotg_init_fifo(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100298{
John Youn2317eac2016-10-17 17:36:23 -0700299 unsigned int ep;
Ben Dooks0f002d22010-05-25 05:36:50 +0100300 unsigned int addr;
Ben Dooks1703a6d2010-05-25 05:36:52 +0100301 int timeout;
Sevak Arakelyan79d6b8c2018-01-19 14:39:31 +0400302
Ben Dooks0f002d22010-05-25 05:36:50 +0100303 u32 val;
John Youn05ee7992016-11-03 17:56:05 -0700304 u32 *txfsz = hsotg->params.g_tx_fifo_size;
Ben Dooks0f002d22010-05-25 05:36:50 +0100305
Gregory Herrero7fcbc952015-01-09 13:39:06 +0100306 /* Reset fifo map if not correctly cleared during previous session */
307 WARN_ON(hsotg->fifo_map);
308 hsotg->fifo_map = 0;
309
Gregory Herrero0a176272015-01-09 13:38:52 +0100310 /* set RX/NPTX FIFO sizes */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400311 dwc2_writel(hsotg, hsotg->params.g_rx_fifo_size, GRXFSIZ);
312 dwc2_writel(hsotg, (hsotg->params.g_rx_fifo_size <<
313 FIFOSIZE_STARTADDR_SHIFT) |
John Youn05ee7992016-11-03 17:56:05 -0700314 (hsotg->params.g_np_tx_fifo_size << FIFOSIZE_DEPTH_SHIFT),
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400315 GNPTXFSIZ);
Ben Dooks0f002d22010-05-25 05:36:50 +0100316
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200317 /*
318 * arange all the rest of the TX FIFOs, as some versions of this
Ben Dooks0f002d22010-05-25 05:36:50 +0100319 * block have overlapping default addresses. This also ensures
320 * that if the settings have been changed, then they are set to
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200321 * known values.
322 */
Ben Dooks0f002d22010-05-25 05:36:50 +0100323
324 /* start at the end of the GNPTXFSIZ, rounded up */
John Youn05ee7992016-11-03 17:56:05 -0700325 addr = hsotg->params.g_rx_fifo_size + hsotg->params.g_np_tx_fifo_size;
Ben Dooks0f002d22010-05-25 05:36:50 +0100326
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200327 /*
Gregory Herrero0a176272015-01-09 13:38:52 +0100328 * Configure fifos sizes from provided configuration and assign
Robert Baldygab203d0a2014-09-09 10:44:56 +0200329 * them to endpoints dynamically according to maxpacket size value of
330 * given endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200331 */
John Youn2317eac2016-10-17 17:36:23 -0700332 for (ep = 1; ep < MAX_EPS_CHANNELS; ep++) {
John Youn05ee7992016-11-03 17:56:05 -0700333 if (!txfsz[ep])
John Youn3fa95382016-10-17 17:36:25 -0700334 continue;
335 val = addr;
John Youn05ee7992016-11-03 17:56:05 -0700336 val |= txfsz[ep] << FIFOSIZE_DEPTH_SHIFT;
337 WARN_ONCE(addr + txfsz[ep] > hsotg->fifo_mem,
John Youn3fa95382016-10-17 17:36:25 -0700338 "insufficient fifo memory");
John Youn05ee7992016-11-03 17:56:05 -0700339 addr += txfsz[ep];
Ben Dooks0f002d22010-05-25 05:36:50 +0100340
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400341 dwc2_writel(hsotg, val, DPTXFSIZN(ep));
342 val = dwc2_readl(hsotg, DPTXFSIZN(ep));
Ben Dooks0f002d22010-05-25 05:36:50 +0100343 }
Ben Dooks1703a6d2010-05-25 05:36:52 +0100344
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400345 dwc2_writel(hsotg, hsotg->hw_params.total_fifo_size |
Sevak Arakelyanf87c8422017-01-18 18:34:19 -0800346 addr << GDFIFOCFG_EPINFOBASE_SHIFT,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400347 GDFIFOCFG);
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200348 /*
349 * according to p428 of the design guide, we need to ensure that
350 * all fifos are flushed before continuing
351 */
Ben Dooks1703a6d2010-05-25 05:36:52 +0100352
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400353 dwc2_writel(hsotg, GRSTCTL_TXFNUM(0x10) | GRSTCTL_TXFFLSH |
354 GRSTCTL_RXFFLSH, GRSTCTL);
Ben Dooks1703a6d2010-05-25 05:36:52 +0100355
356 /* wait until the fifos are both flushed */
357 timeout = 100;
358 while (1) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400359 val = dwc2_readl(hsotg, GRSTCTL);
Ben Dooks1703a6d2010-05-25 05:36:52 +0100360
Dinh Nguyen47a16852014-04-14 14:13:34 -0700361 if ((val & (GRSTCTL_TXFFLSH | GRSTCTL_RXFFLSH)) == 0)
Ben Dooks1703a6d2010-05-25 05:36:52 +0100362 break;
363
364 if (--timeout == 0) {
365 dev_err(hsotg->dev,
366 "%s: timeout flushing fifos (GRSTCTL=%08x)\n",
367 __func__, val);
Gregory Herrero48b20bc2015-01-09 13:39:01 +0100368 break;
Ben Dooks1703a6d2010-05-25 05:36:52 +0100369 }
370
371 udelay(1);
372 }
373
374 dev_dbg(hsotg->dev, "FIFOs reset, timeout at %d\n", timeout);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100375}
376
377/**
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +0400378 * dwc2_hsotg_ep_alloc_request - allocate USB rerequest structure
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100379 * @ep: USB endpoint to allocate request for.
380 * @flags: Allocation flags
381 *
382 * Allocate a new USB request structure appropriate for the specified endpoint
383 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500384static struct usb_request *dwc2_hsotg_ep_alloc_request(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -0800385 gfp_t flags)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100386{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500387 struct dwc2_hsotg_req *req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100388
John Younec33efe2017-01-17 20:32:41 -0800389 req = kzalloc(sizeof(*req), flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100390 if (!req)
391 return NULL;
392
393 INIT_LIST_HEAD(&req->queue);
394
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100395 return &req->req;
396}
397
398/**
399 * is_ep_periodic - return true if the endpoint is in periodic mode.
400 * @hs_ep: The endpoint to query.
401 *
402 * Returns true if the endpoint is in periodic mode, meaning it is being
403 * used for an Interrupt or ISO transfer.
404 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500405static inline int is_ep_periodic(struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100406{
407 return hs_ep->periodic;
408}
409
410/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500411 * dwc2_hsotg_unmap_dma - unmap the DMA memory being used for the request
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100412 * @hsotg: The device state.
413 * @hs_ep: The endpoint for the request
414 * @hs_req: The request being processed.
415 *
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500416 * This is the reverse of dwc2_hsotg_map_dma(), called for the completion
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100417 * of a request to ensure the buffer is ready for access by the caller.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200418 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500419static void dwc2_hsotg_unmap_dma(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -0800420 struct dwc2_hsotg_ep *hs_ep,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500421 struct dwc2_hsotg_req *hs_req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100422{
423 struct usb_request *req = &hs_req->req;
John Youn9da51972017-01-17 20:30:27 -0800424
Jingoo Han17d966a2013-05-11 21:14:00 +0900425 usb_gadget_unmap_request(&hsotg->gadget, req, hs_ep->dir_in);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100426}
427
Vahram Aharonyan0f6b80c2016-11-09 19:27:56 -0800428/*
429 * dwc2_gadget_alloc_ctrl_desc_chains - allocate DMA descriptor chains
430 * for Control endpoint
431 * @hsotg: The device state.
432 *
433 * This function will allocate 4 descriptor chains for EP 0: 2 for
434 * Setup stage, per one for IN and OUT data/status transactions.
435 */
436static int dwc2_gadget_alloc_ctrl_desc_chains(struct dwc2_hsotg *hsotg)
437{
438 hsotg->setup_desc[0] =
439 dmam_alloc_coherent(hsotg->dev,
440 sizeof(struct dwc2_dma_desc),
441 &hsotg->setup_desc_dma[0],
442 GFP_KERNEL);
443 if (!hsotg->setup_desc[0])
444 goto fail;
445
446 hsotg->setup_desc[1] =
447 dmam_alloc_coherent(hsotg->dev,
448 sizeof(struct dwc2_dma_desc),
449 &hsotg->setup_desc_dma[1],
450 GFP_KERNEL);
451 if (!hsotg->setup_desc[1])
452 goto fail;
453
454 hsotg->ctrl_in_desc =
455 dmam_alloc_coherent(hsotg->dev,
456 sizeof(struct dwc2_dma_desc),
457 &hsotg->ctrl_in_desc_dma,
458 GFP_KERNEL);
459 if (!hsotg->ctrl_in_desc)
460 goto fail;
461
462 hsotg->ctrl_out_desc =
463 dmam_alloc_coherent(hsotg->dev,
464 sizeof(struct dwc2_dma_desc),
465 &hsotg->ctrl_out_desc_dma,
466 GFP_KERNEL);
467 if (!hsotg->ctrl_out_desc)
468 goto fail;
469
470 return 0;
471
472fail:
473 return -ENOMEM;
474}
475
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100476/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500477 * dwc2_hsotg_write_fifo - write packet Data to the TxFIFO
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100478 * @hsotg: The controller state.
479 * @hs_ep: The endpoint we're going to write for.
480 * @hs_req: The request to write data for.
481 *
482 * This is called when the TxFIFO has some space in it to hold a new
483 * transmission and we have something to give it. The actual setup of
484 * the data size is done elsewhere, so all we have to do is to actually
485 * write the data.
486 *
487 * The return value is zero if there is more space (or nothing was done)
488 * otherwise -ENOSPC is returned if the FIFO space was used up.
489 *
490 * This routine is only needed for PIO
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200491 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500492static int dwc2_hsotg_write_fifo(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -0800493 struct dwc2_hsotg_ep *hs_ep,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500494 struct dwc2_hsotg_req *hs_req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100495{
496 bool periodic = is_ep_periodic(hs_ep);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400497 u32 gnptxsts = dwc2_readl(hsotg, GNPTXSTS);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100498 int buf_pos = hs_req->req.actual;
499 int to_write = hs_ep->size_loaded;
500 void *data;
501 int can_write;
502 int pkt_round;
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200503 int max_transfer;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100504
505 to_write -= (buf_pos - hs_ep->last_load);
506
507 /* if there's nothing to write, get out early */
508 if (to_write == 0)
509 return 0;
510
Ben Dooks10aebc72010-07-19 09:40:44 +0100511 if (periodic && !hsotg->dedicated_fifos) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400512 u32 epsize = dwc2_readl(hsotg, DIEPTSIZ(hs_ep->index));
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100513 int size_left;
514 int size_done;
515
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200516 /*
517 * work out how much data was loaded so we can calculate
518 * how much data is left in the fifo.
519 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100520
Dinh Nguyen47a16852014-04-14 14:13:34 -0700521 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100522
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200523 /*
524 * if shared fifo, we cannot write anything until the
Ben Dookse7a9ff52010-07-19 09:40:42 +0100525 * previous data has been completely sent.
526 */
527 if (hs_ep->fifo_load != 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500528 dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
Ben Dookse7a9ff52010-07-19 09:40:42 +0100529 return -ENOSPC;
530 }
531
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100532 dev_dbg(hsotg->dev, "%s: left=%d, load=%d, fifo=%d, size %d\n",
533 __func__, size_left,
534 hs_ep->size_loaded, hs_ep->fifo_load, hs_ep->fifo_size);
535
536 /* how much of the data has moved */
537 size_done = hs_ep->size_loaded - size_left;
538
539 /* how much data is left in the fifo */
540 can_write = hs_ep->fifo_load - size_done;
541 dev_dbg(hsotg->dev, "%s: => can_write1=%d\n",
542 __func__, can_write);
543
544 can_write = hs_ep->fifo_size - can_write;
545 dev_dbg(hsotg->dev, "%s: => can_write2=%d\n",
546 __func__, can_write);
547
548 if (can_write <= 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500549 dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100550 return -ENOSPC;
551 }
Ben Dooks10aebc72010-07-19 09:40:44 +0100552 } else if (hsotg->dedicated_fifos && hs_ep->index != 0) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400553 can_write = dwc2_readl(hsotg,
554 DTXFSTS(hs_ep->fifo_index));
Ben Dooks10aebc72010-07-19 09:40:44 +0100555
556 can_write &= 0xffff;
557 can_write *= 4;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100558 } else {
Dinh Nguyen47a16852014-04-14 14:13:34 -0700559 if (GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(gnptxsts) == 0) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100560 dev_dbg(hsotg->dev,
561 "%s: no queue slots available (0x%08x)\n",
562 __func__, gnptxsts);
563
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500564 dwc2_hsotg_en_gsint(hsotg, GINTSTS_NPTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100565 return -ENOSPC;
566 }
567
Dinh Nguyen47a16852014-04-14 14:13:34 -0700568 can_write = GNPTXSTS_NP_TXF_SPC_AVAIL_GET(gnptxsts);
Ben Dooks679f9b72010-07-19 09:40:41 +0100569 can_write *= 4; /* fifo size is in 32bit quantities. */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100570 }
571
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200572 max_transfer = hs_ep->ep.maxpacket * hs_ep->mc;
573
574 dev_dbg(hsotg->dev, "%s: GNPTXSTS=%08x, can=%d, to=%d, max_transfer %d\n",
John Youn9da51972017-01-17 20:30:27 -0800575 __func__, gnptxsts, can_write, to_write, max_transfer);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100576
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200577 /*
578 * limit to 512 bytes of data, it seems at least on the non-periodic
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100579 * FIFO, requests of >512 cause the endpoint to get stuck with a
580 * fragment of the end of the transfer in it.
581 */
Robert Baldyga811f3302013-09-24 11:24:28 +0200582 if (can_write > 512 && !periodic)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100583 can_write = 512;
584
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200585 /*
586 * limit the write to one max-packet size worth of data, but allow
Ben Dooks03e10e52010-07-19 09:40:45 +0100587 * the transfer to return that it did not run out of fifo space
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200588 * doing it.
589 */
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200590 if (to_write > max_transfer) {
591 to_write = max_transfer;
Ben Dooks03e10e52010-07-19 09:40:45 +0100592
Robert Baldyga5cb2ff02013-09-19 11:50:18 +0200593 /* it's needed only when we do not use dedicated fifos */
594 if (!hsotg->dedicated_fifos)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500595 dwc2_hsotg_en_gsint(hsotg,
John Youn9da51972017-01-17 20:30:27 -0800596 periodic ? GINTSTS_PTXFEMP :
Dinh Nguyen47a16852014-04-14 14:13:34 -0700597 GINTSTS_NPTXFEMP);
Ben Dooks03e10e52010-07-19 09:40:45 +0100598 }
599
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100600 /* see if we can write data */
601
602 if (to_write > can_write) {
603 to_write = can_write;
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200604 pkt_round = to_write % max_transfer;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100605
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200606 /*
607 * Round the write down to an
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100608 * exact number of packets.
609 *
610 * Note, we do not currently check to see if we can ever
611 * write a full packet or not to the FIFO.
612 */
613
614 if (pkt_round)
615 to_write -= pkt_round;
616
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200617 /*
618 * enable correct FIFO interrupt to alert us when there
619 * is more room left.
620 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100621
Robert Baldyga5cb2ff02013-09-19 11:50:18 +0200622 /* it's needed only when we do not use dedicated fifos */
623 if (!hsotg->dedicated_fifos)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500624 dwc2_hsotg_en_gsint(hsotg,
John Youn9da51972017-01-17 20:30:27 -0800625 periodic ? GINTSTS_PTXFEMP :
Dinh Nguyen47a16852014-04-14 14:13:34 -0700626 GINTSTS_NPTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100627 }
628
629 dev_dbg(hsotg->dev, "write %d/%d, can_write %d, done %d\n",
John Youn9da51972017-01-17 20:30:27 -0800630 to_write, hs_req->req.length, can_write, buf_pos);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100631
632 if (to_write <= 0)
633 return -ENOSPC;
634
635 hs_req->req.actual = buf_pos + to_write;
636 hs_ep->total_data += to_write;
637
638 if (periodic)
639 hs_ep->fifo_load += to_write;
640
641 to_write = DIV_ROUND_UP(to_write, 4);
642 data = hs_req->req.buf + buf_pos;
643
Gevorg Sahakyan342ccce2018-07-26 18:00:41 +0400644 dwc2_writel_rep(hsotg, EPFIFO(hs_ep->index), data, to_write);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100645
646 return (to_write >= can_write) ? -ENOSPC : 0;
647}
648
649/**
650 * get_ep_limit - get the maximum data legnth for this endpoint
651 * @hs_ep: The endpoint
652 *
653 * Return the maximum data that can be queued in one go on a given endpoint
654 * so that transfers that are too long can be split.
655 */
John Youn9da51972017-01-17 20:30:27 -0800656static unsigned int get_ep_limit(struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100657{
658 int index = hs_ep->index;
John Youn9da51972017-01-17 20:30:27 -0800659 unsigned int maxsize;
660 unsigned int maxpkt;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100661
662 if (index != 0) {
Dinh Nguyen47a16852014-04-14 14:13:34 -0700663 maxsize = DXEPTSIZ_XFERSIZE_LIMIT + 1;
664 maxpkt = DXEPTSIZ_PKTCNT_LIMIT + 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100665 } else {
John Youn9da51972017-01-17 20:30:27 -0800666 maxsize = 64 + 64;
Jingoo Han66e5c642011-05-13 21:26:15 +0900667 if (hs_ep->dir_in)
Dinh Nguyen47a16852014-04-14 14:13:34 -0700668 maxpkt = DIEPTSIZ0_PKTCNT_LIMIT + 1;
Jingoo Han66e5c642011-05-13 21:26:15 +0900669 else
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100670 maxpkt = 2;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100671 }
672
673 /* we made the constant loading easier above by using +1 */
674 maxpkt--;
675 maxsize--;
676
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200677 /*
678 * constrain by packet count if maxpkts*pktsize is greater
679 * than the length register size.
680 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100681
682 if ((maxpkt * hs_ep->ep.maxpacket) < maxsize)
683 maxsize = maxpkt * hs_ep->ep.maxpacket;
684
685 return maxsize;
686}
687
688/**
John Youn38beaec2017-01-17 20:31:13 -0800689 * dwc2_hsotg_read_frameno - read current frame number
690 * @hsotg: The device instance
691 *
692 * Return the current frame number
693 */
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -0700694static u32 dwc2_hsotg_read_frameno(struct dwc2_hsotg *hsotg)
695{
696 u32 dsts;
697
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +0400698 dsts = dwc2_readl(hsotg, DSTS);
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -0700699 dsts &= DSTS_SOFFN_MASK;
700 dsts >>= DSTS_SOFFN_SHIFT;
701
702 return dsts;
703}
704
705/**
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800706 * dwc2_gadget_get_chain_limit - get the maximum data payload value of the
707 * DMA descriptor chain prepared for specific endpoint
708 * @hs_ep: The endpoint
709 *
710 * Return the maximum data that can be queued in one go on a given endpoint
711 * depending on its descriptor chain capacity so that transfers that
712 * are too long can be split.
713 */
714static unsigned int dwc2_gadget_get_chain_limit(struct dwc2_hsotg_ep *hs_ep)
715{
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +0400716 const struct usb_endpoint_descriptor *ep_desc = hs_ep->ep.desc;
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800717 int is_isoc = hs_ep->isochronous;
718 unsigned int maxsize;
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +0400719 u32 mps = hs_ep->ep.maxpacket;
720 int dir_in = hs_ep->dir_in;
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800721
722 if (is_isoc)
Minas Harutyunyan54f37f52019-03-18 14:24:30 +0400723 maxsize = (hs_ep->dir_in ? DEV_DMA_ISOC_TX_NBYTES_LIMIT :
724 DEV_DMA_ISOC_RX_NBYTES_LIMIT) *
725 MAX_DMA_DESC_NUM_HS_ISOC;
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800726 else
Minas Harutyunyan54f37f52019-03-18 14:24:30 +0400727 maxsize = DEV_DMA_NBYTES_LIMIT * MAX_DMA_DESC_NUM_GENERIC;
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800728
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +0400729 /* Interrupt OUT EP with mps not multiple of 4 */
730 if (hs_ep->index)
731 if (usb_endpoint_xfer_int(ep_desc) && !dir_in && (mps % 4))
732 maxsize = mps * MAX_DMA_DESC_NUM_GENERIC;
733
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800734 return maxsize;
735}
736
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800737/*
738 * dwc2_gadget_get_desc_params - get DMA descriptor parameters.
739 * @hs_ep: The endpoint
740 * @mask: RX/TX bytes mask to be defined
741 *
742 * Returns maximum data payload for one descriptor after analyzing endpoint
743 * characteristics.
744 * DMA descriptor transfer bytes limit depends on EP type:
745 * Control out - MPS,
746 * Isochronous - descriptor rx/tx bytes bitfield limit,
747 * Control In/Bulk/Interrupt - multiple of mps. This will allow to not
748 * have concatenations from various descriptors within one packet.
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +0400749 * Interrupt OUT - if mps not multiple of 4 then a single packet corresponds
750 * to a single descriptor.
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800751 *
752 * Selects corresponding mask for RX/TX bytes as well.
753 */
754static u32 dwc2_gadget_get_desc_params(struct dwc2_hsotg_ep *hs_ep, u32 *mask)
755{
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +0400756 const struct usb_endpoint_descriptor *ep_desc = hs_ep->ep.desc;
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800757 u32 mps = hs_ep->ep.maxpacket;
758 int dir_in = hs_ep->dir_in;
759 u32 desc_size = 0;
760
761 if (!hs_ep->index && !dir_in) {
762 desc_size = mps;
763 *mask = DEV_DMA_NBYTES_MASK;
764 } else if (hs_ep->isochronous) {
765 if (dir_in) {
766 desc_size = DEV_DMA_ISOC_TX_NBYTES_LIMIT;
767 *mask = DEV_DMA_ISOC_TX_NBYTES_MASK;
768 } else {
769 desc_size = DEV_DMA_ISOC_RX_NBYTES_LIMIT;
770 *mask = DEV_DMA_ISOC_RX_NBYTES_MASK;
771 }
772 } else {
773 desc_size = DEV_DMA_NBYTES_LIMIT;
774 *mask = DEV_DMA_NBYTES_MASK;
775
776 /* Round down desc_size to be mps multiple */
777 desc_size -= desc_size % mps;
778 }
779
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +0400780 /* Interrupt OUT EP with mps not multiple of 4 */
781 if (hs_ep->index)
782 if (usb_endpoint_xfer_int(ep_desc) && !dir_in && (mps % 4)) {
783 desc_size = mps;
784 *mask = DEV_DMA_NBYTES_MASK;
785 }
786
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800787 return desc_size;
788}
789
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100790static void dwc2_gadget_fill_nonisoc_xfer_ddma_one(struct dwc2_hsotg_ep *hs_ep,
791 struct dwc2_dma_desc **desc,
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800792 dma_addr_t dma_buff,
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100793 unsigned int len,
794 bool true_last)
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800795{
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800796 int dir_in = hs_ep->dir_in;
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800797 u32 mps = hs_ep->ep.maxpacket;
798 u32 maxsize = 0;
799 u32 offset = 0;
800 u32 mask = 0;
801 int i;
802
803 maxsize = dwc2_gadget_get_desc_params(hs_ep, &mask);
804
805 hs_ep->desc_count = (len / maxsize) +
806 ((len % maxsize) ? 1 : 0);
807 if (len == 0)
808 hs_ep->desc_count = 1;
809
810 for (i = 0; i < hs_ep->desc_count; ++i) {
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100811 (*desc)->status = 0;
812 (*desc)->status |= (DEV_DMA_BUFF_STS_HBUSY
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800813 << DEV_DMA_BUFF_STS_SHIFT);
814
815 if (len > maxsize) {
816 if (!hs_ep->index && !dir_in)
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100817 (*desc)->status |= (DEV_DMA_L | DEV_DMA_IOC);
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800818
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100819 (*desc)->status |=
820 maxsize << DEV_DMA_NBYTES_SHIFT & mask;
821 (*desc)->buf = dma_buff + offset;
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800822
823 len -= maxsize;
824 offset += maxsize;
825 } else {
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100826 if (true_last)
827 (*desc)->status |= (DEV_DMA_L | DEV_DMA_IOC);
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800828
829 if (dir_in)
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100830 (*desc)->status |= (len % mps) ? DEV_DMA_SHORT :
831 ((hs_ep->send_zlp && true_last) ?
832 DEV_DMA_SHORT : 0);
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800833
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100834 (*desc)->status |=
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800835 len << DEV_DMA_NBYTES_SHIFT & mask;
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100836 (*desc)->buf = dma_buff + offset;
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800837 }
838
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100839 (*desc)->status &= ~DEV_DMA_BUFF_STS_MASK;
840 (*desc)->status |= (DEV_DMA_BUFF_STS_HREADY
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800841 << DEV_DMA_BUFF_STS_SHIFT);
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100842 (*desc)++;
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800843 }
844}
845
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800846/*
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100847 * dwc2_gadget_config_nonisoc_xfer_ddma - prepare non ISOC DMA desc chain.
848 * @hs_ep: The endpoint
849 * @ureq: Request to transfer
850 * @offset: offset in bytes
851 * @len: Length of the transfer
852 *
853 * This function will iterate over descriptor chain and fill its entries
854 * with corresponding information based on transfer data.
855 */
856static void dwc2_gadget_config_nonisoc_xfer_ddma(struct dwc2_hsotg_ep *hs_ep,
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +0200857 dma_addr_t dma_buff,
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100858 unsigned int len)
859{
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +0200860 struct usb_request *ureq = NULL;
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100861 struct dwc2_dma_desc *desc = hs_ep->desc_list;
862 struct scatterlist *sg;
863 int i;
864 u8 desc_count = 0;
865
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +0200866 if (hs_ep->req)
867 ureq = &hs_ep->req->req;
868
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100869 /* non-DMA sg buffer */
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +0200870 if (!ureq || !ureq->num_sgs) {
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100871 dwc2_gadget_fill_nonisoc_xfer_ddma_one(hs_ep, &desc,
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +0200872 dma_buff, len, true);
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100873 return;
874 }
875
876 /* DMA sg buffer */
877 for_each_sg(ureq->sg, sg, ureq->num_sgs, i) {
878 dwc2_gadget_fill_nonisoc_xfer_ddma_one(hs_ep, &desc,
879 sg_dma_address(sg) + sg->offset, sg_dma_len(sg),
880 sg_is_last(sg));
881 desc_count += hs_ep->desc_count;
882 }
883
884 hs_ep->desc_count = desc_count;
885}
886
887/*
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800888 * dwc2_gadget_fill_isoc_desc - fills next isochronous descriptor in chain.
889 * @hs_ep: The isochronous endpoint.
890 * @dma_buff: usb requests dma buffer.
891 * @len: usb request transfer length.
892 *
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400893 * Fills next free descriptor with the data of the arrived usb request,
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800894 * frame info, sets Last and IOC bits increments next_desc. If filled
895 * descriptor is not the first one, removes L bit from the previous descriptor
896 * status.
897 */
898static int dwc2_gadget_fill_isoc_desc(struct dwc2_hsotg_ep *hs_ep,
899 dma_addr_t dma_buff, unsigned int len)
900{
901 struct dwc2_dma_desc *desc;
902 struct dwc2_hsotg *hsotg = hs_ep->parent;
903 u32 index;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800904 u32 mask = 0;
Minas Harutyunyan1d8e5c02018-05-23 16:24:44 +0400905 u8 pid = 0;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800906
Lee Jones768a0742020-07-02 15:46:05 +0100907 dwc2_gadget_get_desc_params(hs_ep, &mask);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800908
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400909 index = hs_ep->next_desc;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800910 desc = &hs_ep->desc_list[index];
911
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400912 /* Check if descriptor chain full */
913 if ((desc->status >> DEV_DMA_BUFF_STS_SHIFT) ==
914 DEV_DMA_BUFF_STS_HREADY) {
915 dev_dbg(hsotg->dev, "%s: desc chain full\n", __func__);
916 return 1;
917 }
918
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800919 /* Clear L bit of previous desc if more than one entries in the chain */
920 if (hs_ep->next_desc)
921 hs_ep->desc_list[index - 1].status &= ~DEV_DMA_L;
922
923 dev_dbg(hsotg->dev, "%s: Filling ep %d, dir %s isoc desc # %d\n",
924 __func__, hs_ep->index, hs_ep->dir_in ? "in" : "out", index);
925
926 desc->status = 0;
927 desc->status |= (DEV_DMA_BUFF_STS_HBUSY << DEV_DMA_BUFF_STS_SHIFT);
928
929 desc->buf = dma_buff;
930 desc->status |= (DEV_DMA_L | DEV_DMA_IOC |
931 ((len << DEV_DMA_NBYTES_SHIFT) & mask));
932
933 if (hs_ep->dir_in) {
Minas Harutyunyan1d8e5c02018-05-23 16:24:44 +0400934 if (len)
935 pid = DIV_ROUND_UP(len, hs_ep->ep.maxpacket);
936 else
937 pid = 1;
938 desc->status |= ((pid << DEV_DMA_ISOC_PID_SHIFT) &
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800939 DEV_DMA_ISOC_PID_MASK) |
940 ((len % hs_ep->ep.maxpacket) ?
941 DEV_DMA_SHORT : 0) |
942 ((hs_ep->target_frame <<
943 DEV_DMA_ISOC_FRNUM_SHIFT) &
944 DEV_DMA_ISOC_FRNUM_MASK);
945 }
946
947 desc->status &= ~DEV_DMA_BUFF_STS_MASK;
948 desc->status |= (DEV_DMA_BUFF_STS_HREADY << DEV_DMA_BUFF_STS_SHIFT);
949
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400950 /* Increment frame number by interval for IN */
951 if (hs_ep->dir_in)
952 dwc2_gadget_incr_frame_num(hs_ep);
953
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800954 /* Update index of last configured entry in the chain */
955 hs_ep->next_desc++;
Minas Harutyunyan54f37f52019-03-18 14:24:30 +0400956 if (hs_ep->next_desc >= MAX_DMA_DESC_NUM_HS_ISOC)
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400957 hs_ep->next_desc = 0;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800958
959 return 0;
960}
961
962/*
963 * dwc2_gadget_start_isoc_ddma - start isochronous transfer in DDMA
964 * @hs_ep: The isochronous endpoint.
965 *
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400966 * Prepare descriptor chain for isochronous endpoints. Afterwards
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800967 * write DMA address to HW and enable the endpoint.
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800968 */
969static void dwc2_gadget_start_isoc_ddma(struct dwc2_hsotg_ep *hs_ep)
970{
971 struct dwc2_hsotg *hsotg = hs_ep->parent;
972 struct dwc2_hsotg_req *hs_req, *treq;
973 int index = hs_ep->index;
974 int ret;
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400975 int i;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800976 u32 dma_reg;
977 u32 depctl;
978 u32 ctrl;
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400979 struct dwc2_dma_desc *desc;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800980
981 if (list_empty(&hs_ep->queue)) {
Minas Harutyunyan1ffba902018-06-12 12:37:29 +0400982 hs_ep->target_frame = TARGET_FRAME_INITIAL;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800983 dev_dbg(hsotg->dev, "%s: No requests in queue\n", __func__);
984 return;
985 }
986
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400987 /* Initialize descriptor chain by Host Busy status */
Minas Harutyunyan54f37f52019-03-18 14:24:30 +0400988 for (i = 0; i < MAX_DMA_DESC_NUM_HS_ISOC; i++) {
Minas Harutyunyan729cac62018-05-03 17:24:28 +0400989 desc = &hs_ep->desc_list[i];
990 desc->status = 0;
991 desc->status |= (DEV_DMA_BUFF_STS_HBUSY
992 << DEV_DMA_BUFF_STS_SHIFT);
993 }
994
995 hs_ep->next_desc = 0;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800996 list_for_each_entry_safe(hs_req, treq, &hs_ep->queue, queue) {
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +0100997 dma_addr_t dma_addr = hs_req->req.dma;
998
999 if (hs_req->req.num_sgs) {
1000 WARN_ON(hs_req->req.num_sgs > 1);
1001 dma_addr = sg_dma_address(hs_req->req.sg);
1002 }
1003 ret = dwc2_gadget_fill_isoc_desc(hs_ep, dma_addr,
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001004 hs_req->req.length);
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001005 if (ret)
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001006 break;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001007 }
1008
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001009 hs_ep->compl_desc = 0;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001010 depctl = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index);
1011 dma_reg = hs_ep->dir_in ? DIEPDMA(index) : DOEPDMA(index);
1012
1013 /* write descriptor chain address to control register */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001014 dwc2_writel(hsotg, hs_ep->desc_list_dma, dma_reg);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001015
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001016 ctrl = dwc2_readl(hsotg, depctl);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001017 ctrl |= DXEPCTL_EPENA | DXEPCTL_CNAK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001018 dwc2_writel(hsotg, ctrl, depctl);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001019}
1020
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -08001021/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001022 * dwc2_hsotg_start_req - start a USB request from an endpoint's queue
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001023 * @hsotg: The controller state.
1024 * @hs_ep: The endpoint to process a request for
1025 * @hs_req: The request to start.
1026 * @continuing: True if we are doing more for the current request.
1027 *
1028 * Start the given request running by setting the endpoint registers
1029 * appropriately, and writing any data to the FIFOs.
1030 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001031static void dwc2_hsotg_start_req(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001032 struct dwc2_hsotg_ep *hs_ep,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001033 struct dwc2_hsotg_req *hs_req,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001034 bool continuing)
1035{
1036 struct usb_request *ureq = &hs_req->req;
1037 int index = hs_ep->index;
1038 int dir_in = hs_ep->dir_in;
1039 u32 epctrl_reg;
1040 u32 epsize_reg;
1041 u32 epsize;
1042 u32 ctrl;
John Youn9da51972017-01-17 20:30:27 -08001043 unsigned int length;
1044 unsigned int packets;
1045 unsigned int maxreq;
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001046 unsigned int dma_reg;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001047
1048 if (index != 0) {
1049 if (hs_ep->req && !continuing) {
1050 dev_err(hsotg->dev, "%s: active request\n", __func__);
1051 WARN_ON(1);
1052 return;
1053 } else if (hs_ep->req != hs_req && continuing) {
1054 dev_err(hsotg->dev,
1055 "%s: continue different req\n", __func__);
1056 WARN_ON(1);
1057 return;
1058 }
1059 }
1060
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001061 dma_reg = dir_in ? DIEPDMA(index) : DOEPDMA(index);
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001062 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
1063 epsize_reg = dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001064
1065 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x, ep %d, dir %s\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001066 __func__, dwc2_readl(hsotg, epctrl_reg), index,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001067 hs_ep->dir_in ? "in" : "out");
1068
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001069 /* If endpoint is stalled, we will restart request later */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001070 ctrl = dwc2_readl(hsotg, epctrl_reg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001071
Mian Yousaf Kaukabb2d4c542015-09-29 12:08:22 +02001072 if (index && ctrl & DXEPCTL_STALL) {
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001073 dev_warn(hsotg->dev, "%s: ep%d is stalled\n", __func__, index);
1074 return;
1075 }
1076
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001077 length = ureq->length - ureq->actual;
Lukasz Majewski71225be2012-05-04 14:17:03 +02001078 dev_dbg(hsotg->dev, "ureq->length:%d ureq->actual:%d\n",
1079 ureq->length, ureq->actual);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001080
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -08001081 if (!using_desc_dma(hsotg))
1082 maxreq = get_ep_limit(hs_ep);
1083 else
1084 maxreq = dwc2_gadget_get_chain_limit(hs_ep);
1085
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001086 if (length > maxreq) {
1087 int round = maxreq % hs_ep->ep.maxpacket;
1088
1089 dev_dbg(hsotg->dev, "%s: length %d, max-req %d, r %d\n",
1090 __func__, length, maxreq, round);
1091
1092 /* round down to multiple of packets */
1093 if (round)
1094 maxreq -= round;
1095
1096 length = maxreq;
1097 }
1098
1099 if (length)
1100 packets = DIV_ROUND_UP(length, hs_ep->ep.maxpacket);
1101 else
1102 packets = 1; /* send one packet if length is zero. */
1103
1104 if (dir_in && index != 0)
Robert Baldyga4fca54a2013-10-09 09:00:02 +02001105 if (hs_ep->isochronous)
Dinh Nguyen47a16852014-04-14 14:13:34 -07001106 epsize = DXEPTSIZ_MC(packets);
Robert Baldyga4fca54a2013-10-09 09:00:02 +02001107 else
Dinh Nguyen47a16852014-04-14 14:13:34 -07001108 epsize = DXEPTSIZ_MC(1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001109 else
1110 epsize = 0;
1111
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01001112 /*
1113 * zero length packet should be programmed on its own and should not
1114 * be counted in DIEPTSIZ.PktCnt with other packets.
1115 */
1116 if (dir_in && ureq->zero && !continuing) {
1117 /* Test if zlp is actually required. */
1118 if ((ureq->length >= hs_ep->ep.maxpacket) &&
John Youn9da51972017-01-17 20:30:27 -08001119 !(ureq->length % hs_ep->ep.maxpacket))
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01001120 hs_ep->send_zlp = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001121 }
1122
Dinh Nguyen47a16852014-04-14 14:13:34 -07001123 epsize |= DXEPTSIZ_PKTCNT(packets);
1124 epsize |= DXEPTSIZ_XFERSIZE(length);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001125
1126 dev_dbg(hsotg->dev, "%s: %d@%d/%d, 0x%08x => 0x%08x\n",
1127 __func__, packets, length, ureq->length, epsize, epsize_reg);
1128
1129 /* store the request as the current one we're doing */
1130 hs_ep->req = hs_req;
1131
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001132 if (using_desc_dma(hsotg)) {
1133 u32 offset = 0;
1134 u32 mps = hs_ep->ep.maxpacket;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001135
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001136 /* Adjust length: EP0 - MPS, other OUT EPs - multiple of MPS */
1137 if (!dir_in) {
1138 if (!index)
1139 length = mps;
1140 else if (length % mps)
1141 length += (mps - (length % mps));
1142 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001143
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +04001144 if (continuing)
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001145 offset = ureq->actual;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001146
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001147 /* Fill DDMA chain entries */
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +02001148 dwc2_gadget_config_nonisoc_xfer_ddma(hs_ep, ureq->dma + offset,
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001149 length);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001150
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001151 /* write descriptor chain address to control register */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001152 dwc2_writel(hsotg, hs_ep->desc_list_dma, dma_reg);
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001153
1154 dev_dbg(hsotg->dev, "%s: %08x pad => 0x%08x\n",
1155 __func__, (u32)hs_ep->desc_list_dma, dma_reg);
1156 } else {
1157 /* write size / packets */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001158 dwc2_writel(hsotg, epsize, epsize_reg);
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001159
Razmik Karapetyan729e6572016-11-16 15:33:55 -08001160 if (using_dma(hsotg) && !continuing && (length != 0)) {
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001161 /*
1162 * write DMA address to control register, buffer
1163 * already synced by dwc2_hsotg_ep_queue().
1164 */
1165
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001166 dwc2_writel(hsotg, ureq->dma, dma_reg);
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001167
1168 dev_dbg(hsotg->dev, "%s: %pad => 0x%08x\n",
1169 __func__, &ureq->dma, dma_reg);
1170 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001171 }
1172
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07001173 if (hs_ep->isochronous && hs_ep->interval == 1) {
1174 hs_ep->target_frame = dwc2_hsotg_read_frameno(hsotg);
1175 dwc2_gadget_incr_frame_num(hs_ep);
1176
1177 if (hs_ep->target_frame & 0x1)
1178 ctrl |= DXEPCTL_SETODDFR;
1179 else
1180 ctrl |= DXEPCTL_SETEVENFR;
1181 }
1182
Dinh Nguyen47a16852014-04-14 14:13:34 -07001183 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
Lukasz Majewski71225be2012-05-04 14:17:03 +02001184
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001185 dev_dbg(hsotg->dev, "ep0 state:%d\n", hsotg->ep0_state);
Lukasz Majewski71225be2012-05-04 14:17:03 +02001186
1187 /* For Setup request do not clear NAK */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001188 if (!(index == 0 && hsotg->ep0_state == DWC2_EP0_SETUP))
Dinh Nguyen47a16852014-04-14 14:13:34 -07001189 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
Lukasz Majewski71225be2012-05-04 14:17:03 +02001190
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001191 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001192 dwc2_writel(hsotg, ctrl, epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001193
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001194 /*
1195 * set these, it seems that DMA support increments past the end
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001196 * of the packet buffer so we need to calculate the length from
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001197 * this information.
1198 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001199 hs_ep->size_loaded = length;
1200 hs_ep->last_load = ureq->actual;
1201
1202 if (dir_in && !using_dma(hsotg)) {
1203 /* set these anyway, we may need them for non-periodic in */
1204 hs_ep->fifo_load = 0;
1205
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001206 dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001207 }
1208
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001209 /*
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001210 * Note, trying to clear the NAK here causes problems with transmit
1211 * on the S3C6400 ending up with the TXFIFO becoming full.
1212 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001213
1214 /* check ep is enabled */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001215 if (!(dwc2_readl(hsotg, epctrl_reg) & DXEPCTL_EPENA))
Mian Yousaf Kaukab1a0ed862015-01-09 13:39:00 +01001216 dev_dbg(hsotg->dev,
John Youn9da51972017-01-17 20:30:27 -08001217 "ep%d: failed to become enabled (DXEPCTL=0x%08x)?\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001218 index, dwc2_readl(hsotg, epctrl_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001219
Dinh Nguyen47a16852014-04-14 14:13:34 -07001220 dev_dbg(hsotg->dev, "%s: DXEPCTL=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001221 __func__, dwc2_readl(hsotg, epctrl_reg));
Robert Baldygaafcf4162013-09-19 11:50:19 +02001222
1223 /* enable ep interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001224 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001225}
1226
1227/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001228 * dwc2_hsotg_map_dma - map the DMA memory being used for the request
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001229 * @hsotg: The device state.
1230 * @hs_ep: The endpoint the request is on.
1231 * @req: The request being processed.
1232 *
1233 * We've been asked to queue a request, so ensure that the memory buffer
1234 * is correctly setup for DMA. If we've been passed an extant DMA address
1235 * then ensure the buffer has been synced to memory. If our buffer has no
1236 * DMA memory, then we map the memory and mark our request to allow us to
1237 * cleanup on completion.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001238 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001239static int dwc2_hsotg_map_dma(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001240 struct dwc2_hsotg_ep *hs_ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001241 struct usb_request *req)
1242{
Felipe Balbie58ebcd2013-01-28 14:48:36 +02001243 int ret;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001244
Felipe Balbie58ebcd2013-01-28 14:48:36 +02001245 ret = usb_gadget_map_request(&hsotg->gadget, req, hs_ep->dir_in);
1246 if (ret)
1247 goto dma_error;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001248
1249 return 0;
1250
1251dma_error:
1252 dev_err(hsotg->dev, "%s: failed to map buffer %p, %d bytes\n",
1253 __func__, req->buf, req->length);
1254
1255 return -EIO;
1256}
1257
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001258static int dwc2_hsotg_handle_unaligned_buf_start(struct dwc2_hsotg *hsotg,
John Younb98866c2017-01-17 20:31:58 -08001259 struct dwc2_hsotg_ep *hs_ep,
1260 struct dwc2_hsotg_req *hs_req)
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001261{
1262 void *req_buf = hs_req->req.buf;
1263
1264 /* If dma is not being used or buffer is aligned */
1265 if (!using_dma(hsotg) || !((long)req_buf & 3))
1266 return 0;
1267
1268 WARN_ON(hs_req->saved_req_buf);
1269
1270 dev_dbg(hsotg->dev, "%s: %s: buf=%p length=%d\n", __func__,
John Youn9da51972017-01-17 20:30:27 -08001271 hs_ep->ep.name, req_buf, hs_req->req.length);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001272
1273 hs_req->req.buf = kmalloc(hs_req->req.length, GFP_ATOMIC);
1274 if (!hs_req->req.buf) {
1275 hs_req->req.buf = req_buf;
1276 dev_err(hsotg->dev,
1277 "%s: unable to allocate memory for bounce buffer\n",
1278 __func__);
1279 return -ENOMEM;
1280 }
1281
1282 /* Save actual buffer */
1283 hs_req->saved_req_buf = req_buf;
1284
1285 if (hs_ep->dir_in)
1286 memcpy(hs_req->req.buf, req_buf, hs_req->req.length);
1287 return 0;
1288}
1289
John Younb98866c2017-01-17 20:31:58 -08001290static void
1291dwc2_hsotg_handle_unaligned_buf_complete(struct dwc2_hsotg *hsotg,
1292 struct dwc2_hsotg_ep *hs_ep,
1293 struct dwc2_hsotg_req *hs_req)
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001294{
1295 /* If dma is not being used or buffer was aligned */
1296 if (!using_dma(hsotg) || !hs_req->saved_req_buf)
1297 return;
1298
1299 dev_dbg(hsotg->dev, "%s: %s: status=%d actual-length=%d\n", __func__,
1300 hs_ep->ep.name, hs_req->req.status, hs_req->req.actual);
1301
1302 /* Copy data from bounce buffer on successful out transfer */
1303 if (!hs_ep->dir_in && !hs_req->req.status)
1304 memcpy(hs_req->saved_req_buf, hs_req->req.buf,
John Youn9da51972017-01-17 20:30:27 -08001305 hs_req->req.actual);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001306
1307 /* Free bounce buffer */
1308 kfree(hs_req->req.buf);
1309
1310 hs_req->req.buf = hs_req->saved_req_buf;
1311 hs_req->saved_req_buf = NULL;
1312}
1313
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07001314/**
1315 * dwc2_gadget_target_frame_elapsed - Checks target frame
1316 * @hs_ep: The driver endpoint to check
1317 *
1318 * Returns 1 if targeted frame elapsed. If returned 1 then we need to drop
1319 * corresponding transfer.
1320 */
1321static bool dwc2_gadget_target_frame_elapsed(struct dwc2_hsotg_ep *hs_ep)
1322{
1323 struct dwc2_hsotg *hsotg = hs_ep->parent;
1324 u32 target_frame = hs_ep->target_frame;
Artur Petrosyanc7c24e72018-05-05 09:46:26 -04001325 u32 current_frame = hsotg->frame_number;
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07001326 bool frame_overrun = hs_ep->frame_overrun;
1327
1328 if (!frame_overrun && current_frame >= target_frame)
1329 return true;
1330
1331 if (frame_overrun && current_frame >= target_frame &&
1332 ((current_frame - target_frame) < DSTS_SOFFN_LIMIT / 2))
1333 return true;
1334
1335 return false;
1336}
1337
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08001338/*
1339 * dwc2_gadget_set_ep0_desc_chain - Set EP's desc chain pointers
1340 * @hsotg: The driver state
1341 * @hs_ep: the ep descriptor chain is for
1342 *
1343 * Called to update EP0 structure's pointers depend on stage of
1344 * control transfer.
1345 */
1346static int dwc2_gadget_set_ep0_desc_chain(struct dwc2_hsotg *hsotg,
1347 struct dwc2_hsotg_ep *hs_ep)
1348{
1349 switch (hsotg->ep0_state) {
1350 case DWC2_EP0_SETUP:
1351 case DWC2_EP0_STATUS_OUT:
1352 hs_ep->desc_list = hsotg->setup_desc[0];
1353 hs_ep->desc_list_dma = hsotg->setup_desc_dma[0];
1354 break;
1355 case DWC2_EP0_DATA_IN:
1356 case DWC2_EP0_STATUS_IN:
1357 hs_ep->desc_list = hsotg->ctrl_in_desc;
1358 hs_ep->desc_list_dma = hsotg->ctrl_in_desc_dma;
1359 break;
1360 case DWC2_EP0_DATA_OUT:
1361 hs_ep->desc_list = hsotg->ctrl_out_desc;
1362 hs_ep->desc_list_dma = hsotg->ctrl_out_desc_dma;
1363 break;
1364 default:
1365 dev_err(hsotg->dev, "invalid EP 0 state in queue %d\n",
1366 hsotg->ep0_state);
1367 return -EINVAL;
1368 }
1369
1370 return 0;
1371}
1372
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001373static int dwc2_hsotg_ep_queue(struct usb_ep *ep, struct usb_request *req,
John Youn9da51972017-01-17 20:30:27 -08001374 gfp_t gfp_flags)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001375{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001376 struct dwc2_hsotg_req *hs_req = our_req(req);
1377 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06001378 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001379 bool first;
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001380 int ret;
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001381 u32 maxsize = 0;
1382 u32 mask = 0;
1383
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001384
1385 dev_dbg(hs->dev, "%s: req %p: %d@%p, noi=%d, zero=%d, snok=%d\n",
1386 ep->name, req, req->length, req->buf, req->no_interrupt,
1387 req->zero, req->short_not_ok);
1388
Gregory Herrero7ababa92015-04-29 22:09:08 +02001389 /* Prevent new request submission when controller is suspended */
Grigor Tovmasyan88b02f22018-01-24 17:44:25 +04001390 if (hs->lx_state != DWC2_L0) {
1391 dev_dbg(hs->dev, "%s: submit request only in active state\n",
John Youn9da51972017-01-17 20:30:27 -08001392 __func__);
Gregory Herrero7ababa92015-04-29 22:09:08 +02001393 return -EAGAIN;
1394 }
1395
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001396 /* initialise status of the request */
1397 INIT_LIST_HEAD(&hs_req->queue);
1398 req->actual = 0;
1399 req->status = -EINPROGRESS;
1400
Minas Harutyunyan860ef6c2020-01-21 14:24:04 +04001401 /* Don't queue ISOC request if length greater than mps*mc */
1402 if (hs_ep->isochronous &&
1403 req->length > (hs_ep->mc * hs_ep->ep.maxpacket)) {
1404 dev_err(hs->dev, "req length > maxpacket*mc\n");
1405 return -EINVAL;
1406 }
1407
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001408 /* In DDMA mode for ISOC's don't queue request if length greater
1409 * than descriptor limits.
1410 */
1411 if (using_desc_dma(hs) && hs_ep->isochronous) {
1412 maxsize = dwc2_gadget_get_desc_params(hs_ep, &mask);
1413 if (hs_ep->dir_in && req->length > maxsize) {
1414 dev_err(hs->dev, "wrong length %d (maxsize=%d)\n",
1415 req->length, maxsize);
1416 return -EINVAL;
1417 }
1418
1419 if (!hs_ep->dir_in && req->length > hs_ep->ep.maxpacket) {
1420 dev_err(hs->dev, "ISOC OUT: wrong length %d (mps=%d)\n",
1421 req->length, hs_ep->ep.maxpacket);
1422 return -EINVAL;
1423 }
1424 }
1425
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001426 ret = dwc2_hsotg_handle_unaligned_buf_start(hs, hs_ep, hs_req);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001427 if (ret)
1428 return ret;
1429
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001430 /* if we're using DMA, sync the buffers as necessary */
1431 if (using_dma(hs)) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001432 ret = dwc2_hsotg_map_dma(hs, hs_ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001433 if (ret)
1434 return ret;
1435 }
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08001436 /* If using descriptor DMA configure EP0 descriptor chain pointers */
1437 if (using_desc_dma(hs) && !hs_ep->index) {
1438 ret = dwc2_gadget_set_ep0_desc_chain(hs, hs_ep);
1439 if (ret)
1440 return ret;
1441 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001442
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001443 first = list_empty(&hs_ep->queue);
1444 list_add_tail(&hs_req->queue, &hs_ep->queue);
1445
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001446 /*
1447 * Handle DDMA isochronous transfers separately - just add new entry
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001448 * to the descriptor chain.
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001449 * Transfer will be started once SW gets either one of NAK or
1450 * OutTknEpDis interrupts.
1451 */
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001452 if (using_desc_dma(hs) && hs_ep->isochronous) {
1453 if (hs_ep->target_frame != TARGET_FRAME_INITIAL) {
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +01001454 dma_addr_t dma_addr = hs_req->req.dma;
1455
1456 if (hs_req->req.num_sgs) {
1457 WARN_ON(hs_req->req.num_sgs > 1);
1458 dma_addr = sg_dma_address(hs_req->req.sg);
1459 }
1460 dwc2_gadget_fill_isoc_desc(hs_ep, dma_addr,
Minas Harutyunyan729cac62018-05-03 17:24:28 +04001461 hs_req->req.length);
1462 }
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001463 return 0;
1464 }
1465
Minas Harutyunyanb4c53b42019-03-12 11:45:12 +04001466 /* Change EP direction if status phase request is after data out */
1467 if (!hs_ep->index && !req->length && !hs_ep->dir_in &&
1468 hs->ep0_state == DWC2_EP0_DATA_OUT)
1469 hs_ep->dir_in = 1;
1470
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07001471 if (first) {
1472 if (!hs_ep->isochronous) {
1473 dwc2_hsotg_start_req(hs, hs_ep, hs_req, false);
1474 return 0;
1475 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001476
Artur Petrosyanc7c24e72018-05-05 09:46:26 -04001477 /* Update current frame number value. */
1478 hs->frame_number = dwc2_hsotg_read_frameno(hs);
1479 while (dwc2_gadget_target_frame_elapsed(hs_ep)) {
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07001480 dwc2_gadget_incr_frame_num(hs_ep);
Artur Petrosyanc7c24e72018-05-05 09:46:26 -04001481 /* Update current frame number value once more as it
1482 * changes here.
1483 */
1484 hs->frame_number = dwc2_hsotg_read_frameno(hs);
1485 }
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07001486
1487 if (hs_ep->target_frame != TARGET_FRAME_INITIAL)
1488 dwc2_hsotg_start_req(hs, hs_ep, hs_req, false);
1489 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001490 return 0;
1491}
1492
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001493static int dwc2_hsotg_ep_queue_lock(struct usb_ep *ep, struct usb_request *req,
John Youn9da51972017-01-17 20:30:27 -08001494 gfp_t gfp_flags)
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02001495{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001496 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06001497 struct dwc2_hsotg *hs = hs_ep->parent;
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02001498 unsigned long flags = 0;
1499 int ret = 0;
1500
1501 spin_lock_irqsave(&hs->lock, flags);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001502 ret = dwc2_hsotg_ep_queue(ep, req, gfp_flags);
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02001503 spin_unlock_irqrestore(&hs->lock, flags);
1504
1505 return ret;
1506}
1507
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001508static void dwc2_hsotg_ep_free_request(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -08001509 struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001510{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001511 struct dwc2_hsotg_req *hs_req = our_req(req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001512
1513 kfree(hs_req);
1514}
1515
1516/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001517 * dwc2_hsotg_complete_oursetup - setup completion callback
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001518 * @ep: The endpoint the request was on.
1519 * @req: The request completed.
1520 *
1521 * Called on completion of any requests the driver itself
1522 * submitted that need cleaning up.
1523 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001524static void dwc2_hsotg_complete_oursetup(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -08001525 struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001526{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001527 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06001528 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001529
1530 dev_dbg(hsotg->dev, "%s: ep %p, req %p\n", __func__, ep, req);
1531
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001532 dwc2_hsotg_ep_free_request(ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001533}
1534
1535/**
1536 * ep_from_windex - convert control wIndex value to endpoint
1537 * @hsotg: The driver state.
1538 * @windex: The control request wIndex field (in host order).
1539 *
1540 * Convert the given wIndex into a pointer to an driver endpoint
1541 * structure, or return NULL if it is not a valid endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001542 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001543static struct dwc2_hsotg_ep *ep_from_windex(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001544 u32 windex)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001545{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001546 struct dwc2_hsotg_ep *ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001547 int dir = (windex & USB_DIR_IN) ? 1 : 0;
1548 int idx = windex & 0x7F;
1549
1550 if (windex >= 0x100)
1551 return NULL;
1552
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02001553 if (idx > hsotg->num_of_eps)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001554 return NULL;
1555
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001556 ep = index_to_ep(hsotg, idx, dir);
1557
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001558 if (idx && ep->dir_in != dir)
1559 return NULL;
1560
1561 return ep;
1562}
1563
1564/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001565 * dwc2_hsotg_set_test_mode - Enable usb Test Modes
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001566 * @hsotg: The driver state.
1567 * @testmode: requested usb test mode
1568 * Enable usb Test Mode requested by the Host.
1569 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001570int dwc2_hsotg_set_test_mode(struct dwc2_hsotg *hsotg, int testmode)
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001571{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001572 int dctl = dwc2_readl(hsotg, DCTL);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001573
1574 dctl &= ~DCTL_TSTCTL_MASK;
1575 switch (testmode) {
Greg Kroah-Hartman62fb45d2020-06-18 16:42:06 +02001576 case USB_TEST_J:
1577 case USB_TEST_K:
1578 case USB_TEST_SE0_NAK:
1579 case USB_TEST_PACKET:
1580 case USB_TEST_FORCE_ENABLE:
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001581 dctl |= testmode << DCTL_TSTCTL_SHIFT;
1582 break;
1583 default:
1584 return -EINVAL;
1585 }
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001586 dwc2_writel(hsotg, dctl, DCTL);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001587 return 0;
1588}
1589
1590/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001591 * dwc2_hsotg_send_reply - send reply to control request
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001592 * @hsotg: The device state
1593 * @ep: Endpoint 0
1594 * @buff: Buffer for request
1595 * @length: Length of reply.
1596 *
1597 * Create a request and queue it on the given endpoint. This is useful as
1598 * an internal method of sending replies to certain control requests, etc.
1599 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001600static int dwc2_hsotg_send_reply(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001601 struct dwc2_hsotg_ep *ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001602 void *buff,
1603 int length)
1604{
1605 struct usb_request *req;
1606 int ret;
1607
1608 dev_dbg(hsotg->dev, "%s: buff %p, len %d\n", __func__, buff, length);
1609
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001610 req = dwc2_hsotg_ep_alloc_request(&ep->ep, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001611 hsotg->ep0_reply = req;
1612 if (!req) {
1613 dev_warn(hsotg->dev, "%s: cannot alloc req\n", __func__);
1614 return -ENOMEM;
1615 }
1616
1617 req->buf = hsotg->ep0_buff;
1618 req->length = length;
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01001619 /*
1620 * zero flag is for sending zlp in DATA IN stage. It has no impact on
1621 * STATUS stage.
1622 */
1623 req->zero = 0;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001624 req->complete = dwc2_hsotg_complete_oursetup;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001625
1626 if (length)
1627 memcpy(req->buf, buff, length);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001628
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001629 ret = dwc2_hsotg_ep_queue(&ep->ep, req, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001630 if (ret) {
1631 dev_warn(hsotg->dev, "%s: cannot queue req\n", __func__);
1632 return ret;
1633 }
1634
1635 return 0;
1636}
1637
1638/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001639 * dwc2_hsotg_process_req_status - process request GET_STATUS
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001640 * @hsotg: The device state
1641 * @ctrl: USB control request
1642 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001643static int dwc2_hsotg_process_req_status(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001644 struct usb_ctrlrequest *ctrl)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001645{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001646 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
1647 struct dwc2_hsotg_ep *ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001648 __le16 reply;
Minas Harutyunyan9a0d6f72020-01-21 14:17:07 +04001649 u16 status;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001650 int ret;
1651
1652 dev_dbg(hsotg->dev, "%s: USB_REQ_GET_STATUS\n", __func__);
1653
1654 if (!ep0->dir_in) {
1655 dev_warn(hsotg->dev, "%s: direction out?\n", __func__);
1656 return -EINVAL;
1657 }
1658
1659 switch (ctrl->bRequestType & USB_RECIP_MASK) {
1660 case USB_RECIP_DEVICE:
John Keeping1a0808c2020-02-04 15:29:33 +00001661 status = hsotg->gadget.is_selfpowered <<
1662 USB_DEVICE_SELF_POWERED;
Minas Harutyunyan9a0d6f72020-01-21 14:17:07 +04001663 status |= hsotg->remote_wakeup_allowed <<
1664 USB_DEVICE_REMOTE_WAKEUP;
1665 reply = cpu_to_le16(status);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001666 break;
1667
1668 case USB_RECIP_INTERFACE:
1669 /* currently, the data result should be zero */
1670 reply = cpu_to_le16(0);
1671 break;
1672
1673 case USB_RECIP_ENDPOINT:
1674 ep = ep_from_windex(hsotg, le16_to_cpu(ctrl->wIndex));
1675 if (!ep)
1676 return -ENOENT;
1677
1678 reply = cpu_to_le16(ep->halted ? 1 : 0);
1679 break;
1680
1681 default:
1682 return 0;
1683 }
1684
1685 if (le16_to_cpu(ctrl->wLength) != 2)
1686 return -EINVAL;
1687
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001688 ret = dwc2_hsotg_send_reply(hsotg, ep0, &reply, 2);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001689 if (ret) {
1690 dev_err(hsotg->dev, "%s: failed to send reply\n", __func__);
1691 return ret;
1692 }
1693
1694 return 1;
1695}
1696
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07001697static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value, bool now);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001698
1699/**
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001700 * get_ep_head - return the first request on the endpoint
1701 * @hs_ep: The controller endpoint to get
1702 *
1703 * Get the first request on the endpoint.
1704 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001705static struct dwc2_hsotg_req *get_ep_head(struct dwc2_hsotg_ep *hs_ep)
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001706{
Masahiro Yamadaffc4b402016-09-19 01:03:13 +09001707 return list_first_entry_or_null(&hs_ep->queue, struct dwc2_hsotg_req,
1708 queue);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001709}
1710
1711/**
Vardan Mikayelyan41cc4cd2016-05-25 18:07:12 -07001712 * dwc2_gadget_start_next_request - Starts next request from ep queue
1713 * @hs_ep: Endpoint structure
1714 *
1715 * If queue is empty and EP is ISOC-OUT - unmasks OUTTKNEPDIS which is masked
1716 * in its handler. Hence we need to unmask it here to be able to do
1717 * resynchronization.
1718 */
1719static void dwc2_gadget_start_next_request(struct dwc2_hsotg_ep *hs_ep)
1720{
1721 u32 mask;
1722 struct dwc2_hsotg *hsotg = hs_ep->parent;
1723 int dir_in = hs_ep->dir_in;
1724 struct dwc2_hsotg_req *hs_req;
1725 u32 epmsk_reg = dir_in ? DIEPMSK : DOEPMSK;
1726
1727 if (!list_empty(&hs_ep->queue)) {
1728 hs_req = get_ep_head(hs_ep);
1729 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, false);
1730 return;
1731 }
1732 if (!hs_ep->isochronous)
1733 return;
1734
1735 if (dir_in) {
1736 dev_dbg(hsotg->dev, "%s: No more ISOC-IN requests\n",
1737 __func__);
1738 } else {
1739 dev_dbg(hsotg->dev, "%s: No more ISOC-OUT requests\n",
1740 __func__);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001741 mask = dwc2_readl(hsotg, epmsk_reg);
Vardan Mikayelyan41cc4cd2016-05-25 18:07:12 -07001742 mask |= DOEPMSK_OUTTKNEPDISMSK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001743 dwc2_writel(hsotg, mask, epmsk_reg);
Vardan Mikayelyan41cc4cd2016-05-25 18:07:12 -07001744 }
1745}
1746
1747/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001748 * dwc2_hsotg_process_req_feature - process request {SET,CLEAR}_FEATURE
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001749 * @hsotg: The device state
1750 * @ctrl: USB control request
1751 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001752static int dwc2_hsotg_process_req_feature(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001753 struct usb_ctrlrequest *ctrl)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001754{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001755 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
1756 struct dwc2_hsotg_req *hs_req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001757 bool set = (ctrl->bRequest == USB_REQ_SET_FEATURE);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001758 struct dwc2_hsotg_ep *ep;
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001759 int ret;
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001760 bool halted;
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001761 u32 recip;
1762 u32 wValue;
1763 u32 wIndex;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001764
1765 dev_dbg(hsotg->dev, "%s: %s_FEATURE\n",
1766 __func__, set ? "SET" : "CLEAR");
1767
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001768 wValue = le16_to_cpu(ctrl->wValue);
1769 wIndex = le16_to_cpu(ctrl->wIndex);
1770 recip = ctrl->bRequestType & USB_RECIP_MASK;
1771
1772 switch (recip) {
1773 case USB_RECIP_DEVICE:
1774 switch (wValue) {
Vardan Mikayelyanfa389a62018-02-16 14:08:53 +04001775 case USB_DEVICE_REMOTE_WAKEUP:
Minas Harutyunyan9a0d6f72020-01-21 14:17:07 +04001776 if (set)
1777 hsotg->remote_wakeup_allowed = 1;
1778 else
1779 hsotg->remote_wakeup_allowed = 0;
Vardan Mikayelyanfa389a62018-02-16 14:08:53 +04001780 break;
1781
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001782 case USB_DEVICE_TEST_MODE:
1783 if ((wIndex & 0xff) != 0)
1784 return -EINVAL;
1785 if (!set)
1786 return -EINVAL;
1787
1788 hsotg->test_mode = wIndex >> 8;
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001789 break;
1790 default:
1791 return -ENOENT;
1792 }
Minas Harutyunyan9a0d6f72020-01-21 14:17:07 +04001793
1794 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
1795 if (ret) {
1796 dev_err(hsotg->dev,
1797 "%s: failed to send reply\n", __func__);
1798 return ret;
1799 }
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001800 break;
1801
1802 case USB_RECIP_ENDPOINT:
1803 ep = ep_from_windex(hsotg, wIndex);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001804 if (!ep) {
1805 dev_dbg(hsotg->dev, "%s: no endpoint for 0x%04x\n",
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001806 __func__, wIndex);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001807 return -ENOENT;
1808 }
1809
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001810 switch (wValue) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001811 case USB_ENDPOINT_HALT:
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001812 halted = ep->halted;
1813
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07001814 dwc2_hsotg_ep_sethalt(&ep->ep, set, true);
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001815
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001816 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001817 if (ret) {
1818 dev_err(hsotg->dev,
1819 "%s: failed to send reply\n", __func__);
1820 return ret;
1821 }
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001822
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001823 /*
1824 * we have to complete all requests for ep if it was
1825 * halted, and the halt was cleared by CLEAR_FEATURE
1826 */
1827
1828 if (!set && halted) {
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001829 /*
1830 * If we have request in progress,
1831 * then complete it
1832 */
1833 if (ep->req) {
1834 hs_req = ep->req;
1835 ep->req = NULL;
1836 list_del_init(&hs_req->queue);
Gregory Herreroc00dd4a2015-01-30 09:09:27 +01001837 if (hs_req->req.complete) {
1838 spin_unlock(&hsotg->lock);
1839 usb_gadget_giveback_request(
1840 &ep->ep, &hs_req->req);
1841 spin_lock(&hsotg->lock);
1842 }
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001843 }
1844
1845 /* If we have pending request, then start it */
John Youn34c0887f2017-01-17 20:31:43 -08001846 if (!ep->req)
Vardan Mikayelyan41cc4cd2016-05-25 18:07:12 -07001847 dwc2_gadget_start_next_request(ep);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001848 }
1849
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001850 break;
1851
1852 default:
1853 return -ENOENT;
1854 }
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001855 break;
1856 default:
1857 return -ENOENT;
1858 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001859 return 1;
1860}
1861
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001862static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg);
Robert Baldygaab93e012013-09-19 11:50:17 +02001863
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001864/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001865 * dwc2_hsotg_stall_ep0 - stall ep0
Robert Baldygac9f721b2014-01-14 08:36:00 +01001866 * @hsotg: The device state
1867 *
1868 * Set stall for ep0 as response for setup request.
1869 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001870static void dwc2_hsotg_stall_ep0(struct dwc2_hsotg *hsotg)
Jingoo Hane9ebe7c2014-06-03 22:14:56 +09001871{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001872 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
Robert Baldygac9f721b2014-01-14 08:36:00 +01001873 u32 reg;
1874 u32 ctrl;
1875
1876 dev_dbg(hsotg->dev, "ep0 stall (dir=%d)\n", ep0->dir_in);
1877 reg = (ep0->dir_in) ? DIEPCTL0 : DOEPCTL0;
1878
1879 /*
1880 * DxEPCTL_Stall will be cleared by EP once it has
1881 * taken effect, so no need to clear later.
1882 */
1883
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001884 ctrl = dwc2_readl(hsotg, reg);
Dinh Nguyen47a16852014-04-14 14:13:34 -07001885 ctrl |= DXEPCTL_STALL;
1886 ctrl |= DXEPCTL_CNAK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001887 dwc2_writel(hsotg, ctrl, reg);
Robert Baldygac9f721b2014-01-14 08:36:00 +01001888
1889 dev_dbg(hsotg->dev,
Dinh Nguyen47a16852014-04-14 14:13:34 -07001890 "written DXEPCTL=0x%08x to %08x (DXEPCTL=0x%08x)\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001891 ctrl, reg, dwc2_readl(hsotg, reg));
Robert Baldygac9f721b2014-01-14 08:36:00 +01001892
1893 /*
1894 * complete won't be called, so we enqueue
1895 * setup request here
1896 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001897 dwc2_hsotg_enqueue_setup(hsotg);
Robert Baldygac9f721b2014-01-14 08:36:00 +01001898}
1899
1900/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001901 * dwc2_hsotg_process_control - process a control request
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001902 * @hsotg: The device state
1903 * @ctrl: The control request received
1904 *
1905 * The controller has received the SETUP phase of a control request, and
1906 * needs to work out what to do next (and whether to pass it on to the
1907 * gadget driver).
1908 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001909static void dwc2_hsotg_process_control(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001910 struct usb_ctrlrequest *ctrl)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001911{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001912 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001913 int ret = 0;
1914 u32 dcfg;
1915
Mian Yousaf Kaukabe525e742015-09-29 12:08:23 +02001916 dev_dbg(hsotg->dev,
1917 "ctrl Type=%02x, Req=%02x, V=%04x, I=%04x, L=%04x\n",
1918 ctrl->bRequestType, ctrl->bRequest, ctrl->wValue,
1919 ctrl->wIndex, ctrl->wLength);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001920
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001921 if (ctrl->wLength == 0) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001922 ep0->dir_in = 1;
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001923 hsotg->ep0_state = DWC2_EP0_STATUS_IN;
1924 } else if (ctrl->bRequestType & USB_DIR_IN) {
1925 ep0->dir_in = 1;
1926 hsotg->ep0_state = DWC2_EP0_DATA_IN;
1927 } else {
1928 ep0->dir_in = 0;
1929 hsotg->ep0_state = DWC2_EP0_DATA_OUT;
1930 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001931
1932 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
1933 switch (ctrl->bRequest) {
1934 case USB_REQ_SET_ADDRESS:
Mian Yousaf Kaukab6d713c12015-01-09 13:39:10 +01001935 hsotg->connected = 1;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001936 dcfg = dwc2_readl(hsotg, DCFG);
Dinh Nguyen47a16852014-04-14 14:13:34 -07001937 dcfg &= ~DCFG_DEVADDR_MASK;
Paul Zimmermand5dbd3f2014-04-25 14:18:13 -07001938 dcfg |= (le16_to_cpu(ctrl->wValue) <<
1939 DCFG_DEVADDR_SHIFT) & DCFG_DEVADDR_MASK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04001940 dwc2_writel(hsotg, dcfg, DCFG);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001941
1942 dev_info(hsotg->dev, "new address %d\n", ctrl->wValue);
1943
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001944 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001945 return;
1946
1947 case USB_REQ_GET_STATUS:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001948 ret = dwc2_hsotg_process_req_status(hsotg, ctrl);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001949 break;
1950
1951 case USB_REQ_CLEAR_FEATURE:
1952 case USB_REQ_SET_FEATURE:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001953 ret = dwc2_hsotg_process_req_feature(hsotg, ctrl);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001954 break;
1955 }
1956 }
1957
1958 /* as a fallback, try delivering it to the driver to deal with */
1959
1960 if (ret == 0 && hsotg->driver) {
Robert Baldyga93f599f2013-11-21 13:49:17 +01001961 spin_unlock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001962 ret = hsotg->driver->setup(&hsotg->gadget, ctrl);
Robert Baldyga93f599f2013-11-21 13:49:17 +01001963 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001964 if (ret < 0)
1965 dev_dbg(hsotg->dev, "driver->setup() ret %d\n", ret);
1966 }
1967
Minas Harutyunyanb4c53b42019-03-12 11:45:12 +04001968 hsotg->delayed_status = false;
1969 if (ret == USB_GADGET_DELAYED_STATUS)
1970 hsotg->delayed_status = true;
1971
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001972 /*
1973 * the request is either unhandlable, or is not formatted correctly
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001974 * so respond with a STALL for the status stage to indicate failure.
1975 */
1976
Robert Baldygac9f721b2014-01-14 08:36:00 +01001977 if (ret < 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001978 dwc2_hsotg_stall_ep0(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001979}
1980
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001981/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001982 * dwc2_hsotg_complete_setup - completion of a setup transfer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001983 * @ep: The endpoint the request was on.
1984 * @req: The request completed.
1985 *
1986 * Called on completion of any requests the driver itself submitted for
1987 * EP0 setup packets
1988 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001989static void dwc2_hsotg_complete_setup(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -08001990 struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001991{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001992 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06001993 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001994
1995 if (req->status < 0) {
1996 dev_dbg(hsotg->dev, "%s: failed %d\n", __func__, req->status);
1997 return;
1998 }
1999
Robert Baldyga93f599f2013-11-21 13:49:17 +01002000 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002001 if (req->actual == 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002002 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002003 else
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002004 dwc2_hsotg_process_control(hsotg, req->buf);
Robert Baldyga93f599f2013-11-21 13:49:17 +01002005 spin_unlock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002006}
2007
2008/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002009 * dwc2_hsotg_enqueue_setup - start a request for EP0 packets
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002010 * @hsotg: The device state.
2011 *
2012 * Enqueue a request on EP0 if necessary to received any SETUP packets
2013 * received from the host.
2014 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002015static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002016{
2017 struct usb_request *req = hsotg->ctrl_req;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002018 struct dwc2_hsotg_req *hs_req = our_req(req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002019 int ret;
2020
2021 dev_dbg(hsotg->dev, "%s: queueing setup request\n", __func__);
2022
2023 req->zero = 0;
2024 req->length = 8;
2025 req->buf = hsotg->ctrl_buff;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002026 req->complete = dwc2_hsotg_complete_setup;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002027
2028 if (!list_empty(&hs_req->queue)) {
2029 dev_dbg(hsotg->dev, "%s already queued???\n", __func__);
2030 return;
2031 }
2032
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002033 hsotg->eps_out[0]->dir_in = 0;
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01002034 hsotg->eps_out[0]->send_zlp = 0;
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002035 hsotg->ep0_state = DWC2_EP0_SETUP;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002036
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002037 ret = dwc2_hsotg_ep_queue(&hsotg->eps_out[0]->ep, req, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002038 if (ret < 0) {
2039 dev_err(hsotg->dev, "%s: failed queue (%d)\n", __func__, ret);
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002040 /*
2041 * Don't think there's much we can do other than watch the
2042 * driver fail.
2043 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002044 }
2045}
2046
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002047static void dwc2_hsotg_program_zlp(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08002048 struct dwc2_hsotg_ep *hs_ep)
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002049{
2050 u32 ctrl;
2051 u8 index = hs_ep->index;
2052 u32 epctl_reg = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index);
2053 u32 epsiz_reg = hs_ep->dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
2054
Mian Yousaf Kaukabccb34a92015-01-30 09:09:34 +01002055 if (hs_ep->dir_in)
2056 dev_dbg(hsotg->dev, "Sending zero-length packet on ep%d\n",
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08002057 index);
Mian Yousaf Kaukabccb34a92015-01-30 09:09:34 +01002058 else
2059 dev_dbg(hsotg->dev, "Receiving zero-length packet on ep%d\n",
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08002060 index);
2061 if (using_desc_dma(hsotg)) {
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +02002062 /* Not specific buffer needed for ep0 ZLP */
2063 dma_addr_t dma = hs_ep->desc_list_dma;
2064
Minas Harutyunyan201ec562018-01-16 16:03:32 +04002065 if (!index)
2066 dwc2_gadget_set_ep0_desc_chain(hsotg, hs_ep);
2067
Andrzej Pietrasiewicz066cfd02019-04-01 12:50:45 +02002068 dwc2_gadget_config_nonisoc_xfer_ddma(hs_ep, dma, 0);
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08002069 } else {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002070 dwc2_writel(hsotg, DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
2071 DXEPTSIZ_XFERSIZE(0),
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08002072 epsiz_reg);
2073 }
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002074
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002075 ctrl = dwc2_readl(hsotg, epctl_reg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002076 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
2077 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
2078 ctrl |= DXEPCTL_USBACTEP;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002079 dwc2_writel(hsotg, ctrl, epctl_reg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002080}
2081
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002082/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002083 * dwc2_hsotg_complete_request - complete a request given to us
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002084 * @hsotg: The device state.
2085 * @hs_ep: The endpoint the request was on.
2086 * @hs_req: The request to complete.
2087 * @result: The result code (0 => Ok, otherwise errno)
2088 *
2089 * The given request has finished, so call the necessary completion
2090 * if it has one and then look to see if we can start a new request
2091 * on the endpoint.
2092 *
2093 * Note, expects the ep to already be locked as appropriate.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002094 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002095static void dwc2_hsotg_complete_request(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08002096 struct dwc2_hsotg_ep *hs_ep,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002097 struct dwc2_hsotg_req *hs_req,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002098 int result)
2099{
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002100 if (!hs_req) {
2101 dev_dbg(hsotg->dev, "%s: nothing to complete?\n", __func__);
2102 return;
2103 }
2104
2105 dev_dbg(hsotg->dev, "complete: ep %p %s, req %p, %d => %p\n",
2106 hs_ep, hs_ep->ep.name, hs_req, result, hs_req->req.complete);
2107
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002108 /*
2109 * only replace the status if we've not already set an error
2110 * from a previous transaction
2111 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002112
2113 if (hs_req->req.status == -EINPROGRESS)
2114 hs_req->req.status = result;
2115
Yunzhi Li44583fe2015-09-29 12:25:01 +02002116 if (using_dma(hsotg))
2117 dwc2_hsotg_unmap_dma(hsotg, hs_ep, hs_req);
2118
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002119 dwc2_hsotg_handle_unaligned_buf_complete(hsotg, hs_ep, hs_req);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01002120
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002121 hs_ep->req = NULL;
2122 list_del_init(&hs_req->queue);
2123
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002124 /*
2125 * call the complete request with the locks off, just in case the
2126 * request tries to queue more work for this endpoint.
2127 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002128
2129 if (hs_req->req.complete) {
Lukasz Majewski22258f42012-06-14 10:02:24 +02002130 spin_unlock(&hsotg->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +02002131 usb_gadget_giveback_request(&hs_ep->ep, &hs_req->req);
Lukasz Majewski22258f42012-06-14 10:02:24 +02002132 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002133 }
2134
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002135 /* In DDMA don't need to proceed to starting of next ISOC request */
2136 if (using_desc_dma(hsotg) && hs_ep->isochronous)
2137 return;
2138
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002139 /*
2140 * Look to see if there is anything else to do. Note, the completion
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002141 * of the previous request may have caused a new request to be started
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002142 * so be careful when doing this.
2143 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002144
John Youn34c0887f2017-01-17 20:31:43 -08002145 if (!hs_ep->req && result >= 0)
Vardan Mikayelyan41cc4cd2016-05-25 18:07:12 -07002146 dwc2_gadget_start_next_request(hs_ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002147}
2148
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002149/*
2150 * dwc2_gadget_complete_isoc_request_ddma - complete an isoc request in DDMA
2151 * @hs_ep: The endpoint the request was on.
2152 *
2153 * Get first request from the ep queue, determine descriptor on which complete
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002154 * happened. SW discovers which descriptor currently in use by HW, adjusts
2155 * dma_address and calculates index of completed descriptor based on the value
2156 * of DEPDMA register. Update actual length of request, giveback to gadget.
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002157 */
2158static void dwc2_gadget_complete_isoc_request_ddma(struct dwc2_hsotg_ep *hs_ep)
2159{
2160 struct dwc2_hsotg *hsotg = hs_ep->parent;
2161 struct dwc2_hsotg_req *hs_req;
2162 struct usb_request *ureq;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002163 u32 desc_sts;
2164 u32 mask;
2165
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002166 desc_sts = hs_ep->desc_list[hs_ep->compl_desc].status;
2167
2168 /* Process only descriptors with buffer status set to DMA done */
2169 while ((desc_sts & DEV_DMA_BUFF_STS_MASK) >>
2170 DEV_DMA_BUFF_STS_SHIFT == DEV_DMA_BUFF_STS_DMADONE) {
2171
2172 hs_req = get_ep_head(hs_ep);
2173 if (!hs_req) {
2174 dev_warn(hsotg->dev, "%s: ISOC EP queue empty\n", __func__);
2175 return;
2176 }
2177 ureq = &hs_req->req;
2178
2179 /* Check completion status */
2180 if ((desc_sts & DEV_DMA_STS_MASK) >> DEV_DMA_STS_SHIFT ==
2181 DEV_DMA_STS_SUCC) {
2182 mask = hs_ep->dir_in ? DEV_DMA_ISOC_TX_NBYTES_MASK :
2183 DEV_DMA_ISOC_RX_NBYTES_MASK;
2184 ureq->actual = ureq->length - ((desc_sts & mask) >>
2185 DEV_DMA_ISOC_NBYTES_SHIFT);
2186
2187 /* Adjust actual len for ISOC Out if len is
2188 * not align of 4
2189 */
2190 if (!hs_ep->dir_in && ureq->length & 0x3)
2191 ureq->actual += 4 - (ureq->length & 0x3);
Minas Harutyunyanc8006f62019-03-12 13:27:46 +04002192
2193 /* Set actual frame number for completed transfers */
2194 ureq->frame_number =
2195 (desc_sts & DEV_DMA_ISOC_FRNUM_MASK) >>
2196 DEV_DMA_ISOC_FRNUM_SHIFT;
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002197 }
2198
2199 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
2200
2201 hs_ep->compl_desc++;
Minas Harutyunyan54f37f52019-03-18 14:24:30 +04002202 if (hs_ep->compl_desc > (MAX_DMA_DESC_NUM_HS_ISOC - 1))
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002203 hs_ep->compl_desc = 0;
2204 desc_sts = hs_ep->desc_list[hs_ep->compl_desc].status;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002205 }
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002206}
2207
2208/*
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002209 * dwc2_gadget_handle_isoc_bna - handle BNA interrupt for ISOC.
2210 * @hs_ep: The isochronous endpoint.
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002211 *
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002212 * If EP ISOC OUT then need to flush RX FIFO to remove source of BNA
2213 * interrupt. Reset target frame and next_desc to allow to start
2214 * ISOC's on NAK interrupt for IN direction or on OUTTKNEPDIS
2215 * interrupt for OUT direction.
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002216 */
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002217static void dwc2_gadget_handle_isoc_bna(struct dwc2_hsotg_ep *hs_ep)
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002218{
2219 struct dwc2_hsotg *hsotg = hs_ep->parent;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002220
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002221 if (!hs_ep->dir_in)
2222 dwc2_flush_rx_fifo(hsotg);
2223 dwc2_hsotg_complete_request(hsotg, hs_ep, get_ep_head(hs_ep), 0);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002224
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002225 hs_ep->target_frame = TARGET_FRAME_INITIAL;
2226 hs_ep->next_desc = 0;
2227 hs_ep->compl_desc = 0;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002228}
2229
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002230/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002231 * dwc2_hsotg_rx_data - receive data from the FIFO for an endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002232 * @hsotg: The device state.
2233 * @ep_idx: The endpoint index for the data
2234 * @size: The size of data in the fifo, in bytes
2235 *
2236 * The FIFO status shows there is data to read from the FIFO for a given
2237 * endpoint, so sort out whether we need to read the data into a request
2238 * that has been made for that endpoint.
2239 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002240static void dwc2_hsotg_rx_data(struct dwc2_hsotg *hsotg, int ep_idx, int size)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002241{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002242 struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[ep_idx];
2243 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002244 int to_read;
2245 int max_req;
2246 int read_ptr;
2247
2248 if (!hs_req) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002249 u32 epctl = dwc2_readl(hsotg, DOEPCTL(ep_idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002250 int ptr;
2251
Robert Baldyga6b448af42014-12-16 11:51:44 +01002252 dev_dbg(hsotg->dev,
John Youn9da51972017-01-17 20:30:27 -08002253 "%s: FIFO %d bytes on ep%d but no req (DXEPCTl=0x%08x)\n",
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002254 __func__, size, ep_idx, epctl);
2255
2256 /* dump the data from the FIFO, we've nothing we can do */
2257 for (ptr = 0; ptr < size; ptr += 4)
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002258 (void)dwc2_readl(hsotg, EPFIFO(ep_idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002259
2260 return;
2261 }
2262
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002263 to_read = size;
2264 read_ptr = hs_req->req.actual;
2265 max_req = hs_req->req.length - read_ptr;
2266
Ben Dooksa33e7132010-07-19 09:40:49 +01002267 dev_dbg(hsotg->dev, "%s: read %d/%d, done %d/%d\n",
2268 __func__, to_read, max_req, read_ptr, hs_req->req.length);
2269
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002270 if (to_read > max_req) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002271 /*
2272 * more data appeared than we where willing
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002273 * to deal with in this request.
2274 */
2275
2276 /* currently we don't deal this */
2277 WARN_ON_ONCE(1);
2278 }
2279
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002280 hs_ep->total_data += to_read;
2281 hs_req->req.actual += to_read;
2282 to_read = DIV_ROUND_UP(to_read, 4);
2283
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002284 /*
2285 * note, we might over-write the buffer end by 3 bytes depending on
2286 * alignment of the data.
2287 */
Gevorg Sahakyan342ccce2018-07-26 18:00:41 +04002288 dwc2_readl_rep(hsotg, EPFIFO(ep_idx),
2289 hs_req->req.buf + read_ptr, to_read);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002290}
2291
2292/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002293 * dwc2_hsotg_ep0_zlp - send/receive zero-length packet on control endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002294 * @hsotg: The device instance
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002295 * @dir_in: If IN zlp
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002296 *
2297 * Generate a zero-length IN packet request for terminating a SETUP
2298 * transaction.
2299 *
2300 * Note, since we don't write any data to the TxFIFO, then it is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002301 * currently believed that we do not need to wait for any space in
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002302 * the TxFIFO.
2303 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002304static void dwc2_hsotg_ep0_zlp(struct dwc2_hsotg *hsotg, bool dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002305{
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002306 /* eps_out[0] is used in both directions */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002307 hsotg->eps_out[0]->dir_in = dir_in;
2308 hsotg->ep0_state = dir_in ? DWC2_EP0_STATUS_IN : DWC2_EP0_STATUS_OUT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002309
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002310 dwc2_hsotg_program_zlp(hsotg, hsotg->eps_out[0]);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002311}
2312
Roman Bacikec1f9d92015-09-10 18:13:43 -07002313static void dwc2_hsotg_change_ep_iso_parity(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08002314 u32 epctl_reg)
Roman Bacikec1f9d92015-09-10 18:13:43 -07002315{
2316 u32 ctrl;
2317
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002318 ctrl = dwc2_readl(hsotg, epctl_reg);
Roman Bacikec1f9d92015-09-10 18:13:43 -07002319 if (ctrl & DXEPCTL_EOFRNUM)
2320 ctrl |= DXEPCTL_SETEVENFR;
2321 else
2322 ctrl |= DXEPCTL_SETODDFR;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002323 dwc2_writel(hsotg, ctrl, epctl_reg);
Roman Bacikec1f9d92015-09-10 18:13:43 -07002324}
2325
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002326/*
2327 * dwc2_gadget_get_xfersize_ddma - get transferred bytes amount from desc
2328 * @hs_ep - The endpoint on which transfer went
2329 *
2330 * Iterate over endpoints descriptor chain and get info on bytes remained
2331 * in DMA descriptors after transfer has completed. Used for non isoc EPs.
2332 */
2333static unsigned int dwc2_gadget_get_xfersize_ddma(struct dwc2_hsotg_ep *hs_ep)
2334{
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +04002335 const struct usb_endpoint_descriptor *ep_desc = hs_ep->ep.desc;
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002336 struct dwc2_hsotg *hsotg = hs_ep->parent;
2337 unsigned int bytes_rem = 0;
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +04002338 unsigned int bytes_rem_correction = 0;
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002339 struct dwc2_dma_desc *desc = hs_ep->desc_list;
2340 int i;
2341 u32 status;
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +04002342 u32 mps = hs_ep->ep.maxpacket;
2343 int dir_in = hs_ep->dir_in;
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002344
2345 if (!desc)
2346 return -EINVAL;
2347
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +04002348 /* Interrupt OUT EP with mps not multiple of 4 */
2349 if (hs_ep->index)
2350 if (usb_endpoint_xfer_int(ep_desc) && !dir_in && (mps % 4))
2351 bytes_rem_correction = 4 - (mps % 4);
2352
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002353 for (i = 0; i < hs_ep->desc_count; ++i) {
2354 status = desc->status;
2355 bytes_rem += status & DEV_DMA_NBYTES_MASK;
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +04002356 bytes_rem -= bytes_rem_correction;
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002357
2358 if (status & DEV_DMA_STS_MASK)
2359 dev_err(hsotg->dev, "descriptor %d closed with %x\n",
2360 i, status & DEV_DMA_STS_MASK);
Minas Harutyunyanb2c586e2020-09-24 18:08:39 +04002361
2362 if (status & DEV_DMA_L)
2363 break;
2364
Minas Harutyunyan5acb4b972019-02-22 15:49:19 +04002365 desc++;
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002366 }
2367
2368 return bytes_rem;
2369}
2370
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002371/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002372 * dwc2_hsotg_handle_outdone - handle receiving OutDone/SetupDone from RXFIFO
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002373 * @hsotg: The device instance
2374 * @epnum: The endpoint received from
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002375 *
2376 * The RXFIFO has delivered an OutDone event, which means that the data
2377 * transfer for an OUT endpoint has been completed, either by a short
2378 * packet or by the finish of a transfer.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002379 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002380static void dwc2_hsotg_handle_outdone(struct dwc2_hsotg *hsotg, int epnum)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002381{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002382 u32 epsize = dwc2_readl(hsotg, DOEPTSIZ(epnum));
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002383 struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[epnum];
2384 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002385 struct usb_request *req = &hs_req->req;
John Youn9da51972017-01-17 20:30:27 -08002386 unsigned int size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002387 int result = 0;
2388
2389 if (!hs_req) {
2390 dev_dbg(hsotg->dev, "%s: no request active\n", __func__);
2391 return;
2392 }
2393
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002394 if (epnum == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_OUT) {
2395 dev_dbg(hsotg->dev, "zlp packet received\n");
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002396 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
2397 dwc2_hsotg_enqueue_setup(hsotg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002398 return;
2399 }
2400
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002401 if (using_desc_dma(hsotg))
2402 size_left = dwc2_gadget_get_xfersize_ddma(hs_ep);
2403
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002404 if (using_dma(hsotg)) {
John Youn9da51972017-01-17 20:30:27 -08002405 unsigned int size_done;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002406
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002407 /*
2408 * Calculate the size of the transfer by checking how much
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002409 * is left in the endpoint size register and then working it
2410 * out from the amount we loaded for the transfer.
2411 *
2412 * We need to do this as DMA pointers are always 32bit aligned
2413 * so may overshoot/undershoot the transfer.
2414 */
2415
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002416 size_done = hs_ep->size_loaded - size_left;
2417 size_done += hs_ep->last_load;
2418
2419 req->actual = size_done;
2420 }
2421
Ben Dooksa33e7132010-07-19 09:40:49 +01002422 /* if there is more request to do, schedule new transfer */
2423 if (req->actual < req->length && size_left == 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002424 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true);
Ben Dooksa33e7132010-07-19 09:40:49 +01002425 return;
2426 }
2427
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002428 if (req->actual < req->length && req->short_not_ok) {
2429 dev_dbg(hsotg->dev, "%s: got %d/%d (short not ok) => error\n",
2430 __func__, req->actual, req->length);
2431
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002432 /*
2433 * todo - what should we return here? there's no one else
2434 * even bothering to check the status.
2435 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002436 }
2437
Vahram Aharonyanef750c72016-11-14 19:16:31 -08002438 /* DDMA IN status phase will start from StsPhseRcvd interrupt */
2439 if (!using_desc_dma(hsotg) && epnum == 0 &&
2440 hsotg->ep0_state == DWC2_EP0_DATA_OUT) {
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002441 /* Move to STATUS IN */
Minas Harutyunyanb4c53b42019-03-12 11:45:12 +04002442 if (!hsotg->delayed_status)
2443 dwc2_hsotg_ep0_zlp(hsotg, true);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002444 }
2445
Roman Bacikec1f9d92015-09-10 18:13:43 -07002446 /*
2447 * Slave mode OUT transfers do not go through XferComplete so
2448 * adjust the ISOC parity here.
2449 */
2450 if (!using_dma(hsotg)) {
Roman Bacikec1f9d92015-09-10 18:13:43 -07002451 if (hs_ep->isochronous && hs_ep->interval == 1)
2452 dwc2_hsotg_change_ep_iso_parity(hsotg, DOEPCTL(epnum));
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07002453 else if (hs_ep->isochronous && hs_ep->interval > 1)
2454 dwc2_gadget_incr_frame_num(hs_ep);
Roman Bacikec1f9d92015-09-10 18:13:43 -07002455 }
2456
Minas Harutyunyan4faf3b32019-04-29 15:23:43 +04002457 /* Set actual frame number for completed transfers */
2458 if (!using_desc_dma(hsotg) && hs_ep->isochronous)
2459 req->frame_number = hsotg->frame_number;
2460
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002461 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, result);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002462}
2463
2464/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002465 * dwc2_hsotg_handle_rx - RX FIFO has data
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002466 * @hsotg: The device instance
2467 *
2468 * The IRQ handler has detected that the RX FIFO has some data in it
2469 * that requires processing, so find out what is in there and do the
2470 * appropriate read.
2471 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002472 * The RXFIFO is a true FIFO, the packets coming out are still in packet
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002473 * chunks, so if you have x packets received on an endpoint you'll get x
2474 * FIFO events delivered, each with a packet's worth of data in it.
2475 *
2476 * When using DMA, we should not be processing events from the RXFIFO
2477 * as the actual data should be sent to the memory directly and we turn
2478 * on the completion interrupts to get notifications of transfer completion.
2479 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002480static void dwc2_hsotg_handle_rx(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002481{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002482 u32 grxstsr = dwc2_readl(hsotg, GRXSTSP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002483 u32 epnum, status, size;
2484
2485 WARN_ON(using_dma(hsotg));
2486
Dinh Nguyen47a16852014-04-14 14:13:34 -07002487 epnum = grxstsr & GRXSTS_EPNUM_MASK;
2488 status = grxstsr & GRXSTS_PKTSTS_MASK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002489
Dinh Nguyen47a16852014-04-14 14:13:34 -07002490 size = grxstsr & GRXSTS_BYTECNT_MASK;
2491 size >>= GRXSTS_BYTECNT_SHIFT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002492
Mian Yousaf Kaukabd7c747c2015-01-30 09:09:30 +01002493 dev_dbg(hsotg->dev, "%s: GRXSTSP=0x%08x (%d@%d)\n",
John Youn9da51972017-01-17 20:30:27 -08002494 __func__, grxstsr, size, epnum);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002495
Dinh Nguyen47a16852014-04-14 14:13:34 -07002496 switch ((status & GRXSTS_PKTSTS_MASK) >> GRXSTS_PKTSTS_SHIFT) {
2497 case GRXSTS_PKTSTS_GLOBALOUTNAK:
2498 dev_dbg(hsotg->dev, "GLOBALOUTNAK\n");
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002499 break;
2500
Dinh Nguyen47a16852014-04-14 14:13:34 -07002501 case GRXSTS_PKTSTS_OUTDONE:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002502 dev_dbg(hsotg->dev, "OutDone (Frame=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002503 dwc2_hsotg_read_frameno(hsotg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002504
2505 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002506 dwc2_hsotg_handle_outdone(hsotg, epnum);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002507 break;
2508
Dinh Nguyen47a16852014-04-14 14:13:34 -07002509 case GRXSTS_PKTSTS_SETUPDONE:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002510 dev_dbg(hsotg->dev,
2511 "SetupDone (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002512 dwc2_hsotg_read_frameno(hsotg),
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002513 dwc2_readl(hsotg, DOEPCTL(0)));
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002514 /*
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002515 * Call dwc2_hsotg_handle_outdone here if it was not called from
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002516 * GRXSTS_PKTSTS_OUTDONE. That is, if the core didn't
2517 * generate GRXSTS_PKTSTS_OUTDONE for setup packet.
2518 */
2519 if (hsotg->ep0_state == DWC2_EP0_SETUP)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002520 dwc2_hsotg_handle_outdone(hsotg, epnum);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002521 break;
2522
Dinh Nguyen47a16852014-04-14 14:13:34 -07002523 case GRXSTS_PKTSTS_OUTRX:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002524 dwc2_hsotg_rx_data(hsotg, epnum, size);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002525 break;
2526
Dinh Nguyen47a16852014-04-14 14:13:34 -07002527 case GRXSTS_PKTSTS_SETUPRX:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002528 dev_dbg(hsotg->dev,
2529 "SetupRX (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002530 dwc2_hsotg_read_frameno(hsotg),
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002531 dwc2_readl(hsotg, DOEPCTL(0)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002532
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002533 WARN_ON(hsotg->ep0_state != DWC2_EP0_SETUP);
2534
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002535 dwc2_hsotg_rx_data(hsotg, epnum, size);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002536 break;
2537
2538 default:
2539 dev_warn(hsotg->dev, "%s: unknown status %08x\n",
2540 __func__, grxstsr);
2541
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002542 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002543 break;
2544 }
2545}
2546
2547/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002548 * dwc2_hsotg_ep0_mps - turn max packet size into register setting
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002549 * @mps: The maximum packet size in bytes.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002550 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002551static u32 dwc2_hsotg_ep0_mps(unsigned int mps)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002552{
2553 switch (mps) {
2554 case 64:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002555 return D0EPCTL_MPS_64;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002556 case 32:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002557 return D0EPCTL_MPS_32;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002558 case 16:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002559 return D0EPCTL_MPS_16;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002560 case 8:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002561 return D0EPCTL_MPS_8;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002562 }
2563
2564 /* bad max packet size, warn and return invalid result */
2565 WARN_ON(1);
2566 return (u32)-1;
2567}
2568
2569/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002570 * dwc2_hsotg_set_ep_maxpacket - set endpoint's max-packet field
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002571 * @hsotg: The driver state.
2572 * @ep: The index number of the endpoint
2573 * @mps: The maximum packet size in bytes
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002574 * @mc: The multicount value
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04002575 * @dir_in: True if direction is in.
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002576 *
2577 * Configure the maximum packet size for the given endpoint, updating
2578 * the hardware control registers to reflect this.
2579 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002580static void dwc2_hsotg_set_ep_maxpacket(struct dwc2_hsotg *hsotg,
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002581 unsigned int ep, unsigned int mps,
2582 unsigned int mc, unsigned int dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002583{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002584 struct dwc2_hsotg_ep *hs_ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002585 u32 reg;
2586
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002587 hs_ep = index_to_ep(hsotg, ep, dir_in);
2588 if (!hs_ep)
2589 return;
2590
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002591 if (ep == 0) {
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002592 u32 mps_bytes = mps;
2593
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002594 /* EP0 is a special case */
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002595 mps = dwc2_hsotg_ep0_mps(mps_bytes);
2596 if (mps > 3)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002597 goto bad_mps;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002598 hs_ep->ep.maxpacket = mps_bytes;
Robert Baldyga4fca54a2013-10-09 09:00:02 +02002599 hs_ep->mc = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002600 } else {
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002601 if (mps > 1024)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002602 goto bad_mps;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002603 hs_ep->mc = mc;
2604 if (mc > 3)
Robert Baldyga4fca54a2013-10-09 09:00:02 +02002605 goto bad_mps;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002606 hs_ep->ep.maxpacket = mps;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002607 }
2608
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002609 if (dir_in) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002610 reg = dwc2_readl(hsotg, DIEPCTL(ep));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002611 reg &= ~DXEPCTL_MPS_MASK;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002612 reg |= mps;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002613 dwc2_writel(hsotg, reg, DIEPCTL(ep));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002614 } else {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002615 reg = dwc2_readl(hsotg, DOEPCTL(ep));
Dinh Nguyen47a16852014-04-14 14:13:34 -07002616 reg &= ~DXEPCTL_MPS_MASK;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002617 reg |= mps;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002618 dwc2_writel(hsotg, reg, DOEPCTL(ep));
Anton Tikhomirov659ad602012-03-06 14:07:29 +09002619 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002620
2621 return;
2622
2623bad_mps:
2624 dev_err(hsotg->dev, "ep%d: bad mps of %d\n", ep, mps);
2625}
2626
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002627/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002628 * dwc2_hsotg_txfifo_flush - flush Tx FIFO
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002629 * @hsotg: The driver state
2630 * @idx: The index for the endpoint (0..15)
2631 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002632static void dwc2_hsotg_txfifo_flush(struct dwc2_hsotg *hsotg, unsigned int idx)
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002633{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002634 dwc2_writel(hsotg, GRSTCTL_TXFNUM(idx) | GRSTCTL_TXFFLSH,
2635 GRSTCTL);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002636
2637 /* wait until the fifo is flushed */
Sevak Arakelyan79d6b8c2018-01-19 14:39:31 +04002638 if (dwc2_hsotg_wait_bit_clear(hsotg, GRSTCTL, GRSTCTL_TXFFLSH, 100))
2639 dev_warn(hsotg->dev, "%s: timeout flushing fifo GRSTCTL_TXFFLSH\n",
2640 __func__);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002641}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002642
2643/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002644 * dwc2_hsotg_trytx - check to see if anything needs transmitting
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002645 * @hsotg: The driver state
2646 * @hs_ep: The driver endpoint to check.
2647 *
2648 * Check to see if there is a request that has data to send, and if so
2649 * make an attempt to write data into the FIFO.
2650 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002651static int dwc2_hsotg_trytx(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08002652 struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002653{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002654 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002655
Robert Baldygaafcf4162013-09-19 11:50:19 +02002656 if (!hs_ep->dir_in || !hs_req) {
2657 /**
2658 * if request is not enqueued, we disable interrupts
2659 * for endpoints, excepting ep0
2660 */
2661 if (hs_ep->index != 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002662 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index,
John Youn9da51972017-01-17 20:30:27 -08002663 hs_ep->dir_in, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002664 return 0;
Robert Baldygaafcf4162013-09-19 11:50:19 +02002665 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002666
2667 if (hs_req->req.actual < hs_req->req.length) {
2668 dev_dbg(hsotg->dev, "trying to write more for ep%d\n",
2669 hs_ep->index);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002670 return dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002671 }
2672
2673 return 0;
2674}
2675
2676/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002677 * dwc2_hsotg_complete_in - complete IN transfer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002678 * @hsotg: The device state.
2679 * @hs_ep: The endpoint that has just completed.
2680 *
2681 * An IN transfer has been completed, update the transfer's state and then
2682 * call the relevant completion routines.
2683 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002684static void dwc2_hsotg_complete_in(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08002685 struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002686{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002687 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002688 u32 epsize = dwc2_readl(hsotg, DIEPTSIZ(hs_ep->index));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002689 int size_left, size_done;
2690
2691 if (!hs_req) {
2692 dev_dbg(hsotg->dev, "XferCompl but no req\n");
2693 return;
2694 }
2695
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02002696 /* Finish ZLP handling for IN EP0 transactions */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002697 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_IN) {
2698 dev_dbg(hsotg->dev, "zlp packet sent\n");
Razmik Karapetyanc3b22fe2016-11-16 15:33:57 -08002699
2700 /*
2701 * While send zlp for DWC2_EP0_STATUS_IN EP direction was
2702 * changed to IN. Change back to complete OUT transfer request
2703 */
2704 hs_ep->dir_in = 0;
2705
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002706 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01002707 if (hsotg->test_mode) {
2708 int ret;
2709
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002710 ret = dwc2_hsotg_set_test_mode(hsotg, hsotg->test_mode);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01002711 if (ret < 0) {
2712 dev_dbg(hsotg->dev, "Invalid Test #%d\n",
John Youn9da51972017-01-17 20:30:27 -08002713 hsotg->test_mode);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002714 dwc2_hsotg_stall_ep0(hsotg);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01002715 return;
2716 }
2717 }
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002718 dwc2_hsotg_enqueue_setup(hsotg);
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02002719 return;
2720 }
2721
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002722 /*
2723 * Calculate the size of the transfer by checking how much is left
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002724 * in the endpoint size register and then working it out from
2725 * the amount we loaded for the transfer.
2726 *
2727 * We do this even for DMA, as the transfer may have incremented
2728 * past the end of the buffer (DMA transfers are always 32bit
2729 * aligned).
2730 */
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002731 if (using_desc_dma(hsotg)) {
2732 size_left = dwc2_gadget_get_xfersize_ddma(hs_ep);
2733 if (size_left < 0)
2734 dev_err(hsotg->dev, "error parsing DDMA results %d\n",
2735 size_left);
2736 } else {
2737 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
2738 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002739
2740 size_done = hs_ep->size_loaded - size_left;
2741 size_done += hs_ep->last_load;
2742
2743 if (hs_req->req.actual != size_done)
2744 dev_dbg(hsotg->dev, "%s: adjusting size done %d => %d\n",
2745 __func__, hs_req->req.actual, size_done);
2746
2747 hs_req->req.actual = size_done;
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02002748 dev_dbg(hsotg->dev, "req->length:%d req->actual:%d req->zero:%d\n",
2749 hs_req->req.length, hs_req->req.actual, hs_req->req.zero);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002750
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002751 if (!size_left && hs_req->req.actual < hs_req->req.length) {
2752 dev_dbg(hsotg->dev, "%s trying more for req...\n", __func__);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002753 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002754 return;
2755 }
2756
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01002757 /* Zlp for all endpoints, for ep0 only in DATA IN stage */
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01002758 if (hs_ep->send_zlp) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002759 dwc2_hsotg_program_zlp(hsotg, hs_ep);
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01002760 hs_ep->send_zlp = 0;
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01002761 /* transfer will be completed on next complete interrupt */
2762 return;
2763 }
2764
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002765 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_DATA_IN) {
2766 /* Move to STATUS OUT */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002767 dwc2_hsotg_ep0_zlp(hsotg, false);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002768 return;
2769 }
2770
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002771 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002772}
2773
2774/**
Vardan Mikayelyan32601582016-05-25 18:07:10 -07002775 * dwc2_gadget_read_ep_interrupts - reads interrupts for given ep
2776 * @hsotg: The device state.
2777 * @idx: Index of ep.
2778 * @dir_in: Endpoint direction 1-in 0-out.
2779 *
2780 * Reads for endpoint with given index and direction, by masking
2781 * epint_reg with coresponding mask.
2782 */
2783static u32 dwc2_gadget_read_ep_interrupts(struct dwc2_hsotg *hsotg,
2784 unsigned int idx, int dir_in)
2785{
2786 u32 epmsk_reg = dir_in ? DIEPMSK : DOEPMSK;
2787 u32 epint_reg = dir_in ? DIEPINT(idx) : DOEPINT(idx);
2788 u32 ints;
2789 u32 mask;
2790 u32 diepempmsk;
2791
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002792 mask = dwc2_readl(hsotg, epmsk_reg);
2793 diepempmsk = dwc2_readl(hsotg, DIEPEMPMSK);
Vardan Mikayelyan32601582016-05-25 18:07:10 -07002794 mask |= ((diepempmsk >> idx) & 0x1) ? DIEPMSK_TXFIFOEMPTY : 0;
2795 mask |= DXEPINT_SETUP_RCVD;
2796
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002797 ints = dwc2_readl(hsotg, epint_reg);
Vardan Mikayelyan32601582016-05-25 18:07:10 -07002798 ints &= mask;
2799 return ints;
2800}
2801
2802/**
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002803 * dwc2_gadget_handle_ep_disabled - handle DXEPINT_EPDISBLD
2804 * @hs_ep: The endpoint on which interrupt is asserted.
2805 *
2806 * This interrupt indicates that the endpoint has been disabled per the
2807 * application's request.
2808 *
2809 * For IN endpoints flushes txfifo, in case of BULK clears DCTL_CGNPINNAK,
2810 * in case of ISOC completes current request.
2811 *
2812 * For ISOC-OUT endpoints completes expired requests. If there is remaining
2813 * request starts it.
2814 */
2815static void dwc2_gadget_handle_ep_disabled(struct dwc2_hsotg_ep *hs_ep)
2816{
2817 struct dwc2_hsotg *hsotg = hs_ep->parent;
2818 struct dwc2_hsotg_req *hs_req;
2819 unsigned char idx = hs_ep->index;
2820 int dir_in = hs_ep->dir_in;
2821 u32 epctl_reg = dir_in ? DIEPCTL(idx) : DOEPCTL(idx);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002822 int dctl = dwc2_readl(hsotg, DCTL);
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002823
2824 dev_dbg(hsotg->dev, "%s: EPDisbld\n", __func__);
2825
2826 if (dir_in) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002827 int epctl = dwc2_readl(hsotg, epctl_reg);
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002828
2829 dwc2_hsotg_txfifo_flush(hsotg, hs_ep->fifo_index);
2830
2831 if (hs_ep->isochronous) {
2832 dwc2_hsotg_complete_in(hsotg, hs_ep);
2833 return;
2834 }
2835
2836 if ((epctl & DXEPCTL_STALL) && (epctl & DXEPCTL_EPTYPE_BULK)) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002837 int dctl = dwc2_readl(hsotg, DCTL);
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002838
2839 dctl |= DCTL_CGNPINNAK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002840 dwc2_writel(hsotg, dctl, DCTL);
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002841 }
2842 return;
2843 }
2844
2845 if (dctl & DCTL_GOUTNAKSTS) {
2846 dctl |= DCTL_CGOUTNAK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002847 dwc2_writel(hsotg, dctl, DCTL);
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002848 }
2849
2850 if (!hs_ep->isochronous)
2851 return;
2852
2853 if (list_empty(&hs_ep->queue)) {
2854 dev_dbg(hsotg->dev, "%s: complete_ep 0x%p, ep->queue empty!\n",
2855 __func__, hs_ep);
2856 return;
2857 }
2858
2859 do {
2860 hs_req = get_ep_head(hs_ep);
2861 if (hs_req)
2862 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req,
2863 -ENODATA);
2864 dwc2_gadget_incr_frame_num(hs_ep);
Artur Petrosyanc7c24e72018-05-05 09:46:26 -04002865 /* Update current frame number value. */
2866 hsotg->frame_number = dwc2_hsotg_read_frameno(hsotg);
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002867 } while (dwc2_gadget_target_frame_elapsed(hs_ep));
2868
2869 dwc2_gadget_start_next_request(hs_ep);
2870}
2871
2872/**
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002873 * dwc2_gadget_handle_out_token_ep_disabled - handle DXEPINT_OUTTKNEPDIS
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04002874 * @ep: The endpoint on which interrupt is asserted.
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002875 *
2876 * This is starting point for ISOC-OUT transfer, synchronization done with
2877 * first out token received from host while corresponding EP is disabled.
2878 *
2879 * Device does not know initial frame in which out token will come. For this
2880 * HW generates OUTTKNEPDIS - out token is received while EP is disabled. Upon
2881 * getting this interrupt SW starts calculation for next transfer frame.
2882 */
2883static void dwc2_gadget_handle_out_token_ep_disabled(struct dwc2_hsotg_ep *ep)
2884{
2885 struct dwc2_hsotg *hsotg = ep->parent;
2886 int dir_in = ep->dir_in;
2887 u32 doepmsk;
2888
2889 if (dir_in || !ep->isochronous)
2890 return;
2891
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002892 if (using_desc_dma(hsotg)) {
2893 if (ep->target_frame == TARGET_FRAME_INITIAL) {
2894 /* Start first ISO Out */
Minas Harutyunyan4d4f1e72018-07-27 14:48:45 +04002895 ep->target_frame = hsotg->frame_number;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002896 dwc2_gadget_start_isoc_ddma(ep);
2897 }
2898 return;
2899 }
2900
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002901 if (ep->interval > 1 &&
2902 ep->target_frame == TARGET_FRAME_INITIAL) {
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002903 u32 ctrl;
2904
Minas Harutyunyan4d4f1e72018-07-27 14:48:45 +04002905 ep->target_frame = hsotg->frame_number;
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002906 dwc2_gadget_incr_frame_num(ep);
2907
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002908 ctrl = dwc2_readl(hsotg, DOEPCTL(ep->index));
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002909 if (ep->target_frame & 0x1)
2910 ctrl |= DXEPCTL_SETODDFR;
2911 else
2912 ctrl |= DXEPCTL_SETEVENFR;
2913
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002914 dwc2_writel(hsotg, ctrl, DOEPCTL(ep->index));
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002915 }
2916
2917 dwc2_gadget_start_next_request(ep);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002918 doepmsk = dwc2_readl(hsotg, DOEPMSK);
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002919 doepmsk &= ~DOEPMSK_OUTTKNEPDISMSK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002920 dwc2_writel(hsotg, doepmsk, DOEPMSK);
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002921}
2922
2923/**
John Youn38beaec2017-01-17 20:31:13 -08002924 * dwc2_gadget_handle_nak - handle NAK interrupt
2925 * @hs_ep: The endpoint on which interrupt is asserted.
2926 *
2927 * This is starting point for ISOC-IN transfer, synchronization done with
2928 * first IN token received from host while corresponding EP is disabled.
2929 *
2930 * Device does not know when first one token will arrive from host. On first
2931 * token arrival HW generates 2 interrupts: 'in token received while FIFO empty'
2932 * and 'NAK'. NAK interrupt for ISOC-IN means that token has arrived and ZLP was
2933 * sent in response to that as there was no data in FIFO. SW is basing on this
2934 * interrupt to obtain frame in which token has come and then based on the
2935 * interval calculates next frame for transfer.
2936 */
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002937static void dwc2_gadget_handle_nak(struct dwc2_hsotg_ep *hs_ep)
2938{
2939 struct dwc2_hsotg *hsotg = hs_ep->parent;
2940 int dir_in = hs_ep->dir_in;
2941
2942 if (!dir_in || !hs_ep->isochronous)
2943 return;
2944
2945 if (hs_ep->target_frame == TARGET_FRAME_INITIAL) {
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002946
2947 if (using_desc_dma(hsotg)) {
Minas Harutyunyan4d4f1e72018-07-27 14:48:45 +04002948 hs_ep->target_frame = hsotg->frame_number;
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002949 dwc2_gadget_incr_frame_num(hs_ep);
Grigor Tovmasyan48dac4e2018-08-29 21:00:33 +04002950
2951 /* In service interval mode target_frame must
2952 * be set to last (u)frame of the service interval.
2953 */
2954 if (hsotg->params.service_interval) {
2955 /* Set target_frame to the first (u)frame of
2956 * the service interval
2957 */
2958 hs_ep->target_frame &= ~hs_ep->interval + 1;
2959
2960 /* Set target_frame to the last (u)frame of
2961 * the service interval
2962 */
2963 dwc2_gadget_incr_frame_num(hs_ep);
2964 dwc2_gadget_dec_frame_num_by_one(hs_ep);
2965 }
2966
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002967 dwc2_gadget_start_isoc_ddma(hs_ep);
2968 return;
2969 }
2970
Minas Harutyunyan4d4f1e72018-07-27 14:48:45 +04002971 hs_ep->target_frame = hsotg->frame_number;
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002972 if (hs_ep->interval > 1) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002973 u32 ctrl = dwc2_readl(hsotg,
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002974 DIEPCTL(hs_ep->index));
2975 if (hs_ep->target_frame & 0x1)
2976 ctrl |= DXEPCTL_SETODDFR;
2977 else
2978 ctrl |= DXEPCTL_SETEVENFR;
2979
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04002980 dwc2_writel(hsotg, ctrl, DIEPCTL(hs_ep->index));
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002981 }
2982
2983 dwc2_hsotg_complete_request(hsotg, hs_ep,
2984 get_ep_head(hs_ep), 0);
2985 }
2986
Minas Harutyunyan729cac62018-05-03 17:24:28 +04002987 if (!using_desc_dma(hsotg))
2988 dwc2_gadget_incr_frame_num(hs_ep);
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002989}
2990
2991/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002992 * dwc2_hsotg_epint - handle an in/out endpoint interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002993 * @hsotg: The driver state
2994 * @idx: The index for the endpoint (0..15)
2995 * @dir_in: Set if this is an IN endpoint
2996 *
2997 * Process and clear any interrupt pending for an individual endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002998 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002999static void dwc2_hsotg_epint(struct dwc2_hsotg *hsotg, unsigned int idx,
John Youn9da51972017-01-17 20:30:27 -08003000 int dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003001{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003002 struct dwc2_hsotg_ep *hs_ep = index_to_ep(hsotg, idx, dir_in);
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02003003 u32 epint_reg = dir_in ? DIEPINT(idx) : DOEPINT(idx);
3004 u32 epctl_reg = dir_in ? DIEPCTL(idx) : DOEPCTL(idx);
3005 u32 epsiz_reg = dir_in ? DIEPTSIZ(idx) : DOEPTSIZ(idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003006 u32 ints;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003007
Vardan Mikayelyan32601582016-05-25 18:07:10 -07003008 ints = dwc2_gadget_read_ep_interrupts(hsotg, idx, dir_in);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003009
Anton Tikhomirova3395f02011-04-21 17:06:39 +09003010 /* Clear endpoint interrupts */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003011 dwc2_writel(hsotg, ints, epint_reg);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09003012
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003013 if (!hs_ep) {
3014 dev_err(hsotg->dev, "%s:Interrupt for unconfigured ep%d(%s)\n",
John Youn9da51972017-01-17 20:30:27 -08003015 __func__, idx, dir_in ? "in" : "out");
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003016 return;
3017 }
3018
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003019 dev_dbg(hsotg->dev, "%s: ep%d(%s) DxEPINT=0x%08x\n",
3020 __func__, idx, dir_in ? "in" : "out", ints);
3021
Mian Yousaf Kaukabb787d752015-01-09 13:38:43 +01003022 /* Don't process XferCompl interrupt if it is a setup packet */
3023 if (idx == 0 && (ints & (DXEPINT_SETUP | DXEPINT_SETUP_RCVD)))
3024 ints &= ~DXEPINT_XFERCOMPL;
3025
Vahram Aharonyanf0afdb42016-11-14 19:16:48 -08003026 /*
3027 * Don't process XferCompl interrupt in DDMA if EP0 is still in SETUP
3028 * stage and xfercomplete was generated without SETUP phase done
3029 * interrupt. SW should parse received setup packet only after host's
3030 * exit from setup phase of control transfer.
3031 */
3032 if (using_desc_dma(hsotg) && idx == 0 && !hs_ep->dir_in &&
3033 hsotg->ep0_state == DWC2_EP0_SETUP && !(ints & DXEPINT_SETUP))
3034 ints &= ~DXEPINT_XFERCOMPL;
3035
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003036 if (ints & DXEPINT_XFERCOMPL) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003037 dev_dbg(hsotg->dev,
Dinh Nguyen47a16852014-04-14 14:13:34 -07003038 "%s: XferCompl: DxEPCTL=0x%08x, DXEPTSIZ=%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003039 __func__, dwc2_readl(hsotg, epctl_reg),
3040 dwc2_readl(hsotg, epsiz_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003041
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08003042 /* In DDMA handle isochronous requests separately */
3043 if (using_desc_dma(hsotg) && hs_ep->isochronous) {
Minas Harutyunyan729cac62018-05-03 17:24:28 +04003044 /* XferCompl set along with BNA */
3045 if (!(ints & DXEPINT_BNAINTR))
3046 dwc2_gadget_complete_isoc_request_ddma(hs_ep);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08003047 } else if (dir_in) {
3048 /*
3049 * We get OutDone from the FIFO, so we only
3050 * need to look at completing IN requests here
3051 * if operating slave mode
3052 */
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003053 if (hs_ep->isochronous && hs_ep->interval > 1)
3054 dwc2_gadget_incr_frame_num(hs_ep);
3055
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003056 dwc2_hsotg_complete_in(hsotg, hs_ep);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003057 if (ints & DXEPINT_NAKINTRPT)
3058 ints &= ~DXEPINT_NAKINTRPT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003059
Ben Dooksc9a64ea2010-07-19 09:40:46 +01003060 if (idx == 0 && !hs_ep->req)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003061 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003062 } else if (using_dma(hsotg)) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003063 /*
3064 * We're using DMA, we need to fire an OutDone here
3065 * as we ignore the RXFIFO.
3066 */
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003067 if (hs_ep->isochronous && hs_ep->interval > 1)
3068 dwc2_gadget_incr_frame_num(hs_ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003069
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003070 dwc2_hsotg_handle_outdone(hsotg, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003071 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003072 }
3073
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07003074 if (ints & DXEPINT_EPDISBLD)
3075 dwc2_gadget_handle_ep_disabled(hs_ep);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09003076
Vardan Mikayelyan53219222016-05-25 18:07:14 -07003077 if (ints & DXEPINT_OUTTKNEPDIS)
3078 dwc2_gadget_handle_out_token_ep_disabled(hs_ep);
3079
3080 if (ints & DXEPINT_NAKINTRPT)
3081 dwc2_gadget_handle_nak(hs_ep);
3082
Dinh Nguyen47a16852014-04-14 14:13:34 -07003083 if (ints & DXEPINT_AHBERR)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003084 dev_dbg(hsotg->dev, "%s: AHBErr\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003085
Dinh Nguyen47a16852014-04-14 14:13:34 -07003086 if (ints & DXEPINT_SETUP) { /* Setup or Timeout */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003087 dev_dbg(hsotg->dev, "%s: Setup/Timeout\n", __func__);
3088
3089 if (using_dma(hsotg) && idx == 0) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003090 /*
3091 * this is the notification we've received a
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003092 * setup packet. In non-DMA mode we'd get this
3093 * from the RXFIFO, instead we need to process
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003094 * the setup here.
3095 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003096
3097 if (dir_in)
3098 WARN_ON_ONCE(1);
3099 else
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003100 dwc2_hsotg_handle_outdone(hsotg, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003101 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003102 }
3103
Vahram Aharonyanef750c72016-11-14 19:16:31 -08003104 if (ints & DXEPINT_STSPHSERCVD) {
Vahram Aharonyan9d9a6b02016-11-14 19:16:29 -08003105 dev_dbg(hsotg->dev, "%s: StsPhseRcvd\n", __func__);
3106
Minas Harutyunyan9e95a662018-01-16 16:03:58 +04003107 /* Safety check EP0 state when STSPHSERCVD asserted */
3108 if (hsotg->ep0_state == DWC2_EP0_DATA_OUT) {
3109 /* Move to STATUS IN for DDMA */
Minas Harutyunyanb4c53b42019-03-12 11:45:12 +04003110 if (using_desc_dma(hsotg)) {
3111 if (!hsotg->delayed_status)
3112 dwc2_hsotg_ep0_zlp(hsotg, true);
3113 else
3114 /* In case of 3 stage Control Write with delayed
3115 * status, when Status IN transfer started
3116 * before STSPHSERCVD asserted, NAKSTS bit not
3117 * cleared by CNAK in dwc2_hsotg_start_req()
3118 * function. Clear now NAKSTS to allow complete
3119 * transfer.
3120 */
3121 dwc2_set_bit(hsotg, DIEPCTL(0),
3122 DXEPCTL_CNAK);
3123 }
Minas Harutyunyan9e95a662018-01-16 16:03:58 +04003124 }
3125
Vahram Aharonyanef750c72016-11-14 19:16:31 -08003126 }
3127
Dinh Nguyen47a16852014-04-14 14:13:34 -07003128 if (ints & DXEPINT_BACK2BACKSETUP)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003129 dev_dbg(hsotg->dev, "%s: B2BSetup/INEPNakEff\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003130
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08003131 if (ints & DXEPINT_BNAINTR) {
3132 dev_dbg(hsotg->dev, "%s: BNA interrupt\n", __func__);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08003133 if (hs_ep->isochronous)
Minas Harutyunyan729cac62018-05-03 17:24:28 +04003134 dwc2_gadget_handle_isoc_bna(hs_ep);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08003135 }
3136
Robert Baldyga1479e842013-10-09 08:41:57 +02003137 if (dir_in && !hs_ep->isochronous) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003138 /* not sure if this is important, but we'll clear it anyway */
Vardan Mikayelyan26ddef52016-05-25 18:07:00 -07003139 if (ints & DXEPINT_INTKNTXFEMP) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003140 dev_dbg(hsotg->dev, "%s: ep%d: INTknTXFEmpMsk\n",
3141 __func__, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003142 }
3143
3144 /* this probably means something bad is happening */
Vardan Mikayelyan26ddef52016-05-25 18:07:00 -07003145 if (ints & DXEPINT_INTKNEPMIS) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003146 dev_warn(hsotg->dev, "%s: ep%d: INTknEP\n",
3147 __func__, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003148 }
Ben Dooks10aebc72010-07-19 09:40:44 +01003149
3150 /* FIFO has space or is empty (see GAHBCFG) */
3151 if (hsotg->dedicated_fifos &&
Vardan Mikayelyan26ddef52016-05-25 18:07:00 -07003152 ints & DXEPINT_TXFEMP) {
Ben Dooks10aebc72010-07-19 09:40:44 +01003153 dev_dbg(hsotg->dev, "%s: ep%d: TxFIFOEmpty\n",
3154 __func__, idx);
Anton Tikhomirov70fa0302012-03-06 14:08:29 +09003155 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003156 dwc2_hsotg_trytx(hsotg, hs_ep);
Ben Dooks10aebc72010-07-19 09:40:44 +01003157 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003158 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003159}
3160
3161/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003162 * dwc2_hsotg_irq_enumdone - Handle EnumDone interrupt (enumeration done)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003163 * @hsotg: The device state.
3164 *
3165 * Handle updating the device settings after the enumeration phase has
3166 * been completed.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003167 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003168static void dwc2_hsotg_irq_enumdone(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003169{
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003170 u32 dsts = dwc2_readl(hsotg, DSTS);
Jingoo Han9b2667f2014-08-20 12:04:09 +09003171 int ep0_mps = 0, ep_mps = 8;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003172
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003173 /*
3174 * This should signal the finish of the enumeration phase
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003175 * of the USB handshaking, so we should now know what rate
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003176 * we connected at.
3177 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003178
3179 dev_dbg(hsotg->dev, "EnumDone (DSTS=0x%08x)\n", dsts);
3180
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003181 /*
3182 * note, since we're limited by the size of transfer on EP0, and
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003183 * it seems IN transfers must be a even number of packets we do
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003184 * not advertise a 64byte MPS on EP0.
3185 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003186
3187 /* catch both EnumSpd_FS and EnumSpd_FS48 */
Marek Vasut6d76c922015-12-18 03:26:17 +01003188 switch ((dsts & DSTS_ENUMSPD_MASK) >> DSTS_ENUMSPD_SHIFT) {
Dinh Nguyen47a16852014-04-14 14:13:34 -07003189 case DSTS_ENUMSPD_FS:
3190 case DSTS_ENUMSPD_FS48:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003191 hsotg->gadget.speed = USB_SPEED_FULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003192 ep0_mps = EP0_MPS_LIMIT;
Robert Baldyga295538f2013-12-06 13:03:44 +01003193 ep_mps = 1023;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003194 break;
3195
Dinh Nguyen47a16852014-04-14 14:13:34 -07003196 case DSTS_ENUMSPD_HS:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003197 hsotg->gadget.speed = USB_SPEED_HIGH;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003198 ep0_mps = EP0_MPS_LIMIT;
Robert Baldyga295538f2013-12-06 13:03:44 +01003199 ep_mps = 1024;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003200 break;
3201
Dinh Nguyen47a16852014-04-14 14:13:34 -07003202 case DSTS_ENUMSPD_LS:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003203 hsotg->gadget.speed = USB_SPEED_LOW;
Vardan Mikayelyan552d9402016-11-14 19:17:00 -08003204 ep0_mps = 8;
3205 ep_mps = 8;
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003206 /*
3207 * note, we don't actually support LS in this driver at the
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003208 * moment, and the documentation seems to imply that it isn't
3209 * supported by the PHYs on some of the devices.
3210 */
3211 break;
3212 }
Michal Nazarewicze538dfd2011-08-30 17:11:19 +02003213 dev_info(hsotg->dev, "new device is %s\n",
3214 usb_speed_string(hsotg->gadget.speed));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003215
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003216 /*
3217 * we should now know the maximum packet size for an
3218 * endpoint, so set the endpoints to a default value.
3219 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003220
3221 if (ep0_mps) {
3222 int i;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003223 /* Initialize ep0 for both in and out directions */
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08003224 dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 0, 1);
3225 dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 0, 0);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003226 for (i = 1; i < hsotg->num_of_eps; i++) {
3227 if (hsotg->eps_in[i])
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08003228 dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps,
3229 0, 1);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003230 if (hsotg->eps_out[i])
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08003231 dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps,
3232 0, 0);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003233 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003234 }
3235
3236 /* ensure after enumeration our EP0 is active */
3237
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003238 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003239
3240 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003241 dwc2_readl(hsotg, DIEPCTL0),
3242 dwc2_readl(hsotg, DOEPCTL0));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003243}
3244
3245/**
3246 * kill_all_requests - remove all requests from the endpoint's queue
3247 * @hsotg: The device state.
3248 * @ep: The endpoint the requests may be on.
3249 * @result: The result code to use.
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003250 *
3251 * Go through the requests on the given endpoint and mark them
3252 * completed with the given result code.
3253 */
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003254static void kill_all_requests(struct dwc2_hsotg *hsotg,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003255 struct dwc2_hsotg_ep *ep,
Robert Baldyga6b448af42014-12-16 11:51:44 +01003256 int result)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003257{
John Youn9da51972017-01-17 20:30:27 -08003258 unsigned int size;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003259
Robert Baldyga6b448af42014-12-16 11:51:44 +01003260 ep->req = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003261
John Keeping37bea422019-08-05 17:01:21 +01003262 while (!list_empty(&ep->queue)) {
3263 struct dwc2_hsotg_req *req = get_ep_head(ep);
3264
3265 dwc2_hsotg_complete_request(hsotg, ep, req, result);
3266 }
Robert Baldyga6b448af42014-12-16 11:51:44 +01003267
Robert Baldygab203d0a2014-09-09 10:44:56 +02003268 if (!hsotg->dedicated_fifos)
3269 return;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003270 size = (dwc2_readl(hsotg, DTXFSTS(ep->fifo_index)) & 0xffff) * 4;
Robert Baldygab203d0a2014-09-09 10:44:56 +02003271 if (size < ep->fifo_size)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003272 dwc2_hsotg_txfifo_flush(hsotg, ep->fifo_index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003273}
3274
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003275/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003276 * dwc2_hsotg_disconnect - disconnect service
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003277 * @hsotg: The device state.
3278 *
Lukasz Majewski5e891342012-05-04 14:17:07 +02003279 * The device has been disconnected. Remove all current
3280 * transactions and signal the gadget driver that this
3281 * has happened.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003282 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003283void dwc2_hsotg_disconnect(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003284{
John Youn9da51972017-01-17 20:30:27 -08003285 unsigned int ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003286
Marek Szyprowski4ace06e2014-11-21 15:14:47 +01003287 if (!hsotg->connected)
3288 return;
3289
3290 hsotg->connected = 0;
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01003291 hsotg->test_mode = 0;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003292
Minas Harutyunyandccf1ba2018-09-19 18:13:52 +04003293 /* all endpoints should be shutdown */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003294 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
3295 if (hsotg->eps_in[ep])
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04003296 kill_all_requests(hsotg, hsotg->eps_in[ep],
3297 -ESHUTDOWN);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003298 if (hsotg->eps_out[ep])
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04003299 kill_all_requests(hsotg, hsotg->eps_out[ep],
3300 -ESHUTDOWN);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003301 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003302
3303 call_gadget(hsotg, disconnect);
Gregory Herrero065d3932015-09-22 15:16:54 +02003304 hsotg->lx_state = DWC2_L3;
John Stultzce2b21a2017-10-23 14:32:50 -07003305
3306 usb_gadget_set_state(&hsotg->gadget, USB_STATE_NOTATTACHED);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003307}
3308
3309/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003310 * dwc2_hsotg_irq_fifoempty - TX FIFO empty interrupt handler
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003311 * @hsotg: The device state:
3312 * @periodic: True if this is a periodic FIFO interrupt
3313 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003314static void dwc2_hsotg_irq_fifoempty(struct dwc2_hsotg *hsotg, bool periodic)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003315{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003316 struct dwc2_hsotg_ep *ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003317 int epno, ret;
3318
3319 /* look through for any more data to transmit */
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003320 for (epno = 0; epno < hsotg->num_of_eps; epno++) {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003321 ep = index_to_ep(hsotg, epno, 1);
3322
3323 if (!ep)
3324 continue;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003325
3326 if (!ep->dir_in)
3327 continue;
3328
3329 if ((periodic && !ep->periodic) ||
3330 (!periodic && ep->periodic))
3331 continue;
3332
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003333 ret = dwc2_hsotg_trytx(hsotg, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003334 if (ret < 0)
3335 break;
3336 }
3337}
3338
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003339/* IRQ flags which will trigger a retry around the IRQ loop */
Dinh Nguyen47a16852014-04-14 14:13:34 -07003340#define IRQ_RETRY_MASK (GINTSTS_NPTXFEMP | \
3341 GINTSTS_PTXFEMP | \
3342 GINTSTS_RXFLVL)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003343
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04003344static int dwc2_hsotg_ep_disable(struct usb_ep *ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003345/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003346 * dwc2_hsotg_core_init - issue softreset to the core
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003347 * @hsotg: The device state
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04003348 * @is_usb_reset: Usb resetting flag
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003349 *
3350 * Issue a soft reset to the core, and await the core finishing it.
3351 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003352void dwc2_hsotg_core_init_disconnected(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08003353 bool is_usb_reset)
Lukasz Majewski308d7342012-05-04 14:17:05 +02003354{
Gregory Herrero1ee69032015-09-29 12:08:27 +02003355 u32 intmsk;
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003356 u32 val;
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01003357 u32 usbcfg;
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003358 u32 dcfg = 0;
Minas Harutyunyandccf1ba2018-09-19 18:13:52 +04003359 int ep;
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003360
Mian Yousaf Kaukab5390d432015-09-29 12:08:25 +02003361 /* Kill any ep0 requests as controller will be reinitialized */
3362 kill_all_requests(hsotg, hsotg->eps_out[0], -ECONNRESET);
3363
Minas Harutyunyandccf1ba2018-09-19 18:13:52 +04003364 if (!is_usb_reset) {
John Stultz6e6360b2017-01-23 14:59:14 -08003365 if (dwc2_core_reset(hsotg, true))
Gregory Herrero86de4892015-09-29 12:08:21 +02003366 return;
Minas Harutyunyandccf1ba2018-09-19 18:13:52 +04003367 } else {
3368 /* all endpoints should be shutdown */
3369 for (ep = 1; ep < hsotg->num_of_eps; ep++) {
3370 if (hsotg->eps_in[ep])
3371 dwc2_hsotg_ep_disable(&hsotg->eps_in[ep]->ep);
3372 if (hsotg->eps_out[ep])
3373 dwc2_hsotg_ep_disable(&hsotg->eps_out[ep]->ep);
3374 }
3375 }
Lukasz Majewski308d7342012-05-04 14:17:05 +02003376
3377 /*
3378 * we must now enable ep0 ready for host detection and then
3379 * set configuration.
3380 */
3381
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01003382 /* keep other bits untouched (so e.g. forced modes are not lost) */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003383 usbcfg = dwc2_readl(hsotg, GUSBCFG);
Jules Maselbas1e868542019-04-05 15:35:33 +02003384 usbcfg &= ~GUSBCFG_TOUTCAL_MASK;
Jules Maselbas707d80f2019-04-05 15:35:31 +02003385 usbcfg |= GUSBCFG_TOUTCAL(7);
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01003386
Jules Maselbas1e868542019-04-05 15:35:33 +02003387 /* remove the HNP/SRP and set the PHY */
3388 usbcfg &= ~(GUSBCFG_SRPCAP | GUSBCFG_HNPCAP);
3389 dwc2_writel(hsotg, usbcfg, GUSBCFG);
Jules Maselbas707d80f2019-04-05 15:35:31 +02003390
Jules Maselbas1e868542019-04-05 15:35:33 +02003391 dwc2_phy_init(hsotg, true);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003392
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003393 dwc2_hsotg_init_fifo(hsotg);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003394
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003395 if (!is_usb_reset)
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003396 dwc2_set_bit(hsotg, DCTL, DCTL_SFTDISCON);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003397
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003398 dcfg |= DCFG_EPMISCNT(1);
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08003399
3400 switch (hsotg->params.speed) {
3401 case DWC2_SPEED_PARAM_LOW:
3402 dcfg |= DCFG_DEVSPD_LS;
3403 break;
3404 case DWC2_SPEED_PARAM_FULL:
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003405 if (hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS)
3406 dcfg |= DCFG_DEVSPD_FS48;
3407 else
3408 dcfg |= DCFG_DEVSPD_FS;
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08003409 break;
3410 default:
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003411 dcfg |= DCFG_DEVSPD_HS;
3412 }
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08003413
Grigor Tovmasyanb43ebc92018-05-05 12:17:58 +04003414 if (hsotg->params.ipg_isoc_en)
3415 dcfg |= DCFG_IPG_ISOC_SUPPORDED;
3416
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003417 dwc2_writel(hsotg, dcfg, DCFG);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003418
3419 /* Clear any pending OTG interrupts */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003420 dwc2_writel(hsotg, 0xffffffff, GOTGINT);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003421
3422 /* Clear any pending interrupts */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003423 dwc2_writel(hsotg, 0xffffffff, GINTSTS);
Gregory Herrero1ee69032015-09-29 12:08:27 +02003424 intmsk = GINTSTS_ERLYSUSP | GINTSTS_SESSREQINT |
Dinh Nguyen47a16852014-04-14 14:13:34 -07003425 GINTSTS_GOUTNAKEFF | GINTSTS_GINNAKEFF |
Gregory Herrero1ee69032015-09-29 12:08:27 +02003426 GINTSTS_USBRST | GINTSTS_RESETDET |
3427 GINTSTS_ENUMDONE | GINTSTS_OTGINT |
Sevak Arakelyan376f0402018-01-24 17:43:06 +04003428 GINTSTS_USBSUSP | GINTSTS_WKUPINT |
3429 GINTSTS_LPMTRANRCVD;
Vahram Aharonyanf4736702016-11-14 19:16:38 -08003430
3431 if (!using_desc_dma(hsotg))
3432 intmsk |= GINTSTS_INCOMPL_SOIN | GINTSTS_INCOMPL_SOOUT;
Gregory Herrero1ee69032015-09-29 12:08:27 +02003433
John Youn95832c02017-01-23 14:57:26 -08003434 if (!hsotg->params.external_id_pin_ctl)
Gregory Herrero1ee69032015-09-29 12:08:27 +02003435 intmsk |= GINTSTS_CONIDSTSCHNG;
3436
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003437 dwc2_writel(hsotg, intmsk, GINTMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003438
Vahram Aharonyana5c18f12016-11-14 19:16:34 -08003439 if (using_dma(hsotg)) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003440 dwc2_writel(hsotg, GAHBCFG_GLBL_INTR_EN | GAHBCFG_DMA_EN |
Razmik Karapetyand1ac8c82018-01-19 14:39:57 +04003441 hsotg->params.ahbcfg,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003442 GAHBCFG);
Vahram Aharonyana5c18f12016-11-14 19:16:34 -08003443
3444 /* Set DDMA mode support in the core if needed */
3445 if (using_desc_dma(hsotg))
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003446 dwc2_set_bit(hsotg, DCFG, DCFG_DESCDMA_EN);
Vahram Aharonyana5c18f12016-11-14 19:16:34 -08003447
3448 } else {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003449 dwc2_writel(hsotg, ((hsotg->dedicated_fifos) ?
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003450 (GAHBCFG_NP_TXF_EMP_LVL |
3451 GAHBCFG_P_TXF_EMP_LVL) : 0) |
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003452 GAHBCFG_GLBL_INTR_EN, GAHBCFG);
Vahram Aharonyana5c18f12016-11-14 19:16:34 -08003453 }
Lukasz Majewski308d7342012-05-04 14:17:05 +02003454
3455 /*
Robert Baldyga8acc8292013-09-19 11:50:23 +02003456 * If INTknTXFEmpMsk is enabled, it's important to disable ep interrupts
3457 * when we have no data to transfer. Otherwise we get being flooded by
3458 * interrupts.
Lukasz Majewski308d7342012-05-04 14:17:05 +02003459 */
3460
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003461 dwc2_writel(hsotg, ((hsotg->dedicated_fifos && !using_dma(hsotg)) ?
Mian Yousaf Kaukab6ff2e832015-01-09 13:38:42 +01003462 DIEPMSK_TXFIFOEMPTY | DIEPMSK_INTKNTXFEMPMSK : 0) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07003463 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK |
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003464 DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003465 DIEPMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003466
3467 /*
3468 * don't need XferCompl, we get that from RXFIFO in slave mode. In
Vahram Aharonyan9d9a6b02016-11-14 19:16:29 -08003469 * DMA mode we may need this and StsPhseRcvd.
Lukasz Majewski308d7342012-05-04 14:17:05 +02003470 */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003471 dwc2_writel(hsotg, (using_dma(hsotg) ? (DIEPMSK_XFERCOMPLMSK |
Vahram Aharonyan9d9a6b02016-11-14 19:16:29 -08003472 DOEPMSK_STSPHSERCVDMSK) : 0) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07003473 DOEPMSK_EPDISBLDMSK | DOEPMSK_AHBERRMSK |
Vahram Aharonyan9d9a6b02016-11-14 19:16:29 -08003474 DOEPMSK_SETUPMSK,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003475 DOEPMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003476
Vahram Aharonyanec01f0b2016-11-14 19:16:43 -08003477 /* Enable BNA interrupt for DDMA */
Minas Harutyunyan37981e02018-05-03 17:25:37 +04003478 if (using_desc_dma(hsotg)) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003479 dwc2_set_bit(hsotg, DOEPMSK, DOEPMSK_BNAMSK);
3480 dwc2_set_bit(hsotg, DIEPMSK, DIEPMSK_BNAININTRMSK);
Minas Harutyunyan37981e02018-05-03 17:25:37 +04003481 }
Vahram Aharonyanec01f0b2016-11-14 19:16:43 -08003482
Grigor Tovmasyanca531bc2018-08-29 20:59:34 +04003483 /* Enable Service Interval mode if supported */
3484 if (using_desc_dma(hsotg) && hsotg->params.service_interval)
3485 dwc2_set_bit(hsotg, DCTL, DCTL_SERVICE_INTERVAL_SUPPORTED);
3486
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003487 dwc2_writel(hsotg, 0, DAINTMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003488
3489 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003490 dwc2_readl(hsotg, DIEPCTL0),
3491 dwc2_readl(hsotg, DOEPCTL0));
Lukasz Majewski308d7342012-05-04 14:17:05 +02003492
3493 /* enable in and out endpoint interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003494 dwc2_hsotg_en_gsint(hsotg, GINTSTS_OEPINT | GINTSTS_IEPINT);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003495
3496 /*
3497 * Enable the RXFIFO when in slave mode, as this is how we collect
3498 * the data. In DMA mode, we get events from the FIFO but also
3499 * things we cannot process, so do not use it.
3500 */
3501 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003502 dwc2_hsotg_en_gsint(hsotg, GINTSTS_RXFLVL);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003503
3504 /* Enable interrupts for EP0 in and out */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003505 dwc2_hsotg_ctrl_epint(hsotg, 0, 0, 1);
3506 dwc2_hsotg_ctrl_epint(hsotg, 0, 1, 1);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003507
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003508 if (!is_usb_reset) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003509 dwc2_set_bit(hsotg, DCTL, DCTL_PWRONPRGDONE);
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003510 udelay(10); /* see openiboot */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003511 dwc2_clear_bit(hsotg, DCTL, DCTL_PWRONPRGDONE);
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003512 }
Lukasz Majewski308d7342012-05-04 14:17:05 +02003513
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003514 dev_dbg(hsotg->dev, "DCTL=0x%08x\n", dwc2_readl(hsotg, DCTL));
Lukasz Majewski308d7342012-05-04 14:17:05 +02003515
3516 /*
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02003517 * DxEPCTL_USBActEp says RO in manual, but seems to be set by
Lukasz Majewski308d7342012-05-04 14:17:05 +02003518 * writing to the EPCTL register..
3519 */
3520
3521 /* set to read 1 8byte packet */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003522 dwc2_writel(hsotg, DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
3523 DXEPTSIZ_XFERSIZE(8), DOEPTSIZ0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003524
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003525 dwc2_writel(hsotg, dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07003526 DXEPCTL_CNAK | DXEPCTL_EPENA |
3527 DXEPCTL_USBACTEP,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003528 DOEPCTL0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003529
3530 /* enable, but don't activate EP0in */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003531 dwc2_writel(hsotg, dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
3532 DXEPCTL_USBACTEP, DIEPCTL0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003533
Lukasz Majewski308d7342012-05-04 14:17:05 +02003534 /* clear global NAKs */
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003535 val = DCTL_CGOUTNAK | DCTL_CGNPINNAK;
3536 if (!is_usb_reset)
3537 val |= DCTL_SFTDISCON;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003538 dwc2_set_bit(hsotg, DCTL, val);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003539
Sevak Arakelyan21b03402018-01-24 17:43:32 +04003540 /* configure the core to support LPM */
3541 dwc2_gadget_init_lpm(hsotg);
3542
Grigor Tovmasyan15d9dbf2018-08-29 21:01:59 +04003543 /* program GREFCLK register if needed */
3544 if (using_desc_dma(hsotg) && hsotg->params.service_interval)
3545 dwc2_gadget_program_ref_clk(hsotg);
3546
Lukasz Majewski308d7342012-05-04 14:17:05 +02003547 /* must be at-least 3ms to allow bus to see disconnect */
3548 mdelay(3);
3549
Gregory Herrero065d3932015-09-22 15:16:54 +02003550 hsotg->lx_state = DWC2_L0;
Vardan Mikayelyan755d7392018-01-16 16:04:24 +04003551
3552 dwc2_hsotg_enqueue_setup(hsotg);
3553
3554 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003555 dwc2_readl(hsotg, DIEPCTL0),
3556 dwc2_readl(hsotg, DOEPCTL0));
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02003557}
Marek Szyprowskiac3c81f2014-10-20 12:45:35 +02003558
Amelie Delaunay17f93402020-09-09 11:35:10 +02003559void dwc2_hsotg_core_disconnect(struct dwc2_hsotg *hsotg)
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02003560{
3561 /* set the soft-disconnect bit */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003562 dwc2_set_bit(hsotg, DCTL, DCTL_SFTDISCON);
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02003563}
3564
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003565void dwc2_hsotg_core_connect(struct dwc2_hsotg *hsotg)
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02003566{
Lukasz Majewski308d7342012-05-04 14:17:05 +02003567 /* remove the soft-disconnect and let's go */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003568 dwc2_clear_bit(hsotg, DCTL, DCTL_SFTDISCON);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003569}
3570
3571/**
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003572 * dwc2_gadget_handle_incomplete_isoc_in - handle incomplete ISO IN Interrupt.
3573 * @hsotg: The device state:
3574 *
3575 * This interrupt indicates one of the following conditions occurred while
3576 * transmitting an ISOC transaction.
3577 * - Corrupted IN Token for ISOC EP.
3578 * - Packet not complete in FIFO.
3579 *
3580 * The following actions will be taken:
3581 * - Determine the EP
3582 * - Disable EP; when 'Endpoint Disabled' interrupt is received Flush FIFO
3583 */
3584static void dwc2_gadget_handle_incomplete_isoc_in(struct dwc2_hsotg *hsotg)
3585{
3586 struct dwc2_hsotg_ep *hs_ep;
3587 u32 epctrl;
Razmik Karapetyan1b4977c2018-01-19 14:40:49 +04003588 u32 daintmsk;
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003589 u32 idx;
3590
3591 dev_dbg(hsotg->dev, "Incomplete isoc in interrupt received:\n");
3592
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003593 daintmsk = dwc2_readl(hsotg, DAINTMSK);
Razmik Karapetyan1b4977c2018-01-19 14:40:49 +04003594
Artur Petrosyand5d5f072018-05-05 04:30:16 -04003595 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003596 hs_ep = hsotg->eps_in[idx];
Razmik Karapetyan1b4977c2018-01-19 14:40:49 +04003597 /* Proceed only unmasked ISOC EPs */
John Keeping89066b32018-07-15 15:50:43 +01003598 if ((BIT(idx) & ~daintmsk) || !hs_ep->isochronous)
Razmik Karapetyan1b4977c2018-01-19 14:40:49 +04003599 continue;
3600
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003601 epctrl = dwc2_readl(hsotg, DIEPCTL(idx));
Razmik Karapetyan1b4977c2018-01-19 14:40:49 +04003602 if ((epctrl & DXEPCTL_EPENA) &&
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003603 dwc2_gadget_target_frame_elapsed(hs_ep)) {
3604 epctrl |= DXEPCTL_SNAK;
3605 epctrl |= DXEPCTL_EPDIS;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003606 dwc2_writel(hsotg, epctrl, DIEPCTL(idx));
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003607 }
3608 }
3609
3610 /* Clear interrupt */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003611 dwc2_writel(hsotg, GINTSTS_INCOMPL_SOIN, GINTSTS);
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003612}
3613
3614/**
3615 * dwc2_gadget_handle_incomplete_isoc_out - handle incomplete ISO OUT Interrupt
3616 * @hsotg: The device state:
3617 *
3618 * This interrupt indicates one of the following conditions occurred while
3619 * transmitting an ISOC transaction.
3620 * - Corrupted OUT Token for ISOC EP.
3621 * - Packet not complete in FIFO.
3622 *
3623 * The following actions will be taken:
3624 * - Determine the EP
3625 * - Set DCTL_SGOUTNAK and unmask GOUTNAKEFF if target frame elapsed.
3626 */
3627static void dwc2_gadget_handle_incomplete_isoc_out(struct dwc2_hsotg *hsotg)
3628{
3629 u32 gintsts;
3630 u32 gintmsk;
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003631 u32 daintmsk;
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003632 u32 epctrl;
3633 struct dwc2_hsotg_ep *hs_ep;
3634 int idx;
3635
3636 dev_dbg(hsotg->dev, "%s: GINTSTS_INCOMPL_SOOUT\n", __func__);
3637
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003638 daintmsk = dwc2_readl(hsotg, DAINTMSK);
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003639 daintmsk >>= DAINT_OUTEP_SHIFT;
3640
Artur Petrosyand5d5f072018-05-05 04:30:16 -04003641 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003642 hs_ep = hsotg->eps_out[idx];
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003643 /* Proceed only unmasked ISOC EPs */
John Keeping89066b32018-07-15 15:50:43 +01003644 if ((BIT(idx) & ~daintmsk) || !hs_ep->isochronous)
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003645 continue;
3646
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003647 epctrl = dwc2_readl(hsotg, DOEPCTL(idx));
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003648 if ((epctrl & DXEPCTL_EPENA) &&
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003649 dwc2_gadget_target_frame_elapsed(hs_ep)) {
3650 /* Unmask GOUTNAKEFF interrupt */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003651 gintmsk = dwc2_readl(hsotg, GINTMSK);
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003652 gintmsk |= GINTSTS_GOUTNAKEFF;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003653 dwc2_writel(hsotg, gintmsk, GINTMSK);
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003654
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003655 gintsts = dwc2_readl(hsotg, GINTSTS);
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003656 if (!(gintsts & GINTSTS_GOUTNAKEFF)) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003657 dwc2_set_bit(hsotg, DCTL, DCTL_SGOUTNAK);
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003658 break;
3659 }
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003660 }
3661 }
3662
3663 /* Clear interrupt */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003664 dwc2_writel(hsotg, GINTSTS_INCOMPL_SOOUT, GINTSTS);
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003665}
3666
3667/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003668 * dwc2_hsotg_irq - handle device interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003669 * @irq: The IRQ number triggered
3670 * @pw: The pw value when registered the handler.
3671 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003672static irqreturn_t dwc2_hsotg_irq(int irq, void *pw)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003673{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003674 struct dwc2_hsotg *hsotg = pw;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003675 int retry_count = 8;
3676 u32 gintsts;
3677 u32 gintmsk;
3678
Vardan Mikayelyanee3de8d2016-04-27 20:20:48 -07003679 if (!dwc2_is_device_mode(hsotg))
3680 return IRQ_NONE;
3681
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003682 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003683irq_retry:
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003684 gintsts = dwc2_readl(hsotg, GINTSTS);
3685 gintmsk = dwc2_readl(hsotg, GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003686
3687 dev_dbg(hsotg->dev, "%s: %08x %08x (%08x) retry %d\n",
3688 __func__, gintsts, gintsts & gintmsk, gintmsk, retry_count);
3689
3690 gintsts &= gintmsk;
3691
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003692 if (gintsts & GINTSTS_RESETDET) {
3693 dev_dbg(hsotg->dev, "%s: USBRstDet\n", __func__);
3694
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003695 dwc2_writel(hsotg, GINTSTS_RESETDET, GINTSTS);
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003696
3697 /* This event must be used only if controller is suspended */
3698 if (hsotg->lx_state == DWC2_L2) {
Vardan Mikayelyan41ba9b92018-02-16 14:06:36 +04003699 dwc2_exit_partial_power_down(hsotg, true);
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003700 hsotg->lx_state = DWC2_L0;
3701 }
3702 }
3703
3704 if (gintsts & (GINTSTS_USBRST | GINTSTS_RESETDET)) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003705 u32 usb_status = dwc2_readl(hsotg, GOTGCTL);
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003706 u32 connected = hsotg->connected;
3707
3708 dev_dbg(hsotg->dev, "%s: USBRst\n", __func__);
3709 dev_dbg(hsotg->dev, "GNPTXSTS=%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003710 dwc2_readl(hsotg, GNPTXSTS));
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003711
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003712 dwc2_writel(hsotg, GINTSTS_USBRST, GINTSTS);
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003713
3714 /* Report disconnection if it is not already done. */
3715 dwc2_hsotg_disconnect(hsotg);
3716
Minas Harutyunyan307bc112017-07-11 14:25:13 +04003717 /* Reset device address to zero */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003718 dwc2_clear_bit(hsotg, DCFG, DCFG_DEVADDR_MASK);
Minas Harutyunyan307bc112017-07-11 14:25:13 +04003719
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003720 if (usb_status & GOTGCTL_BSESVLD && connected)
3721 dwc2_hsotg_core_init_disconnected(hsotg, true);
3722 }
3723
Dinh Nguyen47a16852014-04-14 14:13:34 -07003724 if (gintsts & GINTSTS_ENUMDONE) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003725 dwc2_writel(hsotg, GINTSTS_ENUMDONE, GINTSTS);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09003726
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003727 dwc2_hsotg_irq_enumdone(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003728 }
3729
Dinh Nguyen47a16852014-04-14 14:13:34 -07003730 if (gintsts & (GINTSTS_OEPINT | GINTSTS_IEPINT)) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003731 u32 daint = dwc2_readl(hsotg, DAINT);
3732 u32 daintmsk = dwc2_readl(hsotg, DAINTMSK);
Robert Baldyga7e804652013-09-19 11:50:20 +02003733 u32 daint_out, daint_in;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003734 int ep;
3735
Robert Baldyga7e804652013-09-19 11:50:20 +02003736 daint &= daintmsk;
Dinh Nguyen47a16852014-04-14 14:13:34 -07003737 daint_out = daint >> DAINT_OUTEP_SHIFT;
3738 daint_in = daint & ~(daint_out << DAINT_OUTEP_SHIFT);
Robert Baldyga7e804652013-09-19 11:50:20 +02003739
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003740 dev_dbg(hsotg->dev, "%s: daint=%08x\n", __func__, daint);
3741
Mian Yousaf Kaukabcec87f12015-01-09 13:38:51 +01003742 for (ep = 0; ep < hsotg->num_of_eps && daint_out;
3743 ep++, daint_out >>= 1) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003744 if (daint_out & 1)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003745 dwc2_hsotg_epint(hsotg, ep, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003746 }
3747
Mian Yousaf Kaukabcec87f12015-01-09 13:38:51 +01003748 for (ep = 0; ep < hsotg->num_of_eps && daint_in;
3749 ep++, daint_in >>= 1) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003750 if (daint_in & 1)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003751 dwc2_hsotg_epint(hsotg, ep, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003752 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003753 }
3754
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003755 /* check both FIFOs */
3756
Dinh Nguyen47a16852014-04-14 14:13:34 -07003757 if (gintsts & GINTSTS_NPTXFEMP) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003758 dev_dbg(hsotg->dev, "NPTxFEmp\n");
3759
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003760 /*
3761 * Disable the interrupt to stop it happening again
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003762 * unless one of these endpoint routines decides that
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003763 * it needs re-enabling
3764 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003765
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003766 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_NPTXFEMP);
3767 dwc2_hsotg_irq_fifoempty(hsotg, false);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003768 }
3769
Dinh Nguyen47a16852014-04-14 14:13:34 -07003770 if (gintsts & GINTSTS_PTXFEMP) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003771 dev_dbg(hsotg->dev, "PTxFEmp\n");
3772
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02003773 /* See note in GINTSTS_NPTxFEmp */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003774
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003775 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_PTXFEMP);
3776 dwc2_hsotg_irq_fifoempty(hsotg, true);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003777 }
3778
Dinh Nguyen47a16852014-04-14 14:13:34 -07003779 if (gintsts & GINTSTS_RXFLVL) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003780 /*
3781 * note, since GINTSTS_RxFLvl doubles as FIFO-not-empty,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003782 * we need to retry dwc2_hsotg_handle_rx if this is still
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003783 * set.
3784 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003785
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003786 dwc2_hsotg_handle_rx(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003787 }
3788
Dinh Nguyen47a16852014-04-14 14:13:34 -07003789 if (gintsts & GINTSTS_ERLYSUSP) {
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02003790 dev_dbg(hsotg->dev, "GINTSTS_ErlySusp\n");
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003791 dwc2_writel(hsotg, GINTSTS_ERLYSUSP, GINTSTS);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003792 }
3793
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003794 /*
3795 * these next two seem to crop-up occasionally causing the core
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003796 * to shutdown the USB transfer, so try clearing them and logging
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003797 * the occurrence.
3798 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003799
Dinh Nguyen47a16852014-04-14 14:13:34 -07003800 if (gintsts & GINTSTS_GOUTNAKEFF) {
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003801 u8 idx;
3802 u32 epctrl;
3803 u32 gintmsk;
Razmik Karapetyand8484552018-01-19 14:41:42 +04003804 u32 daintmsk;
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003805 struct dwc2_hsotg_ep *hs_ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003806
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003807 daintmsk = dwc2_readl(hsotg, DAINTMSK);
Razmik Karapetyand8484552018-01-19 14:41:42 +04003808 daintmsk >>= DAINT_OUTEP_SHIFT;
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003809 /* Mask this interrupt */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003810 gintmsk = dwc2_readl(hsotg, GINTMSK);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003811 gintmsk &= ~GINTSTS_GOUTNAKEFF;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003812 dwc2_writel(hsotg, gintmsk, GINTMSK);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09003813
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003814 dev_dbg(hsotg->dev, "GOUTNakEff triggered\n");
Artur Petrosyand5d5f072018-05-05 04:30:16 -04003815 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003816 hs_ep = hsotg->eps_out[idx];
Razmik Karapetyand8484552018-01-19 14:41:42 +04003817 /* Proceed only unmasked ISOC EPs */
Minas Harutyunyan60706362019-10-24 13:44:15 +04003818 if (BIT(idx) & ~daintmsk)
Razmik Karapetyand8484552018-01-19 14:41:42 +04003819 continue;
3820
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003821 epctrl = dwc2_readl(hsotg, DOEPCTL(idx));
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003822
Minas Harutyunyan60706362019-10-24 13:44:15 +04003823 //ISOC Ep's only
3824 if ((epctrl & DXEPCTL_EPENA) && hs_ep->isochronous) {
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003825 epctrl |= DXEPCTL_SNAK;
3826 epctrl |= DXEPCTL_EPDIS;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003827 dwc2_writel(hsotg, epctrl, DOEPCTL(idx));
Minas Harutyunyan60706362019-10-24 13:44:15 +04003828 continue;
3829 }
3830
3831 //Non-ISOC EP's
3832 if (hs_ep->halted) {
3833 if (!(epctrl & DXEPCTL_EPENA))
3834 epctrl |= DXEPCTL_EPENA;
3835 epctrl |= DXEPCTL_EPDIS;
3836 epctrl |= DXEPCTL_STALL;
3837 dwc2_writel(hsotg, epctrl, DOEPCTL(idx));
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003838 }
3839 }
3840
3841 /* This interrupt bit is cleared in DXEPINT_EPDISBLD handler */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003842 }
3843
Dinh Nguyen47a16852014-04-14 14:13:34 -07003844 if (gintsts & GINTSTS_GINNAKEFF) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003845 dev_info(hsotg->dev, "GINNakEff triggered\n");
3846
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003847 dwc2_set_bit(hsotg, DCTL, DCTL_CGNPINNAK);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09003848
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003849 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003850 }
3851
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003852 if (gintsts & GINTSTS_INCOMPL_SOIN)
3853 dwc2_gadget_handle_incomplete_isoc_in(hsotg);
Roman Bacikec1f9d92015-09-10 18:13:43 -07003854
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003855 if (gintsts & GINTSTS_INCOMPL_SOOUT)
3856 dwc2_gadget_handle_incomplete_isoc_out(hsotg);
Roman Bacikec1f9d92015-09-10 18:13:43 -07003857
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003858 /*
3859 * if we've had fifo events, we should try and go around the
3860 * loop again to see if there's any point in returning yet.
3861 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003862
3863 if (gintsts & IRQ_RETRY_MASK && --retry_count > 0)
John Youn77b62002017-01-17 20:32:12 -08003864 goto irq_retry;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003865
Grigor Tovmasyan187c5292018-08-29 21:02:57 +04003866 /* Check WKUP_ALERT interrupt*/
3867 if (hsotg->params.service_interval)
3868 dwc2_gadget_wkup_alert_handler(hsotg);
3869
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003870 spin_unlock(&hsotg->lock);
3871
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003872 return IRQ_HANDLED;
3873}
3874
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003875static void dwc2_hsotg_ep_stop_xfr(struct dwc2_hsotg *hsotg,
3876 struct dwc2_hsotg_ep *hs_ep)
3877{
3878 u32 epctrl_reg;
3879 u32 epint_reg;
3880
3881 epctrl_reg = hs_ep->dir_in ? DIEPCTL(hs_ep->index) :
3882 DOEPCTL(hs_ep->index);
3883 epint_reg = hs_ep->dir_in ? DIEPINT(hs_ep->index) :
3884 DOEPINT(hs_ep->index);
3885
3886 dev_dbg(hsotg->dev, "%s: stopping transfer on %s\n", __func__,
3887 hs_ep->name);
3888
3889 if (hs_ep->dir_in) {
3890 if (hsotg->dedicated_fifos || hs_ep->periodic) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003891 dwc2_set_bit(hsotg, epctrl_reg, DXEPCTL_SNAK);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003892 /* Wait for Nak effect */
3893 if (dwc2_hsotg_wait_bit_set(hsotg, epint_reg,
3894 DXEPINT_INEPNAKEFF, 100))
3895 dev_warn(hsotg->dev,
3896 "%s: timeout DIEPINT.NAKEFF\n",
3897 __func__);
3898 } else {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003899 dwc2_set_bit(hsotg, DCTL, DCTL_SGNPINNAK);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003900 /* Wait for Nak effect */
3901 if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS,
3902 GINTSTS_GINNAKEFF, 100))
3903 dev_warn(hsotg->dev,
3904 "%s: timeout GINTSTS.GINNAKEFF\n",
3905 __func__);
3906 }
3907 } else {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003908 if (!(dwc2_readl(hsotg, GINTSTS) & GINTSTS_GOUTNAKEFF))
3909 dwc2_set_bit(hsotg, DCTL, DCTL_SGOUTNAK);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003910
3911 /* Wait for global nak to take effect */
3912 if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS,
3913 GINTSTS_GOUTNAKEFF, 100))
3914 dev_warn(hsotg->dev, "%s: timeout GINTSTS.GOUTNAKEFF\n",
3915 __func__);
3916 }
3917
3918 /* Disable ep */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003919 dwc2_set_bit(hsotg, epctrl_reg, DXEPCTL_EPDIS | DXEPCTL_SNAK);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003920
3921 /* Wait for ep to be disabled */
3922 if (dwc2_hsotg_wait_bit_set(hsotg, epint_reg, DXEPINT_EPDISBLD, 100))
3923 dev_warn(hsotg->dev,
3924 "%s: timeout DOEPCTL.EPDisable\n", __func__);
3925
3926 /* Clear EPDISBLD interrupt */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003927 dwc2_set_bit(hsotg, epint_reg, DXEPINT_EPDISBLD);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003928
3929 if (hs_ep->dir_in) {
3930 unsigned short fifo_index;
3931
3932 if (hsotg->dedicated_fifos || hs_ep->periodic)
3933 fifo_index = hs_ep->fifo_index;
3934 else
3935 fifo_index = 0;
3936
3937 /* Flush TX FIFO */
3938 dwc2_flush_tx_fifo(hsotg, fifo_index);
3939
3940 /* Clear Global In NP NAK in Shared FIFO for non periodic ep */
3941 if (!hsotg->dedicated_fifos && !hs_ep->periodic)
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003942 dwc2_set_bit(hsotg, DCTL, DCTL_CGNPINNAK);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003943
3944 } else {
3945 /* Remove global NAKs */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04003946 dwc2_set_bit(hsotg, DCTL, DCTL_CGOUTNAK);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08003947 }
3948}
3949
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003950/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003951 * dwc2_hsotg_ep_enable - enable the given endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003952 * @ep: The USB endpint to configure
3953 * @desc: The USB endpoint descriptor to configure with.
3954 *
3955 * This is called from the USB gadget code's usb_ep_enable().
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003956 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003957static int dwc2_hsotg_ep_enable(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -08003958 const struct usb_endpoint_descriptor *desc)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003959{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003960 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003961 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003962 unsigned long flags;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01003963 unsigned int index = hs_ep->index;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003964 u32 epctrl_reg;
3965 u32 epctrl;
3966 u32 mps;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08003967 u32 mc;
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003968 u32 mask;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01003969 unsigned int dir_in;
3970 unsigned int i, val, size;
Julia Lawall19c190f2010-03-29 17:36:44 +02003971 int ret = 0;
Minas Harutyunyan729cac62018-05-03 17:24:28 +04003972 unsigned char ep_type;
Minas Harutyunyan54f37f52019-03-18 14:24:30 +04003973 int desc_num;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003974
3975 dev_dbg(hsotg->dev,
3976 "%s: ep %s: a 0x%02x, attr 0x%02x, mps 0x%04x, intr %d\n",
3977 __func__, ep->name, desc->bEndpointAddress, desc->bmAttributes,
3978 desc->wMaxPacketSize, desc->bInterval);
3979
3980 /* not to be called for EP0 */
Vahram Aharonyan8c3d6092016-04-27 20:20:46 -07003981 if (index == 0) {
3982 dev_err(hsotg->dev, "%s: called for EP 0\n", __func__);
3983 return -EINVAL;
3984 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003985
3986 dir_in = (desc->bEndpointAddress & USB_ENDPOINT_DIR_MASK) ? 1 : 0;
3987 if (dir_in != hs_ep->dir_in) {
3988 dev_err(hsotg->dev, "%s: direction mismatch!\n", __func__);
3989 return -EINVAL;
3990 }
3991
Minas Harutyunyan729cac62018-05-03 17:24:28 +04003992 ep_type = desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK;
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003993 mps = usb_endpoint_maxp(desc);
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08003994 mc = usb_endpoint_maxp_mult(desc);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003995
Minas Harutyunyan729cac62018-05-03 17:24:28 +04003996 /* ISOC IN in DDMA supported bInterval up to 10 */
3997 if (using_desc_dma(hsotg) && ep_type == USB_ENDPOINT_XFER_ISOC &&
3998 dir_in && desc->bInterval > 10) {
3999 dev_err(hsotg->dev,
4000 "%s: ISOC IN, DDMA: bInterval>10 not supported!\n", __func__);
4001 return -EINVAL;
4002 }
4003
4004 /* High bandwidth ISOC OUT in DDMA not supported */
4005 if (using_desc_dma(hsotg) && ep_type == USB_ENDPOINT_XFER_ISOC &&
4006 !dir_in && mc > 1) {
4007 dev_err(hsotg->dev,
4008 "%s: ISOC OUT, DDMA: HB not supported!\n", __func__);
4009 return -EINVAL;
4010 }
4011
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004012 /* note, we handle this here instead of dwc2_hsotg_set_ep_maxpacket */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004013
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02004014 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004015 epctrl = dwc2_readl(hsotg, epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004016
4017 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x from 0x%08x\n",
4018 __func__, epctrl, epctrl_reg);
4019
Minas Harutyunyan54f37f52019-03-18 14:24:30 +04004020 if (using_desc_dma(hsotg) && ep_type == USB_ENDPOINT_XFER_ISOC)
4021 desc_num = MAX_DMA_DESC_NUM_HS_ISOC;
4022 else
4023 desc_num = MAX_DMA_DESC_NUM_GENERIC;
4024
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08004025 /* Allocate DMA descriptor chain for non-ctrl endpoints */
Vardan Mikayelyan9383e082017-01-05 18:01:48 -08004026 if (using_desc_dma(hsotg) && !hs_ep->desc_list) {
4027 hs_ep->desc_list = dmam_alloc_coherent(hsotg->dev,
Minas Harutyunyan54f37f52019-03-18 14:24:30 +04004028 desc_num * sizeof(struct dwc2_dma_desc),
Marek Szyprowski86e881e2016-12-01 10:02:11 +01004029 &hs_ep->desc_list_dma, GFP_ATOMIC);
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08004030 if (!hs_ep->desc_list) {
4031 ret = -ENOMEM;
4032 goto error2;
4033 }
4034 }
4035
Lukasz Majewski22258f42012-06-14 10:02:24 +02004036 spin_lock_irqsave(&hsotg->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004037
Dinh Nguyen47a16852014-04-14 14:13:34 -07004038 epctrl &= ~(DXEPCTL_EPTYPE_MASK | DXEPCTL_MPS_MASK);
4039 epctrl |= DXEPCTL_MPS(mps);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004040
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004041 /*
4042 * mark the endpoint as active, otherwise the core may ignore
4043 * transactions entirely for this endpoint
4044 */
Dinh Nguyen47a16852014-04-14 14:13:34 -07004045 epctrl |= DXEPCTL_USBACTEP;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004046
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004047 /* update the endpoint state */
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08004048 dwc2_hsotg_set_ep_maxpacket(hsotg, hs_ep->index, mps, mc, dir_in);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004049
4050 /* default, set to non-periodic */
Robert Baldyga1479e842013-10-09 08:41:57 +02004051 hs_ep->isochronous = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004052 hs_ep->periodic = 0;
Robert Baldygaa18ed7b2013-09-19 11:50:21 +02004053 hs_ep->halted = 0;
Robert Baldyga1479e842013-10-09 08:41:57 +02004054 hs_ep->interval = desc->bInterval;
Robert Baldyga4fca54a2013-10-09 09:00:02 +02004055
Minas Harutyunyan729cac62018-05-03 17:24:28 +04004056 switch (ep_type) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004057 case USB_ENDPOINT_XFER_ISOC:
Dinh Nguyen47a16852014-04-14 14:13:34 -07004058 epctrl |= DXEPCTL_EPTYPE_ISO;
4059 epctrl |= DXEPCTL_SETEVENFR;
Robert Baldyga1479e842013-10-09 08:41:57 +02004060 hs_ep->isochronous = 1;
Vardan Mikayelyan142bd332016-05-25 18:07:07 -07004061 hs_ep->interval = 1 << (desc->bInterval - 1);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004062 hs_ep->target_frame = TARGET_FRAME_INITIAL;
Vahram Aharonyanab7d2192016-11-14 19:16:36 -08004063 hs_ep->next_desc = 0;
Minas Harutyunyan729cac62018-05-03 17:24:28 +04004064 hs_ep->compl_desc = 0;
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004065 if (dir_in) {
Robert Baldyga1479e842013-10-09 08:41:57 +02004066 hs_ep->periodic = 1;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004067 mask = dwc2_readl(hsotg, DIEPMSK);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004068 mask |= DIEPMSK_NAKMSK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004069 dwc2_writel(hsotg, mask, DIEPMSK);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004070 } else {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004071 mask = dwc2_readl(hsotg, DOEPMSK);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004072 mask |= DOEPMSK_OUTTKNEPDISMSK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004073 dwc2_writel(hsotg, mask, DOEPMSK);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004074 }
Robert Baldyga1479e842013-10-09 08:41:57 +02004075 break;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004076
4077 case USB_ENDPOINT_XFER_BULK:
Dinh Nguyen47a16852014-04-14 14:13:34 -07004078 epctrl |= DXEPCTL_EPTYPE_BULK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004079 break;
4080
4081 case USB_ENDPOINT_XFER_INT:
Robert Baldygab203d0a2014-09-09 10:44:56 +02004082 if (dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004083 hs_ep->periodic = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004084
Vardan Mikayelyan142bd332016-05-25 18:07:07 -07004085 if (hsotg->gadget.speed == USB_SPEED_HIGH)
4086 hs_ep->interval = 1 << (desc->bInterval - 1);
4087
Dinh Nguyen47a16852014-04-14 14:13:34 -07004088 epctrl |= DXEPCTL_EPTYPE_INTERRUPT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004089 break;
4090
4091 case USB_ENDPOINT_XFER_CONTROL:
Dinh Nguyen47a16852014-04-14 14:13:34 -07004092 epctrl |= DXEPCTL_EPTYPE_CONTROL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004093 break;
4094 }
4095
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004096 /*
4097 * if the hardware has dedicated fifos, we must give each IN EP
Ben Dooks10aebc72010-07-19 09:40:44 +01004098 * a unique tx-fifo even if it is non-periodic.
4099 */
Robert Baldyga21f3bb52016-08-29 13:38:57 -07004100 if (dir_in && hsotg->dedicated_fifos) {
John Keeping644139f2019-12-19 11:34:31 +00004101 unsigned fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01004102 u32 fifo_index = 0;
4103 u32 fifo_size = UINT_MAX;
John Youn9da51972017-01-17 20:30:27 -08004104
4105 size = hs_ep->ep.maxpacket * hs_ep->mc;
John Keeping644139f2019-12-19 11:34:31 +00004106 for (i = 1; i <= fifo_count; ++i) {
John Youn9da51972017-01-17 20:30:27 -08004107 if (hsotg->fifo_map & (1 << i))
Robert Baldygab203d0a2014-09-09 10:44:56 +02004108 continue;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004109 val = dwc2_readl(hsotg, DPTXFSIZN(i));
John Youn9da51972017-01-17 20:30:27 -08004110 val = (val >> FIFOSIZE_DEPTH_SHIFT) * 4;
Robert Baldygab203d0a2014-09-09 10:44:56 +02004111 if (val < size)
4112 continue;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01004113 /* Search for smallest acceptable fifo */
4114 if (val < fifo_size) {
4115 fifo_size = val;
4116 fifo_index = i;
4117 }
Robert Baldygab203d0a2014-09-09 10:44:56 +02004118 }
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01004119 if (!fifo_index) {
Mian Yousaf Kaukab5f2196b2015-01-09 13:38:56 +01004120 dev_err(hsotg->dev,
4121 "%s: No suitable fifo found\n", __func__);
Sudip Mukherjeeb585a482014-10-17 10:14:02 +05304122 ret = -ENOMEM;
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08004123 goto error1;
Sudip Mukherjeeb585a482014-10-17 10:14:02 +05304124 }
Minas Harutyunyan97311c82019-01-31 18:28:07 +04004125 epctrl &= ~(DXEPCTL_TXFNUM_LIMIT << DXEPCTL_TXFNUM_SHIFT);
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01004126 hsotg->fifo_map |= 1 << fifo_index;
4127 epctrl |= DXEPCTL_TXFNUM(fifo_index);
4128 hs_ep->fifo_index = fifo_index;
4129 hs_ep->fifo_size = fifo_size;
Robert Baldygab203d0a2014-09-09 10:44:56 +02004130 }
Ben Dooks10aebc72010-07-19 09:40:44 +01004131
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004132 /* for non control endpoints, set PID to D0 */
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07004133 if (index && !hs_ep->isochronous)
Dinh Nguyen47a16852014-04-14 14:13:34 -07004134 epctrl |= DXEPCTL_SETD0PID;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004135
Artur Petrosyan52953222018-04-16 08:45:31 -04004136 /* WA for Full speed ISOC IN in DDMA mode.
4137 * By Clear NAK status of EP, core will send ZLP
4138 * to IN token and assert NAK interrupt relying
4139 * on TxFIFO status only
4140 */
4141
4142 if (hsotg->gadget.speed == USB_SPEED_FULL &&
4143 hs_ep->isochronous && dir_in) {
4144 /* The WA applies only to core versions from 2.72a
4145 * to 4.00a (including both). Also for FS_IOT_1.00a
4146 * and HS_IOT_1.00a.
4147 */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004148 u32 gsnpsid = dwc2_readl(hsotg, GSNPSID);
Artur Petrosyan52953222018-04-16 08:45:31 -04004149
4150 if ((gsnpsid >= DWC2_CORE_REV_2_72a &&
4151 gsnpsid <= DWC2_CORE_REV_4_00a) ||
4152 gsnpsid == DWC2_FS_IOT_REV_1_00a ||
4153 gsnpsid == DWC2_HS_IOT_REV_1_00a)
4154 epctrl |= DXEPCTL_CNAK;
4155 }
4156
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004157 dev_dbg(hsotg->dev, "%s: write DxEPCTL=0x%08x\n",
4158 __func__, epctrl);
4159
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004160 dwc2_writel(hsotg, epctrl, epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004161 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004162 __func__, dwc2_readl(hsotg, epctrl_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004163
4164 /* enable the endpoint interrupt */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004165 dwc2_hsotg_ctrl_epint(hsotg, index, dir_in, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004166
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08004167error1:
Lukasz Majewski22258f42012-06-14 10:02:24 +02004168 spin_unlock_irqrestore(&hsotg->lock, flags);
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08004169
4170error2:
4171 if (ret && using_desc_dma(hsotg) && hs_ep->desc_list) {
Minas Harutyunyan54f37f52019-03-18 14:24:30 +04004172 dmam_free_coherent(hsotg->dev, desc_num *
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08004173 sizeof(struct dwc2_dma_desc),
4174 hs_ep->desc_list, hs_ep->desc_list_dma);
4175 hs_ep->desc_list = NULL;
4176 }
4177
Julia Lawall19c190f2010-03-29 17:36:44 +02004178 return ret;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004179}
4180
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004181/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004182 * dwc2_hsotg_ep_disable - disable given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004183 * @ep: The endpoint to disable.
4184 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004185static int dwc2_hsotg_ep_disable(struct usb_ep *ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004186{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004187 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004188 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004189 int dir_in = hs_ep->dir_in;
4190 int index = hs_ep->index;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004191 u32 epctrl_reg;
4192 u32 ctrl;
4193
Marek Szyprowski1e011292014-09-09 10:44:54 +02004194 dev_dbg(hsotg->dev, "%s(ep %p)\n", __func__, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004195
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004196 if (ep == &hsotg->eps_out[0]->ep) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004197 dev_err(hsotg->dev, "%s: called for ep0\n", __func__);
4198 return -EINVAL;
4199 }
4200
John Stultz9b4810922017-10-23 14:32:49 -07004201 if (hsotg->op_state != OTG_STATE_B_PERIPHERAL) {
4202 dev_err(hsotg->dev, "%s: called in host mode?\n", __func__);
4203 return -EINVAL;
4204 }
4205
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02004206 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004207
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004208 ctrl = dwc2_readl(hsotg, epctrl_reg);
Vahram Aharonyana4f827712016-11-14 19:16:53 -08004209
4210 if (ctrl & DXEPCTL_EPENA)
4211 dwc2_hsotg_ep_stop_xfr(hsotg, hs_ep);
4212
Dinh Nguyen47a16852014-04-14 14:13:34 -07004213 ctrl &= ~DXEPCTL_EPENA;
4214 ctrl &= ~DXEPCTL_USBACTEP;
4215 ctrl |= DXEPCTL_SNAK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004216
4217 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004218 dwc2_writel(hsotg, ctrl, epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004219
4220 /* disable endpoint interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004221 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004222
Mian Yousaf Kaukab1141ea02015-01-09 13:38:57 +01004223 /* terminate all requests with shutdown */
4224 kill_all_requests(hsotg, hs_ep, -ESHUTDOWN);
4225
Robert Baldyga1c07b202016-08-29 13:39:00 -07004226 hsotg->fifo_map &= ~(1 << hs_ep->fifo_index);
4227 hs_ep->fifo_index = 0;
4228 hs_ep->fifo_size = 0;
4229
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004230 return 0;
4231}
4232
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04004233static int dwc2_hsotg_ep_disable_lock(struct usb_ep *ep)
4234{
4235 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
4236 struct dwc2_hsotg *hsotg = hs_ep->parent;
4237 unsigned long flags;
4238 int ret;
4239
4240 spin_lock_irqsave(&hsotg->lock, flags);
4241 ret = dwc2_hsotg_ep_disable(ep);
4242 spin_unlock_irqrestore(&hsotg->lock, flags);
4243 return ret;
4244}
4245
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004246/**
4247 * on_list - check request is on the given endpoint
4248 * @ep: The endpoint to check.
4249 * @test: The request to test if it is on the endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004250 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004251static bool on_list(struct dwc2_hsotg_ep *ep, struct dwc2_hsotg_req *test)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004252{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004253 struct dwc2_hsotg_req *req, *treq;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004254
4255 list_for_each_entry_safe(req, treq, &ep->queue, queue) {
4256 if (req == test)
4257 return true;
4258 }
4259
4260 return false;
4261}
4262
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004263/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004264 * dwc2_hsotg_ep_dequeue - dequeue given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004265 * @ep: The endpoint to dequeue.
4266 * @req: The request to be removed from a queue.
4267 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004268static int dwc2_hsotg_ep_dequeue(struct usb_ep *ep, struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004269{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004270 struct dwc2_hsotg_req *hs_req = our_req(req);
4271 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004272 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004273 unsigned long flags;
4274
Marek Szyprowski1e011292014-09-09 10:44:54 +02004275 dev_dbg(hs->dev, "ep_dequeue(%p,%p)\n", ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004276
Lukasz Majewski22258f42012-06-14 10:02:24 +02004277 spin_lock_irqsave(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004278
4279 if (!on_list(hs_ep, hs_req)) {
Lukasz Majewski22258f42012-06-14 10:02:24 +02004280 spin_unlock_irqrestore(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004281 return -EINVAL;
4282 }
4283
Mian Yousaf Kaukabc524dd52015-09-29 12:08:24 +02004284 /* Dequeue already started request */
4285 if (req == &hs_ep->req->req)
4286 dwc2_hsotg_ep_stop_xfr(hs, hs_ep);
4287
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004288 dwc2_hsotg_complete_request(hs, hs_ep, hs_req, -ECONNRESET);
Lukasz Majewski22258f42012-06-14 10:02:24 +02004289 spin_unlock_irqrestore(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004290
4291 return 0;
4292}
4293
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004294/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004295 * dwc2_hsotg_ep_sethalt - set halt on a given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004296 * @ep: The endpoint to set halt.
4297 * @value: Set or unset the halt.
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07004298 * @now: If true, stall the endpoint now. Otherwise return -EAGAIN if
4299 * the endpoint is busy processing requests.
4300 *
4301 * We need to stall the endpoint immediately if request comes from set_feature
4302 * protocol command handler.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004303 */
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07004304static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value, bool now)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004305{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004306 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004307 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004308 int index = hs_ep->index;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004309 u32 epreg;
4310 u32 epctl;
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09004311 u32 xfertype;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004312
4313 dev_info(hs->dev, "%s(ep %p %s, %d)\n", __func__, ep, ep->name, value);
4314
Robert Baldygac9f721b2014-01-14 08:36:00 +01004315 if (index == 0) {
4316 if (value)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004317 dwc2_hsotg_stall_ep0(hs);
Robert Baldygac9f721b2014-01-14 08:36:00 +01004318 else
4319 dev_warn(hs->dev,
4320 "%s: can't clear halt on ep0\n", __func__);
4321 return 0;
4322 }
4323
Vahram Aharonyan15186f12016-05-23 22:41:59 -07004324 if (hs_ep->isochronous) {
4325 dev_err(hs->dev, "%s is Isochronous Endpoint\n", ep->name);
4326 return -EINVAL;
4327 }
4328
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07004329 if (!now && value && !list_empty(&hs_ep->queue)) {
4330 dev_dbg(hs->dev, "%s request is pending, cannot halt\n",
4331 ep->name);
4332 return -EAGAIN;
4333 }
4334
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004335 if (hs_ep->dir_in) {
4336 epreg = DIEPCTL(index);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004337 epctl = dwc2_readl(hs, epreg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004338
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004339 if (value) {
Felipe Balbi5a350d52015-06-29 20:17:22 -05004340 epctl |= DXEPCTL_STALL | DXEPCTL_SNAK;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004341 if (epctl & DXEPCTL_EPENA)
4342 epctl |= DXEPCTL_EPDIS;
4343 } else {
4344 epctl &= ~DXEPCTL_STALL;
4345 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
4346 if (xfertype == DXEPCTL_EPTYPE_BULK ||
John Youn9da51972017-01-17 20:30:27 -08004347 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
John Youn77b62002017-01-17 20:32:12 -08004348 epctl |= DXEPCTL_SETD0PID;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004349 }
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004350 dwc2_writel(hs, epctl, epreg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09004351 } else {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004352 epreg = DOEPCTL(index);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004353 epctl = dwc2_readl(hs, epreg);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004354
John Youn34c0887f2017-01-17 20:31:43 -08004355 if (value) {
Minas Harutyunyan60706362019-10-24 13:44:15 +04004356 if (!(dwc2_readl(hs, GINTSTS) & GINTSTS_GOUTNAKEFF))
4357 dwc2_set_bit(hs, DCTL, DCTL_SGOUTNAK);
4358 // STALL bit will be set in GOUTNAKEFF interrupt handler
John Youn34c0887f2017-01-17 20:31:43 -08004359 } else {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004360 epctl &= ~DXEPCTL_STALL;
4361 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
4362 if (xfertype == DXEPCTL_EPTYPE_BULK ||
John Youn9da51972017-01-17 20:30:27 -08004363 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
John Youn77b62002017-01-17 20:32:12 -08004364 epctl |= DXEPCTL_SETD0PID;
Minas Harutyunyan60706362019-10-24 13:44:15 +04004365 dwc2_writel(hs, epctl, epreg);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004366 }
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09004367 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004368
Robert Baldygaa18ed7b2013-09-19 11:50:21 +02004369 hs_ep->halted = value;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004370 return 0;
4371}
4372
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004373/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004374 * dwc2_hsotg_ep_sethalt_lock - set halt on a given endpoint with lock held
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004375 * @ep: The endpoint to set halt.
4376 * @value: Set or unset the halt.
4377 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004378static int dwc2_hsotg_ep_sethalt_lock(struct usb_ep *ep, int value)
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004379{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004380 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004381 struct dwc2_hsotg *hs = hs_ep->parent;
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004382 unsigned long flags = 0;
4383 int ret = 0;
4384
4385 spin_lock_irqsave(&hs->lock, flags);
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07004386 ret = dwc2_hsotg_ep_sethalt(ep, value, false);
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004387 spin_unlock_irqrestore(&hs->lock, flags);
4388
4389 return ret;
4390}
4391
Bhumika Goyalebce5612017-08-12 17:34:55 +05304392static const struct usb_ep_ops dwc2_hsotg_ep_ops = {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004393 .enable = dwc2_hsotg_ep_enable,
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04004394 .disable = dwc2_hsotg_ep_disable_lock,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004395 .alloc_request = dwc2_hsotg_ep_alloc_request,
4396 .free_request = dwc2_hsotg_ep_free_request,
4397 .queue = dwc2_hsotg_ep_queue_lock,
4398 .dequeue = dwc2_hsotg_ep_dequeue,
4399 .set_halt = dwc2_hsotg_ep_sethalt_lock,
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004400 /* note, don't believe we have any call for the fifo routines */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004401};
4402
4403/**
John Youn9da51972017-01-17 20:30:27 -08004404 * dwc2_hsotg_init - initialize the usb core
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004405 * @hsotg: The driver state
4406 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004407static void dwc2_hsotg_init(struct dwc2_hsotg *hsotg)
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004408{
4409 /* unmask subset of endpoint interrupts */
4410
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004411 dwc2_writel(hsotg, DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK |
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004412 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004413 DIEPMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004414
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004415 dwc2_writel(hsotg, DOEPMSK_SETUPMSK | DOEPMSK_AHBERRMSK |
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004416 DOEPMSK_EPDISBLDMSK | DOEPMSK_XFERCOMPLMSK,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004417 DOEPMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004418
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004419 dwc2_writel(hsotg, 0, DAINTMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004420
4421 /* Be in disconnected state until gadget is registered */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004422 dwc2_set_bit(hsotg, DCTL, DCTL_SFTDISCON);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004423
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004424 /* setup fifos */
4425
4426 dev_dbg(hsotg->dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004427 dwc2_readl(hsotg, GRXFSIZ),
4428 dwc2_readl(hsotg, GNPTXFSIZ));
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004429
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004430 dwc2_hsotg_init_fifo(hsotg);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004431
Gregory Herrerof5090042015-01-09 13:38:47 +01004432 if (using_dma(hsotg))
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004433 dwc2_set_bit(hsotg, GAHBCFG, GAHBCFG_DMA_EN);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004434}
4435
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004436/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004437 * dwc2_hsotg_udc_start - prepare the udc for work
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004438 * @gadget: The usb gadget state
4439 * @driver: The usb gadget driver
4440 *
4441 * Perform initialization to prepare udc device and driver
4442 * to work.
4443 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004444static int dwc2_hsotg_udc_start(struct usb_gadget *gadget,
John Youn9da51972017-01-17 20:30:27 -08004445 struct usb_gadget_driver *driver)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004446{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004447 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02004448 unsigned long flags;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004449 int ret;
4450
4451 if (!hsotg) {
Pavel Macheka023da32013-09-30 14:56:02 +02004452 pr_err("%s: called with no device\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004453 return -ENODEV;
4454 }
4455
4456 if (!driver) {
4457 dev_err(hsotg->dev, "%s: no driver\n", __func__);
4458 return -EINVAL;
4459 }
4460
Michal Nazarewicz7177aed2011-11-19 18:27:38 +01004461 if (driver->max_speed < USB_SPEED_FULL)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004462 dev_err(hsotg->dev, "%s: bad speed\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004463
Lukasz Majewskif65f0f12012-05-04 14:17:10 +02004464 if (!driver->setup) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004465 dev_err(hsotg->dev, "%s: missing entry points\n", __func__);
4466 return -EINVAL;
4467 }
4468
4469 WARN_ON(hsotg->driver);
4470
4471 driver->driver.bus = NULL;
4472 hsotg->driver = driver;
Alexandre Pereira da Silva7d7b2292012-06-26 11:27:10 -03004473 hsotg->gadget.dev.of_node = hsotg->dev->of_node;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004474 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
4475
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004476 if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) {
4477 ret = dwc2_lowlevel_hw_enable(hsotg);
4478 if (ret)
4479 goto err;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004480 }
4481
Gregory Herrerof6c01592015-01-09 13:38:41 +01004482 if (!IS_ERR_OR_NULL(hsotg->uphy))
4483 otg_set_peripheral(hsotg->uphy->otg, &hsotg->gadget);
Marek Szyprowskic816c472014-10-20 12:45:37 +02004484
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02004485 spin_lock_irqsave(&hsotg->lock, flags);
John Yound0f0ac52016-09-07 19:39:37 -07004486 if (dwc2_hw_is_device(hsotg)) {
4487 dwc2_hsotg_init(hsotg);
4488 dwc2_hsotg_core_init_disconnected(hsotg, false);
4489 }
4490
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004491 hsotg->enabled = 0;
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02004492 spin_unlock_irqrestore(&hsotg->lock, flags);
4493
Andrzej Pietrasiewicz10209ab2019-01-21 14:44:47 +01004494 gadget->sg_supported = using_desc_dma(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004495 dev_info(hsotg->dev, "bound driver %s\n", driver->driver.name);
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02004496
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004497 return 0;
4498
4499err:
4500 hsotg->driver = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004501 return ret;
4502}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004503
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004504/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004505 * dwc2_hsotg_udc_stop - stop the udc
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004506 * @gadget: The usb gadget state
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004507 *
4508 * Stop udc hw block and stay tunned for future transmissions
4509 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004510static int dwc2_hsotg_udc_stop(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004511{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004512 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Lukasz Majewski2b19a522012-06-14 10:02:25 +02004513 unsigned long flags = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004514 int ep;
4515
4516 if (!hsotg)
4517 return -ENODEV;
4518
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004519 /* all endpoints should be shutdown */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004520 for (ep = 1; ep < hsotg->num_of_eps; ep++) {
4521 if (hsotg->eps_in[ep])
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04004522 dwc2_hsotg_ep_disable_lock(&hsotg->eps_in[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004523 if (hsotg->eps_out[ep])
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04004524 dwc2_hsotg_ep_disable_lock(&hsotg->eps_out[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004525 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004526
Lukasz Majewski2b19a522012-06-14 10:02:25 +02004527 spin_lock_irqsave(&hsotg->lock, flags);
4528
Marek Szyprowski32805c32014-10-20 12:45:33 +02004529 hsotg->driver = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004530 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004531 hsotg->enabled = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004532
Lukasz Majewski2b19a522012-06-14 10:02:25 +02004533 spin_unlock_irqrestore(&hsotg->lock, flags);
4534
Gregory Herrerof6c01592015-01-09 13:38:41 +01004535 if (!IS_ERR_OR_NULL(hsotg->uphy))
4536 otg_set_peripheral(hsotg->uphy->otg, NULL);
Marek Szyprowskic816c472014-10-20 12:45:37 +02004537
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004538 if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
4539 dwc2_lowlevel_hw_disable(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004540
4541 return 0;
4542}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004543
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004544/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004545 * dwc2_hsotg_gadget_getframe - read the frame number
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004546 * @gadget: The usb gadget state
4547 *
4548 * Read the {micro} frame number
4549 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004550static int dwc2_hsotg_gadget_getframe(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004551{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004552 return dwc2_hsotg_read_frameno(to_hsotg(gadget));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004553}
4554
Lukasz Majewskia188b682012-06-22 09:29:56 +02004555/**
John Keeping1a0808c2020-02-04 15:29:33 +00004556 * dwc2_hsotg_set_selfpowered - set if device is self/bus powered
4557 * @gadget: The usb gadget state
4558 * @is_selfpowered: Whether the device is self-powered
4559 *
4560 * Set if the device is self or bus powered.
4561 */
4562static int dwc2_hsotg_set_selfpowered(struct usb_gadget *gadget,
4563 int is_selfpowered)
4564{
4565 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
4566 unsigned long flags;
4567
4568 spin_lock_irqsave(&hsotg->lock, flags);
4569 gadget->is_selfpowered = !!is_selfpowered;
4570 spin_unlock_irqrestore(&hsotg->lock, flags);
4571
4572 return 0;
4573}
4574
4575/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004576 * dwc2_hsotg_pullup - connect/disconnect the USB PHY
Lukasz Majewskia188b682012-06-22 09:29:56 +02004577 * @gadget: The usb gadget state
4578 * @is_on: Current state of the USB PHY
4579 *
4580 * Connect/Disconnect the USB PHY pullup
4581 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004582static int dwc2_hsotg_pullup(struct usb_gadget *gadget, int is_on)
Lukasz Majewskia188b682012-06-22 09:29:56 +02004583{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004584 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Lukasz Majewskia188b682012-06-22 09:29:56 +02004585 unsigned long flags = 0;
4586
Gregory Herrero77ba9112015-09-29 12:08:19 +02004587 dev_dbg(hsotg->dev, "%s: is_on: %d op_state: %d\n", __func__, is_on,
John Youn9da51972017-01-17 20:30:27 -08004588 hsotg->op_state);
Gregory Herrero77ba9112015-09-29 12:08:19 +02004589
4590 /* Don't modify pullup state while in host mode */
4591 if (hsotg->op_state != OTG_STATE_B_PERIPHERAL) {
4592 hsotg->enabled = is_on;
4593 return 0;
4594 }
Lukasz Majewskia188b682012-06-22 09:29:56 +02004595
4596 spin_lock_irqsave(&hsotg->lock, flags);
4597 if (is_on) {
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004598 hsotg->enabled = 1;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004599 dwc2_hsotg_core_init_disconnected(hsotg, false);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04004600 /* Enable ACG feature in device mode,if supported */
4601 dwc2_enable_acg(hsotg);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004602 dwc2_hsotg_core_connect(hsotg);
Lukasz Majewskia188b682012-06-22 09:29:56 +02004603 } else {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004604 dwc2_hsotg_core_disconnect(hsotg);
4605 dwc2_hsotg_disconnect(hsotg);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004606 hsotg->enabled = 0;
Lukasz Majewskia188b682012-06-22 09:29:56 +02004607 }
4608
4609 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
4610 spin_unlock_irqrestore(&hsotg->lock, flags);
4611
4612 return 0;
4613}
4614
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004615static int dwc2_hsotg_vbus_session(struct usb_gadget *gadget, int is_active)
Gregory Herrero83d98222015-01-09 13:39:02 +01004616{
4617 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
4618 unsigned long flags;
4619
4620 dev_dbg(hsotg->dev, "%s: is_active: %d\n", __func__, is_active);
4621 spin_lock_irqsave(&hsotg->lock, flags);
4622
Gregory Herrero61f72232015-09-29 12:08:28 +02004623 /*
Vardan Mikayelyan41ba9b92018-02-16 14:06:36 +04004624 * If controller is hibernated, it must exit from power_down
Gregory Herrero61f72232015-09-29 12:08:28 +02004625 * before being initialized / de-initialized
4626 */
4627 if (hsotg->lx_state == DWC2_L2)
Vardan Mikayelyan41ba9b92018-02-16 14:06:36 +04004628 dwc2_exit_partial_power_down(hsotg, false);
Gregory Herrero61f72232015-09-29 12:08:28 +02004629
Gregory Herrero83d98222015-01-09 13:39:02 +01004630 if (is_active) {
Gregory Herrerocd0e6412015-09-29 12:08:20 +02004631 hsotg->op_state = OTG_STATE_B_PERIPHERAL;
Gregory Herrero065d3932015-09-22 15:16:54 +02004632
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004633 dwc2_hsotg_core_init_disconnected(hsotg, false);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04004634 if (hsotg->enabled) {
4635 /* Enable ACG feature in device mode,if supported */
4636 dwc2_enable_acg(hsotg);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004637 dwc2_hsotg_core_connect(hsotg);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04004638 }
Gregory Herrero83d98222015-01-09 13:39:02 +01004639 } else {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004640 dwc2_hsotg_core_disconnect(hsotg);
4641 dwc2_hsotg_disconnect(hsotg);
Gregory Herrero83d98222015-01-09 13:39:02 +01004642 }
4643
4644 spin_unlock_irqrestore(&hsotg->lock, flags);
4645 return 0;
4646}
4647
Gregory Herrero596d6962015-01-09 13:39:08 +01004648/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004649 * dwc2_hsotg_vbus_draw - report bMaxPower field
Gregory Herrero596d6962015-01-09 13:39:08 +01004650 * @gadget: The usb gadget state
4651 * @mA: Amount of current
4652 *
4653 * Report how much power the device may consume to the phy.
4654 */
John Youn9da51972017-01-17 20:30:27 -08004655static int dwc2_hsotg_vbus_draw(struct usb_gadget *gadget, unsigned int mA)
Gregory Herrero596d6962015-01-09 13:39:08 +01004656{
4657 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
4658
4659 if (IS_ERR_OR_NULL(hsotg->uphy))
4660 return -ENOTSUPP;
4661 return usb_phy_set_power(hsotg->uphy, mA);
4662}
4663
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004664static const struct usb_gadget_ops dwc2_hsotg_gadget_ops = {
4665 .get_frame = dwc2_hsotg_gadget_getframe,
John Keeping1a0808c2020-02-04 15:29:33 +00004666 .set_selfpowered = dwc2_hsotg_set_selfpowered,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004667 .udc_start = dwc2_hsotg_udc_start,
4668 .udc_stop = dwc2_hsotg_udc_stop,
4669 .pullup = dwc2_hsotg_pullup,
4670 .vbus_session = dwc2_hsotg_vbus_session,
4671 .vbus_draw = dwc2_hsotg_vbus_draw,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004672};
4673
4674/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004675 * dwc2_hsotg_initep - initialise a single endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004676 * @hsotg: The device state.
4677 * @hs_ep: The endpoint to be initialised.
4678 * @epnum: The endpoint number
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04004679 * @dir_in: True if direction is in.
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004680 *
4681 * Initialise the given endpoint (as part of the probe and device state
4682 * creation) to give to the gadget driver. Setup the endpoint name, any
4683 * direction information and other state that may be required.
4684 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004685static void dwc2_hsotg_initep(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08004686 struct dwc2_hsotg_ep *hs_ep,
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004687 int epnum,
4688 bool dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004689{
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004690 char *dir;
4691
4692 if (epnum == 0)
4693 dir = "";
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004694 else if (dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004695 dir = "in";
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004696 else
4697 dir = "out";
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004698
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004699 hs_ep->dir_in = dir_in;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004700 hs_ep->index = epnum;
4701
4702 snprintf(hs_ep->name, sizeof(hs_ep->name), "ep%d%s", epnum, dir);
4703
4704 INIT_LIST_HEAD(&hs_ep->queue);
4705 INIT_LIST_HEAD(&hs_ep->ep.ep_list);
4706
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004707 /* add to the list of endpoints known by the gadget driver */
4708 if (epnum)
4709 list_add_tail(&hs_ep->ep.ep_list, &hsotg->gadget.ep_list);
4710
4711 hs_ep->parent = hsotg;
4712 hs_ep->ep.name = hs_ep->name;
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08004713
4714 if (hsotg->params.speed == DWC2_SPEED_PARAM_LOW)
4715 usb_ep_set_maxpacket_limit(&hs_ep->ep, 8);
4716 else
4717 usb_ep_set_maxpacket_limit(&hs_ep->ep,
4718 epnum ? 1024 : EP0_MPS_LIMIT);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004719 hs_ep->ep.ops = &dwc2_hsotg_ep_ops;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004720
Robert Baldyga29545222015-07-31 16:00:18 +02004721 if (epnum == 0) {
4722 hs_ep->ep.caps.type_control = true;
4723 } else {
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08004724 if (hsotg->params.speed != DWC2_SPEED_PARAM_LOW) {
4725 hs_ep->ep.caps.type_iso = true;
4726 hs_ep->ep.caps.type_bulk = true;
4727 }
Robert Baldyga29545222015-07-31 16:00:18 +02004728 hs_ep->ep.caps.type_int = true;
4729 }
4730
4731 if (dir_in)
4732 hs_ep->ep.caps.dir_in = true;
4733 else
4734 hs_ep->ep.caps.dir_out = true;
4735
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004736 /*
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004737 * if we're using dma, we need to set the next-endpoint pointer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004738 * to be something valid.
4739 */
4740
4741 if (using_dma(hsotg)) {
Dinh Nguyen47a16852014-04-14 14:13:34 -07004742 u32 next = DXEPCTL_NEXTEP((epnum + 1) % 15);
John Youn9da51972017-01-17 20:30:27 -08004743
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004744 if (dir_in)
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004745 dwc2_writel(hsotg, next, DIEPCTL(epnum));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004746 else
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004747 dwc2_writel(hsotg, next, DOEPCTL(epnum));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004748 }
4749}
4750
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004751/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004752 * dwc2_hsotg_hw_cfg - read HW configuration registers
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04004753 * @hsotg: Programming view of the DWC_otg controller
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004754 *
4755 * Read the USB core HW configuration registers
4756 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004757static int dwc2_hsotg_hw_cfg(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004758{
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004759 u32 cfg;
4760 u32 ep_type;
4761 u32 i;
4762
Ben Dooks10aebc72010-07-19 09:40:44 +01004763 /* check hardware configuration */
4764
John Youn43e90342015-12-17 11:17:45 -08004765 hsotg->num_of_eps = hsotg->hw_params.num_dev_ep;
4766
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004767 /* Add ep0 */
4768 hsotg->num_of_eps++;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004769
John Younb98866c2017-01-17 20:31:58 -08004770 hsotg->eps_in[0] = devm_kzalloc(hsotg->dev,
4771 sizeof(struct dwc2_hsotg_ep),
4772 GFP_KERNEL);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004773 if (!hsotg->eps_in[0])
4774 return -ENOMEM;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004775 /* Same dwc2_hsotg_ep is used in both directions for ep0 */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004776 hsotg->eps_out[0] = hsotg->eps_in[0];
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004777
John Youn43e90342015-12-17 11:17:45 -08004778 cfg = hsotg->hw_params.dev_ep_dirs;
Roshan Pius251a17f2015-02-02 14:55:38 -08004779 for (i = 1, cfg >>= 2; i < hsotg->num_of_eps; i++, cfg >>= 2) {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004780 ep_type = cfg & 3;
4781 /* Direction in or both */
4782 if (!(ep_type & 2)) {
4783 hsotg->eps_in[i] = devm_kzalloc(hsotg->dev,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004784 sizeof(struct dwc2_hsotg_ep), GFP_KERNEL);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004785 if (!hsotg->eps_in[i])
4786 return -ENOMEM;
4787 }
4788 /* Direction out or both */
4789 if (!(ep_type & 1)) {
4790 hsotg->eps_out[i] = devm_kzalloc(hsotg->dev,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004791 sizeof(struct dwc2_hsotg_ep), GFP_KERNEL);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004792 if (!hsotg->eps_out[i])
4793 return -ENOMEM;
4794 }
4795 }
4796
John Youn43e90342015-12-17 11:17:45 -08004797 hsotg->fifo_mem = hsotg->hw_params.total_fifo_size;
4798 hsotg->dedicated_fifos = hsotg->hw_params.en_multiple_tx_fifo;
Ben Dooks10aebc72010-07-19 09:40:44 +01004799
Marek Szyprowskicff9eb72014-09-09 10:44:55 +02004800 dev_info(hsotg->dev, "EPs: %d, %s fifos, %d entries in SPRAM\n",
4801 hsotg->num_of_eps,
4802 hsotg->dedicated_fifos ? "dedicated" : "shared",
4803 hsotg->fifo_mem);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004804 return 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004805}
4806
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004807/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004808 * dwc2_hsotg_dump - dump state of the udc
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04004809 * @hsotg: Programming view of the DWC_otg controller
4810 *
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004811 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004812static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004813{
Mark Brown83a01802011-06-01 17:16:15 +01004814#ifdef DEBUG
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004815 struct device *dev = hsotg->dev;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004816 u32 val;
4817 int idx;
4818
4819 dev_info(dev, "DCFG=0x%08x, DCTL=0x%08x, DIEPMSK=%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004820 dwc2_readl(hsotg, DCFG), dwc2_readl(hsotg, DCTL),
4821 dwc2_readl(hsotg, DIEPMSK));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004822
Mian Yousaf Kaukabf889f232015-01-30 09:09:36 +01004823 dev_info(dev, "GAHBCFG=0x%08x, GHWCFG1=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004824 dwc2_readl(hsotg, GAHBCFG), dwc2_readl(hsotg, GHWCFG1));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004825
4826 dev_info(dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004827 dwc2_readl(hsotg, GRXFSIZ), dwc2_readl(hsotg, GNPTXFSIZ));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004828
4829 /* show periodic fifo settings */
4830
Mian Yousaf Kaukab364f8e92015-01-09 13:38:55 +01004831 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004832 val = dwc2_readl(hsotg, DPTXFSIZN(idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004833 dev_info(dev, "DPTx[%d] FSize=%d, StAddr=0x%08x\n", idx,
Dinh Nguyen47a16852014-04-14 14:13:34 -07004834 val >> FIFOSIZE_DEPTH_SHIFT,
4835 val & FIFOSIZE_STARTADDR_MASK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004836 }
4837
Mian Yousaf Kaukab364f8e92015-01-09 13:38:55 +01004838 for (idx = 0; idx < hsotg->num_of_eps; idx++) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004839 dev_info(dev,
4840 "ep%d-in: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n", idx,
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004841 dwc2_readl(hsotg, DIEPCTL(idx)),
4842 dwc2_readl(hsotg, DIEPTSIZ(idx)),
4843 dwc2_readl(hsotg, DIEPDMA(idx)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004844
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004845 val = dwc2_readl(hsotg, DOEPCTL(idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004846 dev_info(dev,
4847 "ep%d-out: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004848 idx, dwc2_readl(hsotg, DOEPCTL(idx)),
4849 dwc2_readl(hsotg, DOEPTSIZ(idx)),
4850 dwc2_readl(hsotg, DOEPDMA(idx)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004851 }
4852
4853 dev_info(dev, "DVBUSDIS=0x%08x, DVBUSPULSE=%08x\n",
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04004854 dwc2_readl(hsotg, DVBUSDIS), dwc2_readl(hsotg, DVBUSPULSE));
Mark Brown83a01802011-06-01 17:16:15 +01004855#endif
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004856}
4857
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004858/**
Dinh Nguyen117777b2014-11-11 11:13:34 -06004859 * dwc2_gadget_init - init function for gadget
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04004860 * @hsotg: Programming view of the DWC_otg controller
4861 *
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004862 */
Vardan Mikayelyanf3768992017-12-25 15:17:45 +04004863int dwc2_gadget_init(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004864{
Dinh Nguyen117777b2014-11-11 11:13:34 -06004865 struct device *dev = hsotg->dev;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004866 int epnum;
4867 int ret;
John Youn43e90342015-12-17 11:17:45 -08004868
Gregory Herrero0a176272015-01-09 13:38:52 +01004869 /* Dump fifo information */
4870 dev_dbg(dev, "NonPeriodic TXFIFO size: %d\n",
John Youn05ee7992016-11-03 17:56:05 -07004871 hsotg->params.g_np_tx_fifo_size);
4872 dev_dbg(dev, "RXFIFO size: %d\n", hsotg->params.g_rx_fifo_size);
Marek Szyprowski31ee04d2010-07-19 16:01:42 +02004873
Michal Nazarewiczd327ab52011-11-19 18:27:37 +01004874 hsotg->gadget.max_speed = USB_SPEED_HIGH;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004875 hsotg->gadget.ops = &dwc2_hsotg_gadget_ops;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004876 hsotg->gadget.name = dev_name(dev);
Vardan Mikayelyanfa389a62018-02-16 14:08:53 +04004877 hsotg->remote_wakeup_allowed = 0;
John Youn7455f8b2018-01-24 17:44:51 +04004878
4879 if (hsotg->params.lpm)
4880 hsotg->gadget.lpm_capable = true;
4881
Gregory Herrero097ee662015-04-29 22:09:10 +02004882 if (hsotg->dr_mode == USB_DR_MODE_OTG)
4883 hsotg->gadget.is_otg = 1;
Mian Yousaf Kaukabec4cc652015-09-22 15:16:55 +02004884 else if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
4885 hsotg->op_state = OTG_STATE_B_PERIPHERAL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004886
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004887 ret = dwc2_hsotg_hw_cfg(hsotg);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004888 if (ret) {
4889 dev_err(hsotg->dev, "Hardware configuration failed: %d\n", ret);
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004890 return ret;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004891 }
4892
Mian Yousaf Kaukab3f950012015-01-09 13:38:44 +01004893 hsotg->ctrl_buff = devm_kzalloc(hsotg->dev,
4894 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
Wolfram Sang8bae0f82016-08-25 19:39:02 +02004895 if (!hsotg->ctrl_buff)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004896 return -ENOMEM;
Mian Yousaf Kaukab3f950012015-01-09 13:38:44 +01004897
4898 hsotg->ep0_buff = devm_kzalloc(hsotg->dev,
4899 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
Wolfram Sang8bae0f82016-08-25 19:39:02 +02004900 if (!hsotg->ep0_buff)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004901 return -ENOMEM;
Mian Yousaf Kaukab3f950012015-01-09 13:38:44 +01004902
Vahram Aharonyan0f6b80c2016-11-09 19:27:56 -08004903 if (using_desc_dma(hsotg)) {
4904 ret = dwc2_gadget_alloc_ctrl_desc_chains(hsotg);
4905 if (ret < 0)
4906 return ret;
4907 }
4908
Vardan Mikayelyanf3768992017-12-25 15:17:45 +04004909 ret = devm_request_irq(hsotg->dev, hsotg->irq, dwc2_hsotg_irq,
4910 IRQF_SHARED, dev_name(hsotg->dev), hsotg);
Marek Szyprowskieb3c56c2014-09-09 10:44:12 +02004911 if (ret < 0) {
Dinh Nguyendb8178c2014-11-11 11:13:37 -06004912 dev_err(dev, "cannot claim IRQ for gadget\n");
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004913 return ret;
Marek Szyprowskieb3c56c2014-09-09 10:44:12 +02004914 }
4915
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004916 /* hsotg->num_of_eps holds number of EPs other than ep0 */
4917
4918 if (hsotg->num_of_eps == 0) {
4919 dev_err(dev, "wrong number of EPs (zero)\n");
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004920 return -EINVAL;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004921 }
4922
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004923 /* setup endpoint information */
4924
4925 INIT_LIST_HEAD(&hsotg->gadget.ep_list);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004926 hsotg->gadget.ep0 = &hsotg->eps_out[0]->ep;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004927
4928 /* allocate EP0 request */
4929
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004930 hsotg->ctrl_req = dwc2_hsotg_ep_alloc_request(&hsotg->eps_out[0]->ep,
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004931 GFP_KERNEL);
4932 if (!hsotg->ctrl_req) {
4933 dev_err(dev, "failed to allocate ctrl req\n");
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004934 return -ENOMEM;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004935 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004936
4937 /* initialise the endpoints now the core has been initialised */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004938 for (epnum = 0; epnum < hsotg->num_of_eps; epnum++) {
4939 if (hsotg->eps_in[epnum])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004940 dwc2_hsotg_initep(hsotg, hsotg->eps_in[epnum],
John Youn9da51972017-01-17 20:30:27 -08004941 epnum, 1);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004942 if (hsotg->eps_out[epnum])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004943 dwc2_hsotg_initep(hsotg, hsotg->eps_out[epnum],
John Youn9da51972017-01-17 20:30:27 -08004944 epnum, 0);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004945 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004946
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004947 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004948
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004949 return 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004950}
4951
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004952/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004953 * dwc2_hsotg_remove - remove function for hsotg driver
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04004954 * @hsotg: Programming view of the DWC_otg controller
4955 *
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004956 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004957int dwc2_hsotg_remove(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004958{
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03004959 usb_del_gadget_udc(&hsotg->gadget);
Grigor Tovmasyan9bb073a2018-05-24 18:22:30 +04004960 dwc2_hsotg_ep_free_request(&hsotg->eps_out[0]->ep, hsotg->ctrl_req);
Marek Szyprowski31ee04d2010-07-19 16:01:42 +02004961
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004962 return 0;
4963}
4964
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004965int dwc2_hsotg_suspend(struct dwc2_hsotg *hsotg)
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004966{
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004967 unsigned long flags;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004968
Gregory Herrero9e779772015-04-29 22:09:07 +02004969 if (hsotg->lx_state != DWC2_L0)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004970 return 0;
Gregory Herrero9e779772015-04-29 22:09:07 +02004971
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004972 if (hsotg->driver) {
4973 int ep;
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004974
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004975 dev_info(hsotg->dev, "suspending usb gadget %s\n",
4976 hsotg->driver->driver.name);
4977
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004978 spin_lock_irqsave(&hsotg->lock, flags);
4979 if (hsotg->enabled)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004980 dwc2_hsotg_core_disconnect(hsotg);
4981 dwc2_hsotg_disconnect(hsotg);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004982 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
4983 spin_unlock_irqrestore(&hsotg->lock, flags);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004984
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004985 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
4986 if (hsotg->eps_in[ep])
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04004987 dwc2_hsotg_ep_disable_lock(&hsotg->eps_in[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004988 if (hsotg->eps_out[ep])
Minas Harutyunyan4fe4f9f2018-12-10 18:09:32 +04004989 dwc2_hsotg_ep_disable_lock(&hsotg->eps_out[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004990 }
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004991 }
4992
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004993 return 0;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004994}
4995
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004996int dwc2_hsotg_resume(struct dwc2_hsotg *hsotg)
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004997{
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004998 unsigned long flags;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004999
Gregory Herrero9e779772015-04-29 22:09:07 +02005000 if (hsotg->lx_state == DWC2_L2)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02005001 return 0;
Gregory Herrero9e779772015-04-29 22:09:07 +02005002
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005003 if (hsotg->driver) {
5004 dev_info(hsotg->dev, "resuming usb gadget %s\n",
5005 hsotg->driver->driver.name);
Robert Baldygad00b4142014-09-09 10:44:57 +02005006
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01005007 spin_lock_irqsave(&hsotg->lock, flags);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05005008 dwc2_hsotg_core_init_disconnected(hsotg, false);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04005009 if (hsotg->enabled) {
5010 /* Enable ACG feature in device mode,if supported */
5011 dwc2_enable_acg(hsotg);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05005012 dwc2_hsotg_core_connect(hsotg);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04005013 }
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01005014 spin_unlock_irqrestore(&hsotg->lock, flags);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005015 }
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005016
Marek Szyprowski09a75e82015-10-14 08:52:29 +02005017 return 0;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01005018}
John Youn58e52ff6a2016-02-23 19:54:57 -08005019
5020/**
5021 * dwc2_backup_device_registers() - Backup controller device registers.
5022 * When suspending usb bus, registers needs to be backuped
5023 * if controller power is disabled once suspended.
5024 *
5025 * @hsotg: Programming view of the DWC_otg controller
5026 */
5027int dwc2_backup_device_registers(struct dwc2_hsotg *hsotg)
5028{
5029 struct dwc2_dregs_backup *dr;
5030 int i;
5031
5032 dev_dbg(hsotg->dev, "%s\n", __func__);
5033
5034 /* Backup dev regs */
5035 dr = &hsotg->dr_backup;
5036
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005037 dr->dcfg = dwc2_readl(hsotg, DCFG);
5038 dr->dctl = dwc2_readl(hsotg, DCTL);
5039 dr->daintmsk = dwc2_readl(hsotg, DAINTMSK);
5040 dr->diepmsk = dwc2_readl(hsotg, DIEPMSK);
5041 dr->doepmsk = dwc2_readl(hsotg, DOEPMSK);
John Youn58e52ff6a2016-02-23 19:54:57 -08005042
5043 for (i = 0; i < hsotg->num_of_eps; i++) {
5044 /* Backup IN EPs */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005045 dr->diepctl[i] = dwc2_readl(hsotg, DIEPCTL(i));
John Youn58e52ff6a2016-02-23 19:54:57 -08005046
5047 /* Ensure DATA PID is correctly configured */
5048 if (dr->diepctl[i] & DXEPCTL_DPID)
5049 dr->diepctl[i] |= DXEPCTL_SETD1PID;
5050 else
5051 dr->diepctl[i] |= DXEPCTL_SETD0PID;
5052
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005053 dr->dieptsiz[i] = dwc2_readl(hsotg, DIEPTSIZ(i));
5054 dr->diepdma[i] = dwc2_readl(hsotg, DIEPDMA(i));
John Youn58e52ff6a2016-02-23 19:54:57 -08005055
5056 /* Backup OUT EPs */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005057 dr->doepctl[i] = dwc2_readl(hsotg, DOEPCTL(i));
John Youn58e52ff6a2016-02-23 19:54:57 -08005058
5059 /* Ensure DATA PID is correctly configured */
5060 if (dr->doepctl[i] & DXEPCTL_DPID)
5061 dr->doepctl[i] |= DXEPCTL_SETD1PID;
5062 else
5063 dr->doepctl[i] |= DXEPCTL_SETD0PID;
5064
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005065 dr->doeptsiz[i] = dwc2_readl(hsotg, DOEPTSIZ(i));
5066 dr->doepdma[i] = dwc2_readl(hsotg, DOEPDMA(i));
5067 dr->dtxfsiz[i] = dwc2_readl(hsotg, DPTXFSIZN(i));
John Youn58e52ff6a2016-02-23 19:54:57 -08005068 }
5069 dr->valid = true;
5070 return 0;
5071}
5072
5073/**
5074 * dwc2_restore_device_registers() - Restore controller device registers.
5075 * When resuming usb bus, device registers needs to be restored
5076 * if controller power were disabled.
5077 *
5078 * @hsotg: Programming view of the DWC_otg controller
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005079 * @remote_wakeup: Indicates whether resume is initiated by Device or Host.
5080 *
5081 * Return: 0 if successful, negative error code otherwise
John Youn58e52ff6a2016-02-23 19:54:57 -08005082 */
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005083int dwc2_restore_device_registers(struct dwc2_hsotg *hsotg, int remote_wakeup)
John Youn58e52ff6a2016-02-23 19:54:57 -08005084{
5085 struct dwc2_dregs_backup *dr;
John Youn58e52ff6a2016-02-23 19:54:57 -08005086 int i;
5087
5088 dev_dbg(hsotg->dev, "%s\n", __func__);
5089
5090 /* Restore dev regs */
5091 dr = &hsotg->dr_backup;
5092 if (!dr->valid) {
5093 dev_err(hsotg->dev, "%s: no device registers to restore\n",
5094 __func__);
5095 return -EINVAL;
5096 }
5097 dr->valid = false;
5098
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005099 if (!remote_wakeup)
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005100 dwc2_writel(hsotg, dr->dctl, DCTL);
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005101
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005102 dwc2_writel(hsotg, dr->daintmsk, DAINTMSK);
5103 dwc2_writel(hsotg, dr->diepmsk, DIEPMSK);
5104 dwc2_writel(hsotg, dr->doepmsk, DOEPMSK);
John Youn58e52ff6a2016-02-23 19:54:57 -08005105
5106 for (i = 0; i < hsotg->num_of_eps; i++) {
5107 /* Restore IN EPs */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005108 dwc2_writel(hsotg, dr->dieptsiz[i], DIEPTSIZ(i));
5109 dwc2_writel(hsotg, dr->diepdma[i], DIEPDMA(i));
5110 dwc2_writel(hsotg, dr->doeptsiz[i], DOEPTSIZ(i));
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005111 /** WA for enabled EPx's IN in DDMA mode. On entering to
5112 * hibernation wrong value read and saved from DIEPDMAx,
5113 * as result BNA interrupt asserted on hibernation exit
5114 * by restoring from saved area.
5115 */
5116 if (hsotg->params.g_dma_desc &&
5117 (dr->diepctl[i] & DXEPCTL_EPENA))
5118 dr->diepdma[i] = hsotg->eps_in[i]->desc_list_dma;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005119 dwc2_writel(hsotg, dr->dtxfsiz[i], DPTXFSIZN(i));
5120 dwc2_writel(hsotg, dr->diepctl[i], DIEPCTL(i));
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005121 /* Restore OUT EPs */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005122 dwc2_writel(hsotg, dr->doeptsiz[i], DOEPTSIZ(i));
Vardan Mikayelyan9a5d2812018-02-16 14:08:00 +04005123 /* WA for enabled EPx's OUT in DDMA mode. On entering to
5124 * hibernation wrong value read and saved from DOEPDMAx,
5125 * as result BNA interrupt asserted on hibernation exit
5126 * by restoring from saved area.
5127 */
5128 if (hsotg->params.g_dma_desc &&
5129 (dr->doepctl[i] & DXEPCTL_EPENA))
5130 dr->doepdma[i] = hsotg->eps_out[i]->desc_list_dma;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005131 dwc2_writel(hsotg, dr->doepdma[i], DOEPDMA(i));
5132 dwc2_writel(hsotg, dr->doepctl[i], DOEPCTL(i));
John Youn58e52ff6a2016-02-23 19:54:57 -08005133 }
5134
John Youn58e52ff6a2016-02-23 19:54:57 -08005135 return 0;
5136}
Sevak Arakelyan21b03402018-01-24 17:43:32 +04005137
5138/**
5139 * dwc2_gadget_init_lpm - Configure the core to support LPM in device mode
5140 *
5141 * @hsotg: Programming view of DWC_otg controller
5142 *
5143 */
5144void dwc2_gadget_init_lpm(struct dwc2_hsotg *hsotg)
5145{
5146 u32 val;
5147
5148 if (!hsotg->params.lpm)
5149 return;
5150
5151 val = GLPMCFG_LPMCAP | GLPMCFG_APPL1RES;
5152 val |= hsotg->params.hird_threshold_en ? GLPMCFG_HIRD_THRES_EN : 0;
5153 val |= hsotg->params.lpm_clock_gating ? GLPMCFG_ENBLSLPM : 0;
5154 val |= hsotg->params.hird_threshold << GLPMCFG_HIRD_THRES_SHIFT;
5155 val |= hsotg->params.besl ? GLPMCFG_ENBESL : 0;
Minas Harutyunyan46637562019-04-18 15:40:43 +04005156 val |= GLPMCFG_LPM_REJECT_CTRL_CONTROL;
Artur Petrosyan9aed8c02018-11-02 11:29:55 -04005157 val |= GLPMCFG_LPM_ACCEPT_CTRL_ISOC;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005158 dwc2_writel(hsotg, val, GLPMCFG);
5159 dev_dbg(hsotg->dev, "GLPMCFG=0x%08x\n", dwc2_readl(hsotg, GLPMCFG));
Grigor Tovmasyan4abe4532018-08-29 21:02:28 +04005160
5161 /* Unmask WKUP_ALERT Interrupt */
5162 if (hsotg->params.service_interval)
5163 dwc2_set_bit(hsotg, GINTMSK2, GINTMSK2_WKUP_ALERT_INT_MSK);
Sevak Arakelyan21b03402018-01-24 17:43:32 +04005164}
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005165
5166/**
Grigor Tovmasyan15d9dbf2018-08-29 21:01:59 +04005167 * dwc2_gadget_program_ref_clk - Program GREFCLK register in device mode
5168 *
5169 * @hsotg: Programming view of DWC_otg controller
5170 *
5171 */
5172void dwc2_gadget_program_ref_clk(struct dwc2_hsotg *hsotg)
5173{
5174 u32 val = 0;
5175
5176 val |= GREFCLK_REF_CLK_MODE;
5177 val |= hsotg->params.ref_clk_per << GREFCLK_REFCLKPER_SHIFT;
5178 val |= hsotg->params.sof_cnt_wkup_alert <<
5179 GREFCLK_SOF_CNT_WKUP_ALERT_SHIFT;
5180
5181 dwc2_writel(hsotg, val, GREFCLK);
5182 dev_dbg(hsotg->dev, "GREFCLK=0x%08x\n", dwc2_readl(hsotg, GREFCLK));
5183}
5184
5185/**
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005186 * dwc2_gadget_enter_hibernation() - Put controller in Hibernation.
5187 *
5188 * @hsotg: Programming view of the DWC_otg controller
5189 *
5190 * Return non-zero if failed to enter to hibernation.
5191 */
5192int dwc2_gadget_enter_hibernation(struct dwc2_hsotg *hsotg)
5193{
5194 u32 gpwrdn;
5195 int ret = 0;
5196
5197 /* Change to L2(suspend) state */
5198 hsotg->lx_state = DWC2_L2;
5199 dev_dbg(hsotg->dev, "Start of hibernation completed\n");
5200 ret = dwc2_backup_global_registers(hsotg);
5201 if (ret) {
5202 dev_err(hsotg->dev, "%s: failed to backup global registers\n",
5203 __func__);
5204 return ret;
5205 }
5206 ret = dwc2_backup_device_registers(hsotg);
5207 if (ret) {
5208 dev_err(hsotg->dev, "%s: failed to backup device registers\n",
5209 __func__);
5210 return ret;
5211 }
5212
5213 gpwrdn = GPWRDN_PWRDNRSTN;
5214 gpwrdn |= GPWRDN_PMUACTV;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005215 dwc2_writel(hsotg, gpwrdn, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005216 udelay(10);
5217
5218 /* Set flag to indicate that we are in hibernation */
5219 hsotg->hibernated = 1;
5220
5221 /* Enable interrupts from wake up logic */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005222 gpwrdn = dwc2_readl(hsotg, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005223 gpwrdn |= GPWRDN_PMUINTSEL;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005224 dwc2_writel(hsotg, gpwrdn, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005225 udelay(10);
5226
5227 /* Unmask device mode interrupts in GPWRDN */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005228 gpwrdn = dwc2_readl(hsotg, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005229 gpwrdn |= GPWRDN_RST_DET_MSK;
5230 gpwrdn |= GPWRDN_LNSTSCHG_MSK;
5231 gpwrdn |= GPWRDN_STS_CHGINT_MSK;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005232 dwc2_writel(hsotg, gpwrdn, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005233 udelay(10);
5234
5235 /* Enable Power Down Clamp */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005236 gpwrdn = dwc2_readl(hsotg, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005237 gpwrdn |= GPWRDN_PWRDNCLMP;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005238 dwc2_writel(hsotg, gpwrdn, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005239 udelay(10);
5240
5241 /* Switch off VDD */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005242 gpwrdn = dwc2_readl(hsotg, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005243 gpwrdn |= GPWRDN_PWRDNSWTCH;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005244 dwc2_writel(hsotg, gpwrdn, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005245 udelay(10);
5246
5247 /* Save gpwrdn register for further usage if stschng interrupt */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005248 hsotg->gr_backup.gpwrdn = dwc2_readl(hsotg, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005249 dev_dbg(hsotg->dev, "Hibernation completed\n");
5250
5251 return ret;
5252}
5253
5254/**
5255 * dwc2_gadget_exit_hibernation()
5256 * This function is for exiting from Device mode hibernation by host initiated
5257 * resume/reset and device initiated remote-wakeup.
5258 *
5259 * @hsotg: Programming view of the DWC_otg controller
5260 * @rem_wakeup: indicates whether resume is initiated by Device or Host.
Grigor Tovmasyan6fb914d2018-05-16 12:04:24 +04005261 * @reset: indicates whether resume is initiated by Reset.
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005262 *
5263 * Return non-zero if failed to exit from hibernation.
5264 */
5265int dwc2_gadget_exit_hibernation(struct dwc2_hsotg *hsotg,
5266 int rem_wakeup, int reset)
5267{
5268 u32 pcgcctl;
5269 u32 gpwrdn;
5270 u32 dctl;
5271 int ret = 0;
5272 struct dwc2_gregs_backup *gr;
5273 struct dwc2_dregs_backup *dr;
5274
5275 gr = &hsotg->gr_backup;
5276 dr = &hsotg->dr_backup;
5277
5278 if (!hsotg->hibernated) {
5279 dev_dbg(hsotg->dev, "Already exited from Hibernation\n");
5280 return 1;
5281 }
5282 dev_dbg(hsotg->dev,
5283 "%s: called with rem_wakeup = %d reset = %d\n",
5284 __func__, rem_wakeup, reset);
5285
5286 dwc2_hib_restore_common(hsotg, rem_wakeup, 0);
5287
5288 if (!reset) {
5289 /* Clear all pending interupts */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005290 dwc2_writel(hsotg, 0xffffffff, GINTSTS);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005291 }
5292
5293 /* De-assert Restore */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005294 gpwrdn = dwc2_readl(hsotg, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005295 gpwrdn &= ~GPWRDN_RESTORE;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005296 dwc2_writel(hsotg, gpwrdn, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005297 udelay(10);
5298
5299 if (!rem_wakeup) {
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005300 pcgcctl = dwc2_readl(hsotg, PCGCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005301 pcgcctl &= ~PCGCTL_RSTPDWNMODULE;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005302 dwc2_writel(hsotg, pcgcctl, PCGCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005303 }
5304
5305 /* Restore GUSBCFG, DCFG and DCTL */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005306 dwc2_writel(hsotg, gr->gusbcfg, GUSBCFG);
5307 dwc2_writel(hsotg, dr->dcfg, DCFG);
5308 dwc2_writel(hsotg, dr->dctl, DCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005309
5310 /* De-assert Wakeup Logic */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005311 gpwrdn = dwc2_readl(hsotg, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005312 gpwrdn &= ~GPWRDN_PMUACTV;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005313 dwc2_writel(hsotg, gpwrdn, GPWRDN);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005314
5315 if (rem_wakeup) {
5316 udelay(10);
5317 /* Start Remote Wakeup Signaling */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005318 dwc2_writel(hsotg, dr->dctl | DCTL_RMTWKUPSIG, DCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005319 } else {
5320 udelay(50);
5321 /* Set Device programming done bit */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005322 dctl = dwc2_readl(hsotg, DCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005323 dctl |= DCTL_PWRONPRGDONE;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005324 dwc2_writel(hsotg, dctl, DCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005325 }
5326 /* Wait for interrupts which must be cleared */
5327 mdelay(2);
5328 /* Clear all pending interupts */
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005329 dwc2_writel(hsotg, 0xffffffff, GINTSTS);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005330
5331 /* Restore global registers */
5332 ret = dwc2_restore_global_registers(hsotg);
5333 if (ret) {
5334 dev_err(hsotg->dev, "%s: failed to restore registers\n",
5335 __func__);
5336 return ret;
5337 }
5338
5339 /* Restore device registers */
5340 ret = dwc2_restore_device_registers(hsotg, rem_wakeup);
5341 if (ret) {
5342 dev_err(hsotg->dev, "%s: failed to restore device registers\n",
5343 __func__);
5344 return ret;
5345 }
5346
5347 if (rem_wakeup) {
5348 mdelay(10);
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005349 dctl = dwc2_readl(hsotg, DCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005350 dctl &= ~DCTL_RMTWKUPSIG;
Gevorg Sahakyanf25c42b2018-07-26 18:00:13 +04005351 dwc2_writel(hsotg, dctl, DCTL);
Vardan Mikayelyanc5c403d2018-02-16 14:10:13 +04005352 }
5353
5354 hsotg->hibernated = 0;
5355 hsotg->lx_state = DWC2_L0;
5356 dev_dbg(hsotg->dev, "Hibernation recovery completes here\n");
5357
5358 return ret;
5359}