blob: 3c6a06df3dc9893dda86db01aa69ad3764967a0f [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
David Weinehall36cdd012016-08-22 13:59:31 +030043static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
44{
45 return to_i915(node->minor->dev);
46}
47
Damien Lespiau497666d2013-10-15 18:55:39 +010048/* As the drm_debugfs_init() routines are called before dev->dev_private is
49 * allocated we need to hook into the minor for release. */
50static int
51drm_add_fake_info_node(struct drm_minor *minor,
52 struct dentry *ent,
53 const void *key)
54{
55 struct drm_info_node *node;
56
57 node = kmalloc(sizeof(*node), GFP_KERNEL);
58 if (node == NULL) {
59 debugfs_remove(ent);
60 return -ENOMEM;
61 }
62
63 node->minor = minor;
64 node->dent = ent;
David Weinehall36cdd012016-08-22 13:59:31 +030065 node->info_ent = (void *)key;
Damien Lespiau497666d2013-10-15 18:55:39 +010066
67 mutex_lock(&minor->debugfs_lock);
68 list_add(&node->list, &minor->debugfs_list);
69 mutex_unlock(&minor->debugfs_lock);
70
71 return 0;
72}
73
Chris Wilson70d39fe2010-08-25 16:03:34 +010074static int i915_capabilities(struct seq_file *m, void *data)
75{
David Weinehall36cdd012016-08-22 13:59:31 +030076 struct drm_i915_private *dev_priv = node_to_i915(m->private);
77 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010078
David Weinehall36cdd012016-08-22 13:59:31 +030079 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
80 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010081#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
82#define SEP_SEMICOLON ;
83 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
84#undef PRINT_FLAG
85#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010086
87 return 0;
88}
Ben Gamari433e12f2009-02-17 20:08:51 -050089
Imre Deaka7363de2016-05-12 16:18:52 +030090static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000091{
Chris Wilson573adb32016-08-04 16:32:39 +010092 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000093}
94
Imre Deaka7363de2016-05-12 16:18:52 +030095static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010096{
97 return obj->pin_display ? 'p' : ' ';
98}
99
Imre Deaka7363de2016-05-12 16:18:52 +0300100static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000101{
Chris Wilson3e510a82016-08-05 10:14:23 +0100102 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400103 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100104 case I915_TILING_NONE: return ' ';
105 case I915_TILING_X: return 'X';
106 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000108}
109
Imre Deaka7363de2016-05-12 16:18:52 +0300110static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700111{
Chris Wilson058d88c2016-08-15 10:49:06 +0100112 return i915_gem_object_to_ggtt(obj, NULL) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100113}
114
Imre Deaka7363de2016-05-12 16:18:52 +0300115static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100116{
117 return obj->mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700118}
119
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100120static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
121{
122 u64 size = 0;
123 struct i915_vma *vma;
124
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000125 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100126 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100127 size += vma->node.size;
128 }
129
130 return size;
131}
132
Chris Wilson37811fc2010-08-25 22:45:57 +0100133static void
134describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
135{
Chris Wilsonb4716182015-04-27 13:41:17 +0100136 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000137 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700138 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100139 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800140 int pin_count = 0;
Dave Gordonc3232b12016-03-23 18:19:53 +0000141 enum intel_engine_id id;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800142
Chris Wilson188c1ab2016-04-03 14:14:20 +0100143 lockdep_assert_held(&obj->base.dev->struct_mutex);
144
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100145 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100146 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100147 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100148 get_pin_flag(obj),
149 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700150 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100151 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800152 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100153 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100154 obj->base.write_domain);
Dave Gordonc3232b12016-03-23 18:19:53 +0000155 for_each_engine_id(engine, dev_priv, id)
Chris Wilsonb4716182015-04-27 13:41:17 +0100156 seq_printf(m, "%x ",
Chris Wilsond72d9082016-08-04 07:52:31 +0100157 i915_gem_active_get_seqno(&obj->last_read[id],
158 &obj->base.dev->struct_mutex));
Chris Wilson49ef5292016-08-18 17:17:00 +0100159 seq_printf(m, "] %x %s%s%s",
Chris Wilsond72d9082016-08-04 07:52:31 +0100160 i915_gem_active_get_seqno(&obj->last_write,
161 &obj->base.dev->struct_mutex),
David Weinehall36cdd012016-08-22 13:59:31 +0300162 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100168 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800169 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100172 if (obj->pin_display)
173 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000174 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100175 if (!drm_mm_node_allocated(&vma->node))
176 continue;
177
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100178 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100179 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100180 vma->node.start, vma->node.size);
Chris Wilson3272db52016-08-04 16:32:32 +0100181 if (i915_vma_is_ggtt(vma))
Chris Wilson596c5922016-02-26 11:03:20 +0000182 seq_printf(m, ", type: %u", vma->ggtt_view.type);
Chris Wilson49ef5292016-08-18 17:17:00 +0100183 if (vma->fence)
184 seq_printf(m, " , fence: %d%s",
185 vma->fence->id,
186 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000187 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700188 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000189 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100190 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100191 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000192 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100193 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000194 *t++ = 'p';
195 if (obj->fault_mappable)
196 *t++ = 'f';
197 *t = '\0';
198 seq_printf(m, " (%s mappable)", s);
199 }
Chris Wilson27c01aa2016-08-04 07:52:30 +0100200
Chris Wilsond72d9082016-08-04 07:52:31 +0100201 engine = i915_gem_active_get_engine(&obj->last_write,
David Weinehall36cdd012016-08-22 13:59:31 +0300202 &dev_priv->drm.struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100203 if (engine)
204 seq_printf(m, " (%s)", engine->name);
205
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100206 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
207 if (frontbuffer_bits)
208 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100209}
210
Chris Wilson6d2b88852013-08-07 18:30:54 +0100211static int obj_rank_by_stolen(void *priv,
212 struct list_head *A, struct list_head *B)
213{
214 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200215 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100216 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200217 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100218
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200219 if (a->stolen->start < b->stolen->start)
220 return -1;
221 if (a->stolen->start > b->stolen->start)
222 return 1;
223 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100224}
225
226static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
227{
David Weinehall36cdd012016-08-22 13:59:31 +0300228 struct drm_i915_private *dev_priv = node_to_i915(m->private);
229 struct drm_device *dev = &dev_priv->drm;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100230 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300231 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100232 LIST_HEAD(stolen);
233 int count, ret;
234
235 ret = mutex_lock_interruptible(&dev->struct_mutex);
236 if (ret)
237 return ret;
238
239 total_obj_size = total_gtt_size = count = 0;
240 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
241 if (obj->stolen == NULL)
242 continue;
243
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200244 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100245
246 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100247 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100248 count++;
249 }
250 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
251 if (obj->stolen == NULL)
252 continue;
253
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200254 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100255
256 total_obj_size += obj->base.size;
257 count++;
258 }
259 list_sort(NULL, &stolen, obj_rank_by_stolen);
260 seq_puts(m, "Stolen:\n");
261 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200262 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100263 seq_puts(m, " ");
264 describe_obj(m, obj);
265 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200266 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100267 }
268 mutex_unlock(&dev->struct_mutex);
269
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300270 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100271 count, total_obj_size, total_gtt_size);
272 return 0;
273}
274
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100275struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000276 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300277 unsigned long count;
278 u64 total, unbound;
279 u64 global, shared;
280 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100281};
282
283static int per_file_stats(int id, void *ptr, void *data)
284{
285 struct drm_i915_gem_object *obj = ptr;
286 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000287 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100288
289 stats->count++;
290 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100291 if (!obj->bind_count)
292 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000293 if (obj->base.name || obj->base.dma_buf)
294 stats->shared += obj->base.size;
295
Chris Wilson894eeec2016-08-04 07:52:20 +0100296 list_for_each_entry(vma, &obj->vma_list, obj_link) {
297 if (!drm_mm_node_allocated(&vma->node))
298 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000299
Chris Wilson3272db52016-08-04 16:32:32 +0100300 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100301 stats->global += vma->node.size;
302 } else {
303 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000304
Chris Wilson2bfa9962016-08-04 07:52:25 +0100305 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000306 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000307 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100308
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100309 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100310 stats->active += vma->node.size;
311 else
312 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100313 }
314
315 return 0;
316}
317
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100318#define print_file_stats(m, name, stats) do { \
319 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300320 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100321 name, \
322 stats.count, \
323 stats.total, \
324 stats.active, \
325 stats.inactive, \
326 stats.global, \
327 stats.shared, \
328 stats.unbound); \
329} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800330
331static void print_batch_pool_stats(struct seq_file *m,
332 struct drm_i915_private *dev_priv)
333{
334 struct drm_i915_gem_object *obj;
335 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000336 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000337 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800338
339 memset(&stats, 0, sizeof(stats));
340
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000341 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000342 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100343 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000344 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100345 batch_pool_link)
346 per_file_stats(0, obj, &stats);
347 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100348 }
Brad Volkin493018d2014-12-11 12:13:08 -0800349
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100350 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800351}
352
Chris Wilson15da9562016-05-24 14:53:43 +0100353static int per_file_ctx_stats(int id, void *ptr, void *data)
354{
355 struct i915_gem_context *ctx = ptr;
356 int n;
357
358 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
359 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100360 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100361 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100362 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100363 }
364
365 return 0;
366}
367
368static void print_context_stats(struct seq_file *m,
369 struct drm_i915_private *dev_priv)
370{
David Weinehall36cdd012016-08-22 13:59:31 +0300371 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100372 struct file_stats stats;
373 struct drm_file *file;
374
375 memset(&stats, 0, sizeof(stats));
376
David Weinehall36cdd012016-08-22 13:59:31 +0300377 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100378 if (dev_priv->kernel_context)
379 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
380
David Weinehall36cdd012016-08-22 13:59:31 +0300381 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100382 struct drm_i915_file_private *fpriv = file->driver_priv;
383 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
384 }
David Weinehall36cdd012016-08-22 13:59:31 +0300385 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100386
387 print_file_stats(m, "[k]contexts", stats);
388}
389
David Weinehall36cdd012016-08-22 13:59:31 +0300390static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100391{
David Weinehall36cdd012016-08-22 13:59:31 +0300392 struct drm_i915_private *dev_priv = node_to_i915(m->private);
393 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300394 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100395 u32 count, mapped_count, purgeable_count, dpy_count;
396 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000397 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100398 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100399 int ret;
400
401 ret = mutex_lock_interruptible(&dev->struct_mutex);
402 if (ret)
403 return ret;
404
Chris Wilson6299f992010-11-24 12:23:44 +0000405 seq_printf(m, "%u objects, %zu bytes\n",
406 dev_priv->mm.object_count,
407 dev_priv->mm.object_memory);
408
Chris Wilson1544c422016-08-15 13:18:16 +0100409 size = count = 0;
410 mapped_size = mapped_count = 0;
411 purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700412 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100413 size += obj->base.size;
414 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200415
Chris Wilsonb7abb712012-08-20 11:33:30 +0200416 if (obj->madv == I915_MADV_DONTNEED) {
417 purgeable_size += obj->base.size;
418 ++purgeable_count;
419 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100420
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100421 if (obj->mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100422 mapped_count++;
423 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100424 }
Chris Wilson6299f992010-11-24 12:23:44 +0000425 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100426 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
427
428 size = count = dpy_size = dpy_count = 0;
429 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
430 size += obj->base.size;
431 ++count;
432
433 if (obj->pin_display) {
434 dpy_size += obj->base.size;
435 ++dpy_count;
436 }
437
438 if (obj->madv == I915_MADV_DONTNEED) {
439 purgeable_size += obj->base.size;
440 ++purgeable_count;
441 }
442
443 if (obj->mapping) {
444 mapped_count++;
445 mapped_size += obj->base.size;
446 }
447 }
448 seq_printf(m, "%u bound objects, %llu bytes\n",
449 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300450 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200451 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100452 seq_printf(m, "%u mapped objects, %llu bytes\n",
453 mapped_count, mapped_size);
454 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
455 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000456
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300457 seq_printf(m, "%llu [%llu] gtt total\n",
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300458 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100459
Damien Lespiau267f0c92013-06-24 22:59:48 +0100460 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800461 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200462 mutex_unlock(&dev->struct_mutex);
463
464 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100465 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100466 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
467 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100468 struct drm_i915_file_private *file_priv = file->driver_priv;
469 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900470 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100471
472 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000473 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100474 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100475 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100476 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900477 /*
478 * Although we have a valid reference on file->pid, that does
479 * not guarantee that the task_struct who called get_pid() is
480 * still alive (e.g. get_pid(current) => fork() => exit()).
481 * Therefore, we need to protect this ->comm access using RCU.
482 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100483 mutex_lock(&dev->struct_mutex);
484 request = list_first_entry_or_null(&file_priv->mm.request_list,
485 struct drm_i915_gem_request,
486 client_list);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900487 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100488 task = pid_task(request && request->ctx->pid ?
489 request->ctx->pid : file->pid,
490 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800491 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900492 rcu_read_unlock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100493 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100494 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200495 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100496
497 return 0;
498}
499
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100500static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000501{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100502 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300503 struct drm_i915_private *dev_priv = node_to_i915(node);
504 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100505 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000506 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300507 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000508 int count, ret;
509
510 ret = mutex_lock_interruptible(&dev->struct_mutex);
511 if (ret)
512 return ret;
513
514 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700515 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6da84822016-08-15 10:48:44 +0100516 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100517 continue;
518
Damien Lespiau267f0c92013-06-24 22:59:48 +0100519 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000520 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100521 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000522 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100523 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000524 count++;
525 }
526
527 mutex_unlock(&dev->struct_mutex);
528
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300529 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000530 count, total_obj_size, total_gtt_size);
531
532 return 0;
533}
534
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100535static int i915_gem_pageflip_info(struct seq_file *m, void *data)
536{
David Weinehall36cdd012016-08-22 13:59:31 +0300537 struct drm_i915_private *dev_priv = node_to_i915(m->private);
538 struct drm_device *dev = &dev_priv->drm;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100539 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200540 int ret;
541
542 ret = mutex_lock_interruptible(&dev->struct_mutex);
543 if (ret)
544 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100545
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100546 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800547 const char pipe = pipe_name(crtc->pipe);
548 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200549 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100550
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200551 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200552 work = crtc->flip_work;
553 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800554 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100555 pipe, plane);
556 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200557 u32 pending;
558 u32 addr;
559
560 pending = atomic_read(&work->pending);
561 if (pending) {
562 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
563 pipe, plane);
564 } else {
565 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
566 pipe, plane);
567 }
568 if (work->flip_queued_req) {
569 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
570
571 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
572 engine->name,
573 i915_gem_request_get_seqno(work->flip_queued_req),
574 dev_priv->next_seqno,
Chris Wilson1b7744e2016-07-01 17:23:17 +0100575 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100576 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200577 } else
578 seq_printf(m, "Flip not associated with any ring\n");
579 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
580 work->flip_queued_vblank,
581 work->flip_ready_vblank,
582 intel_crtc_get_vblank_counter(crtc));
583 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
584
David Weinehall36cdd012016-08-22 13:59:31 +0300585 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter5a21b662016-05-24 17:13:53 +0200586 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
587 else
588 addr = I915_READ(DSPADDR(crtc->plane));
589 seq_printf(m, "Current scanout address 0x%08x\n", addr);
590
591 if (work->pending_flip_obj) {
592 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
593 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100594 }
595 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200596 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100597 }
598
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200599 mutex_unlock(&dev->struct_mutex);
600
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100601 return 0;
602}
603
Brad Volkin493018d2014-12-11 12:13:08 -0800604static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
605{
David Weinehall36cdd012016-08-22 13:59:31 +0300606 struct drm_i915_private *dev_priv = node_to_i915(m->private);
607 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800608 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000609 struct intel_engine_cs *engine;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100610 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000611 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800612
613 ret = mutex_lock_interruptible(&dev->struct_mutex);
614 if (ret)
615 return ret;
616
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000617 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000618 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100619 int count;
620
621 count = 0;
622 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000623 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100624 batch_pool_link)
625 count++;
626 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000627 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100628
629 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000630 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100631 batch_pool_link) {
632 seq_puts(m, " ");
633 describe_obj(m, obj);
634 seq_putc(m, '\n');
635 }
636
637 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100638 }
Brad Volkin493018d2014-12-11 12:13:08 -0800639 }
640
Chris Wilson8d9d5742015-04-07 16:20:38 +0100641 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800642
643 mutex_unlock(&dev->struct_mutex);
644
645 return 0;
646}
647
Ben Gamari20172632009-02-17 20:08:50 -0500648static int i915_gem_request_info(struct seq_file *m, void *data)
649{
David Weinehall36cdd012016-08-22 13:59:31 +0300650 struct drm_i915_private *dev_priv = node_to_i915(m->private);
651 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000652 struct intel_engine_cs *engine;
Daniel Vettereed29a52015-05-21 14:21:25 +0200653 struct drm_i915_gem_request *req;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000654 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100655
656 ret = mutex_lock_interruptible(&dev->struct_mutex);
657 if (ret)
658 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500659
Chris Wilson2d1070b2015-04-01 10:36:56 +0100660 any = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000661 for_each_engine(engine, dev_priv) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100662 int count;
663
664 count = 0;
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100665 list_for_each_entry(req, &engine->request_list, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100666 count++;
667 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100668 continue;
669
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000670 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100671 list_for_each_entry(req, &engine->request_list, link) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100672 struct pid *pid = req->ctx->pid;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100673 struct task_struct *task;
674
675 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100676 task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100677 seq_printf(m, " %x @ %d: %s [%d]\n",
Chris Wilson04769652016-07-20 09:21:11 +0100678 req->fence.seqno,
Daniel Vettereed29a52015-05-21 14:21:25 +0200679 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100680 task ? task->comm : "<unknown>",
681 task ? task->pid : -1);
682 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100683 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100684
685 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500686 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100687 mutex_unlock(&dev->struct_mutex);
688
Chris Wilson2d1070b2015-04-01 10:36:56 +0100689 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100690 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100691
Ben Gamari20172632009-02-17 20:08:50 -0500692 return 0;
693}
694
Chris Wilsonb2223492010-10-27 15:27:33 +0100695static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000696 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100697{
Chris Wilson688e6c72016-07-01 17:23:15 +0100698 struct intel_breadcrumbs *b = &engine->breadcrumbs;
699 struct rb_node *rb;
700
Chris Wilson12471ba2016-04-09 10:57:55 +0100701 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100702 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100703
704 spin_lock(&b->lock);
705 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
706 struct intel_wait *w = container_of(rb, typeof(*w), node);
707
708 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
709 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
710 }
711 spin_unlock(&b->lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100712}
713
Ben Gamari20172632009-02-17 20:08:50 -0500714static int i915_gem_seqno_info(struct seq_file *m, void *data)
715{
David Weinehall36cdd012016-08-22 13:59:31 +0300716 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000717 struct intel_engine_cs *engine;
Ben Gamari20172632009-02-17 20:08:50 -0500718
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000719 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000720 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100721
Ben Gamari20172632009-02-17 20:08:50 -0500722 return 0;
723}
724
725
726static int i915_interrupt_info(struct seq_file *m, void *data)
727{
David Weinehall36cdd012016-08-22 13:59:31 +0300728 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 struct intel_engine_cs *engine;
Chris Wilson4bb05042016-09-03 07:53:43 +0100730 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100731
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200732 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500733
David Weinehall36cdd012016-08-22 13:59:31 +0300734 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300735 seq_printf(m, "Master Interrupt Control:\t%08x\n",
736 I915_READ(GEN8_MASTER_IRQ));
737
738 seq_printf(m, "Display IER:\t%08x\n",
739 I915_READ(VLV_IER));
740 seq_printf(m, "Display IIR:\t%08x\n",
741 I915_READ(VLV_IIR));
742 seq_printf(m, "Display IIR_RW:\t%08x\n",
743 I915_READ(VLV_IIR_RW));
744 seq_printf(m, "Display IMR:\t%08x\n",
745 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100746 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300747 seq_printf(m, "Pipe %c stat:\t%08x\n",
748 pipe_name(pipe),
749 I915_READ(PIPESTAT(pipe)));
750
751 seq_printf(m, "Port hotplug:\t%08x\n",
752 I915_READ(PORT_HOTPLUG_EN));
753 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
754 I915_READ(VLV_DPFLIPSTAT));
755 seq_printf(m, "DPINVGTT:\t%08x\n",
756 I915_READ(DPINVGTT));
757
758 for (i = 0; i < 4; i++) {
759 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
760 i, I915_READ(GEN8_GT_IMR(i)));
761 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
762 i, I915_READ(GEN8_GT_IIR(i)));
763 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
764 i, I915_READ(GEN8_GT_IER(i)));
765 }
766
767 seq_printf(m, "PCU interrupt mask:\t%08x\n",
768 I915_READ(GEN8_PCU_IMR));
769 seq_printf(m, "PCU interrupt identity:\t%08x\n",
770 I915_READ(GEN8_PCU_IIR));
771 seq_printf(m, "PCU interrupt enable:\t%08x\n",
772 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300773 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700774 seq_printf(m, "Master Interrupt Control:\t%08x\n",
775 I915_READ(GEN8_MASTER_IRQ));
776
777 for (i = 0; i < 4; i++) {
778 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
779 i, I915_READ(GEN8_GT_IMR(i)));
780 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
781 i, I915_READ(GEN8_GT_IIR(i)));
782 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
783 i, I915_READ(GEN8_GT_IER(i)));
784 }
785
Damien Lespiau055e3932014-08-18 13:49:10 +0100786 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200787 enum intel_display_power_domain power_domain;
788
789 power_domain = POWER_DOMAIN_PIPE(pipe);
790 if (!intel_display_power_get_if_enabled(dev_priv,
791 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300792 seq_printf(m, "Pipe %c power disabled\n",
793 pipe_name(pipe));
794 continue;
795 }
Ben Widawskya123f152013-11-02 21:07:10 -0700796 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000797 pipe_name(pipe),
798 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700799 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000800 pipe_name(pipe),
801 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700802 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000803 pipe_name(pipe),
804 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200805
806 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700807 }
808
809 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
810 I915_READ(GEN8_DE_PORT_IMR));
811 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
812 I915_READ(GEN8_DE_PORT_IIR));
813 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
814 I915_READ(GEN8_DE_PORT_IER));
815
816 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
817 I915_READ(GEN8_DE_MISC_IMR));
818 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
819 I915_READ(GEN8_DE_MISC_IIR));
820 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
821 I915_READ(GEN8_DE_MISC_IER));
822
823 seq_printf(m, "PCU interrupt mask:\t%08x\n",
824 I915_READ(GEN8_PCU_IMR));
825 seq_printf(m, "PCU interrupt identity:\t%08x\n",
826 I915_READ(GEN8_PCU_IIR));
827 seq_printf(m, "PCU interrupt enable:\t%08x\n",
828 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300829 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700830 seq_printf(m, "Display IER:\t%08x\n",
831 I915_READ(VLV_IER));
832 seq_printf(m, "Display IIR:\t%08x\n",
833 I915_READ(VLV_IIR));
834 seq_printf(m, "Display IIR_RW:\t%08x\n",
835 I915_READ(VLV_IIR_RW));
836 seq_printf(m, "Display IMR:\t%08x\n",
837 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100838 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700839 seq_printf(m, "Pipe %c stat:\t%08x\n",
840 pipe_name(pipe),
841 I915_READ(PIPESTAT(pipe)));
842
843 seq_printf(m, "Master IER:\t%08x\n",
844 I915_READ(VLV_MASTER_IER));
845
846 seq_printf(m, "Render IER:\t%08x\n",
847 I915_READ(GTIER));
848 seq_printf(m, "Render IIR:\t%08x\n",
849 I915_READ(GTIIR));
850 seq_printf(m, "Render IMR:\t%08x\n",
851 I915_READ(GTIMR));
852
853 seq_printf(m, "PM IER:\t\t%08x\n",
854 I915_READ(GEN6_PMIER));
855 seq_printf(m, "PM IIR:\t\t%08x\n",
856 I915_READ(GEN6_PMIIR));
857 seq_printf(m, "PM IMR:\t\t%08x\n",
858 I915_READ(GEN6_PMIMR));
859
860 seq_printf(m, "Port hotplug:\t%08x\n",
861 I915_READ(PORT_HOTPLUG_EN));
862 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
863 I915_READ(VLV_DPFLIPSTAT));
864 seq_printf(m, "DPINVGTT:\t%08x\n",
865 I915_READ(DPINVGTT));
866
David Weinehall36cdd012016-08-22 13:59:31 +0300867 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800868 seq_printf(m, "Interrupt enable: %08x\n",
869 I915_READ(IER));
870 seq_printf(m, "Interrupt identity: %08x\n",
871 I915_READ(IIR));
872 seq_printf(m, "Interrupt mask: %08x\n",
873 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100874 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800875 seq_printf(m, "Pipe %c stat: %08x\n",
876 pipe_name(pipe),
877 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800878 } else {
879 seq_printf(m, "North Display Interrupt enable: %08x\n",
880 I915_READ(DEIER));
881 seq_printf(m, "North Display Interrupt identity: %08x\n",
882 I915_READ(DEIIR));
883 seq_printf(m, "North Display Interrupt mask: %08x\n",
884 I915_READ(DEIMR));
885 seq_printf(m, "South Display Interrupt enable: %08x\n",
886 I915_READ(SDEIER));
887 seq_printf(m, "South Display Interrupt identity: %08x\n",
888 I915_READ(SDEIIR));
889 seq_printf(m, "South Display Interrupt mask: %08x\n",
890 I915_READ(SDEIMR));
891 seq_printf(m, "Graphics Interrupt enable: %08x\n",
892 I915_READ(GTIER));
893 seq_printf(m, "Graphics Interrupt identity: %08x\n",
894 I915_READ(GTIIR));
895 seq_printf(m, "Graphics Interrupt mask: %08x\n",
896 I915_READ(GTIMR));
897 }
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000898 for_each_engine(engine, dev_priv) {
David Weinehall36cdd012016-08-22 13:59:31 +0300899 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100900 seq_printf(m,
901 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000902 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000903 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000904 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000905 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200906 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100907
Ben Gamari20172632009-02-17 20:08:50 -0500908 return 0;
909}
910
Chris Wilsona6172a82009-02-11 14:26:38 +0000911static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
912{
David Weinehall36cdd012016-08-22 13:59:31 +0300913 struct drm_i915_private *dev_priv = node_to_i915(m->private);
914 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100915 int i, ret;
916
917 ret = mutex_lock_interruptible(&dev->struct_mutex);
918 if (ret)
919 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000920
Chris Wilsona6172a82009-02-11 14:26:38 +0000921 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
922 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100923 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000924
Chris Wilson6c085a72012-08-20 11:40:46 +0200925 seq_printf(m, "Fence %d, pin count = %d, object = ",
926 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100927 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100928 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100929 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100930 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100931 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000932 }
933
Chris Wilson05394f32010-11-08 19:18:58 +0000934 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000935 return 0;
936}
937
Ben Gamari20172632009-02-17 20:08:50 -0500938static int i915_hws_info(struct seq_file *m, void *data)
939{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100940 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300941 struct drm_i915_private *dev_priv = node_to_i915(node);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000942 struct intel_engine_cs *engine;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100943 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100944 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500945
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000946 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000947 hws = engine->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500948 if (hws == NULL)
949 return 0;
950
951 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
952 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
953 i * 4,
954 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
955 }
956 return 0;
957}
958
Daniel Vetterd5442302012-04-27 15:17:40 +0200959static ssize_t
960i915_error_state_write(struct file *filp,
961 const char __user *ubuf,
962 size_t cnt,
963 loff_t *ppos)
964{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300965 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200966
967 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson662d19e2016-09-01 21:55:10 +0100968 i915_destroy_error_state(error_priv->dev);
Daniel Vetterd5442302012-04-27 15:17:40 +0200969
970 return cnt;
971}
972
973static int i915_error_state_open(struct inode *inode, struct file *file)
974{
David Weinehall36cdd012016-08-22 13:59:31 +0300975 struct drm_i915_private *dev_priv = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200976 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200977
978 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
979 if (!error_priv)
980 return -ENOMEM;
981
David Weinehall36cdd012016-08-22 13:59:31 +0300982 error_priv->dev = &dev_priv->drm;
Daniel Vetterd5442302012-04-27 15:17:40 +0200983
David Weinehall36cdd012016-08-22 13:59:31 +0300984 i915_error_state_get(&dev_priv->drm, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200985
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300986 file->private_data = error_priv;
987
988 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200989}
990
991static int i915_error_state_release(struct inode *inode, struct file *file)
992{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300993 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200994
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300995 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200996 kfree(error_priv);
997
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300998 return 0;
999}
1000
1001static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1002 size_t count, loff_t *pos)
1003{
1004 struct i915_error_state_file_priv *error_priv = file->private_data;
1005 struct drm_i915_error_state_buf error_str;
1006 loff_t tmp_pos = 0;
1007 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001008 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001009
David Weinehall36cdd012016-08-22 13:59:31 +03001010 ret = i915_error_state_buf_init(&error_str,
1011 to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001012 if (ret)
1013 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001014
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001015 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001016 if (ret)
1017 goto out;
1018
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001019 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1020 error_str.buf,
1021 error_str.bytes);
1022
1023 if (ret_count < 0)
1024 ret = ret_count;
1025 else
1026 *pos = error_str.start + ret_count;
1027out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001028 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001029 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001030}
1031
1032static const struct file_operations i915_error_state_fops = {
1033 .owner = THIS_MODULE,
1034 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001035 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001036 .write = i915_error_state_write,
1037 .llseek = default_llseek,
1038 .release = i915_error_state_release,
1039};
1040
Kees Cook647416f2013-03-10 14:10:06 -07001041static int
1042i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001043{
David Weinehall36cdd012016-08-22 13:59:31 +03001044 struct drm_i915_private *dev_priv = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001045 int ret;
1046
David Weinehall36cdd012016-08-22 13:59:31 +03001047 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
Mika Kuoppala40633212012-12-04 15:12:00 +02001048 if (ret)
1049 return ret;
1050
Kees Cook647416f2013-03-10 14:10:06 -07001051 *val = dev_priv->next_seqno;
David Weinehall36cdd012016-08-22 13:59:31 +03001052 mutex_unlock(&dev_priv->drm.struct_mutex);
Mika Kuoppala40633212012-12-04 15:12:00 +02001053
Kees Cook647416f2013-03-10 14:10:06 -07001054 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001055}
1056
Kees Cook647416f2013-03-10 14:10:06 -07001057static int
1058i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001059{
David Weinehall36cdd012016-08-22 13:59:31 +03001060 struct drm_i915_private *dev_priv = data;
1061 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001062 int ret;
1063
Mika Kuoppala40633212012-12-04 15:12:00 +02001064 ret = mutex_lock_interruptible(&dev->struct_mutex);
1065 if (ret)
1066 return ret;
1067
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001068 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001069 mutex_unlock(&dev->struct_mutex);
1070
Kees Cook647416f2013-03-10 14:10:06 -07001071 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001072}
1073
Kees Cook647416f2013-03-10 14:10:06 -07001074DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1075 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001076 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001077
Deepak Sadb4bd12014-03-31 11:30:02 +05301078static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001079{
David Weinehall36cdd012016-08-22 13:59:31 +03001080 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1081 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001082 int ret = 0;
1083
1084 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001085
David Weinehall36cdd012016-08-22 13:59:31 +03001086 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001087 u16 rgvswctl = I915_READ16(MEMSWCTL);
1088 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1089
1090 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1091 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1092 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1093 MEMSTAT_VID_SHIFT);
1094 seq_printf(m, "Current P-state: %d\n",
1095 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001096 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001097 u32 freq_sts;
1098
1099 mutex_lock(&dev_priv->rps.hw_lock);
1100 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1101 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1102 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1103
1104 seq_printf(m, "actual GPU freq: %d MHz\n",
1105 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1106
1107 seq_printf(m, "current GPU freq: %d MHz\n",
1108 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1109
1110 seq_printf(m, "max GPU freq: %d MHz\n",
1111 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1112
1113 seq_printf(m, "min GPU freq: %d MHz\n",
1114 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1115
1116 seq_printf(m, "idle GPU freq: %d MHz\n",
1117 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1118
1119 seq_printf(m,
1120 "efficient (RPe) frequency: %d MHz\n",
1121 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1122 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001123 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001124 u32 rp_state_limits;
1125 u32 gt_perf_status;
1126 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001127 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001128 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001129 u32 rpupei, rpcurup, rpprevup;
1130 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001131 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001132 int max_freq;
1133
Bob Paauwe35040562015-06-25 14:54:07 -07001134 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
David Weinehall36cdd012016-08-22 13:59:31 +03001135 if (IS_BROXTON(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001136 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1137 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1138 } else {
1139 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1140 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1141 }
1142
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001143 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001144 ret = mutex_lock_interruptible(&dev->struct_mutex);
1145 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001146 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001147
Mika Kuoppala59bad942015-01-16 11:34:40 +02001148 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001149
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001150 reqf = I915_READ(GEN6_RPNSWREQ);
David Weinehall36cdd012016-08-22 13:59:31 +03001151 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301152 reqf >>= 23;
1153 else {
1154 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001155 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301156 reqf >>= 24;
1157 else
1158 reqf >>= 25;
1159 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001160 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001161
Chris Wilson0d8f9492014-03-27 09:06:14 +00001162 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1163 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1164 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1165
Jesse Barnesccab5c82011-01-18 15:49:25 -08001166 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301167 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1168 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1169 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1170 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1171 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1172 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
David Weinehall36cdd012016-08-22 13:59:31 +03001173 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301174 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001175 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001176 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1177 else
1178 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001179 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001180
Mika Kuoppala59bad942015-01-16 11:34:40 +02001181 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001182 mutex_unlock(&dev->struct_mutex);
1183
David Weinehall36cdd012016-08-22 13:59:31 +03001184 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001185 pm_ier = I915_READ(GEN6_PMIER);
1186 pm_imr = I915_READ(GEN6_PMIMR);
1187 pm_isr = I915_READ(GEN6_PMISR);
1188 pm_iir = I915_READ(GEN6_PMIIR);
1189 pm_mask = I915_READ(GEN6_PMINTRMSK);
1190 } else {
1191 pm_ier = I915_READ(GEN8_GT_IER(2));
1192 pm_imr = I915_READ(GEN8_GT_IMR(2));
1193 pm_isr = I915_READ(GEN8_GT_ISR(2));
1194 pm_iir = I915_READ(GEN8_GT_IIR(2));
1195 pm_mask = I915_READ(GEN6_PMINTRMSK);
1196 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001197 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001198 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301199 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001200 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001201 seq_printf(m, "Render p-state ratio: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03001202 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001203 seq_printf(m, "Render p-state VID: %d\n",
1204 gt_perf_status & 0xff);
1205 seq_printf(m, "Render p-state limit: %d\n",
1206 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001207 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1208 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1209 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1210 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001211 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001212 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301213 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1214 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1215 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1216 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1217 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1218 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001219 seq_printf(m, "Up threshold: %d%%\n",
1220 dev_priv->rps.up_threshold);
1221
Akash Goeld6cda9c2016-04-23 00:05:46 +05301222 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1223 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1224 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1225 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1226 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1227 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001228 seq_printf(m, "Down threshold: %d%%\n",
1229 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001230
David Weinehall36cdd012016-08-22 13:59:31 +03001231 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001232 rp_state_cap >> 16) & 0xff;
David Weinehall36cdd012016-08-22 13:59:31 +03001233 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001234 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001235 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001236 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001237
1238 max_freq = (rp_state_cap & 0xff00) >> 8;
David Weinehall36cdd012016-08-22 13:59:31 +03001239 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001240 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001241 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001242 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001243
David Weinehall36cdd012016-08-22 13:59:31 +03001244 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001245 rp_state_cap >> 0) & 0xff;
David Weinehall36cdd012016-08-22 13:59:31 +03001246 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001247 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001248 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001249 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001250 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001251 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001252
Chris Wilsond86ed342015-04-27 13:41:19 +01001253 seq_printf(m, "Current freq: %d MHz\n",
1254 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1255 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001256 seq_printf(m, "Idle freq: %d MHz\n",
1257 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001258 seq_printf(m, "Min freq: %d MHz\n",
1259 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001260 seq_printf(m, "Boost freq: %d MHz\n",
1261 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001262 seq_printf(m, "Max freq: %d MHz\n",
1263 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1264 seq_printf(m,
1265 "efficient (RPe) frequency: %d MHz\n",
1266 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001267 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001268 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001269 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001270
Mika Kahola1170f282015-09-25 14:00:32 +03001271 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1272 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1273 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1274
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001275out:
1276 intel_runtime_pm_put(dev_priv);
1277 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001278}
1279
Ben Widawskyd6369512016-09-20 16:54:32 +03001280static void i915_instdone_info(struct drm_i915_private *dev_priv,
1281 struct seq_file *m,
1282 struct intel_instdone *instdone)
1283{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001284 int slice;
1285 int subslice;
1286
Ben Widawskyd6369512016-09-20 16:54:32 +03001287 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1288 instdone->instdone);
1289
1290 if (INTEL_GEN(dev_priv) <= 3)
1291 return;
1292
1293 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1294 instdone->slice_common);
1295
1296 if (INTEL_GEN(dev_priv) <= 6)
1297 return;
1298
Ben Widawskyf9e61372016-09-20 16:54:33 +03001299 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1300 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1301 slice, subslice, instdone->sampler[slice][subslice]);
1302
1303 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1304 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1305 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001306}
1307
Chris Wilsonf6544492015-01-26 18:03:04 +02001308static int i915_hangcheck_info(struct seq_file *m, void *unused)
1309{
David Weinehall36cdd012016-08-22 13:59:31 +03001310 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001311 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001312 u64 acthd[I915_NUM_ENGINES];
1313 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001314 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001315 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001316
Chris Wilson8af29b02016-09-09 14:11:47 +01001317 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1318 seq_printf(m, "Wedged\n");
1319 if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
1320 seq_printf(m, "Reset in progress\n");
1321 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1322 seq_printf(m, "Waiter holding struct mutex\n");
1323 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1324 seq_printf(m, "struct_mutex blocked for reset\n");
1325
Chris Wilsonf6544492015-01-26 18:03:04 +02001326 if (!i915.enable_hangcheck) {
1327 seq_printf(m, "Hangcheck disabled\n");
1328 return 0;
1329 }
1330
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001331 intel_runtime_pm_get(dev_priv);
1332
Dave Gordonc3232b12016-03-23 18:19:53 +00001333 for_each_engine_id(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001334 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001335 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001336 }
1337
Ben Widawskyd6369512016-09-20 16:54:32 +03001338 i915_get_engine_instdone(dev_priv, RCS, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001339
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001340 intel_runtime_pm_put(dev_priv);
1341
Chris Wilsonf6544492015-01-26 18:03:04 +02001342 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1343 seq_printf(m, "Hangcheck active, fires in %dms\n",
1344 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1345 jiffies));
1346 } else
1347 seq_printf(m, "Hangcheck inactive\n");
1348
Dave Gordonc3232b12016-03-23 18:19:53 +00001349 for_each_engine_id(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001350 seq_printf(m, "%s:\n", engine->name);
Chris Wilson14fd0d62016-04-07 07:29:10 +01001351 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1352 engine->hangcheck.seqno,
1353 seqno[id],
1354 engine->last_submitted_seqno);
Chris Wilson83348ba2016-08-09 17:47:51 +01001355 seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
1356 yesno(intel_engine_has_waiter(engine)),
1357 yesno(test_bit(engine->id,
1358 &dev_priv->gpu_error.missed_irq_rings)));
Chris Wilsonf6544492015-01-26 18:03:04 +02001359 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001360 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001361 (long long)acthd[id]);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001362 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1363 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001364
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001365 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001366 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001367
Ben Widawskyd6369512016-09-20 16:54:32 +03001368 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001369
Ben Widawskyd6369512016-09-20 16:54:32 +03001370 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001371
Ben Widawskyd6369512016-09-20 16:54:32 +03001372 i915_instdone_info(dev_priv, m,
1373 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001374 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001375 }
1376
1377 return 0;
1378}
1379
Ben Widawsky4d855292011-12-12 19:34:16 -08001380static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001381{
David Weinehall36cdd012016-08-22 13:59:31 +03001382 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1383 struct drm_device *dev = &dev_priv->drm;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001384 u32 rgvmodectl, rstdbyctl;
1385 u16 crstandvid;
1386 int ret;
1387
1388 ret = mutex_lock_interruptible(&dev->struct_mutex);
1389 if (ret)
1390 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001391 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001392
1393 rgvmodectl = I915_READ(MEMMODECTL);
1394 rstdbyctl = I915_READ(RSTDBYCTL);
1395 crstandvid = I915_READ16(CRSTANDVID);
1396
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001397 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001398 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001399
Jani Nikula742f4912015-09-03 11:16:09 +03001400 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001401 seq_printf(m, "Boost freq: %d\n",
1402 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1403 MEMMODE_BOOST_FREQ_SHIFT);
1404 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001405 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001406 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001407 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001408 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001409 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001410 seq_printf(m, "Starting frequency: P%d\n",
1411 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001412 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001413 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001414 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1415 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1416 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1417 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001418 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001419 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001420 switch (rstdbyctl & RSX_STATUS_MASK) {
1421 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001422 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001423 break;
1424 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001425 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001426 break;
1427 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001428 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001429 break;
1430 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001431 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001432 break;
1433 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001434 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001435 break;
1436 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001437 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001438 break;
1439 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001440 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001441 break;
1442 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001443
1444 return 0;
1445}
1446
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001447static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001448{
David Weinehall36cdd012016-08-22 13:59:31 +03001449 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001450 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001451
1452 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001453 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001454 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001455 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001456 fw_domain->wake_count);
1457 }
1458 spin_unlock_irq(&dev_priv->uncore.lock);
1459
1460 return 0;
1461}
1462
Deepak S669ab5a2014-01-10 15:18:26 +05301463static int vlv_drpc_info(struct seq_file *m)
1464{
David Weinehall36cdd012016-08-22 13:59:31 +03001465 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001466 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301467
Imre Deakd46c0512014-04-14 20:24:27 +03001468 intel_runtime_pm_get(dev_priv);
1469
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001470 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301471 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1472 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1473
Imre Deakd46c0512014-04-14 20:24:27 +03001474 intel_runtime_pm_put(dev_priv);
1475
Deepak S669ab5a2014-01-10 15:18:26 +05301476 seq_printf(m, "Video Turbo Mode: %s\n",
1477 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1478 seq_printf(m, "Turbo enabled: %s\n",
1479 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1480 seq_printf(m, "HW control enabled: %s\n",
1481 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1482 seq_printf(m, "SW control enabled: %s\n",
1483 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1484 GEN6_RP_MEDIA_SW_MODE));
1485 seq_printf(m, "RC6 Enabled: %s\n",
1486 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1487 GEN6_RC_CTL_EI_MODE(1))));
1488 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001489 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301490 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001491 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301492
Imre Deak9cc19be2014-04-14 20:24:24 +03001493 seq_printf(m, "Render RC6 residency since boot: %u\n",
1494 I915_READ(VLV_GT_RENDER_RC6));
1495 seq_printf(m, "Media RC6 residency since boot: %u\n",
1496 I915_READ(VLV_GT_MEDIA_RC6));
1497
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001498 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301499}
1500
Ben Widawsky4d855292011-12-12 19:34:16 -08001501static int gen6_drpc_info(struct seq_file *m)
1502{
David Weinehall36cdd012016-08-22 13:59:31 +03001503 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1504 struct drm_device *dev = &dev_priv->drm;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001505 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301506 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001507 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001508 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001509
1510 ret = mutex_lock_interruptible(&dev->struct_mutex);
1511 if (ret)
1512 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001513 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001514
Chris Wilson907b28c2013-07-19 20:36:52 +01001515 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001516 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001517 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001518
1519 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001520 seq_puts(m, "RC information inaccurate because somebody "
1521 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001522 } else {
1523 /* NB: we cannot use forcewake, else we read the wrong values */
1524 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1525 udelay(10);
1526 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1527 }
1528
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001529 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001530 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001531
1532 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1533 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001534 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301535 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1536 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1537 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001538 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001539 mutex_lock(&dev_priv->rps.hw_lock);
1540 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1541 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001542
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001543 intel_runtime_pm_put(dev_priv);
1544
Ben Widawsky4d855292011-12-12 19:34:16 -08001545 seq_printf(m, "Video Turbo Mode: %s\n",
1546 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1547 seq_printf(m, "HW control enabled: %s\n",
1548 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1549 seq_printf(m, "SW control enabled: %s\n",
1550 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1551 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001552 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001553 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1554 seq_printf(m, "RC6 Enabled: %s\n",
1555 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001556 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301557 seq_printf(m, "Render Well Gating Enabled: %s\n",
1558 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1559 seq_printf(m, "Media Well Gating Enabled: %s\n",
1560 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1561 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001562 seq_printf(m, "Deep RC6 Enabled: %s\n",
1563 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1564 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1565 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001566 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001567 switch (gt_core_status & GEN6_RCn_MASK) {
1568 case GEN6_RC0:
1569 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001570 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001571 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001572 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001573 break;
1574 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001575 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001576 break;
1577 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001578 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001579 break;
1580 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001581 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001582 break;
1583 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001584 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001585 break;
1586 }
1587
1588 seq_printf(m, "Core Power Down: %s\n",
1589 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001590 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301591 seq_printf(m, "Render Power Well: %s\n",
1592 (gen9_powergate_status &
1593 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1594 seq_printf(m, "Media Power Well: %s\n",
1595 (gen9_powergate_status &
1596 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1597 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001598
1599 /* Not exactly sure what this is */
1600 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1601 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1602 seq_printf(m, "RC6 residency since boot: %u\n",
1603 I915_READ(GEN6_GT_GFX_RC6));
1604 seq_printf(m, "RC6+ residency since boot: %u\n",
1605 I915_READ(GEN6_GT_GFX_RC6p));
1606 seq_printf(m, "RC6++ residency since boot: %u\n",
1607 I915_READ(GEN6_GT_GFX_RC6pp));
1608
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001609 seq_printf(m, "RC6 voltage: %dmV\n",
1610 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1611 seq_printf(m, "RC6+ voltage: %dmV\n",
1612 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1613 seq_printf(m, "RC6++ voltage: %dmV\n",
1614 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301615 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001616}
1617
1618static int i915_drpc_info(struct seq_file *m, void *unused)
1619{
David Weinehall36cdd012016-08-22 13:59:31 +03001620 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky4d855292011-12-12 19:34:16 -08001621
David Weinehall36cdd012016-08-22 13:59:31 +03001622 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S669ab5a2014-01-10 15:18:26 +05301623 return vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001624 else if (INTEL_GEN(dev_priv) >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001625 return gen6_drpc_info(m);
1626 else
1627 return ironlake_drpc_info(m);
1628}
1629
Daniel Vetter9a851782015-06-18 10:30:22 +02001630static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1631{
David Weinehall36cdd012016-08-22 13:59:31 +03001632 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001633
1634 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1635 dev_priv->fb_tracking.busy_bits);
1636
1637 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1638 dev_priv->fb_tracking.flip_bits);
1639
1640 return 0;
1641}
1642
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001643static int i915_fbc_status(struct seq_file *m, void *unused)
1644{
David Weinehall36cdd012016-08-22 13:59:31 +03001645 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001646
David Weinehall36cdd012016-08-22 13:59:31 +03001647 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001648 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001649 return 0;
1650 }
1651
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001652 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001653 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001654
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001655 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001656 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001657 else
1658 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001659 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001660
David Weinehall36cdd012016-08-22 13:59:31 +03001661 if (INTEL_GEN(dev_priv) >= 7)
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001662 seq_printf(m, "Compressing: %s\n",
1663 yesno(I915_READ(FBC_STATUS2) &
1664 FBC_COMPRESSION_MASK));
1665
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001666 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001667 intel_runtime_pm_put(dev_priv);
1668
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001669 return 0;
1670}
1671
Rodrigo Vivida46f932014-08-01 02:04:45 -07001672static int i915_fbc_fc_get(void *data, u64 *val)
1673{
David Weinehall36cdd012016-08-22 13:59:31 +03001674 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001675
David Weinehall36cdd012016-08-22 13:59:31 +03001676 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001677 return -ENODEV;
1678
Rodrigo Vivida46f932014-08-01 02:04:45 -07001679 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001680
1681 return 0;
1682}
1683
1684static int i915_fbc_fc_set(void *data, u64 val)
1685{
David Weinehall36cdd012016-08-22 13:59:31 +03001686 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001687 u32 reg;
1688
David Weinehall36cdd012016-08-22 13:59:31 +03001689 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001690 return -ENODEV;
1691
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001692 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001693
1694 reg = I915_READ(ILK_DPFC_CONTROL);
1695 dev_priv->fbc.false_color = val;
1696
1697 I915_WRITE(ILK_DPFC_CONTROL, val ?
1698 (reg | FBC_CTL_FALSE_COLOR) :
1699 (reg & ~FBC_CTL_FALSE_COLOR));
1700
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001701 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001702 return 0;
1703}
1704
1705DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1706 i915_fbc_fc_get, i915_fbc_fc_set,
1707 "%llu\n");
1708
Paulo Zanoni92d44622013-05-31 16:33:24 -03001709static int i915_ips_status(struct seq_file *m, void *unused)
1710{
David Weinehall36cdd012016-08-22 13:59:31 +03001711 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001712
David Weinehall36cdd012016-08-22 13:59:31 +03001713 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001714 seq_puts(m, "not supported\n");
1715 return 0;
1716 }
1717
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001718 intel_runtime_pm_get(dev_priv);
1719
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001720 seq_printf(m, "Enabled by kernel parameter: %s\n",
1721 yesno(i915.enable_ips));
1722
David Weinehall36cdd012016-08-22 13:59:31 +03001723 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001724 seq_puts(m, "Currently: unknown\n");
1725 } else {
1726 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1727 seq_puts(m, "Currently: enabled\n");
1728 else
1729 seq_puts(m, "Currently: disabled\n");
1730 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001731
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001732 intel_runtime_pm_put(dev_priv);
1733
Paulo Zanoni92d44622013-05-31 16:33:24 -03001734 return 0;
1735}
1736
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001737static int i915_sr_status(struct seq_file *m, void *unused)
1738{
David Weinehall36cdd012016-08-22 13:59:31 +03001739 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001740 bool sr_enabled = false;
1741
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001742 intel_runtime_pm_get(dev_priv);
1743
David Weinehall36cdd012016-08-22 13:59:31 +03001744 if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001745 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001746 else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
1747 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001748 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001749 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001750 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001751 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001752 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001753 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001754 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001755
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001756 intel_runtime_pm_put(dev_priv);
1757
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001758 seq_printf(m, "self-refresh: %s\n",
1759 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001760
1761 return 0;
1762}
1763
Jesse Barnes7648fa92010-05-20 14:28:11 -07001764static int i915_emon_status(struct seq_file *m, void *unused)
1765{
David Weinehall36cdd012016-08-22 13:59:31 +03001766 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1767 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001768 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001769 int ret;
1770
David Weinehall36cdd012016-08-22 13:59:31 +03001771 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001772 return -ENODEV;
1773
Chris Wilsonde227ef2010-07-03 07:58:38 +01001774 ret = mutex_lock_interruptible(&dev->struct_mutex);
1775 if (ret)
1776 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001777
1778 temp = i915_mch_val(dev_priv);
1779 chipset = i915_chipset_val(dev_priv);
1780 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001781 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001782
1783 seq_printf(m, "GMCH temp: %ld\n", temp);
1784 seq_printf(m, "Chipset power: %ld\n", chipset);
1785 seq_printf(m, "GFX power: %ld\n", gfx);
1786 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1787
1788 return 0;
1789}
1790
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001791static int i915_ring_freq_table(struct seq_file *m, void *unused)
1792{
David Weinehall36cdd012016-08-22 13:59:31 +03001793 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001794 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001795 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301796 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001797
Carlos Santa26310342016-08-17 12:30:41 -07001798 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001799 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001800 return 0;
1801 }
1802
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001803 intel_runtime_pm_get(dev_priv);
1804
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001805 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001806 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001807 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001808
David Weinehall36cdd012016-08-22 13:59:31 +03001809 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301810 /* Convert GT frequency to 50 HZ units */
1811 min_gpu_freq =
1812 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1813 max_gpu_freq =
1814 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1815 } else {
1816 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1817 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1818 }
1819
Damien Lespiau267f0c92013-06-24 22:59:48 +01001820 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001821
Akash Goelf936ec32015-06-29 14:50:22 +05301822 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001823 ia_freq = gpu_freq;
1824 sandybridge_pcode_read(dev_priv,
1825 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1826 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001827 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301828 intel_gpu_freq(dev_priv, (gpu_freq *
David Weinehall36cdd012016-08-22 13:59:31 +03001829 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001830 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001831 ((ia_freq >> 0) & 0xff) * 100,
1832 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001833 }
1834
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001835 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001836
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001837out:
1838 intel_runtime_pm_put(dev_priv);
1839 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001840}
1841
Chris Wilson44834a62010-08-19 16:09:23 +01001842static int i915_opregion(struct seq_file *m, void *unused)
1843{
David Weinehall36cdd012016-08-22 13:59:31 +03001844 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1845 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001846 struct intel_opregion *opregion = &dev_priv->opregion;
1847 int ret;
1848
1849 ret = mutex_lock_interruptible(&dev->struct_mutex);
1850 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001851 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001852
Jani Nikula2455a8e2015-12-14 12:50:53 +02001853 if (opregion->header)
1854 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001855
1856 mutex_unlock(&dev->struct_mutex);
1857
Daniel Vetter0d38f002012-04-21 22:49:10 +02001858out:
Chris Wilson44834a62010-08-19 16:09:23 +01001859 return 0;
1860}
1861
Jani Nikulaada8f952015-12-15 13:17:12 +02001862static int i915_vbt(struct seq_file *m, void *unused)
1863{
David Weinehall36cdd012016-08-22 13:59:31 +03001864 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001865
1866 if (opregion->vbt)
1867 seq_write(m, opregion->vbt, opregion->vbt_size);
1868
1869 return 0;
1870}
1871
Chris Wilson37811fc2010-08-25 22:45:57 +01001872static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1873{
David Weinehall36cdd012016-08-22 13:59:31 +03001874 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1875 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301876 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001877 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001878 int ret;
1879
1880 ret = mutex_lock_interruptible(&dev->struct_mutex);
1881 if (ret)
1882 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001883
Daniel Vetter06957262015-08-10 13:34:08 +02001884#ifdef CONFIG_DRM_FBDEV_EMULATION
David Weinehall36cdd012016-08-22 13:59:31 +03001885 if (dev_priv->fbdev) {
1886 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001887
Chris Wilson25bcce92016-07-02 15:36:00 +01001888 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1889 fbdev_fb->base.width,
1890 fbdev_fb->base.height,
1891 fbdev_fb->base.depth,
1892 fbdev_fb->base.bits_per_pixel,
1893 fbdev_fb->base.modifier[0],
1894 drm_framebuffer_read_refcount(&fbdev_fb->base));
1895 describe_obj(m, fbdev_fb->obj);
1896 seq_putc(m, '\n');
1897 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001898#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001899
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001900 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001901 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301902 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1903 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001904 continue;
1905
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001906 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001907 fb->base.width,
1908 fb->base.height,
1909 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001910 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001911 fb->base.modifier[0],
Dave Airlie747a5982016-04-15 15:10:35 +10001912 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001913 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001914 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001915 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001916 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001917 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001918
1919 return 0;
1920}
1921
Chris Wilson7e37f882016-08-02 22:50:21 +01001922static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001923{
1924 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01001925 ring->space, ring->head, ring->tail,
1926 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001927}
1928
Ben Widawskye76d3632011-03-19 18:14:29 -07001929static int i915_context_status(struct seq_file *m, void *unused)
1930{
David Weinehall36cdd012016-08-22 13:59:31 +03001931 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1932 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001933 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001934 struct i915_gem_context *ctx;
Dave Gordonc3232b12016-03-23 18:19:53 +00001935 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001936
Daniel Vetterf3d28872014-05-29 23:23:08 +02001937 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001938 if (ret)
1939 return ret;
1940
Ben Widawskya33afea2013-09-17 21:12:45 -07001941 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001942 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001943 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001944 struct task_struct *task;
1945
Chris Wilsonc84455b2016-08-15 10:49:08 +01001946 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001947 if (task) {
1948 seq_printf(m, "(%s [%d]) ",
1949 task->comm, task->pid);
1950 put_task_struct(task);
1951 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001952 } else if (IS_ERR(ctx->file_priv)) {
1953 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001954 } else {
1955 seq_puts(m, "(kernel) ");
1956 }
1957
Chris Wilsonbca44d82016-05-24 14:53:41 +01001958 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1959 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001960
Chris Wilsonbca44d82016-05-24 14:53:41 +01001961 for_each_engine(engine, dev_priv) {
1962 struct intel_context *ce = &ctx->engine[engine->id];
1963
1964 seq_printf(m, "%s: ", engine->name);
1965 seq_putc(m, ce->initialised ? 'I' : 'i');
1966 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001967 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001968 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001969 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001970 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001971 }
1972
Ben Widawskya33afea2013-09-17 21:12:45 -07001973 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001974 }
1975
Daniel Vetterf3d28872014-05-29 23:23:08 +02001976 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001977
1978 return 0;
1979}
1980
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001981static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01001982 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001983 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001984{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001985 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001986 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001987 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001988
Chris Wilson7069b142016-04-28 09:56:52 +01001989 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
1990
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001991 if (!vma) {
1992 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001993 return;
1994 }
1995
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001996 if (vma->flags & I915_VMA_GLOBAL_BIND)
1997 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001998 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001999
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002000 if (i915_gem_object_get_pages(vma->obj)) {
2001 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002002 return;
2003 }
2004
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002005 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
2006 if (page) {
2007 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002008
2009 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002010 seq_printf(m,
2011 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2012 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002013 reg_state[j], reg_state[j + 1],
2014 reg_state[j + 2], reg_state[j + 3]);
2015 }
2016 kunmap_atomic(reg_state);
2017 }
2018
2019 seq_putc(m, '\n');
2020}
2021
Ben Widawskyc0ab1ae92014-08-07 13:24:26 +01002022static int i915_dump_lrc(struct seq_file *m, void *unused)
2023{
David Weinehall36cdd012016-08-22 13:59:31 +03002024 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2025 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002026 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002027 struct i915_gem_context *ctx;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002028 int ret;
Ben Widawskyc0ab1ae92014-08-07 13:24:26 +01002029
2030 if (!i915.enable_execlists) {
2031 seq_printf(m, "Logical Ring Contexts are disabled\n");
2032 return 0;
2033 }
2034
2035 ret = mutex_lock_interruptible(&dev->struct_mutex);
2036 if (ret)
2037 return ret;
2038
Dave Gordone28e4042016-01-19 19:02:55 +00002039 list_for_each_entry(ctx, &dev_priv->context_list, link)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002040 for_each_engine(engine, dev_priv)
2041 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae92014-08-07 13:24:26 +01002042
2043 mutex_unlock(&dev->struct_mutex);
2044
2045 return 0;
2046}
2047
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002048static int i915_execlists(struct seq_file *m, void *data)
2049{
David Weinehall36cdd012016-08-22 13:59:31 +03002050 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2051 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002052 struct intel_engine_cs *engine;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002053 u32 status_pointer;
2054 u8 read_pointer;
2055 u8 write_pointer;
2056 u32 status;
2057 u32 ctx_id;
2058 struct list_head *cursor;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002059 int i, ret;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002060
2061 if (!i915.enable_execlists) {
2062 seq_puts(m, "Logical Ring Contexts are disabled\n");
2063 return 0;
2064 }
2065
2066 ret = mutex_lock_interruptible(&dev->struct_mutex);
2067 if (ret)
2068 return ret;
2069
Michel Thierryfc0412e2014-10-16 16:13:38 +01002070 intel_runtime_pm_get(dev_priv);
2071
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002072 for_each_engine(engine, dev_priv) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002073 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002074 int count = 0;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002075
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002076 seq_printf(m, "%s\n", engine->name);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002077
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002078 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2079 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002080 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2081 status, ctx_id);
2082
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002083 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002084 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2085
Chris Wilson70c2a242016-09-09 14:11:46 +01002086 read_pointer = GEN8_CSB_READ_PTR(status_pointer);
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002087 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002088 if (read_pointer > write_pointer)
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002089 write_pointer += GEN8_CSB_ENTRIES;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002090 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2091 read_pointer, write_pointer);
2092
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002093 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002094 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2095 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002096
2097 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2098 i, status, ctx_id);
2099 }
2100
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002101 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002102 list_for_each(cursor, &engine->execlist_queue)
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002103 count++;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002104 head_req = list_first_entry_or_null(&engine->execlist_queue,
2105 struct drm_i915_gem_request,
2106 execlist_link);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002107 spin_unlock_bh(&engine->execlist_lock);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002108
2109 seq_printf(m, "\t%d requests in queue\n", count);
2110 if (head_req) {
Chris Wilson7069b142016-04-28 09:56:52 +01002111 seq_printf(m, "\tHead request context: %u\n",
2112 head_req->ctx->hw_id);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002113 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002114 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002115 }
2116
2117 seq_putc(m, '\n');
2118 }
2119
Michel Thierryfc0412e2014-10-16 16:13:38 +01002120 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002121 mutex_unlock(&dev->struct_mutex);
2122
2123 return 0;
2124}
2125
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002126static const char *swizzle_string(unsigned swizzle)
2127{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002128 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002129 case I915_BIT_6_SWIZZLE_NONE:
2130 return "none";
2131 case I915_BIT_6_SWIZZLE_9:
2132 return "bit9";
2133 case I915_BIT_6_SWIZZLE_9_10:
2134 return "bit9/bit10";
2135 case I915_BIT_6_SWIZZLE_9_11:
2136 return "bit9/bit11";
2137 case I915_BIT_6_SWIZZLE_9_10_11:
2138 return "bit9/bit10/bit11";
2139 case I915_BIT_6_SWIZZLE_9_17:
2140 return "bit9/bit17";
2141 case I915_BIT_6_SWIZZLE_9_10_17:
2142 return "bit9/bit10/bit17";
2143 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002144 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002145 }
2146
2147 return "bug";
2148}
2149
2150static int i915_swizzle_info(struct seq_file *m, void *data)
2151{
David Weinehall36cdd012016-08-22 13:59:31 +03002152 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2153 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002154 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002155
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002156 ret = mutex_lock_interruptible(&dev->struct_mutex);
2157 if (ret)
2158 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002159 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002160
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002161 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2162 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2163 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2164 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2165
David Weinehall36cdd012016-08-22 13:59:31 +03002166 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002167 seq_printf(m, "DDC = 0x%08x\n",
2168 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002169 seq_printf(m, "DDC2 = 0x%08x\n",
2170 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002171 seq_printf(m, "C0DRB3 = 0x%04x\n",
2172 I915_READ16(C0DRB3));
2173 seq_printf(m, "C1DRB3 = 0x%04x\n",
2174 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002175 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002176 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2177 I915_READ(MAD_DIMM_C0));
2178 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2179 I915_READ(MAD_DIMM_C1));
2180 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2181 I915_READ(MAD_DIMM_C2));
2182 seq_printf(m, "TILECTL = 0x%08x\n",
2183 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002184 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002185 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2186 I915_READ(GAMTARBMODE));
2187 else
2188 seq_printf(m, "ARB_MODE = 0x%08x\n",
2189 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002190 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2191 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002192 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002193
2194 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2195 seq_puts(m, "L-shaped memory detected\n");
2196
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002197 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002198 mutex_unlock(&dev->struct_mutex);
2199
2200 return 0;
2201}
2202
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002203static int per_file_ctx(int id, void *ptr, void *data)
2204{
Chris Wilsone2efd132016-05-24 14:53:34 +01002205 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002206 struct seq_file *m = data;
Daniel Vetterae6c48062014-08-06 15:04:53 +02002207 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2208
2209 if (!ppgtt) {
2210 seq_printf(m, " no ppgtt for context %d\n",
2211 ctx->user_handle);
2212 return 0;
2213 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002214
Oscar Mateof83d6512014-05-22 14:13:38 +01002215 if (i915_gem_context_is_default(ctx))
2216 seq_puts(m, " default context:\n");
2217 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002218 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002219 ppgtt->debug_dump(ppgtt, m);
2220
2221 return 0;
2222}
2223
David Weinehall36cdd012016-08-22 13:59:31 +03002224static void gen8_ppgtt_info(struct seq_file *m,
2225 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002226{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002227 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002228 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002229 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002230
Ben Widawsky77df6772013-11-02 21:07:30 -07002231 if (!ppgtt)
2232 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002233
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002234 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002235 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002236 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002237 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002238 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002239 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002240 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002241 }
2242 }
2243}
2244
David Weinehall36cdd012016-08-22 13:59:31 +03002245static void gen6_ppgtt_info(struct seq_file *m,
2246 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002247{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002248 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002249
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002250 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002251 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2252
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002253 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002254 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002255 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002256 seq_printf(m, "GFX_MODE: 0x%08x\n",
2257 I915_READ(RING_MODE_GEN7(engine)));
2258 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2259 I915_READ(RING_PP_DIR_BASE(engine)));
2260 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2261 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2262 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2263 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002264 }
2265 if (dev_priv->mm.aliasing_ppgtt) {
2266 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2267
Damien Lespiau267f0c92013-06-24 22:59:48 +01002268 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002269 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002270
Ben Widawsky87d60b62013-12-06 14:11:29 -08002271 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c48062014-08-06 15:04:53 +02002272 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002273
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002274 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002275}
2276
2277static int i915_ppgtt_info(struct seq_file *m, void *data)
2278{
David Weinehall36cdd012016-08-22 13:59:31 +03002279 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2280 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002281 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002282 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002283
Chris Wilson637ee292016-08-22 14:28:20 +01002284 mutex_lock(&dev->filelist_mutex);
2285 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002286 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002287 goto out_unlock;
2288
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002289 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002290
David Weinehall36cdd012016-08-22 13:59:31 +03002291 if (INTEL_GEN(dev_priv) >= 8)
2292 gen8_ppgtt_info(m, dev_priv);
2293 else if (INTEL_GEN(dev_priv) >= 6)
2294 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002295
Michel Thierryea91e402015-07-29 17:23:57 +01002296 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2297 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002298 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002299
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002300 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002301 if (!task) {
2302 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002303 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002304 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002305 seq_printf(m, "\nproc: %s\n", task->comm);
2306 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002307 idr_for_each(&file_priv->context_idr, per_file_ctx,
2308 (void *)(unsigned long)m);
2309 }
2310
Chris Wilson637ee292016-08-22 14:28:20 +01002311out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002312 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002313 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002314out_unlock:
2315 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002316 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002317}
2318
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002319static int count_irq_waiters(struct drm_i915_private *i915)
2320{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002321 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002322 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002323
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002324 for_each_engine(engine, i915)
Chris Wilson688e6c72016-07-01 17:23:15 +01002325 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002326
2327 return count;
2328}
2329
Chris Wilson7466c292016-08-15 09:49:33 +01002330static const char *rps_power_to_str(unsigned int power)
2331{
2332 static const char * const strings[] = {
2333 [LOW_POWER] = "low power",
2334 [BETWEEN] = "mixed",
2335 [HIGH_POWER] = "high power",
2336 };
2337
2338 if (power >= ARRAY_SIZE(strings) || !strings[power])
2339 return "unknown";
2340
2341 return strings[power];
2342}
2343
Chris Wilson1854d5c2015-04-07 16:20:32 +01002344static int i915_rps_boost_info(struct seq_file *m, void *data)
2345{
David Weinehall36cdd012016-08-22 13:59:31 +03002346 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2347 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002348 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002349
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002350 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson67d97da2016-07-04 08:08:31 +01002351 seq_printf(m, "GPU busy? %s [%x]\n",
2352 yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002353 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7466c292016-08-15 09:49:33 +01002354 seq_printf(m, "Frequency requested %d\n",
2355 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2356 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002357 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2358 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2359 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2360 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002361 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2362 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2363 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2364 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002365
2366 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002367 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002368 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2369 struct drm_i915_file_private *file_priv = file->driver_priv;
2370 struct task_struct *task;
2371
2372 rcu_read_lock();
2373 task = pid_task(file->pid, PIDTYPE_PID);
2374 seq_printf(m, "%s [%d]: %d boosts%s\n",
2375 task ? task->comm : "<unknown>",
2376 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002377 file_priv->rps.boosts,
2378 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002379 rcu_read_unlock();
2380 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002381 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002382 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002383 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002384
Chris Wilson7466c292016-08-15 09:49:33 +01002385 if (INTEL_GEN(dev_priv) >= 6 &&
2386 dev_priv->rps.enabled &&
2387 dev_priv->gt.active_engines) {
2388 u32 rpup, rpupei;
2389 u32 rpdown, rpdownei;
2390
2391 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2392 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2393 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2394 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2395 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2396 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2397
2398 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2399 rps_power_to_str(dev_priv->rps.power));
2400 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
2401 100 * rpup / rpupei,
2402 dev_priv->rps.up_threshold);
2403 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
2404 100 * rpdown / rpdownei,
2405 dev_priv->rps.down_threshold);
2406 } else {
2407 seq_puts(m, "\nRPS Autotuning inactive\n");
2408 }
2409
Chris Wilson8d3afd72015-05-21 21:01:47 +01002410 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002411}
2412
Ben Widawsky63573eb2013-07-04 11:02:07 -07002413static int i915_llc(struct seq_file *m, void *data)
2414{
David Weinehall36cdd012016-08-22 13:59:31 +03002415 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002416 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002417
David Weinehall36cdd012016-08-22 13:59:31 +03002418 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002419 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2420 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002421
2422 return 0;
2423}
2424
Alex Daifdf5d352015-08-12 15:43:37 +01002425static int i915_guc_load_status_info(struct seq_file *m, void *data)
2426{
David Weinehall36cdd012016-08-22 13:59:31 +03002427 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Alex Daifdf5d352015-08-12 15:43:37 +01002428 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2429 u32 tmp, i;
2430
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002431 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002432 return 0;
2433
2434 seq_printf(m, "GuC firmware status:\n");
2435 seq_printf(m, "\tpath: %s\n",
2436 guc_fw->guc_fw_path);
2437 seq_printf(m, "\tfetch: %s\n",
2438 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2439 seq_printf(m, "\tload: %s\n",
2440 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2441 seq_printf(m, "\tversion wanted: %d.%d\n",
2442 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2443 seq_printf(m, "\tversion found: %d.%d\n",
2444 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002445 seq_printf(m, "\theader: offset is %d; size = %d\n",
2446 guc_fw->header_offset, guc_fw->header_size);
2447 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2448 guc_fw->ucode_offset, guc_fw->ucode_size);
2449 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2450 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002451
2452 tmp = I915_READ(GUC_STATUS);
2453
2454 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2455 seq_printf(m, "\tBootrom status = 0x%x\n",
2456 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2457 seq_printf(m, "\tuKernel status = 0x%x\n",
2458 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2459 seq_printf(m, "\tMIA Core status = 0x%x\n",
2460 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2461 seq_puts(m, "\nScratch registers:\n");
2462 for (i = 0; i < 16; i++)
2463 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2464
2465 return 0;
2466}
2467
Dave Gordon8b417c22015-08-12 15:43:44 +01002468static void i915_guc_client_info(struct seq_file *m,
2469 struct drm_i915_private *dev_priv,
2470 struct i915_guc_client *client)
2471{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002472 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002473 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002474 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002475
2476 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2477 client->priority, client->ctx_index, client->proc_desc_offset);
2478 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2479 client->doorbell_id, client->doorbell_offset, client->cookie);
2480 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2481 client->wq_size, client->wq_offset, client->wq_tail);
2482
Dave Gordon551aaec2016-05-13 15:36:33 +01002483 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002484 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2485 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2486
Dave Gordonc18468c2016-08-09 15:19:22 +01002487 for_each_engine_id(engine, dev_priv, id) {
2488 u64 submissions = client->submissions[id];
2489 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002490 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002491 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002492 }
2493 seq_printf(m, "\tTotal: %llu\n", tot);
2494}
2495
2496static int i915_guc_info(struct seq_file *m, void *data)
2497{
David Weinehall36cdd012016-08-22 13:59:31 +03002498 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2499 struct drm_device *dev = &dev_priv->drm;
Dave Gordon8b417c22015-08-12 15:43:44 +01002500 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002501 struct i915_guc_client client = {};
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002502 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002503 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002504 u64 total = 0;
2505
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002506 if (!HAS_GUC_SCHED(dev_priv))
Dave Gordon8b417c22015-08-12 15:43:44 +01002507 return 0;
2508
Alex Dai5a843302015-12-02 16:56:29 -08002509 if (mutex_lock_interruptible(&dev->struct_mutex))
2510 return 0;
2511
Dave Gordon8b417c22015-08-12 15:43:44 +01002512 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002513 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002514 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002515 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002516
2517 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002518
Dave Gordon9636f6d2016-06-13 17:57:28 +01002519 seq_printf(m, "Doorbell map:\n");
2520 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2521 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2522
Dave Gordon8b417c22015-08-12 15:43:44 +01002523 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2524 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2525 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2526 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2527 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2528
2529 seq_printf(m, "\nGuC submissions:\n");
Dave Gordonc18468c2016-08-09 15:19:22 +01002530 for_each_engine_id(engine, dev_priv, id) {
2531 u64 submissions = guc.submissions[id];
2532 total += submissions;
Alex Dai397097b2016-01-23 11:58:14 -08002533 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002534 engine->name, submissions, guc.last_seqno[id]);
Dave Gordon8b417c22015-08-12 15:43:44 +01002535 }
2536 seq_printf(m, "\t%s: %llu\n", "Total", total);
2537
2538 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2539 i915_guc_client_info(m, dev_priv, &client);
2540
2541 /* Add more as required ... */
2542
2543 return 0;
2544}
2545
Alex Dai4c7e77f2015-08-12 15:43:40 +01002546static int i915_guc_log_dump(struct seq_file *m, void *data)
2547{
David Weinehall36cdd012016-08-22 13:59:31 +03002548 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson8b797af2016-08-15 10:48:51 +01002549 struct drm_i915_gem_object *obj;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002550 int i = 0, pg;
2551
Chris Wilson8b797af2016-08-15 10:48:51 +01002552 if (!dev_priv->guc.log_vma)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002553 return 0;
2554
Chris Wilson8b797af2016-08-15 10:48:51 +01002555 obj = dev_priv->guc.log_vma->obj;
2556 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2557 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
Alex Dai4c7e77f2015-08-12 15:43:40 +01002558
2559 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2560 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2561 *(log + i), *(log + i + 1),
2562 *(log + i + 2), *(log + i + 3));
2563
2564 kunmap_atomic(log);
2565 }
2566
2567 seq_putc(m, '\n');
2568
2569 return 0;
2570}
2571
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002572static int i915_edp_psr_status(struct seq_file *m, void *data)
2573{
David Weinehall36cdd012016-08-22 13:59:31 +03002574 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002575 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002576 u32 stat[3];
2577 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002578 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002579
David Weinehall36cdd012016-08-22 13:59:31 +03002580 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002581 seq_puts(m, "PSR not supported\n");
2582 return 0;
2583 }
2584
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002585 intel_runtime_pm_get(dev_priv);
2586
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002587 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002588 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2589 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002590 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002591 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002592 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2593 dev_priv->psr.busy_frontbuffer_bits);
2594 seq_printf(m, "Re-enable work scheduled: %s\n",
2595 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002596
David Weinehall36cdd012016-08-22 13:59:31 +03002597 if (HAS_DDI(dev_priv))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002598 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002599 else {
2600 for_each_pipe(dev_priv, pipe) {
2601 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2602 VLV_EDP_PSR_CURR_STATE_MASK;
2603 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2604 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2605 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002606 }
2607 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002608
2609 seq_printf(m, "Main link in standby mode: %s\n",
2610 yesno(dev_priv->psr.link_standby));
2611
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002612 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002613
David Weinehall36cdd012016-08-22 13:59:31 +03002614 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002615 for_each_pipe(dev_priv, pipe) {
2616 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2617 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2618 seq_printf(m, " pipe %c", pipe_name(pipe));
2619 }
2620 seq_puts(m, "\n");
2621
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002622 /*
2623 * VLV/CHV PSR has no kind of performance counter
2624 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2625 */
David Weinehall36cdd012016-08-22 13:59:31 +03002626 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002627 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002628 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002629
2630 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2631 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002632 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002633
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002634 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002635 return 0;
2636}
2637
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002638static int i915_sink_crc(struct seq_file *m, void *data)
2639{
David Weinehall36cdd012016-08-22 13:59:31 +03002640 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2641 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002642 struct intel_connector *connector;
2643 struct intel_dp *intel_dp = NULL;
2644 int ret;
2645 u8 crc[6];
2646
2647 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002648 for_each_intel_connector(dev, connector) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002649 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002650
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002651 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002652 continue;
2653
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002654 crtc = connector->base.state->crtc;
2655 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002656 continue;
2657
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002658 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002659 continue;
2660
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002661 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002662
2663 ret = intel_dp_sink_crc(intel_dp, crc);
2664 if (ret)
2665 goto out;
2666
2667 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2668 crc[0], crc[1], crc[2],
2669 crc[3], crc[4], crc[5]);
2670 goto out;
2671 }
2672 ret = -ENODEV;
2673out:
2674 drm_modeset_unlock_all(dev);
2675 return ret;
2676}
2677
Jesse Barnesec013e72013-08-20 10:29:23 +01002678static int i915_energy_uJ(struct seq_file *m, void *data)
2679{
David Weinehall36cdd012016-08-22 13:59:31 +03002680 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesec013e72013-08-20 10:29:23 +01002681 u64 power;
2682 u32 units;
2683
David Weinehall36cdd012016-08-22 13:59:31 +03002684 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002685 return -ENODEV;
2686
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002687 intel_runtime_pm_get(dev_priv);
2688
Jesse Barnesec013e72013-08-20 10:29:23 +01002689 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2690 power = (power & 0x1f00) >> 8;
2691 units = 1000000 / (1 << power); /* convert to uJ */
2692 power = I915_READ(MCH_SECP_NRG_STTS);
2693 power *= units;
2694
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002695 intel_runtime_pm_put(dev_priv);
2696
Jesse Barnesec013e72013-08-20 10:29:23 +01002697 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002698
2699 return 0;
2700}
2701
Damien Lespiau6455c872015-06-04 18:23:57 +01002702static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002703{
David Weinehall36cdd012016-08-22 13:59:31 +03002704 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002705 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002706
Chris Wilsona156e642016-04-03 14:14:21 +01002707 if (!HAS_RUNTIME_PM(dev_priv))
2708 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002709
Chris Wilson67d97da2016-07-04 08:08:31 +01002710 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002711 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002712 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002713#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002714 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002715 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002716#else
2717 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2718#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002719 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002720 pci_power_name(pdev->current_state),
2721 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002722
Jesse Barnesec013e72013-08-20 10:29:23 +01002723 return 0;
2724}
2725
Imre Deak1da51582013-11-25 17:15:35 +02002726static int i915_power_domain_info(struct seq_file *m, void *unused)
2727{
David Weinehall36cdd012016-08-22 13:59:31 +03002728 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002729 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2730 int i;
2731
2732 mutex_lock(&power_domains->lock);
2733
2734 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2735 for (i = 0; i < power_domains->power_well_count; i++) {
2736 struct i915_power_well *power_well;
2737 enum intel_display_power_domain power_domain;
2738
2739 power_well = &power_domains->power_wells[i];
2740 seq_printf(m, "%-25s %d\n", power_well->name,
2741 power_well->count);
2742
2743 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2744 power_domain++) {
2745 if (!(BIT(power_domain) & power_well->domains))
2746 continue;
2747
2748 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002749 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002750 power_domains->domain_use_count[power_domain]);
2751 }
2752 }
2753
2754 mutex_unlock(&power_domains->lock);
2755
2756 return 0;
2757}
2758
Damien Lespiaub7cec662015-10-27 14:47:01 +02002759static int i915_dmc_info(struct seq_file *m, void *unused)
2760{
David Weinehall36cdd012016-08-22 13:59:31 +03002761 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002762 struct intel_csr *csr;
2763
David Weinehall36cdd012016-08-22 13:59:31 +03002764 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002765 seq_puts(m, "not supported\n");
2766 return 0;
2767 }
2768
2769 csr = &dev_priv->csr;
2770
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002771 intel_runtime_pm_get(dev_priv);
2772
Damien Lespiaub7cec662015-10-27 14:47:01 +02002773 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2774 seq_printf(m, "path: %s\n", csr->fw_path);
2775
2776 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002777 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002778
2779 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2780 CSR_VERSION_MINOR(csr->version));
2781
David Weinehall36cdd012016-08-22 13:59:31 +03002782 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
Damien Lespiau83372062015-10-30 17:53:32 +02002783 seq_printf(m, "DC3 -> DC5 count: %d\n",
2784 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2785 seq_printf(m, "DC5 -> DC6 count: %d\n",
2786 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002787 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002788 seq_printf(m, "DC3 -> DC5 count: %d\n",
2789 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002790 }
2791
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002792out:
2793 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2794 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2795 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2796
Damien Lespiau83372062015-10-30 17:53:32 +02002797 intel_runtime_pm_put(dev_priv);
2798
Damien Lespiaub7cec662015-10-27 14:47:01 +02002799 return 0;
2800}
2801
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002802static void intel_seq_print_mode(struct seq_file *m, int tabs,
2803 struct drm_display_mode *mode)
2804{
2805 int i;
2806
2807 for (i = 0; i < tabs; i++)
2808 seq_putc(m, '\t');
2809
2810 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2811 mode->base.id, mode->name,
2812 mode->vrefresh, mode->clock,
2813 mode->hdisplay, mode->hsync_start,
2814 mode->hsync_end, mode->htotal,
2815 mode->vdisplay, mode->vsync_start,
2816 mode->vsync_end, mode->vtotal,
2817 mode->type, mode->flags);
2818}
2819
2820static void intel_encoder_info(struct seq_file *m,
2821 struct intel_crtc *intel_crtc,
2822 struct intel_encoder *intel_encoder)
2823{
David Weinehall36cdd012016-08-22 13:59:31 +03002824 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2825 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002826 struct drm_crtc *crtc = &intel_crtc->base;
2827 struct intel_connector *intel_connector;
2828 struct drm_encoder *encoder;
2829
2830 encoder = &intel_encoder->base;
2831 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002832 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002833 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2834 struct drm_connector *connector = &intel_connector->base;
2835 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2836 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002837 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002838 drm_get_connector_status_name(connector->status));
2839 if (connector->status == connector_status_connected) {
2840 struct drm_display_mode *mode = &crtc->mode;
2841 seq_printf(m, ", mode:\n");
2842 intel_seq_print_mode(m, 2, mode);
2843 } else {
2844 seq_putc(m, '\n');
2845 }
2846 }
2847}
2848
2849static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2850{
David Weinehall36cdd012016-08-22 13:59:31 +03002851 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2852 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002853 struct drm_crtc *crtc = &intel_crtc->base;
2854 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002855 struct drm_plane_state *plane_state = crtc->primary->state;
2856 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002857
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002858 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002859 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002860 fb->base.id, plane_state->src_x >> 16,
2861 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002862 else
2863 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002864 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2865 intel_encoder_info(m, intel_crtc, intel_encoder);
2866}
2867
2868static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2869{
2870 struct drm_display_mode *mode = panel->fixed_mode;
2871
2872 seq_printf(m, "\tfixed mode:\n");
2873 intel_seq_print_mode(m, 2, mode);
2874}
2875
2876static void intel_dp_info(struct seq_file *m,
2877 struct intel_connector *intel_connector)
2878{
2879 struct intel_encoder *intel_encoder = intel_connector->encoder;
2880 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2881
2882 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002883 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002884 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002885 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002886
2887 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2888 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002889}
2890
Libin Yang3708d5e2016-09-19 18:24:41 -07002891static void intel_dp_mst_info(struct seq_file *m,
2892 struct intel_connector *intel_connector)
2893{
2894 struct intel_encoder *intel_encoder = intel_connector->encoder;
2895 struct intel_dp_mst_encoder *intel_mst =
2896 enc_to_mst(&intel_encoder->base);
2897 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2898 struct intel_dp *intel_dp = &intel_dig_port->dp;
2899 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2900 intel_connector->port);
2901
2902 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2903}
2904
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002905static void intel_hdmi_info(struct seq_file *m,
2906 struct intel_connector *intel_connector)
2907{
2908 struct intel_encoder *intel_encoder = intel_connector->encoder;
2909 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2910
Jani Nikula742f4912015-09-03 11:16:09 +03002911 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002912}
2913
2914static void intel_lvds_info(struct seq_file *m,
2915 struct intel_connector *intel_connector)
2916{
2917 intel_panel_info(m, &intel_connector->panel);
2918}
2919
2920static void intel_connector_info(struct seq_file *m,
2921 struct drm_connector *connector)
2922{
2923 struct intel_connector *intel_connector = to_intel_connector(connector);
2924 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002925 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002926
2927 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002928 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002929 drm_get_connector_status_name(connector->status));
2930 if (connector->status == connector_status_connected) {
2931 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2932 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2933 connector->display_info.width_mm,
2934 connector->display_info.height_mm);
2935 seq_printf(m, "\tsubpixel order: %s\n",
2936 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2937 seq_printf(m, "\tCEA rev: %d\n",
2938 connector->display_info.cea_rev);
2939 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002940
2941 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
2942 return;
2943
2944 switch (connector->connector_type) {
2945 case DRM_MODE_CONNECTOR_DisplayPort:
2946 case DRM_MODE_CONNECTOR_eDP:
Libin Yang3708d5e2016-09-19 18:24:41 -07002947 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2948 intel_dp_mst_info(m, intel_connector);
2949 else
2950 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002951 break;
2952 case DRM_MODE_CONNECTOR_LVDS:
2953 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10002954 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002955 break;
2956 case DRM_MODE_CONNECTOR_HDMIA:
2957 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2958 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
2959 intel_hdmi_info(m, intel_connector);
2960 break;
2961 default:
2962 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10002963 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002964
Jesse Barnesf103fc72014-02-20 12:39:57 -08002965 seq_printf(m, "\tmodes:\n");
2966 list_for_each_entry(mode, &connector->modes, head)
2967 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002968}
2969
David Weinehall36cdd012016-08-22 13:59:31 +03002970static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
Chris Wilson065f2ec22014-03-12 09:13:13 +00002971{
Chris Wilson065f2ec22014-03-12 09:13:13 +00002972 u32 state;
2973
David Weinehall36cdd012016-08-22 13:59:31 +03002974 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03002975 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec22014-03-12 09:13:13 +00002976 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002977 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec22014-03-12 09:13:13 +00002978
2979 return state;
2980}
2981
David Weinehall36cdd012016-08-22 13:59:31 +03002982static bool cursor_position(struct drm_i915_private *dev_priv,
2983 int pipe, int *x, int *y)
Chris Wilson065f2ec22014-03-12 09:13:13 +00002984{
Chris Wilson065f2ec22014-03-12 09:13:13 +00002985 u32 pos;
2986
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002987 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec22014-03-12 09:13:13 +00002988
2989 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2990 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2991 *x = -*x;
2992
2993 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2994 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2995 *y = -*y;
2996
David Weinehall36cdd012016-08-22 13:59:31 +03002997 return cursor_active(dev_priv, pipe);
Chris Wilson065f2ec22014-03-12 09:13:13 +00002998}
2999
Robert Fekete3abc4e02015-10-27 16:58:32 +01003000static const char *plane_type(enum drm_plane_type type)
3001{
3002 switch (type) {
3003 case DRM_PLANE_TYPE_OVERLAY:
3004 return "OVL";
3005 case DRM_PLANE_TYPE_PRIMARY:
3006 return "PRI";
3007 case DRM_PLANE_TYPE_CURSOR:
3008 return "CUR";
3009 /*
3010 * Deliberately omitting default: to generate compiler warnings
3011 * when a new drm_plane_type gets added.
3012 */
3013 }
3014
3015 return "unknown";
3016}
3017
3018static const char *plane_rotation(unsigned int rotation)
3019{
3020 static char buf[48];
3021 /*
3022 * According to doc only one DRM_ROTATE_ is allowed but this
3023 * will print them all to visualize if the values are misused
3024 */
3025 snprintf(buf, sizeof(buf),
3026 "%s%s%s%s%s%s(0x%08x)",
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003027 (rotation & DRM_ROTATE_0) ? "0 " : "",
3028 (rotation & DRM_ROTATE_90) ? "90 " : "",
3029 (rotation & DRM_ROTATE_180) ? "180 " : "",
3030 (rotation & DRM_ROTATE_270) ? "270 " : "",
3031 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3032 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003033 rotation);
3034
3035 return buf;
3036}
3037
3038static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3039{
David Weinehall36cdd012016-08-22 13:59:31 +03003040 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3041 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003042 struct intel_plane *intel_plane;
3043
3044 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3045 struct drm_plane_state *state;
3046 struct drm_plane *plane = &intel_plane->base;
3047
3048 if (!plane->state) {
3049 seq_puts(m, "plane->state is NULL!\n");
3050 continue;
3051 }
3052
3053 state = plane->state;
3054
3055 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3056 plane->base.id,
3057 plane_type(intel_plane->base.type),
3058 state->crtc_x, state->crtc_y,
3059 state->crtc_w, state->crtc_h,
3060 (state->src_x >> 16),
3061 ((state->src_x & 0xffff) * 15625) >> 10,
3062 (state->src_y >> 16),
3063 ((state->src_y & 0xffff) * 15625) >> 10,
3064 (state->src_w >> 16),
3065 ((state->src_w & 0xffff) * 15625) >> 10,
3066 (state->src_h >> 16),
3067 ((state->src_h & 0xffff) * 15625) >> 10,
3068 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3069 plane_rotation(state->rotation));
3070 }
3071}
3072
3073static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3074{
3075 struct intel_crtc_state *pipe_config;
3076 int num_scalers = intel_crtc->num_scalers;
3077 int i;
3078
3079 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3080
3081 /* Not all platformas have a scaler */
3082 if (num_scalers) {
3083 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3084 num_scalers,
3085 pipe_config->scaler_state.scaler_users,
3086 pipe_config->scaler_state.scaler_id);
3087
3088 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3089 struct intel_scaler *sc =
3090 &pipe_config->scaler_state.scalers[i];
3091
3092 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3093 i, yesno(sc->in_use), sc->mode);
3094 }
3095 seq_puts(m, "\n");
3096 } else {
3097 seq_puts(m, "\tNo scalers available on this platform\n");
3098 }
3099}
3100
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003101static int i915_display_info(struct seq_file *m, void *unused)
3102{
David Weinehall36cdd012016-08-22 13:59:31 +03003103 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3104 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec22014-03-12 09:13:13 +00003105 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003106 struct drm_connector *connector;
3107
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003108 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003109 drm_modeset_lock_all(dev);
3110 seq_printf(m, "CRTC info\n");
3111 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003112 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec22014-03-12 09:13:13 +00003113 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003114 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec22014-03-12 09:13:13 +00003115 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003116
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003117 pipe_config = to_intel_crtc_state(crtc->base.state);
3118
Robert Fekete3abc4e02015-10-27 16:58:32 +01003119 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec22014-03-12 09:13:13 +00003120 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003121 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003122 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3123 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3124
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003125 if (pipe_config->base.active) {
Chris Wilson065f2ec22014-03-12 09:13:13 +00003126 intel_crtc_info(m, crtc);
3127
David Weinehall36cdd012016-08-22 13:59:31 +03003128 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003129 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003130 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003131 x, y, crtc->base.cursor->state->crtc_w,
3132 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003133 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003134 intel_scaler_info(m, crtc);
3135 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003136 }
Daniel Vettercace8412014-05-22 17:56:31 +02003137
3138 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3139 yesno(!crtc->cpu_fifo_underrun_disabled),
3140 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003141 }
3142
3143 seq_printf(m, "\n");
3144 seq_printf(m, "Connector info\n");
3145 seq_printf(m, "--------------\n");
3146 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3147 intel_connector_info(m, connector);
3148 }
3149 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003150 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003151
3152 return 0;
3153}
3154
Ben Widawskye04934c2014-06-30 09:53:42 -07003155static int i915_semaphore_status(struct seq_file *m, void *unused)
3156{
David Weinehall36cdd012016-08-22 13:59:31 +03003157 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3158 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003159 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003160 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003161 enum intel_engine_id id;
3162 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003163
Chris Wilson39df9192016-07-20 13:31:57 +01003164 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003165 seq_puts(m, "Semaphores are disabled\n");
3166 return 0;
3167 }
3168
3169 ret = mutex_lock_interruptible(&dev->struct_mutex);
3170 if (ret)
3171 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003172 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003173
David Weinehall36cdd012016-08-22 13:59:31 +03003174 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003175 struct page *page;
3176 uint64_t *seqno;
3177
Chris Wilson51d545d2016-08-15 10:49:02 +01003178 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003179
3180 seqno = (uint64_t *)kmap_atomic(page);
Dave Gordonc3232b12016-03-23 18:19:53 +00003181 for_each_engine_id(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003182 uint64_t offset;
3183
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003184 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003185
3186 seq_puts(m, " Last signal:");
3187 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003188 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003189 seq_printf(m, "0x%08llx (0x%02llx) ",
3190 seqno[offset], offset * 8);
3191 }
3192 seq_putc(m, '\n');
3193
3194 seq_puts(m, " Last wait: ");
3195 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003196 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003197 seq_printf(m, "0x%08llx (0x%02llx) ",
3198 seqno[offset], offset * 8);
3199 }
3200 seq_putc(m, '\n');
3201
3202 }
3203 kunmap_atomic(seqno);
3204 } else {
3205 seq_puts(m, " Last signal:");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003206 for_each_engine(engine, dev_priv)
Ben Widawskye04934c2014-06-30 09:53:42 -07003207 for (j = 0; j < num_rings; j++)
3208 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003209 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003210 seq_putc(m, '\n');
3211 }
3212
3213 seq_puts(m, "\nSync seqno:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003214 for_each_engine(engine, dev_priv) {
3215 for (j = 0; j < num_rings; j++)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003216 seq_printf(m, " 0x%08x ",
3217 engine->semaphore.sync_seqno[j]);
Ben Widawskye04934c2014-06-30 09:53:42 -07003218 seq_putc(m, '\n');
3219 }
3220 seq_putc(m, '\n');
3221
Paulo Zanoni03872062014-07-09 14:31:57 -03003222 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003223 mutex_unlock(&dev->struct_mutex);
3224 return 0;
3225}
3226
Daniel Vetter728e29d2014-06-25 22:01:53 +03003227static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3228{
David Weinehall36cdd012016-08-22 13:59:31 +03003229 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3230 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003231 int i;
3232
3233 drm_modeset_lock_all(dev);
3234 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3235 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3236
3237 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003238 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3239 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003240 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003241 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3242 seq_printf(m, " dpll_md: 0x%08x\n",
3243 pll->config.hw_state.dpll_md);
3244 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3245 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3246 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003247 }
3248 drm_modeset_unlock_all(dev);
3249
3250 return 0;
3251}
3252
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003253static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003254{
3255 int i;
3256 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003257 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003258 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3259 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003260 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003261 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003262
Arun Siluvery888b5992014-08-26 14:44:51 +01003263 ret = mutex_lock_interruptible(&dev->struct_mutex);
3264 if (ret)
3265 return ret;
3266
3267 intel_runtime_pm_get(dev_priv);
3268
Arun Siluvery33136b02016-01-21 21:43:47 +00003269 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Dave Gordonc3232b12016-03-23 18:19:53 +00003270 for_each_engine_id(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003271 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003272 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003273 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003274 i915_reg_t addr;
3275 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003276 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003277
Arun Siluvery33136b02016-01-21 21:43:47 +00003278 addr = workarounds->reg[i].addr;
3279 mask = workarounds->reg[i].mask;
3280 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003281 read = I915_READ(addr);
3282 ok = (value & mask) == (read & mask);
3283 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003284 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003285 }
3286
3287 intel_runtime_pm_put(dev_priv);
3288 mutex_unlock(&dev->struct_mutex);
3289
3290 return 0;
3291}
3292
Damien Lespiauc5511e42014-11-04 17:06:51 +00003293static int i915_ddb_info(struct seq_file *m, void *unused)
3294{
David Weinehall36cdd012016-08-22 13:59:31 +03003295 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3296 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003297 struct skl_ddb_allocation *ddb;
3298 struct skl_ddb_entry *entry;
3299 enum pipe pipe;
3300 int plane;
3301
David Weinehall36cdd012016-08-22 13:59:31 +03003302 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003303 return 0;
3304
Damien Lespiauc5511e42014-11-04 17:06:51 +00003305 drm_modeset_lock_all(dev);
3306
3307 ddb = &dev_priv->wm.skl_hw.ddb;
3308
3309 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3310
3311 for_each_pipe(dev_priv, pipe) {
3312 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3313
Damien Lespiaudd740782015-02-28 14:54:08 +00003314 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003315 entry = &ddb->plane[pipe][plane];
3316 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3317 entry->start, entry->end,
3318 skl_ddb_entry_size(entry));
3319 }
3320
Matt Roper4969d332015-09-24 15:53:10 -07003321 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003322 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3323 entry->end, skl_ddb_entry_size(entry));
3324 }
3325
3326 drm_modeset_unlock_all(dev);
3327
3328 return 0;
3329}
3330
Vandana Kannana54746e2015-03-03 20:53:10 +05303331static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003332 struct drm_device *dev,
3333 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303334{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003335 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303336 struct i915_drrs *drrs = &dev_priv->drrs;
3337 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003338 struct drm_connector *connector;
Vandana Kannana54746e2015-03-03 20:53:10 +05303339
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003340 drm_for_each_connector(connector, dev) {
3341 if (connector->state->crtc != &intel_crtc->base)
3342 continue;
3343
3344 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303345 }
3346
3347 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3348 seq_puts(m, "\tVBT: DRRS_type: Static");
3349 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3350 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3351 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3352 seq_puts(m, "\tVBT: DRRS_type: None");
3353 else
3354 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3355
3356 seq_puts(m, "\n\n");
3357
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003358 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303359 struct intel_panel *panel;
3360
3361 mutex_lock(&drrs->mutex);
3362 /* DRRS Supported */
3363 seq_puts(m, "\tDRRS Supported: Yes\n");
3364
3365 /* disable_drrs() will make drrs->dp NULL */
3366 if (!drrs->dp) {
3367 seq_puts(m, "Idleness DRRS: Disabled");
3368 mutex_unlock(&drrs->mutex);
3369 return;
3370 }
3371
3372 panel = &drrs->dp->attached_connector->panel;
3373 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3374 drrs->busy_frontbuffer_bits);
3375
3376 seq_puts(m, "\n\t\t");
3377 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3378 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3379 vrefresh = panel->fixed_mode->vrefresh;
3380 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3381 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3382 vrefresh = panel->downclock_mode->vrefresh;
3383 } else {
3384 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3385 drrs->refresh_rate_type);
3386 mutex_unlock(&drrs->mutex);
3387 return;
3388 }
3389 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3390
3391 seq_puts(m, "\n\t\t");
3392 mutex_unlock(&drrs->mutex);
3393 } else {
3394 /* DRRS not supported. Print the VBT parameter*/
3395 seq_puts(m, "\tDRRS Supported : No");
3396 }
3397 seq_puts(m, "\n");
3398}
3399
3400static int i915_drrs_status(struct seq_file *m, void *unused)
3401{
David Weinehall36cdd012016-08-22 13:59:31 +03003402 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3403 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303404 struct intel_crtc *intel_crtc;
3405 int active_crtc_cnt = 0;
3406
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003407 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303408 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003409 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303410 active_crtc_cnt++;
3411 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3412
3413 drrs_status_per_crtc(m, dev, intel_crtc);
3414 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303415 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003416 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303417
3418 if (!active_crtc_cnt)
3419 seq_puts(m, "No active crtc found\n");
3420
3421 return 0;
3422}
3423
Damien Lespiau07144422013-10-15 18:55:40 +01003424struct pipe_crc_info {
3425 const char *name;
David Weinehall36cdd012016-08-22 13:59:31 +03003426 struct drm_i915_private *dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003427 enum pipe pipe;
3428};
3429
Dave Airlie11bed952014-05-12 15:22:27 +10003430static int i915_dp_mst_info(struct seq_file *m, void *unused)
3431{
David Weinehall36cdd012016-08-22 13:59:31 +03003432 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3433 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003434 struct intel_encoder *intel_encoder;
3435 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003436 struct drm_connector *connector;
3437
Dave Airlie11bed952014-05-12 15:22:27 +10003438 drm_modeset_lock_all(dev);
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003439 drm_for_each_connector(connector, dev) {
3440 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003441 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003442
3443 intel_encoder = intel_attached_encoder(connector);
3444 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3445 continue;
3446
3447 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003448 if (!intel_dig_port->dp.can_mst)
3449 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003450
Jim Bride40ae80c2016-04-14 10:18:37 -07003451 seq_printf(m, "MST Source Port %c\n",
3452 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003453 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3454 }
3455 drm_modeset_unlock_all(dev);
3456 return 0;
3457}
3458
Damien Lespiau07144422013-10-15 18:55:40 +01003459static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003460{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003461 struct pipe_crc_info *info = inode->i_private;
David Weinehall36cdd012016-08-22 13:59:31 +03003462 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003463 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3464
David Weinehall36cdd012016-08-22 13:59:31 +03003465 if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003466 return -ENODEV;
3467
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003468 spin_lock_irq(&pipe_crc->lock);
3469
3470 if (pipe_crc->opened) {
3471 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003472 return -EBUSY; /* already open */
3473 }
3474
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003475 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003476 filep->private_data = inode->i_private;
3477
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003478 spin_unlock_irq(&pipe_crc->lock);
3479
Damien Lespiau07144422013-10-15 18:55:40 +01003480 return 0;
3481}
3482
3483static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3484{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003485 struct pipe_crc_info *info = inode->i_private;
David Weinehall36cdd012016-08-22 13:59:31 +03003486 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003487 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3488
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003489 spin_lock_irq(&pipe_crc->lock);
3490 pipe_crc->opened = false;
3491 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003492
Damien Lespiau07144422013-10-15 18:55:40 +01003493 return 0;
3494}
3495
3496/* (6 fields, 8 chars each, space separated (5) + '\n') */
3497#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3498/* account for \'0' */
3499#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3500
3501static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3502{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003503 assert_spin_locked(&pipe_crc->lock);
3504 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3505 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003506}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003507
Damien Lespiau07144422013-10-15 18:55:40 +01003508static ssize_t
3509i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3510 loff_t *pos)
3511{
3512 struct pipe_crc_info *info = filep->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003513 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003514 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3515 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003516 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003517 ssize_t bytes_read;
3518
3519 /*
3520 * Don't allow user space to provide buffers not big enough to hold
3521 * a line of data.
3522 */
3523 if (count < PIPE_CRC_LINE_LEN)
3524 return -EINVAL;
3525
3526 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3527 return 0;
3528
3529 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003530 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003531 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003532 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003533
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003534 if (filep->f_flags & O_NONBLOCK) {
3535 spin_unlock_irq(&pipe_crc->lock);
3536 return -EAGAIN;
3537 }
3538
3539 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3540 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3541 if (ret) {
3542 spin_unlock_irq(&pipe_crc->lock);
3543 return ret;
3544 }
Damien Lespiau07144422013-10-15 18:55:40 +01003545 }
3546
3547 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003548 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003549
Damien Lespiau07144422013-10-15 18:55:40 +01003550 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003551 while (n_entries > 0) {
3552 struct intel_pipe_crc_entry *entry =
3553 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003554
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003555 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3556 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3557 break;
3558
3559 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3560 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3561
Damien Lespiau07144422013-10-15 18:55:40 +01003562 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3563 "%8u %8x %8x %8x %8x %8x\n",
3564 entry->frame, entry->crc[0],
3565 entry->crc[1], entry->crc[2],
3566 entry->crc[3], entry->crc[4]);
3567
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003568 spin_unlock_irq(&pipe_crc->lock);
3569
Rodrigo Vivi4e9121e2016-08-03 08:22:57 -07003570 if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
Damien Lespiau07144422013-10-15 18:55:40 +01003571 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003572
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003573 user_buf += PIPE_CRC_LINE_LEN;
3574 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003575
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003576 spin_lock_irq(&pipe_crc->lock);
3577 }
3578
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003579 spin_unlock_irq(&pipe_crc->lock);
3580
Damien Lespiau07144422013-10-15 18:55:40 +01003581 return bytes_read;
3582}
3583
3584static const struct file_operations i915_pipe_crc_fops = {
3585 .owner = THIS_MODULE,
3586 .open = i915_pipe_crc_open,
3587 .read = i915_pipe_crc_read,
3588 .release = i915_pipe_crc_release,
3589};
3590
3591static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3592 {
3593 .name = "i915_pipe_A_crc",
3594 .pipe = PIPE_A,
3595 },
3596 {
3597 .name = "i915_pipe_B_crc",
3598 .pipe = PIPE_B,
3599 },
3600 {
3601 .name = "i915_pipe_C_crc",
3602 .pipe = PIPE_C,
3603 },
3604};
3605
3606static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3607 enum pipe pipe)
3608{
David Weinehall36cdd012016-08-22 13:59:31 +03003609 struct drm_i915_private *dev_priv = to_i915(minor->dev);
Damien Lespiau07144422013-10-15 18:55:40 +01003610 struct dentry *ent;
3611 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3612
David Weinehall36cdd012016-08-22 13:59:31 +03003613 info->dev_priv = dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003614 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3615 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003616 if (!ent)
3617 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003618
3619 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003620}
3621
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003622static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003623 "none",
3624 "plane1",
3625 "plane2",
3626 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003627 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003628 "TV",
3629 "DP-B",
3630 "DP-C",
3631 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003632 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003633};
3634
3635static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3636{
3637 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3638 return pipe_crc_sources[source];
3639}
3640
Damien Lespiaubd9db022013-10-15 18:55:36 +01003641static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003642{
David Weinehall36cdd012016-08-22 13:59:31 +03003643 struct drm_i915_private *dev_priv = m->private;
Daniel Vetter926321d2013-10-16 13:30:34 +02003644 int i;
3645
3646 for (i = 0; i < I915_MAX_PIPES; i++)
3647 seq_printf(m, "%c %s\n", pipe_name(i),
3648 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3649
3650 return 0;
3651}
3652
Damien Lespiaubd9db022013-10-15 18:55:36 +01003653static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003654{
David Weinehall36cdd012016-08-22 13:59:31 +03003655 return single_open(file, display_crc_ctl_show, inode->i_private);
Daniel Vetter926321d2013-10-16 13:30:34 +02003656}
3657
Daniel Vetter46a19182013-11-01 10:50:20 +01003658static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003659 uint32_t *val)
3660{
Daniel Vetter46a19182013-11-01 10:50:20 +01003661 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3662 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3663
3664 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003665 case INTEL_PIPE_CRC_SOURCE_PIPE:
3666 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3667 break;
3668 case INTEL_PIPE_CRC_SOURCE_NONE:
3669 *val = 0;
3670 break;
3671 default:
3672 return -EINVAL;
3673 }
3674
3675 return 0;
3676}
3677
David Weinehall36cdd012016-08-22 13:59:31 +03003678static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
3679 enum pipe pipe,
Daniel Vetter46a19182013-11-01 10:50:20 +01003680 enum intel_pipe_crc_source *source)
3681{
David Weinehall36cdd012016-08-22 13:59:31 +03003682 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter46a19182013-11-01 10:50:20 +01003683 struct intel_encoder *encoder;
3684 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003685 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003686 int ret = 0;
3687
3688 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3689
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003690 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003691 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003692 if (!encoder->base.crtc)
3693 continue;
3694
3695 crtc = to_intel_crtc(encoder->base.crtc);
3696
3697 if (crtc->pipe != pipe)
3698 continue;
3699
3700 switch (encoder->type) {
3701 case INTEL_OUTPUT_TVOUT:
3702 *source = INTEL_PIPE_CRC_SOURCE_TV;
3703 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +03003704 case INTEL_OUTPUT_DP:
Daniel Vetter46a19182013-11-01 10:50:20 +01003705 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003706 dig_port = enc_to_dig_port(&encoder->base);
3707 switch (dig_port->port) {
3708 case PORT_B:
3709 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3710 break;
3711 case PORT_C:
3712 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3713 break;
3714 case PORT_D:
3715 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3716 break;
3717 default:
3718 WARN(1, "nonexisting DP port %c\n",
3719 port_name(dig_port->port));
3720 break;
3721 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003722 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003723 default:
3724 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003725 }
3726 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003727 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003728
3729 return ret;
3730}
3731
David Weinehall36cdd012016-08-22 13:59:31 +03003732static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetter46a19182013-11-01 10:50:20 +01003733 enum pipe pipe,
3734 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003735 uint32_t *val)
3736{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003737 bool need_stable_symbols = false;
3738
Daniel Vetter46a19182013-11-01 10:50:20 +01003739 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
David Weinehall36cdd012016-08-22 13:59:31 +03003740 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
Daniel Vetter46a19182013-11-01 10:50:20 +01003741 if (ret)
3742 return ret;
3743 }
3744
3745 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003746 case INTEL_PIPE_CRC_SOURCE_PIPE:
3747 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3748 break;
3749 case INTEL_PIPE_CRC_SOURCE_DP_B:
3750 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003751 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003752 break;
3753 case INTEL_PIPE_CRC_SOURCE_DP_C:
3754 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003755 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003756 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003757 case INTEL_PIPE_CRC_SOURCE_DP_D:
David Weinehall36cdd012016-08-22 13:59:31 +03003758 if (!IS_CHERRYVIEW(dev_priv))
Ville Syrjälä2be57922014-12-09 21:28:29 +02003759 return -EINVAL;
3760 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3761 need_stable_symbols = true;
3762 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003763 case INTEL_PIPE_CRC_SOURCE_NONE:
3764 *val = 0;
3765 break;
3766 default:
3767 return -EINVAL;
3768 }
3769
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003770 /*
3771 * When the pipe CRC tap point is after the transcoders we need
3772 * to tweak symbol-level features to produce a deterministic series of
3773 * symbols for a given frame. We need to reset those features only once
3774 * a frame (instead of every nth symbol):
3775 * - DC-balance: used to ensure a better clock recovery from the data
3776 * link (SDVO)
3777 * - DisplayPort scrambling: used for EMI reduction
3778 */
3779 if (need_stable_symbols) {
3780 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3781
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003782 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003783 switch (pipe) {
3784 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003785 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003786 break;
3787 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003788 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003789 break;
3790 case PIPE_C:
3791 tmp |= PIPE_C_SCRAMBLE_RESET;
3792 break;
3793 default:
3794 return -EINVAL;
3795 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003796 I915_WRITE(PORT_DFT2_G4X, tmp);
3797 }
3798
Daniel Vetter7ac01292013-10-18 16:37:06 +02003799 return 0;
3800}
3801
David Weinehall36cdd012016-08-22 13:59:31 +03003802static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetter46a19182013-11-01 10:50:20 +01003803 enum pipe pipe,
3804 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003805 uint32_t *val)
3806{
Daniel Vetter84093602013-11-01 10:50:21 +01003807 bool need_stable_symbols = false;
3808
Daniel Vetter46a19182013-11-01 10:50:20 +01003809 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
David Weinehall36cdd012016-08-22 13:59:31 +03003810 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
Daniel Vetter46a19182013-11-01 10:50:20 +01003811 if (ret)
3812 return ret;
3813 }
3814
3815 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003816 case INTEL_PIPE_CRC_SOURCE_PIPE:
3817 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3818 break;
3819 case INTEL_PIPE_CRC_SOURCE_TV:
David Weinehall36cdd012016-08-22 13:59:31 +03003820 if (!SUPPORTS_TV(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003821 return -EINVAL;
3822 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3823 break;
3824 case INTEL_PIPE_CRC_SOURCE_DP_B:
David Weinehall36cdd012016-08-22 13:59:31 +03003825 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003826 return -EINVAL;
3827 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003828 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003829 break;
3830 case INTEL_PIPE_CRC_SOURCE_DP_C:
David Weinehall36cdd012016-08-22 13:59:31 +03003831 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003832 return -EINVAL;
3833 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003834 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003835 break;
3836 case INTEL_PIPE_CRC_SOURCE_DP_D:
David Weinehall36cdd012016-08-22 13:59:31 +03003837 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003838 return -EINVAL;
3839 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003840 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003841 break;
3842 case INTEL_PIPE_CRC_SOURCE_NONE:
3843 *val = 0;
3844 break;
3845 default:
3846 return -EINVAL;
3847 }
3848
Daniel Vetter84093602013-11-01 10:50:21 +01003849 /*
3850 * When the pipe CRC tap point is after the transcoders we need
3851 * to tweak symbol-level features to produce a deterministic series of
3852 * symbols for a given frame. We need to reset those features only once
3853 * a frame (instead of every nth symbol):
3854 * - DC-balance: used to ensure a better clock recovery from the data
3855 * link (SDVO)
3856 * - DisplayPort scrambling: used for EMI reduction
3857 */
3858 if (need_stable_symbols) {
3859 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3860
David Weinehall36cdd012016-08-22 13:59:31 +03003861 WARN_ON(!IS_G4X(dev_priv));
Daniel Vetter84093602013-11-01 10:50:21 +01003862
3863 I915_WRITE(PORT_DFT_I9XX,
3864 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3865
3866 if (pipe == PIPE_A)
3867 tmp |= PIPE_A_SCRAMBLE_RESET;
3868 else
3869 tmp |= PIPE_B_SCRAMBLE_RESET;
3870
3871 I915_WRITE(PORT_DFT2_G4X, tmp);
3872 }
3873
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003874 return 0;
3875}
3876
David Weinehall36cdd012016-08-22 13:59:31 +03003877static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003878 enum pipe pipe)
3879{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003880 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3881
Ville Syrjäläeb736672014-12-09 21:28:28 +02003882 switch (pipe) {
3883 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003884 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003885 break;
3886 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003887 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003888 break;
3889 case PIPE_C:
3890 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3891 break;
3892 default:
3893 return;
3894 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003895 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3896 tmp &= ~DC_BALANCE_RESET_VLV;
3897 I915_WRITE(PORT_DFT2_G4X, tmp);
3898
3899}
3900
David Weinehall36cdd012016-08-22 13:59:31 +03003901static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
Daniel Vetter84093602013-11-01 10:50:21 +01003902 enum pipe pipe)
3903{
Daniel Vetter84093602013-11-01 10:50:21 +01003904 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3905
3906 if (pipe == PIPE_A)
3907 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3908 else
3909 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3910 I915_WRITE(PORT_DFT2_G4X, tmp);
3911
3912 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3913 I915_WRITE(PORT_DFT_I9XX,
3914 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3915 }
3916}
3917
Daniel Vetter46a19182013-11-01 10:50:20 +01003918static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003919 uint32_t *val)
3920{
Daniel Vetter46a19182013-11-01 10:50:20 +01003921 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3922 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3923
3924 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003925 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3926 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3927 break;
3928 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3929 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3930 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003931 case INTEL_PIPE_CRC_SOURCE_PIPE:
3932 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3933 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003934 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003935 *val = 0;
3936 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003937 default:
3938 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003939 }
3940
3941 return 0;
3942}
3943
David Weinehall36cdd012016-08-22 13:59:31 +03003944static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
3945 bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003946{
David Weinehall36cdd012016-08-22 13:59:31 +03003947 struct drm_device *dev = &dev_priv->drm;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003948 struct intel_crtc *crtc =
3949 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003950 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003951 struct drm_atomic_state *state;
3952 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003953
3954 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003955 state = drm_atomic_state_alloc(dev);
3956 if (!state) {
3957 ret = -ENOMEM;
3958 goto out;
3959 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003960
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003961 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3962 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3963 if (IS_ERR(pipe_config)) {
3964 ret = PTR_ERR(pipe_config);
3965 goto out;
3966 }
3967
3968 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003969 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003970 pipe_config->pch_pfit.enabled != enable)
3971 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003972
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003973 ret = drm_atomic_commit(state);
3974out:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003975 drm_modeset_unlock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003976 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3977 if (ret)
3978 drm_atomic_state_free(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003979}
3980
David Weinehall36cdd012016-08-22 13:59:31 +03003981static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003982 enum pipe pipe,
3983 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003984 uint32_t *val)
3985{
Daniel Vetter46a19182013-11-01 10:50:20 +01003986 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3987 *source = INTEL_PIPE_CRC_SOURCE_PF;
3988
3989 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003990 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3991 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3992 break;
3993 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3994 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3995 break;
3996 case INTEL_PIPE_CRC_SOURCE_PF:
David Weinehall36cdd012016-08-22 13:59:31 +03003997 if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
3998 hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003999
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004000 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4001 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004002 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004003 *val = 0;
4004 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004005 default:
4006 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004007 }
4008
4009 return 0;
4010}
4011
David Weinehall36cdd012016-08-22 13:59:31 +03004012static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
4013 enum pipe pipe,
Daniel Vetter926321d2013-10-16 13:30:34 +02004014 enum intel_pipe_crc_source source)
4015{
David Weinehall36cdd012016-08-22 13:59:31 +03004016 struct drm_device *dev = &dev_priv->drm;
Damien Lespiaucc3da172013-10-15 18:55:31 +01004017 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
David Weinehall36cdd012016-08-22 13:59:31 +03004018 struct intel_crtc *crtc =
4019 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Imre Deake1296492016-02-12 18:55:17 +02004020 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01004021 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004022 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004023
Damien Lespiaucc3da172013-10-15 18:55:31 +01004024 if (pipe_crc->source == source)
4025 return 0;
4026
Damien Lespiauae676fc2013-10-15 18:55:32 +01004027 /* forbid changing the source without going back to 'none' */
4028 if (pipe_crc->source && source)
4029 return -EINVAL;
4030
Imre Deake1296492016-02-12 18:55:17 +02004031 power_domain = POWER_DOMAIN_PIPE(pipe);
4032 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004033 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4034 return -EIO;
4035 }
4036
David Weinehall36cdd012016-08-22 13:59:31 +03004037 if (IS_GEN2(dev_priv))
Daniel Vetter46a19182013-11-01 10:50:20 +01004038 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
David Weinehall36cdd012016-08-22 13:59:31 +03004039 else if (INTEL_GEN(dev_priv) < 5)
4040 ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4041 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4042 ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4043 else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
Daniel Vetter46a19182013-11-01 10:50:20 +01004044 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004045 else
David Weinehall36cdd012016-08-22 13:59:31 +03004046 ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004047
4048 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004049 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004050
Damien Lespiau4b584362013-10-15 18:55:33 +01004051 /* none -> real source transition */
4052 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004053 struct intel_pipe_crc_entry *entries;
4054
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004055 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4056 pipe_name(pipe), pipe_crc_source_name(source));
4057
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004058 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4059 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004060 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004061 if (!entries) {
4062 ret = -ENOMEM;
4063 goto out;
4064 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004065
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004066 /*
4067 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4068 * enabled and disabled dynamically based on package C states,
4069 * user space can't make reliable use of the CRCs, so let's just
4070 * completely disable it.
4071 */
4072 hsw_disable_ips(crtc);
4073
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004074 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004075 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004076 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004077 pipe_crc->head = 0;
4078 pipe_crc->tail = 0;
4079 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004080 }
4081
Damien Lespiaucc3da172013-10-15 18:55:31 +01004082 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004083
Daniel Vetter926321d2013-10-16 13:30:34 +02004084 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4085 POSTING_READ(PIPE_CRC_CTL(pipe));
4086
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004087 /* real source -> none transition */
4088 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004089 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02004090 struct intel_crtc *crtc =
4091 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004092
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004093 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4094 pipe_name(pipe));
4095
Daniel Vettera33d7102014-06-06 08:22:08 +02004096 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004097 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02004098 intel_wait_for_vblank(dev, pipe);
4099 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004100
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004101 spin_lock_irq(&pipe_crc->lock);
4102 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004103 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004104 pipe_crc->head = 0;
4105 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004106 spin_unlock_irq(&pipe_crc->lock);
4107
4108 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004109
David Weinehall36cdd012016-08-22 13:59:31 +03004110 if (IS_G4X(dev_priv))
4111 g4x_undo_pipe_scramble_reset(dev_priv, pipe);
4112 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4113 vlv_undo_pipe_scramble_reset(dev_priv, pipe);
4114 else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
4115 hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004116
4117 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004118 }
4119
Imre Deake1296492016-02-12 18:55:17 +02004120 ret = 0;
4121
4122out:
4123 intel_display_power_put(dev_priv, power_domain);
4124
4125 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004126}
4127
4128/*
4129 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004130 * command: wsp* object wsp+ name wsp+ source wsp*
4131 * object: 'pipe'
4132 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004133 * source: (none | plane1 | plane2 | pf)
4134 * wsp: (#0x20 | #0x9 | #0xA)+
4135 *
4136 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004137 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4138 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004139 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004140static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004141{
4142 int n_words = 0;
4143
4144 while (*buf) {
4145 char *end;
4146
4147 /* skip leading white space */
4148 buf = skip_spaces(buf);
4149 if (!*buf)
4150 break; /* end of buffer */
4151
4152 /* find end of word */
4153 for (end = buf; *end && !isspace(*end); end++)
4154 ;
4155
4156 if (n_words == max_words) {
4157 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4158 max_words);
4159 return -EINVAL; /* ran out of words[] before bytes */
4160 }
4161
4162 if (*end)
4163 *end++ = '\0';
4164 words[n_words++] = buf;
4165 buf = end;
4166 }
4167
4168 return n_words;
4169}
4170
Damien Lespiaub94dec82013-10-15 18:55:35 +01004171enum intel_pipe_crc_object {
4172 PIPE_CRC_OBJECT_PIPE,
4173};
4174
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004175static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004176 "pipe",
4177};
4178
4179static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004180display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004181{
4182 int i;
4183
4184 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4185 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004186 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004187 return 0;
4188 }
4189
4190 return -EINVAL;
4191}
4192
Damien Lespiaubd9db022013-10-15 18:55:36 +01004193static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004194{
4195 const char name = buf[0];
4196
4197 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4198 return -EINVAL;
4199
4200 *pipe = name - 'A';
4201
4202 return 0;
4203}
4204
4205static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004206display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004207{
4208 int i;
4209
4210 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4211 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004212 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004213 return 0;
4214 }
4215
4216 return -EINVAL;
4217}
4218
David Weinehall36cdd012016-08-22 13:59:31 +03004219static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
4220 char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004221{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004222#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004223 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004224 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004225 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004226 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004227 enum intel_pipe_crc_source source;
4228
Damien Lespiaubd9db022013-10-15 18:55:36 +01004229 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004230 if (n_words != N_WORDS) {
4231 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4232 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004233 return -EINVAL;
4234 }
4235
Damien Lespiaubd9db022013-10-15 18:55:36 +01004236 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004237 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004238 return -EINVAL;
4239 }
4240
Damien Lespiaubd9db022013-10-15 18:55:36 +01004241 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004242 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4243 return -EINVAL;
4244 }
4245
Damien Lespiaubd9db022013-10-15 18:55:36 +01004246 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004247 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004248 return -EINVAL;
4249 }
4250
David Weinehall36cdd012016-08-22 13:59:31 +03004251 return pipe_crc_set_source(dev_priv, pipe, source);
Daniel Vetter926321d2013-10-16 13:30:34 +02004252}
4253
Damien Lespiaubd9db022013-10-15 18:55:36 +01004254static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4255 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004256{
4257 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004258 struct drm_i915_private *dev_priv = m->private;
Daniel Vetter926321d2013-10-16 13:30:34 +02004259 char *tmpbuf;
4260 int ret;
4261
4262 if (len == 0)
4263 return 0;
4264
4265 if (len > PAGE_SIZE - 1) {
4266 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4267 PAGE_SIZE);
4268 return -E2BIG;
4269 }
4270
4271 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4272 if (!tmpbuf)
4273 return -ENOMEM;
4274
4275 if (copy_from_user(tmpbuf, ubuf, len)) {
4276 ret = -EFAULT;
4277 goto out;
4278 }
4279 tmpbuf[len] = '\0';
4280
David Weinehall36cdd012016-08-22 13:59:31 +03004281 ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004282
4283out:
4284 kfree(tmpbuf);
4285 if (ret < 0)
4286 return ret;
4287
4288 *offp += len;
4289 return len;
4290}
4291
Damien Lespiaubd9db022013-10-15 18:55:36 +01004292static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004293 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004294 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004295 .read = seq_read,
4296 .llseek = seq_lseek,
4297 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004298 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004299};
4300
Todd Previteeb3394fa2015-04-18 00:04:19 -07004301static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03004302 const char __user *ubuf,
4303 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004304{
4305 char *input_buffer;
4306 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004307 struct drm_device *dev;
4308 struct drm_connector *connector;
4309 struct list_head *connector_list;
4310 struct intel_dp *intel_dp;
4311 int val = 0;
4312
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304313 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004314
Todd Previteeb3394fa2015-04-18 00:04:19 -07004315 connector_list = &dev->mode_config.connector_list;
4316
4317 if (len == 0)
4318 return 0;
4319
4320 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4321 if (!input_buffer)
4322 return -ENOMEM;
4323
4324 if (copy_from_user(input_buffer, ubuf, len)) {
4325 status = -EFAULT;
4326 goto out;
4327 }
4328
4329 input_buffer[len] = '\0';
4330 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4331
4332 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004333 if (connector->connector_type !=
4334 DRM_MODE_CONNECTOR_DisplayPort)
4335 continue;
4336
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304337 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004338 connector->encoder != NULL) {
4339 intel_dp = enc_to_intel_dp(connector->encoder);
4340 status = kstrtoint(input_buffer, 10, &val);
4341 if (status < 0)
4342 goto out;
4343 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4344 /* To prevent erroneous activation of the compliance
4345 * testing code, only accept an actual value of 1 here
4346 */
4347 if (val == 1)
4348 intel_dp->compliance_test_active = 1;
4349 else
4350 intel_dp->compliance_test_active = 0;
4351 }
4352 }
4353out:
4354 kfree(input_buffer);
4355 if (status < 0)
4356 return status;
4357
4358 *offp += len;
4359 return len;
4360}
4361
4362static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4363{
4364 struct drm_device *dev = m->private;
4365 struct drm_connector *connector;
4366 struct list_head *connector_list = &dev->mode_config.connector_list;
4367 struct intel_dp *intel_dp;
4368
Todd Previteeb3394fa2015-04-18 00:04:19 -07004369 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004370 if (connector->connector_type !=
4371 DRM_MODE_CONNECTOR_DisplayPort)
4372 continue;
4373
4374 if (connector->status == connector_status_connected &&
4375 connector->encoder != NULL) {
4376 intel_dp = enc_to_intel_dp(connector->encoder);
4377 if (intel_dp->compliance_test_active)
4378 seq_puts(m, "1");
4379 else
4380 seq_puts(m, "0");
4381 } else
4382 seq_puts(m, "0");
4383 }
4384
4385 return 0;
4386}
4387
4388static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03004389 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004390{
David Weinehall36cdd012016-08-22 13:59:31 +03004391 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004392
David Weinehall36cdd012016-08-22 13:59:31 +03004393 return single_open(file, i915_displayport_test_active_show,
4394 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004395}
4396
4397static const struct file_operations i915_displayport_test_active_fops = {
4398 .owner = THIS_MODULE,
4399 .open = i915_displayport_test_active_open,
4400 .read = seq_read,
4401 .llseek = seq_lseek,
4402 .release = single_release,
4403 .write = i915_displayport_test_active_write
4404};
4405
4406static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4407{
4408 struct drm_device *dev = m->private;
4409 struct drm_connector *connector;
4410 struct list_head *connector_list = &dev->mode_config.connector_list;
4411 struct intel_dp *intel_dp;
4412
Todd Previteeb3394fa2015-04-18 00:04:19 -07004413 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004414 if (connector->connector_type !=
4415 DRM_MODE_CONNECTOR_DisplayPort)
4416 continue;
4417
4418 if (connector->status == connector_status_connected &&
4419 connector->encoder != NULL) {
4420 intel_dp = enc_to_intel_dp(connector->encoder);
4421 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4422 } else
4423 seq_puts(m, "0");
4424 }
4425
4426 return 0;
4427}
4428static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03004429 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004430{
David Weinehall36cdd012016-08-22 13:59:31 +03004431 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004432
David Weinehall36cdd012016-08-22 13:59:31 +03004433 return single_open(file, i915_displayport_test_data_show,
4434 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004435}
4436
4437static const struct file_operations i915_displayport_test_data_fops = {
4438 .owner = THIS_MODULE,
4439 .open = i915_displayport_test_data_open,
4440 .read = seq_read,
4441 .llseek = seq_lseek,
4442 .release = single_release
4443};
4444
4445static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4446{
4447 struct drm_device *dev = m->private;
4448 struct drm_connector *connector;
4449 struct list_head *connector_list = &dev->mode_config.connector_list;
4450 struct intel_dp *intel_dp;
4451
Todd Previteeb3394fa2015-04-18 00:04:19 -07004452 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004453 if (connector->connector_type !=
4454 DRM_MODE_CONNECTOR_DisplayPort)
4455 continue;
4456
4457 if (connector->status == connector_status_connected &&
4458 connector->encoder != NULL) {
4459 intel_dp = enc_to_intel_dp(connector->encoder);
4460 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4461 } else
4462 seq_puts(m, "0");
4463 }
4464
4465 return 0;
4466}
4467
4468static int i915_displayport_test_type_open(struct inode *inode,
4469 struct file *file)
4470{
David Weinehall36cdd012016-08-22 13:59:31 +03004471 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004472
David Weinehall36cdd012016-08-22 13:59:31 +03004473 return single_open(file, i915_displayport_test_type_show,
4474 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004475}
4476
4477static const struct file_operations i915_displayport_test_type_fops = {
4478 .owner = THIS_MODULE,
4479 .open = i915_displayport_test_type_open,
4480 .read = seq_read,
4481 .llseek = seq_lseek,
4482 .release = single_release
4483};
4484
Damien Lespiau97e94b22014-11-04 17:06:50 +00004485static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004486{
David Weinehall36cdd012016-08-22 13:59:31 +03004487 struct drm_i915_private *dev_priv = m->private;
4488 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004489 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004490 int num_levels;
4491
David Weinehall36cdd012016-08-22 13:59:31 +03004492 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004493 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004494 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004495 num_levels = 1;
4496 else
4497 num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004498
4499 drm_modeset_lock_all(dev);
4500
4501 for (level = 0; level < num_levels; level++) {
4502 unsigned int latency = wm[level];
4503
Damien Lespiau97e94b22014-11-04 17:06:50 +00004504 /*
4505 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004506 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004507 */
David Weinehall36cdd012016-08-22 13:59:31 +03004508 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
4509 IS_CHERRYVIEW(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004510 latency *= 10;
4511 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004512 latency *= 5;
4513
4514 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004515 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004516 }
4517
4518 drm_modeset_unlock_all(dev);
4519}
4520
4521static int pri_wm_latency_show(struct seq_file *m, void *data)
4522{
David Weinehall36cdd012016-08-22 13:59:31 +03004523 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004524 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004525
David Weinehall36cdd012016-08-22 13:59:31 +03004526 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004527 latencies = dev_priv->wm.skl_latency;
4528 else
David Weinehall36cdd012016-08-22 13:59:31 +03004529 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004530
4531 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004532
4533 return 0;
4534}
4535
4536static int spr_wm_latency_show(struct seq_file *m, void *data)
4537{
David Weinehall36cdd012016-08-22 13:59:31 +03004538 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004539 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004540
David Weinehall36cdd012016-08-22 13:59:31 +03004541 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004542 latencies = dev_priv->wm.skl_latency;
4543 else
David Weinehall36cdd012016-08-22 13:59:31 +03004544 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004545
4546 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004547
4548 return 0;
4549}
4550
4551static int cur_wm_latency_show(struct seq_file *m, void *data)
4552{
David Weinehall36cdd012016-08-22 13:59:31 +03004553 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004554 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004555
David Weinehall36cdd012016-08-22 13:59:31 +03004556 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004557 latencies = dev_priv->wm.skl_latency;
4558 else
David Weinehall36cdd012016-08-22 13:59:31 +03004559 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004560
4561 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004562
4563 return 0;
4564}
4565
4566static int pri_wm_latency_open(struct inode *inode, struct file *file)
4567{
David Weinehall36cdd012016-08-22 13:59:31 +03004568 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004569
David Weinehall36cdd012016-08-22 13:59:31 +03004570 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004571 return -ENODEV;
4572
David Weinehall36cdd012016-08-22 13:59:31 +03004573 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004574}
4575
4576static int spr_wm_latency_open(struct inode *inode, struct file *file)
4577{
David Weinehall36cdd012016-08-22 13:59:31 +03004578 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004579
David Weinehall36cdd012016-08-22 13:59:31 +03004580 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004581 return -ENODEV;
4582
David Weinehall36cdd012016-08-22 13:59:31 +03004583 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004584}
4585
4586static int cur_wm_latency_open(struct inode *inode, struct file *file)
4587{
David Weinehall36cdd012016-08-22 13:59:31 +03004588 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004589
David Weinehall36cdd012016-08-22 13:59:31 +03004590 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004591 return -ENODEV;
4592
David Weinehall36cdd012016-08-22 13:59:31 +03004593 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004594}
4595
4596static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004597 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004598{
4599 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004600 struct drm_i915_private *dev_priv = m->private;
4601 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004602 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004603 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004604 int level;
4605 int ret;
4606 char tmp[32];
4607
David Weinehall36cdd012016-08-22 13:59:31 +03004608 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004609 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004610 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004611 num_levels = 1;
4612 else
4613 num_levels = ilk_wm_max_level(dev) + 1;
4614
Ville Syrjälä369a1342014-01-22 14:36:08 +02004615 if (len >= sizeof(tmp))
4616 return -EINVAL;
4617
4618 if (copy_from_user(tmp, ubuf, len))
4619 return -EFAULT;
4620
4621 tmp[len] = '\0';
4622
Damien Lespiau97e94b22014-11-04 17:06:50 +00004623 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4624 &new[0], &new[1], &new[2], &new[3],
4625 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004626 if (ret != num_levels)
4627 return -EINVAL;
4628
4629 drm_modeset_lock_all(dev);
4630
4631 for (level = 0; level < num_levels; level++)
4632 wm[level] = new[level];
4633
4634 drm_modeset_unlock_all(dev);
4635
4636 return len;
4637}
4638
4639
4640static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4641 size_t len, loff_t *offp)
4642{
4643 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004644 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004645 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004646
David Weinehall36cdd012016-08-22 13:59:31 +03004647 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004648 latencies = dev_priv->wm.skl_latency;
4649 else
David Weinehall36cdd012016-08-22 13:59:31 +03004650 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004651
4652 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004653}
4654
4655static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4656 size_t len, loff_t *offp)
4657{
4658 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004659 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004660 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004661
David Weinehall36cdd012016-08-22 13:59:31 +03004662 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004663 latencies = dev_priv->wm.skl_latency;
4664 else
David Weinehall36cdd012016-08-22 13:59:31 +03004665 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004666
4667 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004668}
4669
4670static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4671 size_t len, loff_t *offp)
4672{
4673 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004674 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004675 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004676
David Weinehall36cdd012016-08-22 13:59:31 +03004677 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004678 latencies = dev_priv->wm.skl_latency;
4679 else
David Weinehall36cdd012016-08-22 13:59:31 +03004680 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004681
4682 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004683}
4684
4685static const struct file_operations i915_pri_wm_latency_fops = {
4686 .owner = THIS_MODULE,
4687 .open = pri_wm_latency_open,
4688 .read = seq_read,
4689 .llseek = seq_lseek,
4690 .release = single_release,
4691 .write = pri_wm_latency_write
4692};
4693
4694static const struct file_operations i915_spr_wm_latency_fops = {
4695 .owner = THIS_MODULE,
4696 .open = spr_wm_latency_open,
4697 .read = seq_read,
4698 .llseek = seq_lseek,
4699 .release = single_release,
4700 .write = spr_wm_latency_write
4701};
4702
4703static const struct file_operations i915_cur_wm_latency_fops = {
4704 .owner = THIS_MODULE,
4705 .open = cur_wm_latency_open,
4706 .read = seq_read,
4707 .llseek = seq_lseek,
4708 .release = single_release,
4709 .write = cur_wm_latency_write
4710};
4711
Kees Cook647416f2013-03-10 14:10:06 -07004712static int
4713i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004714{
David Weinehall36cdd012016-08-22 13:59:31 +03004715 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004716
Chris Wilsond98c52c2016-04-13 17:35:05 +01004717 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004718
Kees Cook647416f2013-03-10 14:10:06 -07004719 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004720}
4721
Kees Cook647416f2013-03-10 14:10:06 -07004722static int
4723i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004724{
David Weinehall36cdd012016-08-22 13:59:31 +03004725 struct drm_i915_private *dev_priv = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004726
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004727 /*
4728 * There is no safeguard against this debugfs entry colliding
4729 * with the hangcheck calling same i915_handle_error() in
4730 * parallel, causing an explosion. For now we assume that the
4731 * test harness is responsible enough not to inject gpu hangs
4732 * while it is writing to 'i915_wedged'
4733 */
4734
Chris Wilsond98c52c2016-04-13 17:35:05 +01004735 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004736 return -EAGAIN;
4737
Imre Deakd46c0512014-04-14 20:24:27 +03004738 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004739
Chris Wilsonc0336662016-05-06 15:40:21 +01004740 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004741 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004742
4743 intel_runtime_pm_put(dev_priv);
4744
Kees Cook647416f2013-03-10 14:10:06 -07004745 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004746}
4747
Kees Cook647416f2013-03-10 14:10:06 -07004748DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4749 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004750 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004751
Kees Cook647416f2013-03-10 14:10:06 -07004752static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004753i915_ring_missed_irq_get(void *data, u64 *val)
4754{
David Weinehall36cdd012016-08-22 13:59:31 +03004755 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004756
4757 *val = dev_priv->gpu_error.missed_irq_rings;
4758 return 0;
4759}
4760
4761static int
4762i915_ring_missed_irq_set(void *data, u64 val)
4763{
David Weinehall36cdd012016-08-22 13:59:31 +03004764 struct drm_i915_private *dev_priv = data;
4765 struct drm_device *dev = &dev_priv->drm;
Chris Wilson094f9a52013-09-25 17:34:55 +01004766 int ret;
4767
4768 /* Lock against concurrent debugfs callers */
4769 ret = mutex_lock_interruptible(&dev->struct_mutex);
4770 if (ret)
4771 return ret;
4772 dev_priv->gpu_error.missed_irq_rings = val;
4773 mutex_unlock(&dev->struct_mutex);
4774
4775 return 0;
4776}
4777
4778DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4779 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4780 "0x%08llx\n");
4781
4782static int
4783i915_ring_test_irq_get(void *data, u64 *val)
4784{
David Weinehall36cdd012016-08-22 13:59:31 +03004785 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004786
4787 *val = dev_priv->gpu_error.test_irq_rings;
4788
4789 return 0;
4790}
4791
4792static int
4793i915_ring_test_irq_set(void *data, u64 val)
4794{
David Weinehall36cdd012016-08-22 13:59:31 +03004795 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004796
Chris Wilson3a122c22016-06-17 14:35:05 +01004797 val &= INTEL_INFO(dev_priv)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004798 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004799 dev_priv->gpu_error.test_irq_rings = val;
Chris Wilson094f9a52013-09-25 17:34:55 +01004800
4801 return 0;
4802}
4803
4804DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4805 i915_ring_test_irq_get, i915_ring_test_irq_set,
4806 "0x%08llx\n");
4807
Chris Wilsondd624af2013-01-15 12:39:35 +00004808#define DROP_UNBOUND 0x1
4809#define DROP_BOUND 0x2
4810#define DROP_RETIRE 0x4
4811#define DROP_ACTIVE 0x8
4812#define DROP_ALL (DROP_UNBOUND | \
4813 DROP_BOUND | \
4814 DROP_RETIRE | \
4815 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004816static int
4817i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004818{
Kees Cook647416f2013-03-10 14:10:06 -07004819 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004820
Kees Cook647416f2013-03-10 14:10:06 -07004821 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004822}
4823
Kees Cook647416f2013-03-10 14:10:06 -07004824static int
4825i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004826{
David Weinehall36cdd012016-08-22 13:59:31 +03004827 struct drm_i915_private *dev_priv = data;
4828 struct drm_device *dev = &dev_priv->drm;
Kees Cook647416f2013-03-10 14:10:06 -07004829 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004830
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004831 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004832
4833 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4834 * on ioctls on -EAGAIN. */
4835 ret = mutex_lock_interruptible(&dev->struct_mutex);
4836 if (ret)
4837 return ret;
4838
4839 if (val & DROP_ACTIVE) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004840 ret = i915_gem_wait_for_idle(dev_priv,
4841 I915_WAIT_INTERRUPTIBLE |
4842 I915_WAIT_LOCKED);
Chris Wilsondd624af2013-01-15 12:39:35 +00004843 if (ret)
4844 goto unlock;
4845 }
4846
4847 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004848 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004849
Chris Wilson21ab4e72014-09-09 11:16:08 +01004850 if (val & DROP_BOUND)
4851 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004852
Chris Wilson21ab4e72014-09-09 11:16:08 +01004853 if (val & DROP_UNBOUND)
4854 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004855
4856unlock:
4857 mutex_unlock(&dev->struct_mutex);
4858
Kees Cook647416f2013-03-10 14:10:06 -07004859 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004860}
4861
Kees Cook647416f2013-03-10 14:10:06 -07004862DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4863 i915_drop_caches_get, i915_drop_caches_set,
4864 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004865
Kees Cook647416f2013-03-10 14:10:06 -07004866static int
4867i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004868{
David Weinehall36cdd012016-08-22 13:59:31 +03004869 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004870
David Weinehall36cdd012016-08-22 13:59:31 +03004871 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004872 return -ENODEV;
4873
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004874 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004875 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004876}
4877
Kees Cook647416f2013-03-10 14:10:06 -07004878static int
4879i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004880{
David Weinehall36cdd012016-08-22 13:59:31 +03004881 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304882 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004883 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004884
David Weinehall36cdd012016-08-22 13:59:31 +03004885 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004886 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004887
Kees Cook647416f2013-03-10 14:10:06 -07004888 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004889
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004890 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004891 if (ret)
4892 return ret;
4893
Jesse Barnes358733e2011-07-27 11:53:01 -07004894 /*
4895 * Turbo will still be enabled, but won't go above the set value.
4896 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304897 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004898
Akash Goelbc4d91f2015-02-26 16:09:47 +05304899 hw_max = dev_priv->rps.max_freq;
4900 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004901
Ben Widawskyb39fb292014-03-19 18:31:11 -07004902 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004903 mutex_unlock(&dev_priv->rps.hw_lock);
4904 return -EINVAL;
4905 }
4906
Ben Widawskyb39fb292014-03-19 18:31:11 -07004907 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004908
Chris Wilsondc979972016-05-10 14:10:04 +01004909 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004910
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004911 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004912
Kees Cook647416f2013-03-10 14:10:06 -07004913 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004914}
4915
Kees Cook647416f2013-03-10 14:10:06 -07004916DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4917 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004918 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004919
Kees Cook647416f2013-03-10 14:10:06 -07004920static int
4921i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004922{
David Weinehall36cdd012016-08-22 13:59:31 +03004923 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004924
Chris Wilson62e1baa2016-07-13 09:10:36 +01004925 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004926 return -ENODEV;
4927
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004928 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004929 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004930}
4931
Kees Cook647416f2013-03-10 14:10:06 -07004932static int
4933i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004934{
David Weinehall36cdd012016-08-22 13:59:31 +03004935 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304936 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004937 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004938
Chris Wilson62e1baa2016-07-13 09:10:36 +01004939 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004940 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004941
Kees Cook647416f2013-03-10 14:10:06 -07004942 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004943
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004944 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004945 if (ret)
4946 return ret;
4947
Jesse Barnes1523c312012-05-25 12:34:54 -07004948 /*
4949 * Turbo will still be enabled, but won't go below the set value.
4950 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304951 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004952
Akash Goelbc4d91f2015-02-26 16:09:47 +05304953 hw_max = dev_priv->rps.max_freq;
4954 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004955
David Weinehall36cdd012016-08-22 13:59:31 +03004956 if (val < hw_min ||
4957 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004958 mutex_unlock(&dev_priv->rps.hw_lock);
4959 return -EINVAL;
4960 }
4961
Ben Widawskyb39fb292014-03-19 18:31:11 -07004962 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004963
Chris Wilsondc979972016-05-10 14:10:04 +01004964 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004965
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004966 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004967
Kees Cook647416f2013-03-10 14:10:06 -07004968 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004969}
4970
Kees Cook647416f2013-03-10 14:10:06 -07004971DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4972 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004973 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004974
Kees Cook647416f2013-03-10 14:10:06 -07004975static int
4976i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004977{
David Weinehall36cdd012016-08-22 13:59:31 +03004978 struct drm_i915_private *dev_priv = data;
4979 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004980 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07004981 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004982
David Weinehall36cdd012016-08-22 13:59:31 +03004983 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004984 return -ENODEV;
4985
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004986 ret = mutex_lock_interruptible(&dev->struct_mutex);
4987 if (ret)
4988 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004989 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004990
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004991 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004992
4993 intel_runtime_pm_put(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +03004994 mutex_unlock(&dev->struct_mutex);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004995
Kees Cook647416f2013-03-10 14:10:06 -07004996 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004997
Kees Cook647416f2013-03-10 14:10:06 -07004998 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004999}
5000
Kees Cook647416f2013-03-10 14:10:06 -07005001static int
5002i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005003{
David Weinehall36cdd012016-08-22 13:59:31 +03005004 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005005 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005006
David Weinehall36cdd012016-08-22 13:59:31 +03005007 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02005008 return -ENODEV;
5009
Kees Cook647416f2013-03-10 14:10:06 -07005010 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005011 return -EINVAL;
5012
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005013 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005014 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005015
5016 /* Update the cache sharing policy here as well */
5017 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5018 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5019 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5020 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5021
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005022 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005023 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005024}
5025
Kees Cook647416f2013-03-10 14:10:06 -07005026DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5027 i915_cache_sharing_get, i915_cache_sharing_set,
5028 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005029
David Weinehall36cdd012016-08-22 13:59:31 +03005030static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005031 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07005032{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005033 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005034 int ss;
5035 u32 sig1[ss_max], sig2[ss_max];
5036
5037 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5038 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5039 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5040 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5041
5042 for (ss = 0; ss < ss_max; ss++) {
5043 unsigned int eu_cnt;
5044
5045 if (sig1[ss] & CHV_SS_PG_ENABLE)
5046 /* skip disabled subslice */
5047 continue;
5048
Imre Deakf08a0c92016-08-31 19:13:04 +03005049 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03005050 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07005051 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5052 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5053 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5054 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03005055 sseu->eu_total += eu_cnt;
5056 sseu->eu_per_subslice = max_t(unsigned int,
5057 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005058 }
Jeff McGee5d395252015-04-03 18:13:17 -07005059}
5060
David Weinehall36cdd012016-08-22 13:59:31 +03005061static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005062 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07005063{
Jeff McGee1c046bc2015-04-03 18:13:18 -07005064 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005065 int s, ss;
5066 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5067
Jeff McGee1c046bc2015-04-03 18:13:18 -07005068 /* BXT has a single slice and at most 3 subslices. */
David Weinehall36cdd012016-08-22 13:59:31 +03005069 if (IS_BROXTON(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005070 s_max = 1;
5071 ss_max = 3;
5072 }
5073
5074 for (s = 0; s < s_max; s++) {
5075 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5076 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5077 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5078 }
5079
Jeff McGee5d395252015-04-03 18:13:17 -07005080 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5081 GEN9_PGCTL_SSA_EU19_ACK |
5082 GEN9_PGCTL_SSA_EU210_ACK |
5083 GEN9_PGCTL_SSA_EU311_ACK;
5084 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5085 GEN9_PGCTL_SSB_EU19_ACK |
5086 GEN9_PGCTL_SSB_EU210_ACK |
5087 GEN9_PGCTL_SSB_EU311_ACK;
5088
5089 for (s = 0; s < s_max; s++) {
5090 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5091 /* skip disabled slice */
5092 continue;
5093
Imre Deakf08a0c92016-08-31 19:13:04 +03005094 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005095
David Weinehall36cdd012016-08-22 13:59:31 +03005096 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03005097 sseu->subslice_mask =
5098 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005099
Jeff McGee5d395252015-04-03 18:13:17 -07005100 for (ss = 0; ss < ss_max; ss++) {
5101 unsigned int eu_cnt;
5102
Imre Deak57ec1712016-08-31 19:13:05 +03005103 if (IS_BROXTON(dev_priv)) {
5104 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5105 /* skip disabled subslice */
5106 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005107
Imre Deak57ec1712016-08-31 19:13:05 +03005108 sseu->subslice_mask |= BIT(ss);
5109 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005110
Jeff McGee5d395252015-04-03 18:13:17 -07005111 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5112 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03005113 sseu->eu_total += eu_cnt;
5114 sseu->eu_per_subslice = max_t(unsigned int,
5115 sseu->eu_per_subslice,
5116 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005117 }
5118 }
5119}
5120
David Weinehall36cdd012016-08-22 13:59:31 +03005121static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005122 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005123{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005124 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03005125 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005126
Imre Deakf08a0c92016-08-31 19:13:04 +03005127 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005128
Imre Deakf08a0c92016-08-31 19:13:04 +03005129 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03005130 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03005131 sseu->eu_per_subslice =
5132 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03005133 sseu->eu_total = sseu->eu_per_subslice *
5134 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005135
5136 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03005137 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03005138 u8 subslice_7eu =
5139 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005140
Imre Deak915490d2016-08-31 19:13:01 +03005141 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005142 }
5143 }
5144}
5145
Imre Deak615d8902016-08-31 19:13:03 +03005146static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
5147 const struct sseu_dev_info *sseu)
5148{
5149 struct drm_i915_private *dev_priv = node_to_i915(m->private);
5150 const char *type = is_available_info ? "Available" : "Enabled";
5151
Imre Deakc67ba532016-08-31 19:13:06 +03005152 seq_printf(m, " %s Slice Mask: %04x\n", type,
5153 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03005154 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03005155 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03005156 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03005157 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03005158 seq_printf(m, " %s Subslice Mask: %04x\n", type,
5159 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03005160 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03005161 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03005162 seq_printf(m, " %s EU Total: %u\n", type,
5163 sseu->eu_total);
5164 seq_printf(m, " %s EU Per Subslice: %u\n", type,
5165 sseu->eu_per_subslice);
5166
5167 if (!is_available_info)
5168 return;
5169
5170 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
5171 if (HAS_POOLED_EU(dev_priv))
5172 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
5173
5174 seq_printf(m, " Has Slice Power Gating: %s\n",
5175 yesno(sseu->has_slice_pg));
5176 seq_printf(m, " Has Subslice Power Gating: %s\n",
5177 yesno(sseu->has_subslice_pg));
5178 seq_printf(m, " Has EU Power Gating: %s\n",
5179 yesno(sseu->has_eu_pg));
5180}
5181
Jeff McGee38732182015-02-13 10:27:54 -06005182static int i915_sseu_status(struct seq_file *m, void *unused)
5183{
David Weinehall36cdd012016-08-22 13:59:31 +03005184 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03005185 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06005186
David Weinehall36cdd012016-08-22 13:59:31 +03005187 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005188 return -ENODEV;
5189
5190 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03005191 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06005192
Jeff McGee7f992ab2015-02-13 10:27:55 -06005193 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03005194 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03005195
5196 intel_runtime_pm_get(dev_priv);
5197
David Weinehall36cdd012016-08-22 13:59:31 +03005198 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03005199 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03005200 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03005201 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03005202 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03005203 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005204 }
David Weinehall238010e2016-08-01 17:33:27 +03005205
5206 intel_runtime_pm_put(dev_priv);
5207
Imre Deak615d8902016-08-31 19:13:03 +03005208 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005209
Jeff McGee38732182015-02-13 10:27:54 -06005210 return 0;
5211}
5212
Ben Widawsky6d794d42011-04-25 11:25:56 -07005213static int i915_forcewake_open(struct inode *inode, struct file *file)
5214{
David Weinehall36cdd012016-08-22 13:59:31 +03005215 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005216
David Weinehall36cdd012016-08-22 13:59:31 +03005217 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005218 return 0;
5219
Chris Wilson6daccb02015-01-16 11:34:35 +02005220 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005221 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005222
5223 return 0;
5224}
5225
Ben Widawskyc43b5632012-04-16 14:07:40 -07005226static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005227{
David Weinehall36cdd012016-08-22 13:59:31 +03005228 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005229
David Weinehall36cdd012016-08-22 13:59:31 +03005230 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005231 return 0;
5232
Mika Kuoppala59bad942015-01-16 11:34:40 +02005233 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005234 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005235
5236 return 0;
5237}
5238
5239static const struct file_operations i915_forcewake_fops = {
5240 .owner = THIS_MODULE,
5241 .open = i915_forcewake_open,
5242 .release = i915_forcewake_release,
5243};
5244
5245static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5246{
Ben Widawsky6d794d42011-04-25 11:25:56 -07005247 struct dentry *ent;
5248
5249 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005250 S_IRUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03005251 root, to_i915(minor->dev),
Ben Widawsky6d794d42011-04-25 11:25:56 -07005252 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005253 if (!ent)
5254 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005255
Ben Widawsky8eb57292011-05-11 15:10:58 -07005256 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005257}
5258
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005259static int i915_debugfs_create(struct dentry *root,
5260 struct drm_minor *minor,
5261 const char *name,
5262 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005263{
Jesse Barnes358733e2011-07-27 11:53:01 -07005264 struct dentry *ent;
5265
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005266 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005267 S_IRUGO | S_IWUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03005268 root, to_i915(minor->dev),
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005269 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005270 if (!ent)
5271 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005272
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005273 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005274}
5275
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005276static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005277 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005278 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005279 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01005280 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01005281 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005282 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005283 {"i915_gem_request", i915_gem_request_info, 0},
5284 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005285 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005286 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005287 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5288 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5289 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005290 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005291 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005292 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005293 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005294 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305295 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005296 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005297 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005298 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005299 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005300 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005301 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005302 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005303 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005304 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005305 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005306 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005307 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae92014-08-07 13:24:26 +01005308 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005309 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005310 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005311 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005312 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005313 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005314 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005315 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005316 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005317 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005318 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005319 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005320 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005321 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005322 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005323 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005324 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005325 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005326 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305327 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005328 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005329};
Ben Gamari27c202a2009-07-01 22:26:52 -04005330#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005331
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005332static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005333 const char *name;
5334 const struct file_operations *fops;
5335} i915_debugfs_files[] = {
5336 {"i915_wedged", &i915_wedged_fops},
5337 {"i915_max_freq", &i915_max_freq_fops},
5338 {"i915_min_freq", &i915_min_freq_fops},
5339 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005340 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5341 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005342 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5343 {"i915_error_state", &i915_error_state_fops},
5344 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005345 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005346 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5347 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5348 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005349 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005350 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5351 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5352 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005353};
5354
David Weinehall36cdd012016-08-22 13:59:31 +03005355void intel_display_crc_init(struct drm_i915_private *dev_priv)
Damien Lespiau07144422013-10-15 18:55:40 +01005356{
Daniel Vetterb3783602013-11-14 11:30:42 +01005357 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005358
Damien Lespiau055e3932014-08-18 13:49:10 +01005359 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005360 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005361
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005362 pipe_crc->opened = false;
5363 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005364 init_waitqueue_head(&pipe_crc->wq);
5365 }
5366}
5367
Chris Wilson1dac8912016-06-24 14:00:17 +01005368int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005369{
Chris Wilson91c8a322016-07-05 10:40:23 +01005370 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005371 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005372
Ben Widawsky6d794d42011-04-25 11:25:56 -07005373 ret = i915_forcewake_create(minor->debugfs_root, minor);
5374 if (ret)
5375 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005376
Damien Lespiau07144422013-10-15 18:55:40 +01005377 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5378 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5379 if (ret)
5380 return ret;
5381 }
5382
Daniel Vetter34b96742013-07-04 20:49:44 +02005383 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5384 ret = i915_debugfs_create(minor->debugfs_root, minor,
5385 i915_debugfs_files[i].name,
5386 i915_debugfs_files[i].fops);
5387 if (ret)
5388 return ret;
5389 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005390
Ben Gamari27c202a2009-07-01 22:26:52 -04005391 return drm_debugfs_create_files(i915_debugfs_list,
5392 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005393 minor->debugfs_root, minor);
5394}
5395
Chris Wilson1dac8912016-06-24 14:00:17 +01005396void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005397{
Chris Wilson91c8a322016-07-05 10:40:23 +01005398 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005399 int i;
5400
Ben Gamari27c202a2009-07-01 22:26:52 -04005401 drm_debugfs_remove_files(i915_debugfs_list,
5402 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005403
David Weinehall36cdd012016-08-22 13:59:31 +03005404 drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005405 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005406
Daniel Vettere309a992013-10-16 22:55:51 +02005407 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005408 struct drm_info_list *info_list =
5409 (struct drm_info_list *)&i915_pipe_crc_data[i];
5410
5411 drm_debugfs_remove_files(info_list, 1, minor);
5412 }
5413
Daniel Vetter34b96742013-07-04 20:49:44 +02005414 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5415 struct drm_info_list *info_list =
David Weinehall36cdd012016-08-22 13:59:31 +03005416 (struct drm_info_list *)i915_debugfs_files[i].fops;
Daniel Vetter34b96742013-07-04 20:49:44 +02005417
5418 drm_debugfs_remove_files(info_list, 1, minor);
5419 }
Ben Gamari20172632009-02-17 20:08:50 -05005420}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005421
5422struct dpcd_block {
5423 /* DPCD dump start address. */
5424 unsigned int offset;
5425 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5426 unsigned int end;
5427 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5428 size_t size;
5429 /* Only valid for eDP. */
5430 bool edp;
5431};
5432
5433static const struct dpcd_block i915_dpcd_debug[] = {
5434 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5435 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5436 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5437 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5438 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5439 { .offset = DP_SET_POWER },
5440 { .offset = DP_EDP_DPCD_REV },
5441 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5442 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5443 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5444};
5445
5446static int i915_dpcd_show(struct seq_file *m, void *data)
5447{
5448 struct drm_connector *connector = m->private;
5449 struct intel_dp *intel_dp =
5450 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5451 uint8_t buf[16];
5452 ssize_t err;
5453 int i;
5454
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005455 if (connector->status != connector_status_connected)
5456 return -ENODEV;
5457
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005458 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5459 const struct dpcd_block *b = &i915_dpcd_debug[i];
5460 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5461
5462 if (b->edp &&
5463 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5464 continue;
5465
5466 /* low tech for now */
5467 if (WARN_ON(size > sizeof(buf)))
5468 continue;
5469
5470 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5471 if (err <= 0) {
5472 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5473 size, b->offset, err);
5474 continue;
5475 }
5476
5477 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005478 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005479
5480 return 0;
5481}
5482
5483static int i915_dpcd_open(struct inode *inode, struct file *file)
5484{
5485 return single_open(file, i915_dpcd_show, inode->i_private);
5486}
5487
5488static const struct file_operations i915_dpcd_fops = {
5489 .owner = THIS_MODULE,
5490 .open = i915_dpcd_open,
5491 .read = seq_read,
5492 .llseek = seq_lseek,
5493 .release = single_release,
5494};
5495
David Weinehallecbd6782016-08-23 12:23:56 +03005496static int i915_panel_show(struct seq_file *m, void *data)
5497{
5498 struct drm_connector *connector = m->private;
5499 struct intel_dp *intel_dp =
5500 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5501
5502 if (connector->status != connector_status_connected)
5503 return -ENODEV;
5504
5505 seq_printf(m, "Panel power up delay: %d\n",
5506 intel_dp->panel_power_up_delay);
5507 seq_printf(m, "Panel power down delay: %d\n",
5508 intel_dp->panel_power_down_delay);
5509 seq_printf(m, "Backlight on delay: %d\n",
5510 intel_dp->backlight_on_delay);
5511 seq_printf(m, "Backlight off delay: %d\n",
5512 intel_dp->backlight_off_delay);
5513
5514 return 0;
5515}
5516
5517static int i915_panel_open(struct inode *inode, struct file *file)
5518{
5519 return single_open(file, i915_panel_show, inode->i_private);
5520}
5521
5522static const struct file_operations i915_panel_fops = {
5523 .owner = THIS_MODULE,
5524 .open = i915_panel_open,
5525 .read = seq_read,
5526 .llseek = seq_lseek,
5527 .release = single_release,
5528};
5529
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005530/**
5531 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5532 * @connector: pointer to a registered drm_connector
5533 *
5534 * Cleanup will be done by drm_connector_unregister() through a call to
5535 * drm_debugfs_connector_remove().
5536 *
5537 * Returns 0 on success, negative error codes on error.
5538 */
5539int i915_debugfs_connector_add(struct drm_connector *connector)
5540{
5541 struct dentry *root = connector->debugfs_entry;
5542
5543 /* The connector must have been registered beforehands. */
5544 if (!root)
5545 return -ENODEV;
5546
5547 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5548 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03005549 debugfs_create_file("i915_dpcd", S_IRUGO, root,
5550 connector, &i915_dpcd_fops);
5551
5552 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5553 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
5554 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005555
5556 return 0;
5557}