blob: b6a1eeeb2bb46eb54c755d8201519efd12ffd625 [file] [log] [blame]
Stefan Agnere1bf86a2014-11-02 21:36:47 +01001/*
2 * Copyright 2014 Toradex AG
3 *
Stefan Agner9f3440d2015-12-07 13:51:14 -08004 * This file is dual-licensed: you can use it either under the terms
5 * of the GPL or the X11 license, at your option. Note that this dual
6 * licensing only applies to this file, and not this project as a
7 * whole.
8 *
9 * a) This file is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
Alexandre Belloni13283622017-01-03 11:27:13 +010013 * This file is distributed in the hope that it will be useful,
Stefan Agner9f3440d2015-12-07 13:51:14 -080014 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
Alexandre Belloni13283622017-01-03 11:27:13 +010018 * Or, alternatively,
Stefan Agner9f3440d2015-12-07 13:51:14 -080019 *
20 * b) Permission is hereby granted, free of charge, to any person
21 * obtaining a copy of this software and associated documentation
22 * files (the "Software"), to deal in the Software without
Alexandre Belloni13283622017-01-03 11:27:13 +010023 * restriction, including without limitation the rights to use,
Stefan Agner9f3440d2015-12-07 13:51:14 -080024 * copy, modify, merge, publish, distribute, sublicense, and/or
25 * sell copies of the Software, and to permit persons to whom the
26 * Software is furnished to do so, subject to the following
27 * conditions:
28 *
29 * The above copyright notice and this permission notice shall be
30 * included in all copies or substantial portions of the Software.
31 *
Alexandre Belloni13283622017-01-03 11:27:13 +010032 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
Stefan Agner9f3440d2015-12-07 13:51:14 -080033 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
34 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
35 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
Alexandre Belloni13283622017-01-03 11:27:13 +010036 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
Stefan Agner9f3440d2015-12-07 13:51:14 -080037 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
38 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
39 * OTHER DEALINGS IN THE SOFTWARE.
Stefan Agnere1bf86a2014-11-02 21:36:47 +010040 */
41
42/ {
Stefan Agner9b1a1772016-04-01 23:13:39 -070043 aliases {
44 ethernet0 = &fec1;
45 ethernet1 = &fec0;
46 };
47
Stefan Agnere1bf86a2014-11-02 21:36:47 +010048 bl: backlight {
49 compatible = "pwm-backlight";
Bhuvanchandra DVb2e42442016-01-09 12:29:53 +053050 pinctrl-names = "default";
51 pinctrl-0 = <&pinctrl_gpio_bl_on>;
Stefan Agnere1bf86a2014-11-02 21:36:47 +010052 pwms = <&pwm0 0 5000000 0>;
Bhuvanchandra DVb2e42442016-01-09 12:29:53 +053053 enable-gpios = <&gpio1 13 GPIO_ACTIVE_HIGH>;
Stefan Agnere1bf86a2014-11-02 21:36:47 +010054 status = "disabled";
55 };
Stefan Agner47b06e62016-02-17 15:40:59 -080056
57 reg_module_3v3: regulator-module-3v3 {
58 compatible = "regulator-fixed";
59 regulator-name = "+V3.3";
60 regulator-min-microvolt = <3300000>;
61 regulator-max-microvolt = <3300000>;
62 };
63
64 reg_module_3v3_avdd: regulator-module-3v3-avdd {
65 compatible = "regulator-fixed";
66 regulator-name = "+V3.3_AVDD_AUDIO";
67 regulator-min-microvolt = <3300000>;
68 regulator-max-microvolt = <3300000>;
69 };
Stefan Agnere1bf86a2014-11-02 21:36:47 +010070};
71
72&adc0 {
73 status = "okay";
Stefan Agner47b06e62016-02-17 15:40:59 -080074 vref-supply = <&reg_module_3v3_avdd>;
Stefan Agnere1bf86a2014-11-02 21:36:47 +010075};
76
77&adc1 {
78 status = "okay";
Stefan Agner47b06e62016-02-17 15:40:59 -080079 vref-supply = <&reg_module_3v3_avdd>;
Stefan Agnere1bf86a2014-11-02 21:36:47 +010080};
81
Stefan Agner2afa06c2015-12-02 14:11:47 -080082&can0 {
83 pinctrl-names = "default";
84 pinctrl-0 = <&pinctrl_flexcan0>;
85 status = "disabled";
86};
87
88&can1 {
89 pinctrl-names = "default";
90 pinctrl-0 = <&pinctrl_flexcan1>;
91 status = "disabled";
92};
93
Stefan Agner5c35b772016-02-10 16:02:26 -080094&clks {
95 assigned-clocks = <&clks VF610_CLK_ENET_SEL>,
96 <&clks VF610_CLK_ENET_TS_SEL>;
97 assigned-clock-parents = <&clks VF610_CLK_ENET_50M>,
98 <&clks VF610_CLK_ENET_50M>;
99};
100
Bhuvanchandra DV9fca0152015-01-29 21:57:45 +0530101&dspi1 {
102 bus-num = <1>;
103 pinctrl-names = "default";
104 pinctrl-0 = <&pinctrl_dspi1>;
105};
106
Stefan Agnere1bf86a2014-11-02 21:36:47 +0100107&edma0 {
108 status = "okay";
109};
110
Sanchayan Maity14c41632016-10-03 18:20:37 +0530111&edma1 {
112 status = "okay";
113};
114
Stefan Agnere1bf86a2014-11-02 21:36:47 +0100115&esdhc1 {
116 pinctrl-names = "default";
117 pinctrl-0 = <&pinctrl_esdhc1>;
118 bus-width = <4>;
Stefan Agner76713952015-01-16 18:06:15 +0100119 cd-gpios = <&gpio1 10 GPIO_ACTIVE_LOW>;
Stefan Agner4ee5ad02016-02-17 15:44:16 -0800120 disable-wp;
Stefan Agnere1bf86a2014-11-02 21:36:47 +0100121};
122
123&fec1 {
124 phy-mode = "rmii";
Stefan Agner47b06e62016-02-17 15:40:59 -0800125 phy-supply = <&reg_module_3v3>;
Stefan Agnere1bf86a2014-11-02 21:36:47 +0100126 pinctrl-names = "default";
127 pinctrl-0 = <&pinctrl_fec1>;
128};
129
Bhuvanchandra DV1ddeb482014-11-13 10:05:31 +0530130&i2c0 {
131 clock-frequency = <400000>;
132 pinctrl-names = "default";
133 pinctrl-0 = <&pinctrl_i2c0>;
134};
135
Stefan Agner65425262015-10-07 16:58:36 -0700136&nfc {
Stefan Agner65425262015-10-07 16:58:36 -0700137 pinctrl-names = "default";
138 pinctrl-0 = <&pinctrl_nfc>;
139 status = "okay";
140
141 nand@0 {
142 compatible = "fsl,vf610-nfc-nandcs";
143 reg = <0>;
144 #address-cells = <1>;
145 #size-cells = <1>;
146 nand-bus-width = <8>;
147 nand-ecc-mode = "hw";
148 nand-ecc-strength = <32>;
149 nand-ecc-step-size = <2048>;
150 nand-on-flash-bbt;
151 };
152};
153
Stefan Agnere1bf86a2014-11-02 21:36:47 +0100154&pwm0 {
155 pinctrl-names = "default";
156 pinctrl-0 = <&pinctrl_pwm0>;
157};
158
159&pwm1 {
160 pinctrl-names = "default";
161 pinctrl-0 = <&pinctrl_pwm1>;
162};
163
164&uart0 {
165 pinctrl-names = "default";
166 pinctrl-0 = <&pinctrl_uart0>;
167};
168
169&uart1 {
170 pinctrl-names = "default";
171 pinctrl-0 = <&pinctrl_uart1>;
172};
173
174&uart2 {
175 pinctrl-names = "default";
176 pinctrl-0 = <&pinctrl_uart2>;
177};
178
179&usbdev0 {
180 disable-over-current;
181 status = "okay";
182};
183
184&usbh1 {
185 disable-over-current;
186 status = "okay";
187};
188
Stefan Agnerac039cd2014-11-04 14:07:09 +0100189&usbmisc0 {
190 status = "okay";
191};
192
193&usbmisc1 {
194 status = "okay";
195};
196
197&usbphy0 {
198 status = "okay";
199};
200
201&usbphy1 {
202 status = "okay";
203};
204
Stefan Agnere1bf86a2014-11-02 21:36:47 +0100205&iomuxc {
206 vf610-colibri {
Stefan Agner2afa06c2015-12-02 14:11:47 -0800207 pinctrl_flexcan0: can0grp {
208 fsl,pins = <
209 VF610_PAD_PTB14__CAN0_RX 0x31F1
210 VF610_PAD_PTB15__CAN0_TX 0x31F2
211 >;
212 };
213
214 pinctrl_flexcan1: can1grp {
215 fsl,pins = <
216 VF610_PAD_PTB16__CAN1_RX 0x31F1
217 VF610_PAD_PTB17__CAN1_TX 0x31F2
218 >;
219 };
220
Stefan Agner2b36bda2014-11-04 14:07:08 +0100221 pinctrl_gpio_ext: gpio_ext {
222 fsl,pins = <
223 VF610_PAD_PTD10__GPIO_89 0x22ed /* EXT_IO_0 */
224 VF610_PAD_PTD9__GPIO_88 0x22ed /* EXT_IO_1 */
225 VF610_PAD_PTD26__GPIO_68 0x22ed /* EXT_IO_2 */
226 >;
227 };
228
Stefan Agner77f08622016-04-04 22:28:40 -0700229 pinctrl_dcu0_1: dcu0grp_1 {
230 fsl,pins = <
231 VF610_PAD_PTE0__DCU0_HSYNC 0x1902
232 VF610_PAD_PTE1__DCU0_VSYNC 0x1902
233 VF610_PAD_PTE2__DCU0_PCLK 0x1902
234 VF610_PAD_PTE4__DCU0_DE 0x1902
235 VF610_PAD_PTE5__DCU0_R0 0x1902
236 VF610_PAD_PTE6__DCU0_R1 0x1902
237 VF610_PAD_PTE7__DCU0_R2 0x1902
238 VF610_PAD_PTE8__DCU0_R3 0x1902
239 VF610_PAD_PTE9__DCU0_R4 0x1902
240 VF610_PAD_PTE10__DCU0_R5 0x1902
241 VF610_PAD_PTE11__DCU0_R6 0x1902
242 VF610_PAD_PTE12__DCU0_R7 0x1902
243 VF610_PAD_PTE13__DCU0_G0 0x1902
244 VF610_PAD_PTE14__DCU0_G1 0x1902
245 VF610_PAD_PTE15__DCU0_G2 0x1902
246 VF610_PAD_PTE16__DCU0_G3 0x1902
247 VF610_PAD_PTE17__DCU0_G4 0x1902
248 VF610_PAD_PTE18__DCU0_G5 0x1902
249 VF610_PAD_PTE19__DCU0_G6 0x1902
250 VF610_PAD_PTE20__DCU0_G7 0x1902
251 VF610_PAD_PTE21__DCU0_B0 0x1902
252 VF610_PAD_PTE22__DCU0_B1 0x1902
253 VF610_PAD_PTE23__DCU0_B2 0x1902
254 VF610_PAD_PTE24__DCU0_B3 0x1902
255 VF610_PAD_PTE25__DCU0_B4 0x1902
256 VF610_PAD_PTE26__DCU0_B5 0x1902
257 VF610_PAD_PTE27__DCU0_B6 0x1902
258 VF610_PAD_PTE28__DCU0_B7 0x1902
259 >;
260 };
261
Bhuvanchandra DV9fca0152015-01-29 21:57:45 +0530262 pinctrl_dspi1: dspi1grp {
263 fsl,pins = <
264 VF610_PAD_PTD5__DSPI1_CS0 0x33e2
265 VF610_PAD_PTD6__DSPI1_SIN 0x33e1
266 VF610_PAD_PTD7__DSPI1_SOUT 0x33e2
267 VF610_PAD_PTD8__DSPI1_SCK 0x33e2
268 >;
269 };
270
Stefan Agnere1bf86a2014-11-02 21:36:47 +0100271 pinctrl_esdhc1: esdhc1grp {
272 fsl,pins = <
273 VF610_PAD_PTA24__ESDHC1_CLK 0x31ef
274 VF610_PAD_PTA25__ESDHC1_CMD 0x31ef
275 VF610_PAD_PTA26__ESDHC1_DAT0 0x31ef
276 VF610_PAD_PTA27__ESDHC1_DAT1 0x31ef
277 VF610_PAD_PTA28__ESDHC1_DATA2 0x31ef
278 VF610_PAD_PTA29__ESDHC1_DAT3 0x31ef
279 VF610_PAD_PTB20__GPIO_42 0x219d
280 >;
281 };
282
283 pinctrl_fec1: fec1grp {
284 fsl,pins = <
Stefan Agnereddb00f2014-11-28 00:40:06 +0100285 VF610_PAD_PTA6__RMII_CLKOUT 0x30d2
Stefan Agnere1bf86a2014-11-02 21:36:47 +0100286 VF610_PAD_PTC9__ENET_RMII1_MDC 0x30d2
287 VF610_PAD_PTC10__ENET_RMII1_MDIO 0x30d3
288 VF610_PAD_PTC11__ENET_RMII1_CRS 0x30d1
Cory Tusaraa5fec22015-05-13 23:11:38 -0400289 VF610_PAD_PTC12__ENET_RMII1_RXD1 0x30d1
Stefan Agnere1bf86a2014-11-02 21:36:47 +0100290 VF610_PAD_PTC13__ENET_RMII1_RXD0 0x30d1
291 VF610_PAD_PTC14__ENET_RMII1_RXER 0x30d1
292 VF610_PAD_PTC15__ENET_RMII1_TXD1 0x30d2
293 VF610_PAD_PTC16__ENET_RMII1_TXD0 0x30d2
294 VF610_PAD_PTC17__ENET_RMII1_TXEN 0x30d2
295 >;
296 };
297
Bhuvanchandra DVb2e42442016-01-09 12:29:53 +0530298 pinctrl_gpio_bl_on: gpio_bl_on {
299 fsl,pins = <
300 VF610_PAD_PTC0__GPIO_45 0x22ef
301 >;
302 };
303
Bhuvanchandra DV1ddeb482014-11-13 10:05:31 +0530304 pinctrl_i2c0: i2c0grp {
305 fsl,pins = <
306 VF610_PAD_PTB14__I2C0_SCL 0x37ff
307 VF610_PAD_PTB15__I2C0_SDA 0x37ff
308 >;
309 };
310
Stefan Agner65425262015-10-07 16:58:36 -0700311 pinctrl_nfc: nfcgrp {
312 fsl,pins = <
313 VF610_PAD_PTD23__NF_IO7 0x28df
314 VF610_PAD_PTD22__NF_IO6 0x28df
315 VF610_PAD_PTD21__NF_IO5 0x28df
316 VF610_PAD_PTD20__NF_IO4 0x28df
317 VF610_PAD_PTD19__NF_IO3 0x28df
318 VF610_PAD_PTD18__NF_IO2 0x28df
319 VF610_PAD_PTD17__NF_IO1 0x28df
320 VF610_PAD_PTD16__NF_IO0 0x28df
321 VF610_PAD_PTB24__NF_WE_B 0x28c2
322 VF610_PAD_PTB25__NF_CE0_B 0x28c2
323 VF610_PAD_PTB27__NF_RE_B 0x28c2
324 VF610_PAD_PTC26__NF_RB_B 0x283d
325 VF610_PAD_PTC27__NF_ALE 0x28c2
326 VF610_PAD_PTC28__NF_CLE 0x28c2
327 >;
328 };
329
Stefan Agnere1bf86a2014-11-02 21:36:47 +0100330 pinctrl_pwm0: pwm0grp {
331 fsl,pins = <
332 VF610_PAD_PTB0__FTM0_CH0 0x1182
333 VF610_PAD_PTB1__FTM0_CH1 0x1182
334 >;
335 };
336
337 pinctrl_pwm1: pwm1grp {
338 fsl,pins = <
339 VF610_PAD_PTB8__FTM1_CH0 0x1182
340 VF610_PAD_PTB9__FTM1_CH1 0x1182
341 >;
342 };
343
344 pinctrl_uart0: uart0grp {
345 fsl,pins = <
346 VF610_PAD_PTB10__UART0_TX 0x21a2
347 VF610_PAD_PTB11__UART0_RX 0x21a1
Bhuvanchandra DV894b73832016-02-16 09:16:01 +0530348 VF610_PAD_PTB12__UART0_RTS 0x21a2
349 VF610_PAD_PTB13__UART0_CTS 0x21a1
Stefan Agnere1bf86a2014-11-02 21:36:47 +0100350 >;
351 };
352
353 pinctrl_uart1: uart1grp {
354 fsl,pins = <
355 VF610_PAD_PTB4__UART1_TX 0x21a2
356 VF610_PAD_PTB5__UART1_RX 0x21a1
357 >;
358 };
359
360 pinctrl_uart2: uart2grp {
361 fsl,pins = <
362 VF610_PAD_PTD0__UART2_TX 0x21a2
363 VF610_PAD_PTD1__UART2_RX 0x21a1
364 VF610_PAD_PTD2__UART2_RTS 0x21a2
365 VF610_PAD_PTD3__UART2_CTS 0x21a1
366 >;
367 };
Stefan Agner505251e2014-11-16 19:00:28 +0100368
369 pinctrl_usbh1_reg: gpio_usb_vbus {
370 fsl,pins = <
371 VF610_PAD_PTD4__GPIO_83 0x22ed
372 >;
373 };
Stefan Agnere1bf86a2014-11-02 21:36:47 +0100374 };
375};