blob: 560070d4f1d097d0f10b0e1136fb1ce1e51ccfd0 [file] [log] [blame]
Thomas Gleixner3e0a4e82019-05-23 11:14:55 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Tejun Heoedb33662005-07-28 10:36:22 +09002/*
3 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
4 *
5 * Copyright 2005 Tejun Heo
6 *
7 * Based on preview driver from Silicon Image.
Tejun Heoedb33662005-07-28 10:36:22 +09008 */
9
10#include <linux/kernel.h>
11#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090012#include <linux/gfp.h>
Tejun Heoedb33662005-07-28 10:36:22 +090013#include <linux/pci.h>
14#include <linux/blkdev.h>
15#include <linux/delay.h>
16#include <linux/interrupt.h>
17#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050018#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090019#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050020#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090021#include <linux/libata.h>
Tejun Heoedb33662005-07-28 10:36:22 +090022
23#define DRV_NAME "sata_sil24"
Tejun Heo3454dc62007-09-23 13:19:54 +090024#define DRV_VERSION "1.1"
Tejun Heoedb33662005-07-28 10:36:22 +090025
Tejun Heoedb33662005-07-28 10:36:22 +090026/*
27 * Port request block (PRB) 32 bytes
28 */
29struct sil24_prb {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040030 __le16 ctrl;
31 __le16 prot;
32 __le32 rx_cnt;
Tejun Heoedb33662005-07-28 10:36:22 +090033 u8 fis[6 * 4];
34};
35
36/*
37 * Scatter gather entry (SGE) 16 bytes
38 */
39struct sil24_sge {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040040 __le64 addr;
41 __le32 cnt;
42 __le32 flags;
Tejun Heoedb33662005-07-28 10:36:22 +090043};
44
Tejun Heoedb33662005-07-28 10:36:22 +090045
46enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090047 SIL24_HOST_BAR = 0,
48 SIL24_PORT_BAR = 2,
49
Tejun Heo93e26182007-11-22 18:46:57 +090050 /* sil24 fetches in chunks of 64bytes. The first block
51 * contains the PRB and two SGEs. From the second block, it's
52 * consisted of four SGEs and called SGT. Calculate the
53 * number of SGTs that fit into one page.
54 */
55 SIL24_PRB_SZ = sizeof(struct sil24_prb)
56 + 2 * sizeof(struct sil24_sge),
57 SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
58 / (4 * sizeof(struct sil24_sge)),
59
60 /* This will give us one unused SGEs for ATA. This extra SGE
61 * will be used to store CDB for ATAPI devices.
62 */
63 SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
64
Tejun Heoedb33662005-07-28 10:36:22 +090065 /*
66 * Global controller registers (128 bytes @ BAR0)
67 */
68 /* 32 bit regs */
69 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
70 HOST_CTRL = 0x40,
71 HOST_IRQ_STAT = 0x44,
72 HOST_PHY_CFG = 0x48,
73 HOST_BIST_CTRL = 0x50,
74 HOST_BIST_PTRN = 0x54,
75 HOST_BIST_STAT = 0x58,
76 HOST_MEM_BIST_STAT = 0x5c,
77 HOST_FLASH_CMD = 0x70,
78 /* 8 bit regs */
79 HOST_FLASH_DATA = 0x74,
80 HOST_TRANSITION_DETECT = 0x75,
81 HOST_GPIO_CTRL = 0x76,
82 HOST_I2C_ADDR = 0x78, /* 32 bit */
83 HOST_I2C_DATA = 0x7c,
84 HOST_I2C_XFER_CNT = 0x7e,
85 HOST_I2C_CTRL = 0x7f,
86
87 /* HOST_SLOT_STAT bits */
88 HOST_SSTAT_ATTN = (1 << 31),
89
Tejun Heo7dafc3f2006-04-11 22:32:18 +090090 /* HOST_CTRL bits */
91 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
92 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
93 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
94 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
95 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
Tejun Heod2298dc2006-07-03 16:07:27 +090096 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
Tejun Heo7dafc3f2006-04-11 22:32:18 +090097
Tejun Heoedb33662005-07-28 10:36:22 +090098 /*
99 * Port registers
100 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
101 */
102 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900103
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900104 PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
Tejun Heo135da342006-05-31 18:27:57 +0900105 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900106
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900107 PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900108 PORT_PMP_STATUS = 0x0000, /* port device status offset */
109 PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
110 PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
111
Tejun Heoedb33662005-07-28 10:36:22 +0900112 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900113 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
114 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
115 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
116 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
117 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900118 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900119 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
120 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900121 PORT_FIS_CFG = 0x1028,
122 PORT_FIFO_THRES = 0x102c,
123 /* 16 bit regs */
124 PORT_DECODE_ERR_CNT = 0x1040,
125 PORT_DECODE_ERR_THRESH = 0x1042,
126 PORT_CRC_ERR_CNT = 0x1044,
127 PORT_CRC_ERR_THRESH = 0x1046,
128 PORT_HSHK_ERR_CNT = 0x1048,
129 PORT_HSHK_ERR_THRESH = 0x104a,
130 /* 32 bit regs */
131 PORT_PHY_CFG = 0x1050,
132 PORT_SLOT_STAT = 0x1800,
133 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900134 PORT_CONTEXT = 0x1e04,
Tejun Heoedb33662005-07-28 10:36:22 +0900135 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
136 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
137 PORT_SCONTROL = 0x1f00,
138 PORT_SSTATUS = 0x1f04,
139 PORT_SERROR = 0x1f08,
140 PORT_SACTIVE = 0x1f0c,
141
142 /* PORT_CTRL_STAT bits */
143 PORT_CS_PORT_RST = (1 << 0), /* port reset */
144 PORT_CS_DEV_RST = (1 << 1), /* device reset */
145 PORT_CS_INIT = (1 << 2), /* port initialize */
146 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900147 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900148 PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
Tejun Heoe382eb12005-08-17 13:09:13 +0900149 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900150 PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
Tejun Heoe382eb12005-08-17 13:09:13 +0900151 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900152
153 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
154 /* bits[11:0] are masked */
155 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
156 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
157 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
158 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
159 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
160 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900161 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
162 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
163 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
164 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
165 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900166 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900167
Tejun Heo88ce7552006-05-15 20:58:32 +0900168 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
Tejun Heo05429252006-05-31 18:28:20 +0900169 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
Tejun Heo854c73a2007-09-23 13:14:11 +0900170 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
Tejun Heo88ce7552006-05-15 20:58:32 +0900171
Tejun Heoedb33662005-07-28 10:36:22 +0900172 /* bits[27:16] are unmasked (raw) */
173 PORT_IRQ_RAW_SHIFT = 16,
174 PORT_IRQ_MASKED_MASK = 0x7ff,
175 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
176
177 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
178 PORT_IRQ_STEER_SHIFT = 30,
179 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
180
181 /* PORT_CMD_ERR constants */
182 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
183 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
184 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
185 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
186 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
187 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
188 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
189 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
190 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
191 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
192 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
193 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
194 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
195 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
196 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
197 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
198 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
199 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
200 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo64008802006-04-11 22:32:18 +0900201 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900202 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900203 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900204
Tejun Heod10cb352005-11-16 16:56:49 +0900205 /* bits of PRB control field */
206 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
207 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
208 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
209 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
210 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
211
212 /* PRB protocol field */
213 PRB_PROT_PACKET = (1 << 0),
214 PRB_PROT_TCQ = (1 << 1),
215 PRB_PROT_NCQ = (1 << 2),
216 PRB_PROT_READ = (1 << 3),
217 PRB_PROT_WRITE = (1 << 4),
218 PRB_PROT_TRANSPARENT = (1 << 5),
219
Tejun Heoedb33662005-07-28 10:36:22 +0900220 /*
221 * Other constants
222 */
223 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900224 SGE_LNK = (1 << 30), /* linked list
225 Points to SGT, not SGE */
226 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
227 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900228
Tejun Heoaee10a02006-05-15 21:03:56 +0900229 SIL24_MAX_CMDS = 31,
230
Tejun Heoedb33662005-07-28 10:36:22 +0900231 /* board id */
232 BID_SIL3124 = 0,
233 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400234 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900235
Tejun Heo9466d852006-04-11 22:32:18 +0900236 /* host flags */
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300237 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA |
238 ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
Tejun Heo3a028242015-03-24 14:14:18 -0400239 ATA_FLAG_AN | ATA_FLAG_PMP,
Tejun Heo37024e82006-04-11 22:32:19 +0900240 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900241
Tejun Heoedb33662005-07-28 10:36:22 +0900242 IRQ_STAT_4PORTS = 0xf,
243};
244
Tejun Heo69ad1852005-11-18 14:16:45 +0900245struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900246 struct sil24_prb prb;
Tejun Heo93e26182007-11-22 18:46:57 +0900247 struct sil24_sge sge[SIL24_MAX_SGE];
Tejun Heoedb33662005-07-28 10:36:22 +0900248};
249
Tejun Heo69ad1852005-11-18 14:16:45 +0900250struct sil24_atapi_block {
251 struct sil24_prb prb;
252 u8 cdb[16];
Tejun Heo93e26182007-11-22 18:46:57 +0900253 struct sil24_sge sge[SIL24_MAX_SGE];
Tejun Heo69ad1852005-11-18 14:16:45 +0900254};
255
256union sil24_cmd_block {
257 struct sil24_ata_block ata;
258 struct sil24_atapi_block atapi;
259};
260
Joe Perchesfc8cc1d2011-08-05 19:38:17 -0700261static const struct sil24_cerr_info {
Tejun Heo88ce7552006-05-15 20:58:32 +0900262 unsigned int err_mask, action;
263 const char *desc;
264} sil24_cerr_db[] = {
Tejun Heof90f0822007-10-26 16:12:41 +0900265 [0] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900266 "device error" },
Tejun Heof90f0822007-10-26 16:12:41 +0900267 [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900268 "device error via D2H FIS" },
Tejun Heof90f0822007-10-26 16:12:41 +0900269 [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900270 "device error via SDB FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900271 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900272 "error in data FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900273 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900274 "failed to transmit command FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900275 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900276 "protocol mismatch" },
Tejun Heocf480622008-01-24 00:05:14 +0900277 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
Colin Ian King7e437d62018-04-29 13:01:11 +0100278 "data direction mismatch" },
Tejun Heocf480622008-01-24 00:05:14 +0900279 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900280 "ran out of SGEs while writing" },
Tejun Heocf480622008-01-24 00:05:14 +0900281 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900282 "ran out of SGEs while reading" },
Tejun Heocf480622008-01-24 00:05:14 +0900283 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
Colin Ian King7e437d62018-04-29 13:01:11 +0100284 "invalid data direction for ATAPI CDB" },
Tejun Heocf480622008-01-24 00:05:14 +0900285 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
Tejun Heo7293fa82008-01-13 13:49:22 +0900286 "SGT not on qword boundary" },
Tejun Heocf480622008-01-24 00:05:14 +0900287 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900288 "PCI target abort while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900289 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900290 "PCI master abort while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900291 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900292 "PCI parity error while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900293 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900294 "PRB not on qword boundary" },
Tejun Heocf480622008-01-24 00:05:14 +0900295 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900296 "PCI target abort while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900297 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900298 "PCI master abort while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900299 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900300 "PCI parity error while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900301 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900302 "undefined error while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900303 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900304 "PCI target abort while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900305 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900306 "PCI master abort while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900307 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900308 "PCI parity error while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900309 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900310 "FIS received while sending service FIS" },
311};
312
Tejun Heoedb33662005-07-28 10:36:22 +0900313/*
314 * ap->private_data
315 *
316 * The preview driver always returned 0 for status. We emulate it
317 * here from the previous interrupt.
318 */
319struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900320 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900321 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo23818032007-09-23 13:19:54 +0900322 int do_port_rst;
Tejun Heoedb33662005-07-28 10:36:22 +0900323};
324
Alancd0d3bb2007-03-02 00:56:15 +0000325static void sil24_dev_config(struct ata_device *dev);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900326static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
327static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
Tejun Heo3454dc62007-09-23 13:19:54 +0900328static int sil24_qc_defer(struct ata_queued_cmd *qc);
Jiri Slaby95364f32019-10-31 10:59:45 +0100329static enum ata_completion_errors sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900330static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo79f97da2008-04-07 22:47:20 +0900331static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
Tejun Heo3454dc62007-09-23 13:19:54 +0900332static void sil24_pmp_attach(struct ata_port *ap);
333static void sil24_pmp_detach(struct ata_port *ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900334static void sil24_freeze(struct ata_port *ap);
335static void sil24_thaw(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900336static int sil24_softreset(struct ata_link *link, unsigned int *class,
337 unsigned long deadline);
338static int sil24_hardreset(struct ata_link *link, unsigned int *class,
339 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900340static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
341 unsigned long deadline);
Tejun Heo88ce7552006-05-15 20:58:32 +0900342static void sil24_error_handler(struct ata_port *ap);
343static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900344static int sil24_port_start(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900345static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200346#ifdef CONFIG_PM_SLEEP
Tejun Heod2298dc2006-07-03 16:07:27 +0900347static int sil24_pci_device_resume(struct pci_dev *pdev);
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200348#endif
349#ifdef CONFIG_PM
Tejun Heo3454dc62007-09-23 13:19:54 +0900350static int sil24_port_resume(struct ata_port *ap);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700351#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900352
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500353static const struct pci_device_id sil24_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400354 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
355 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
356 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
Jamie Clark722d67b2007-03-13 12:48:00 +0800357 { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
Tejun Heo464b3282008-07-02 17:50:23 +0900358 { PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400359 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
360 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
361
Tejun Heo1fcce8392005-10-09 09:31:33 -0400362 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900363};
364
365static struct pci_driver sil24_pci_driver = {
366 .name = DRV_NAME,
367 .id_table = sil24_pci_tbl,
368 .probe = sil24_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900369 .remove = ata_pci_remove_one,
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200370#ifdef CONFIG_PM_SLEEP
Tejun Heod2298dc2006-07-03 16:07:27 +0900371 .suspend = ata_pci_device_suspend,
372 .resume = sil24_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700373#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900374};
375
Jeff Garzik193515d2005-11-07 00:59:37 -0500376static struct scsi_host_template sil24_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900377 ATA_NCQ_SHT(DRV_NAME),
Tejun Heoaee10a02006-05-15 21:03:56 +0900378 .can_queue = SIL24_MAX_CMDS,
Tejun Heo93e26182007-11-22 18:46:57 +0900379 .sg_tablesize = SIL24_MAX_SGE,
Tejun Heoedb33662005-07-28 10:36:22 +0900380 .dma_boundary = ATA_DMA_BOUNDARY,
Shaohua Li9269e232015-01-23 20:17:59 -0800381 .tag_alloc_policy = BLK_TAG_ALLOC_FIFO,
Tejun Heoedb33662005-07-28 10:36:22 +0900382};
383
Tejun Heo029cfd62008-03-25 12:22:49 +0900384static struct ata_port_operations sil24_ops = {
385 .inherits = &sata_pmp_port_ops,
Tejun Heo69ad1852005-11-18 14:16:45 +0900386
Tejun Heo3454dc62007-09-23 13:19:54 +0900387 .qc_defer = sil24_qc_defer,
Tejun Heoedb33662005-07-28 10:36:22 +0900388 .qc_prep = sil24_qc_prep,
389 .qc_issue = sil24_qc_issue,
Tejun Heo79f97da2008-04-07 22:47:20 +0900390 .qc_fill_rtf = sil24_qc_fill_rtf,
Tejun Heoedb33662005-07-28 10:36:22 +0900391
Tejun Heo88ce7552006-05-15 20:58:32 +0900392 .freeze = sil24_freeze,
393 .thaw = sil24_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900394 .softreset = sil24_softreset,
395 .hardreset = sil24_hardreset,
Tejun Heo071f44b2008-04-07 22:47:22 +0900396 .pmp_softreset = sil24_softreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900397 .pmp_hardreset = sil24_pmp_hardreset,
Tejun Heo88ce7552006-05-15 20:58:32 +0900398 .error_handler = sil24_error_handler,
399 .post_internal_cmd = sil24_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900400 .dev_config = sil24_dev_config,
401
402 .scr_read = sil24_scr_read,
403 .scr_write = sil24_scr_write,
404 .pmp_attach = sil24_pmp_attach,
405 .pmp_detach = sil24_pmp_detach,
Tejun Heo88ce7552006-05-15 20:58:32 +0900406
Tejun Heoedb33662005-07-28 10:36:22 +0900407 .port_start = sil24_port_start,
Tejun Heo3454dc62007-09-23 13:19:54 +0900408#ifdef CONFIG_PM
409 .port_resume = sil24_port_resume,
410#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900411};
412
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030413static bool sata_sil24_msi; /* Disable MSI */
Vivek Mahajandae77212009-11-16 11:49:22 +0530414module_param_named(msi, sata_sil24_msi, bool, S_IRUGO);
415MODULE_PARM_DESC(msi, "Enable MSI (Default: false)");
416
Tejun Heo042c21f2005-10-09 09:35:46 -0400417/*
Jeff Garzikcca39742006-08-24 03:19:22 -0400418 * Use bits 30-31 of port_flags to encode available port numbers.
Tejun Heo042c21f2005-10-09 09:35:46 -0400419 * Current maxium is 4.
420 */
421#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
422#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
423
Tejun Heo4447d352007-04-17 23:44:08 +0900424static const struct ata_port_info sil24_port_info[] = {
Tejun Heoedb33662005-07-28 10:36:22 +0900425 /* sil_3124 */
426 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400427 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
Tejun Heo37024e82006-04-11 22:32:19 +0900428 SIL24_FLAG_PCIX_IRQ_WOC,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100429 .pio_mask = ATA_PIO4,
430 .mwdma_mask = ATA_MWDMA2,
431 .udma_mask = ATA_UDMA5,
Tejun Heoedb33662005-07-28 10:36:22 +0900432 .port_ops = &sil24_ops,
433 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500434 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900435 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400436 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100437 .pio_mask = ATA_PIO4,
438 .mwdma_mask = ATA_MWDMA2,
439 .udma_mask = ATA_UDMA5,
Tejun Heo042c21f2005-10-09 09:35:46 -0400440 .port_ops = &sil24_ops,
441 },
442 /* sil_3131/sil_3531 */
443 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400444 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100445 .pio_mask = ATA_PIO4,
446 .mwdma_mask = ATA_MWDMA2,
447 .udma_mask = ATA_UDMA5,
Tejun Heoedb33662005-07-28 10:36:22 +0900448 .port_ops = &sil24_ops,
449 },
450};
451
Tejun Heoaee10a02006-05-15 21:03:56 +0900452static int sil24_tag(int tag)
453{
454 if (unlikely(ata_tag_internal(tag)))
455 return 0;
456 return tag;
457}
458
Tejun Heo350756f2008-04-07 22:47:21 +0900459static unsigned long sil24_port_offset(struct ata_port *ap)
460{
461 return ap->port_no * PORT_REGS_SIZE;
462}
463
464static void __iomem *sil24_port_base(struct ata_port *ap)
465{
466 return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
467}
468
Alancd0d3bb2007-03-02 00:56:15 +0000469static void sil24_dev_config(struct ata_device *dev)
Tejun Heo69ad1852005-11-18 14:16:45 +0900470{
Tejun Heo350756f2008-04-07 22:47:21 +0900471 void __iomem *port = sil24_port_base(dev->link->ap);
Tejun Heo69ad1852005-11-18 14:16:45 +0900472
Tejun Heo6e7846e2006-02-12 23:32:58 +0900473 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900474 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
475 else
476 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
477}
478
Tejun Heoe59f0da2007-07-16 14:29:39 +0900479static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
Tejun Heo6a575fa2005-10-06 11:43:39 +0900480{
Tejun Heo350756f2008-04-07 22:47:21 +0900481 void __iomem *port = sil24_port_base(ap);
Tejun Heoe59f0da2007-07-16 14:29:39 +0900482 struct sil24_prb __iomem *prb;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100483 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900484
Tejun Heoe59f0da2007-07-16 14:29:39 +0900485 prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
486 memcpy_fromio(fis, prb->fis, sizeof(fis));
487 ata_tf_from_fis(fis, tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900488}
489
Tejun Heoedb33662005-07-28 10:36:22 +0900490static int sil24_scr_map[] = {
491 [SCR_CONTROL] = 0,
492 [SCR_STATUS] = 1,
493 [SCR_ERROR] = 2,
494 [SCR_ACTIVE] = 3,
495};
496
Tejun Heo82ef04f2008-07-31 17:02:40 +0900497static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
Tejun Heoedb33662005-07-28 10:36:22 +0900498{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900499 void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900500
Tejun Heoedb33662005-07-28 10:36:22 +0900501 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Tejun Heoda3dbb12007-07-16 14:29:40 +0900502 *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
503 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900504 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900505 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900506}
507
Tejun Heo82ef04f2008-07-31 17:02:40 +0900508static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
Tejun Heoedb33662005-07-28 10:36:22 +0900509{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900510 void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900511
Tejun Heoedb33662005-07-28 10:36:22 +0900512 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Tejun Heoedb33662005-07-28 10:36:22 +0900513 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900514 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900515 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900516 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900517}
518
Tejun Heo23818032007-09-23 13:19:54 +0900519static void sil24_config_port(struct ata_port *ap)
520{
Tejun Heo350756f2008-04-07 22:47:21 +0900521 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900522
523 /* configure IRQ WoC */
524 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
525 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
526 else
527 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
528
529 /* zero error counters. */
Colin Tuckley7a4f8762010-06-04 16:19:51 +0200530 writew(0x8000, port + PORT_DECODE_ERR_THRESH);
531 writew(0x8000, port + PORT_CRC_ERR_THRESH);
532 writew(0x8000, port + PORT_HSHK_ERR_THRESH);
533 writew(0x0000, port + PORT_DECODE_ERR_CNT);
534 writew(0x0000, port + PORT_CRC_ERR_CNT);
535 writew(0x0000, port + PORT_HSHK_ERR_CNT);
Tejun Heo23818032007-09-23 13:19:54 +0900536
537 /* always use 64bit activation */
538 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
539
540 /* clear port multiplier enable and resume bits */
541 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
542}
543
Tejun Heo3454dc62007-09-23 13:19:54 +0900544static void sil24_config_pmp(struct ata_port *ap, int attached)
545{
Tejun Heo350756f2008-04-07 22:47:21 +0900546 void __iomem *port = sil24_port_base(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +0900547
548 if (attached)
549 writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
550 else
551 writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
552}
553
554static void sil24_clear_pmp(struct ata_port *ap)
555{
Tejun Heo350756f2008-04-07 22:47:21 +0900556 void __iomem *port = sil24_port_base(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +0900557 int i;
558
559 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
560
561 for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
562 void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
563
564 writel(0, pmp_base + PORT_PMP_STATUS);
565 writel(0, pmp_base + PORT_PMP_QACTIVE);
566 }
567}
568
Tejun Heob5bc4212006-04-11 22:32:19 +0900569static int sil24_init_port(struct ata_port *ap)
570{
Tejun Heo350756f2008-04-07 22:47:21 +0900571 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900572 struct sil24_port_priv *pp = ap->private_data;
Tejun Heob5bc4212006-04-11 22:32:19 +0900573 u32 tmp;
574
Tejun Heo3454dc62007-09-23 13:19:54 +0900575 /* clear PMP error status */
Tejun Heo071f44b2008-04-07 22:47:22 +0900576 if (sata_pmp_attached(ap))
Tejun Heo3454dc62007-09-23 13:19:54 +0900577 sil24_clear_pmp(ap);
578
Tejun Heob5bc4212006-04-11 22:32:19 +0900579 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
Tejun Heo97750ce2010-09-06 17:56:29 +0200580 ata_wait_register(ap, port + PORT_CTRL_STAT,
Tejun Heob5bc4212006-04-11 22:32:19 +0900581 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
Tejun Heo97750ce2010-09-06 17:56:29 +0200582 tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
Tejun Heob5bc4212006-04-11 22:32:19 +0900583 PORT_CS_RDY, 0, 10, 100);
584
Tejun Heo23818032007-09-23 13:19:54 +0900585 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
586 pp->do_port_rst = 1;
Tejun Heocf480622008-01-24 00:05:14 +0900587 ap->link.eh_context.i.action |= ATA_EH_RESET;
Tejun Heob5bc4212006-04-11 22:32:19 +0900588 return -EIO;
Tejun Heo23818032007-09-23 13:19:54 +0900589 }
590
Tejun Heob5bc4212006-04-11 22:32:19 +0900591 return 0;
592}
593
Tejun Heo37b99cb2007-07-16 14:29:39 +0900594static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
595 const struct ata_taskfile *tf,
596 int is_cmd, u32 ctrl,
597 unsigned long timeout_msec)
Tejun Heoca451602005-11-18 14:14:01 +0900598{
Tejun Heo350756f2008-04-07 22:47:21 +0900599 void __iomem *port = sil24_port_base(ap);
Tejun Heoca451602005-11-18 14:14:01 +0900600 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900601 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900602 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900603 u32 irq_enabled, irq_mask, irq_stat;
604 int rc;
605
606 prb->ctrl = cpu_to_le16(ctrl);
607 ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
608
609 /* temporarily plug completion and error interrupts */
610 irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
611 writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
612
Catalin Marinas10823452010-06-10 17:02:12 +0100613 /*
614 * The barrier is required to ensure that writes to cmd_block reach
615 * the memory before the write to PORT_CMD_ACTIVATE.
616 */
617 wmb();
Tejun Heo37b99cb2007-07-16 14:29:39 +0900618 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
619 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
620
621 irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
Tejun Heo97750ce2010-09-06 17:56:29 +0200622 irq_stat = ata_wait_register(ap, port + PORT_IRQ_STAT, irq_mask, 0x0,
Tejun Heo37b99cb2007-07-16 14:29:39 +0900623 10, timeout_msec);
624
625 writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
626 irq_stat >>= PORT_IRQ_RAW_SHIFT;
627
628 if (irq_stat & PORT_IRQ_COMPLETE)
629 rc = 0;
630 else {
631 /* force port into known state */
632 sil24_init_port(ap);
633
634 if (irq_stat & PORT_IRQ_ERROR)
635 rc = -EIO;
636 else
637 rc = -EBUSY;
638 }
639
640 /* restore IRQ enabled */
641 writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
642
643 return rc;
644}
645
Tejun Heo071f44b2008-04-07 22:47:22 +0900646static int sil24_softreset(struct ata_link *link, unsigned int *class,
647 unsigned long deadline)
Tejun Heo37b99cb2007-07-16 14:29:39 +0900648{
Tejun Heocc0680a2007-08-06 18:36:23 +0900649 struct ata_port *ap = link->ap;
Tejun Heo071f44b2008-04-07 22:47:22 +0900650 int pmp = sata_srst_pmp(link);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900651 unsigned long timeout_msec = 0;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900652 struct ata_taskfile tf;
Tejun Heo643be972006-04-11 22:22:29 +0900653 const char *reason;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900654 int rc;
Tejun Heoca451602005-11-18 14:14:01 +0900655
Tejun Heo07b73472006-02-10 23:58:48 +0900656 DPRINTK("ENTER\n");
657
Tejun Heo2555d6c2006-04-11 22:32:19 +0900658 /* put the port into known state */
659 if (sil24_init_port(ap)) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400660 reason = "port not ready";
Tejun Heo2555d6c2006-04-11 22:32:19 +0900661 goto err;
662 }
663
Tejun Heo0eaa6052006-04-11 22:32:19 +0900664 /* do SRST */
Tejun Heo37b99cb2007-07-16 14:29:39 +0900665 if (time_after(deadline, jiffies))
666 timeout_msec = jiffies_to_msecs(deadline - jiffies);
Tejun Heoca451602005-11-18 14:14:01 +0900667
Tejun Heocc0680a2007-08-06 18:36:23 +0900668 ata_tf_init(link->device, &tf); /* doesn't really matter */
Tejun Heo975530e2007-07-16 14:29:39 +0900669 rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
670 timeout_msec);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900671 if (rc == -EBUSY) {
672 reason = "timeout";
673 goto err;
674 } else if (rc) {
675 reason = "SRST command error";
Tejun Heo643be972006-04-11 22:22:29 +0900676 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900677 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900678
Tejun Heoe59f0da2007-07-16 14:29:39 +0900679 sil24_read_tf(ap, 0, &tf);
680 *class = ata_dev_classify(&tf);
Tejun Heo10d996a2006-03-11 11:42:34 +0900681
Tejun Heo07b73472006-02-10 23:58:48 +0900682 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900683 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900684
685 err:
Joe Perchesa9a79df2011-04-15 15:51:59 -0700686 ata_link_err(link, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900687 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900688}
689
Tejun Heocc0680a2007-08-06 18:36:23 +0900690static int sil24_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900691 unsigned long deadline)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900692{
Tejun Heocc0680a2007-08-06 18:36:23 +0900693 struct ata_port *ap = link->ap;
Tejun Heo350756f2008-04-07 22:47:21 +0900694 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900695 struct sil24_port_priv *pp = ap->private_data;
696 int did_port_rst = 0;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900697 const char *reason;
Tejun Heoe8e008e2006-05-31 18:27:59 +0900698 int tout_msec, rc;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900699 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900700
Tejun Heo23818032007-09-23 13:19:54 +0900701 retry:
702 /* Sometimes, DEV_RST is not enough to recover the controller.
703 * This happens often after PM DMA CS errata.
704 */
705 if (pp->do_port_rst) {
Joe Perchesa9a79df2011-04-15 15:51:59 -0700706 ata_port_warn(ap,
707 "controller in dubious state, performing PORT_RST\n");
Tejun Heo23818032007-09-23 13:19:54 +0900708
709 writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
Tejun Heo97750ce2010-09-06 17:56:29 +0200710 ata_msleep(ap, 10);
Tejun Heo23818032007-09-23 13:19:54 +0900711 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
Tejun Heo97750ce2010-09-06 17:56:29 +0200712 ata_wait_register(ap, port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
Tejun Heo23818032007-09-23 13:19:54 +0900713 10, 5000);
714
715 /* restore port configuration */
716 sil24_config_port(ap);
717 sil24_config_pmp(ap, ap->nr_pmp_links);
718
719 pp->do_port_rst = 0;
720 did_port_rst = 1;
721 }
722
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900723 /* sil24 does the right thing(tm) without any protection */
Tejun Heocc0680a2007-08-06 18:36:23 +0900724 sata_set_spd(link);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900725
726 tout_msec = 100;
Tejun Heocc0680a2007-08-06 18:36:23 +0900727 if (ata_link_online(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900728 tout_msec = 5000;
729
730 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
Tejun Heo97750ce2010-09-06 17:56:29 +0200731 tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400732 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
733 tout_msec);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900734
Tejun Heoe8e008e2006-05-31 18:27:59 +0900735 /* SStatus oscillates between zero and valid status after
736 * DEV_RST, debounce it.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900737 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900738 rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
Tejun Heoe8e008e2006-05-31 18:27:59 +0900739 if (rc) {
740 reason = "PHY debouncing failed";
741 goto err;
742 }
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900743
744 if (tmp & PORT_CS_DEV_RST) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900745 if (ata_link_offline(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900746 return 0;
747 reason = "link not ready";
748 goto err;
749 }
750
Tejun Heoe8e008e2006-05-31 18:27:59 +0900751 /* Sil24 doesn't store signature FIS after hardreset, so we
752 * can't wait for BSY to clear. Some devices take a long time
753 * to get ready and those devices will choke if we don't wait
754 * for BSY clearance here. Tell libata to perform follow-up
755 * softreset.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900756 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900757 return -EAGAIN;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900758
759 err:
Tejun Heo23818032007-09-23 13:19:54 +0900760 if (!did_port_rst) {
761 pp->do_port_rst = 1;
762 goto retry;
763 }
764
Joe Perchesa9a79df2011-04-15 15:51:59 -0700765 ata_link_err(link, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900766 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900767}
768
Tejun Heoedb33662005-07-28 10:36:22 +0900769static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900770 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900771{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400772 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400773 struct sil24_sge *last_sge = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900774 unsigned int si;
Tejun Heoedb33662005-07-28 10:36:22 +0900775
Tejun Heoff2aeb12007-12-05 16:43:11 +0900776 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Tejun Heoedb33662005-07-28 10:36:22 +0900777 sge->addr = cpu_to_le64(sg_dma_address(sg));
778 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400779 sge->flags = 0;
780
781 last_sge = sge;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400782 sge++;
Tejun Heoedb33662005-07-28 10:36:22 +0900783 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400784
Tejun Heoff2aeb12007-12-05 16:43:11 +0900785 last_sge->flags = cpu_to_le32(SGE_TRM);
Tejun Heoedb33662005-07-28 10:36:22 +0900786}
787
Tejun Heo3454dc62007-09-23 13:19:54 +0900788static int sil24_qc_defer(struct ata_queued_cmd *qc)
789{
790 struct ata_link *link = qc->dev->link;
791 struct ata_port *ap = link->ap;
792 u8 prot = qc->tf.protocol;
Tejun Heo3454dc62007-09-23 13:19:54 +0900793
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900794 /*
795 * There is a bug in the chip:
796 * Port LRAM Causes the PRB/SGT Data to be Corrupted
797 * If the host issues a read request for LRAM and SActive registers
798 * while active commands are available in the port, PRB/SGT data in
799 * the LRAM can become corrupted. This issue applies only when
800 * reading from, but not writing to, the LRAM.
801 *
802 * Therefore, reading LRAM when there is no particular error [and
803 * other commands may be outstanding] is prohibited.
804 *
805 * To avoid this bug there are two situations where a command must run
806 * exclusive of any other commands on the port:
807 *
808 * - ATAPI commands which check the sense data
809 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
810 * set.
811 *
812 */
Tejun Heo405e66b2007-11-27 19:28:53 +0900813 int is_excl = (ata_is_atapi(prot) ||
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900814 (qc->flags & ATA_QCFLAG_RESULT_TF));
815
Tejun Heo3454dc62007-09-23 13:19:54 +0900816 if (unlikely(ap->excl_link)) {
817 if (link == ap->excl_link) {
818 if (ap->nr_active_links)
819 return ATA_DEFER_PORT;
820 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
821 } else
822 return ATA_DEFER_PORT;
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900823 } else if (unlikely(is_excl)) {
Tejun Heo3454dc62007-09-23 13:19:54 +0900824 ap->excl_link = link;
825 if (ap->nr_active_links)
826 return ATA_DEFER_PORT;
827 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
828 }
829
830 return ata_std_qc_defer(qc);
831}
832
Jiri Slaby95364f32019-10-31 10:59:45 +0100833static enum ata_completion_errors sil24_qc_prep(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900834{
835 struct ata_port *ap = qc->ap;
836 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900837 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900838 struct sil24_prb *prb;
839 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900840 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900841
Jens Axboe4e5b6262018-05-11 12:51:04 -0600842 cb = &pp->cmd_block[sil24_tag(qc->hw_tag)];
Tejun Heoaee10a02006-05-15 21:03:56 +0900843
Tejun Heo405e66b2007-11-27 19:28:53 +0900844 if (!ata_is_atapi(qc->tf.protocol)) {
Tejun Heo69ad1852005-11-18 14:16:45 +0900845 prb = &cb->ata.prb;
846 sge = cb->ata.sge;
Robert Hancock4f1a0ee2009-07-30 14:11:29 -0600847 if (ata_is_data(qc->tf.protocol)) {
848 u16 prot = 0;
849 ctrl = PRB_CTRL_PROTOCOL;
850 if (ata_is_ncq(qc->tf.protocol))
851 prot |= PRB_PROT_NCQ;
852 if (qc->tf.flags & ATA_TFLAG_WRITE)
853 prot |= PRB_PROT_WRITE;
854 else
855 prot |= PRB_PROT_READ;
856 prb->prot = cpu_to_le16(prot);
857 }
Tejun Heo405e66b2007-11-27 19:28:53 +0900858 } else {
Tejun Heo69ad1852005-11-18 14:16:45 +0900859 prb = &cb->atapi.prb;
860 sge = cb->atapi.sge;
Dan Carpenter14e45c12010-06-09 14:01:54 +0200861 memset(cb->atapi.cdb, 0, sizeof(cb->atapi.cdb));
Tejun Heo6e7846e2006-02-12 23:32:58 +0900862 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900863
Tejun Heo405e66b2007-11-27 19:28:53 +0900864 if (ata_is_data(qc->tf.protocol)) {
Tejun Heo69ad1852005-11-18 14:16:45 +0900865 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900866 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900867 else
Tejun Heobad28a32006-04-11 22:32:19 +0900868 ctrl = PRB_CTRL_PACKET_READ;
869 }
Tejun Heoedb33662005-07-28 10:36:22 +0900870 }
871
Tejun Heobad28a32006-04-11 22:32:19 +0900872 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heo3454dc62007-09-23 13:19:54 +0900873 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
Tejun Heoedb33662005-07-28 10:36:22 +0900874
875 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900876 sil24_fill_sg(qc, sge);
Jiri Slaby95364f32019-10-31 10:59:45 +0100877
878 return AC_ERR_OK;
Tejun Heoedb33662005-07-28 10:36:22 +0900879}
880
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900881static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900882{
883 struct ata_port *ap = qc->ap;
884 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo350756f2008-04-07 22:47:21 +0900885 void __iomem *port = sil24_port_base(ap);
Jens Axboe4e5b6262018-05-11 12:51:04 -0600886 unsigned int tag = sil24_tag(qc->hw_tag);
Tejun Heoaee10a02006-05-15 21:03:56 +0900887 dma_addr_t paddr;
888 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900889
Tejun Heoaee10a02006-05-15 21:03:56 +0900890 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
891 activate = port + PORT_CMD_ACTIVATE + tag * 8;
892
Catalin Marinas10823452010-06-10 17:02:12 +0100893 /*
894 * The barrier is required to ensure that writes to cmd_block reach
895 * the memory before the write to PORT_CMD_ACTIVATE.
896 */
897 wmb();
Tejun Heoaee10a02006-05-15 21:03:56 +0900898 writel((u32)paddr, activate);
899 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900900
Tejun Heoedb33662005-07-28 10:36:22 +0900901 return 0;
902}
903
Tejun Heo79f97da2008-04-07 22:47:20 +0900904static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
905{
Jens Axboe4e5b6262018-05-11 12:51:04 -0600906 sil24_read_tf(qc->ap, qc->hw_tag, &qc->result_tf);
Tejun Heo79f97da2008-04-07 22:47:20 +0900907 return true;
908}
909
Tejun Heo3454dc62007-09-23 13:19:54 +0900910static void sil24_pmp_attach(struct ata_port *ap)
911{
Tejun Heo906c1ff2008-05-19 01:15:13 +0900912 u32 *gscr = ap->link.device->gscr;
913
Tejun Heo3454dc62007-09-23 13:19:54 +0900914 sil24_config_pmp(ap, 1);
915 sil24_init_port(ap);
Tejun Heo906c1ff2008-05-19 01:15:13 +0900916
917 if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
918 sata_pmp_gscr_devid(gscr) == 0x4140) {
Joe Perchesa9a79df2011-04-15 15:51:59 -0700919 ata_port_info(ap,
Tejun Heo906c1ff2008-05-19 01:15:13 +0900920 "disabling NCQ support due to sil24-mv4140 quirk\n");
921 ap->flags &= ~ATA_FLAG_NCQ;
922 }
Tejun Heo3454dc62007-09-23 13:19:54 +0900923}
924
925static void sil24_pmp_detach(struct ata_port *ap)
926{
927 sil24_init_port(ap);
928 sil24_config_pmp(ap, 0);
Tejun Heo906c1ff2008-05-19 01:15:13 +0900929
930 ap->flags |= ATA_FLAG_NCQ;
Tejun Heo3454dc62007-09-23 13:19:54 +0900931}
932
Tejun Heo3454dc62007-09-23 13:19:54 +0900933static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
934 unsigned long deadline)
935{
936 int rc;
937
938 rc = sil24_init_port(link->ap);
939 if (rc) {
Joe Perchesa9a79df2011-04-15 15:51:59 -0700940 ata_link_err(link, "hardreset failed (port not ready)\n");
Tejun Heo3454dc62007-09-23 13:19:54 +0900941 return rc;
942 }
943
Tejun Heo5958e302008-04-07 22:47:20 +0900944 return sata_std_hardreset(link, class, deadline);
Tejun Heo3454dc62007-09-23 13:19:54 +0900945}
946
Tejun Heo88ce7552006-05-15 20:58:32 +0900947static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900948{
Tejun Heo350756f2008-04-07 22:47:21 +0900949 void __iomem *port = sil24_port_base(ap);
Tejun Heo87466182005-08-17 13:08:57 +0900950
Tejun Heo88ce7552006-05-15 20:58:32 +0900951 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
952 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900953 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900954 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
955}
Tejun Heo87466182005-08-17 13:08:57 +0900956
Tejun Heo88ce7552006-05-15 20:58:32 +0900957static void sil24_thaw(struct ata_port *ap)
958{
Tejun Heo350756f2008-04-07 22:47:21 +0900959 void __iomem *port = sil24_port_base(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900960 u32 tmp;
961
962 /* clear IRQ */
963 tmp = readl(port + PORT_IRQ_STAT);
964 writel(tmp, port + PORT_IRQ_STAT);
965
966 /* turn IRQ back on */
967 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
968}
969
970static void sil24_error_intr(struct ata_port *ap)
971{
Tejun Heo350756f2008-04-07 22:47:21 +0900972 void __iomem *port = sil24_port_base(ap);
Tejun Heoe59f0da2007-07-16 14:29:39 +0900973 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo3454dc62007-09-23 13:19:54 +0900974 struct ata_queued_cmd *qc = NULL;
975 struct ata_link *link;
976 struct ata_eh_info *ehi;
977 int abort = 0, freeze = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +0900978 u32 irq_stat;
979
980 /* on error, we need to clear IRQ explicitly */
981 irq_stat = readl(port + PORT_IRQ_STAT);
982 writel(irq_stat, port + PORT_IRQ_STAT);
983
984 /* first, analyze and record host port events */
Tejun Heo3454dc62007-09-23 13:19:54 +0900985 link = &ap->link;
986 ehi = &link->eh_info;
Tejun Heo88ce7552006-05-15 20:58:32 +0900987 ata_ehi_clear_desc(ehi);
988
989 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
990
Tejun Heo854c73a2007-09-23 13:14:11 +0900991 if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
Tejun Heo854c73a2007-09-23 13:14:11 +0900992 ata_ehi_push_desc(ehi, "SDB notify");
Tejun Heo7d77b242007-09-23 13:14:13 +0900993 sata_async_notification(ap);
Tejun Heo854c73a2007-09-23 13:14:11 +0900994 }
995
Tejun Heo05429252006-05-31 18:28:20 +0900996 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
997 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +0900998 ata_ehi_push_desc(ehi, "%s",
999 irq_stat & PORT_IRQ_PHYRDY_CHG ?
1000 "PHY RDY changed" : "device exchanged");
Tejun Heo88ce7552006-05-15 20:58:32 +09001001 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +09001002 }
1003
Tejun Heo88ce7552006-05-15 20:58:32 +09001004 if (irq_stat & PORT_IRQ_UNK_FIS) {
1005 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001006 ehi->action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001007 ata_ehi_push_desc(ehi, "unknown FIS");
Tejun Heo88ce7552006-05-15 20:58:32 +09001008 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +08001009 }
Tejun Heo88ce7552006-05-15 20:58:32 +09001010
1011 /* deal with command error */
1012 if (irq_stat & PORT_IRQ_ERROR) {
Joe Perchesfc8cc1d2011-08-05 19:38:17 -07001013 const struct sil24_cerr_info *ci = NULL;
Tejun Heo88ce7552006-05-15 20:58:32 +09001014 unsigned int err_mask = 0, action = 0;
Tejun Heo3454dc62007-09-23 13:19:54 +09001015 u32 context, cerr;
1016 int pmp;
1017
1018 abort = 1;
1019
1020 /* DMA Context Switch Failure in Port Multiplier Mode
1021 * errata. If we have active commands to 3 or more
1022 * devices, any error condition on active devices can
1023 * corrupt DMA context switching.
1024 */
1025 if (ap->nr_active_links >= 3) {
1026 ehi->err_mask |= AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001027 ehi->action |= ATA_EH_RESET;
Tejun Heo3454dc62007-09-23 13:19:54 +09001028 ata_ehi_push_desc(ehi, "PMP DMA CS errata");
Tejun Heo23818032007-09-23 13:19:54 +09001029 pp->do_port_rst = 1;
Tejun Heo3454dc62007-09-23 13:19:54 +09001030 freeze = 1;
1031 }
1032
1033 /* find out the offending link and qc */
Tejun Heo071f44b2008-04-07 22:47:22 +09001034 if (sata_pmp_attached(ap)) {
Tejun Heo3454dc62007-09-23 13:19:54 +09001035 context = readl(port + PORT_CONTEXT);
1036 pmp = (context >> 5) & 0xf;
1037
1038 if (pmp < ap->nr_pmp_links) {
1039 link = &ap->pmp_link[pmp];
1040 ehi = &link->eh_info;
1041 qc = ata_qc_from_tag(ap, link->active_tag);
1042
1043 ata_ehi_clear_desc(ehi);
1044 ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
1045 irq_stat);
1046 } else {
1047 err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001048 action |= ATA_EH_RESET;
Tejun Heo3454dc62007-09-23 13:19:54 +09001049 freeze = 1;
1050 }
1051 } else
1052 qc = ata_qc_from_tag(ap, link->active_tag);
Tejun Heo88ce7552006-05-15 20:58:32 +09001053
1054 /* analyze CMD_ERR */
1055 cerr = readl(port + PORT_CMD_ERR);
1056 if (cerr < ARRAY_SIZE(sil24_cerr_db))
1057 ci = &sil24_cerr_db[cerr];
1058
1059 if (ci && ci->desc) {
1060 err_mask |= ci->err_mask;
1061 action |= ci->action;
Tejun Heocf480622008-01-24 00:05:14 +09001062 if (action & ATA_EH_RESET)
Tejun Heoc2e14f12008-01-13 14:04:16 +09001063 freeze = 1;
Tejun Heob64bbc32007-07-16 14:29:39 +09001064 ata_ehi_push_desc(ehi, "%s", ci->desc);
Tejun Heo88ce7552006-05-15 20:58:32 +09001065 } else {
1066 err_mask |= AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001067 action |= ATA_EH_RESET;
Tejun Heoc2e14f12008-01-13 14:04:16 +09001068 freeze = 1;
Tejun Heob64bbc32007-07-16 14:29:39 +09001069 ata_ehi_push_desc(ehi, "unknown command error %d",
Tejun Heo88ce7552006-05-15 20:58:32 +09001070 cerr);
1071 }
1072
1073 /* record error info */
Tejun Heo520d06f2008-04-07 22:47:21 +09001074 if (qc)
Tejun Heo88ce7552006-05-15 20:58:32 +09001075 qc->err_mask |= err_mask;
Tejun Heo520d06f2008-04-07 22:47:21 +09001076 else
Tejun Heo88ce7552006-05-15 20:58:32 +09001077 ehi->err_mask |= err_mask;
1078
1079 ehi->action |= action;
Tejun Heo3454dc62007-09-23 13:19:54 +09001080
1081 /* if PMP, resume */
Tejun Heo071f44b2008-04-07 22:47:22 +09001082 if (sata_pmp_attached(ap))
Tejun Heo3454dc62007-09-23 13:19:54 +09001083 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
Tejun Heo88ce7552006-05-15 20:58:32 +09001084 }
1085
1086 /* freeze or abort */
1087 if (freeze)
1088 ata_port_freeze(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +09001089 else if (abort) {
1090 if (qc)
1091 ata_link_abort(qc->dev->link);
1092 else
1093 ata_port_abort(ap);
1094 }
Tejun Heo87466182005-08-17 13:08:57 +09001095}
1096
Tejun Heoedb33662005-07-28 10:36:22 +09001097static inline void sil24_host_intr(struct ata_port *ap)
1098{
Tejun Heo350756f2008-04-07 22:47:21 +09001099 void __iomem *port = sil24_port_base(ap);
Tejun Heoaee10a02006-05-15 21:03:56 +09001100 u32 slot_stat, qc_active;
1101 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001102
Tejun Heo228f47b2007-09-23 12:37:05 +09001103 /* If PCIX_IRQ_WOC, there's an inherent race window between
1104 * clearing IRQ pending status and reading PORT_SLOT_STAT
1105 * which may cause spurious interrupts afterwards. This is
1106 * unavoidable and much better than losing interrupts which
1107 * happens if IRQ pending is cleared after reading
1108 * PORT_SLOT_STAT.
1109 */
1110 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1111 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1112
Tejun Heoedb33662005-07-28 10:36:22 +09001113 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +09001114
Tejun Heo88ce7552006-05-15 20:58:32 +09001115 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1116 sil24_error_intr(ap);
1117 return;
1118 }
Tejun Heo37024e82006-04-11 22:32:19 +09001119
Tejun Heoaee10a02006-05-15 21:03:56 +09001120 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
Tejun Heo79f97da2008-04-07 22:47:20 +09001121 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heoaee10a02006-05-15 21:03:56 +09001122 if (rc > 0)
1123 return;
1124 if (rc < 0) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001125 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heoaee10a02006-05-15 21:03:56 +09001126 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001127 ehi->action |= ATA_EH_RESET;
Tejun Heoaee10a02006-05-15 21:03:56 +09001128 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001129 return;
1130 }
1131
Tejun Heo228f47b2007-09-23 12:37:05 +09001132 /* spurious interrupts are expected if PCIX_IRQ_WOC */
1133 if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
Joe Perchesa9a79df2011-04-15 15:51:59 -07001134 ata_port_info(ap,
1135 "spurious interrupt (slot_stat 0x%x active_tag %d sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001136 slot_stat, ap->link.active_tag, ap->link.sactive);
Tejun Heoedb33662005-07-28 10:36:22 +09001137}
1138
David Howells7d12e782006-10-05 14:55:46 +01001139static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
Tejun Heoedb33662005-07-28 10:36:22 +09001140{
Jeff Garzikcca39742006-08-24 03:19:22 -04001141 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001142 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heoedb33662005-07-28 10:36:22 +09001143 unsigned handled = 0;
1144 u32 status;
1145 int i;
1146
Tejun Heo0d5ff562007-02-01 15:06:36 +09001147 status = readl(host_base + HOST_IRQ_STAT);
Tejun Heoedb33662005-07-28 10:36:22 +09001148
Tejun Heo06460ae2005-08-17 13:08:52 +09001149 if (status == 0xffffffff) {
Tim Small11838232014-07-22 14:28:00 +01001150 dev_err(host->dev, "IRQ status == 0xffffffff, "
1151 "PCI fault or device removal?\n");
Tejun Heo06460ae2005-08-17 13:08:52 +09001152 goto out;
1153 }
1154
Tejun Heoedb33662005-07-28 10:36:22 +09001155 if (!(status & IRQ_STAT_4PORTS))
1156 goto out;
1157
Jeff Garzikcca39742006-08-24 03:19:22 -04001158 spin_lock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001159
Jeff Garzikcca39742006-08-24 03:19:22 -04001160 for (i = 0; i < host->n_ports; i++)
Tejun Heoedb33662005-07-28 10:36:22 +09001161 if (status & (1 << i)) {
Tejun Heo3e4ec342010-05-10 21:41:30 +02001162 sil24_host_intr(host->ports[i]);
1163 handled++;
Tejun Heoedb33662005-07-28 10:36:22 +09001164 }
1165
Jeff Garzikcca39742006-08-24 03:19:22 -04001166 spin_unlock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001167 out:
1168 return IRQ_RETVAL(handled);
1169}
1170
Tejun Heo88ce7552006-05-15 20:58:32 +09001171static void sil24_error_handler(struct ata_port *ap)
1172{
Tejun Heo23818032007-09-23 13:19:54 +09001173 struct sil24_port_priv *pp = ap->private_data;
1174
Tejun Heo3454dc62007-09-23 13:19:54 +09001175 if (sil24_init_port(ap))
Tejun Heo88ce7552006-05-15 20:58:32 +09001176 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001177
Tejun Heoa1efdab2008-03-25 12:22:50 +09001178 sata_pmp_error_handler(ap);
Tejun Heo23818032007-09-23 13:19:54 +09001179
1180 pp->do_port_rst = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +09001181}
1182
1183static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1184{
1185 struct ata_port *ap = qc->ap;
1186
Tejun Heo88ce7552006-05-15 20:58:32 +09001187 /* make DMA engine forget about the failed command */
Tejun Heo3454dc62007-09-23 13:19:54 +09001188 if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
1189 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001190}
1191
Tejun Heoedb33662005-07-28 10:36:22 +09001192static int sil24_port_start(struct ata_port *ap)
1193{
Jeff Garzikcca39742006-08-24 03:19:22 -04001194 struct device *dev = ap->host->dev;
Tejun Heoedb33662005-07-28 10:36:22 +09001195 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +09001196 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +09001197 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +09001198 dma_addr_t cb_dma;
1199
Tejun Heo24dc5f32007-01-20 16:00:28 +09001200 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001201 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001202 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001203
Tejun Heo24dc5f32007-01-20 16:00:28 +09001204 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001205 if (!cb)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001206 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001207
Tejun Heoedb33662005-07-28 10:36:22 +09001208 pp->cmd_block = cb;
1209 pp->cmd_block_dma = cb_dma;
1210
1211 ap->private_data = pp;
1212
Tejun Heo350756f2008-04-07 22:47:21 +09001213 ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1214 ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
1215
Tejun Heoedb33662005-07-28 10:36:22 +09001216 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +09001217}
1218
Tejun Heo4447d352007-04-17 23:44:08 +09001219static void sil24_init_controller(struct ata_host *host)
Tejun Heo2a41a612006-07-03 16:07:27 +09001220{
Tejun Heo4447d352007-04-17 23:44:08 +09001221 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo2a41a612006-07-03 16:07:27 +09001222 u32 tmp;
1223 int i;
1224
1225 /* GPIO off */
1226 writel(0, host_base + HOST_FLASH_CMD);
1227
1228 /* clear global reset & mask interrupts during initialization */
1229 writel(0, host_base + HOST_CTRL);
1230
1231 /* init ports */
Tejun Heo4447d352007-04-17 23:44:08 +09001232 for (i = 0; i < host->n_ports; i++) {
Tejun Heo23818032007-09-23 13:19:54 +09001233 struct ata_port *ap = host->ports[i];
Tejun Heo350756f2008-04-07 22:47:21 +09001234 void __iomem *port = sil24_port_base(ap);
1235
Tejun Heo2a41a612006-07-03 16:07:27 +09001236
1237 /* Initial PHY setting */
1238 writel(0x20c, port + PORT_PHY_CFG);
1239
1240 /* Clear port RST */
1241 tmp = readl(port + PORT_CTRL_STAT);
1242 if (tmp & PORT_CS_PORT_RST) {
1243 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
Tejun Heo97750ce2010-09-06 17:56:29 +02001244 tmp = ata_wait_register(NULL, port + PORT_CTRL_STAT,
Tejun Heo2a41a612006-07-03 16:07:27 +09001245 PORT_CS_PORT_RST,
1246 PORT_CS_PORT_RST, 10, 100);
1247 if (tmp & PORT_CS_PORT_RST)
Joe Perchesa44fec12011-04-15 15:51:58 -07001248 dev_err(host->dev,
1249 "failed to clear port RST\n");
Tejun Heo2a41a612006-07-03 16:07:27 +09001250 }
1251
Tejun Heo23818032007-09-23 13:19:54 +09001252 /* configure port */
1253 sil24_config_port(ap);
Tejun Heo2a41a612006-07-03 16:07:27 +09001254 }
1255
1256 /* Turn on interrupts */
1257 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1258}
1259
Tejun Heoedb33662005-07-28 10:36:22 +09001260static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1261{
Tejun Heo93e26182007-11-22 18:46:57 +09001262 extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
Tejun Heo4447d352007-04-17 23:44:08 +09001263 struct ata_port_info pi = sil24_port_info[ent->driver_data];
1264 const struct ata_port_info *ppi[] = { &pi, NULL };
1265 void __iomem * const *iomap;
1266 struct ata_host *host;
Tejun Heo350756f2008-04-07 22:47:21 +09001267 int rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001268 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001269
Tejun Heo93e26182007-11-22 18:46:57 +09001270 /* cause link error if sil24_cmd_block is sized wrongly */
1271 if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
1272 __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
1273
Joe Perches06296a12011-04-15 15:52:00 -07001274 ata_print_version_once(&pdev->dev, DRV_VERSION);
Tejun Heoedb33662005-07-28 10:36:22 +09001275
Tejun Heo4447d352007-04-17 23:44:08 +09001276 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001277 rc = pcim_enable_device(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001278 if (rc)
1279 return rc;
1280
Tejun Heo0d5ff562007-02-01 15:06:36 +09001281 rc = pcim_iomap_regions(pdev,
1282 (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1283 DRV_NAME);
Tejun Heoedb33662005-07-28 10:36:22 +09001284 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001285 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09001286 iomap = pcim_iomap_table(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001287
Tejun Heo4447d352007-04-17 23:44:08 +09001288 /* apply workaround for completion IRQ loss on PCI-X errata */
1289 if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1290 tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1291 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
Joe Perchesa44fec12011-04-15 15:51:58 -07001292 dev_info(&pdev->dev,
1293 "Applying completion IRQ loss on PCI-X errata fix\n");
Tejun Heo4447d352007-04-17 23:44:08 +09001294 else
1295 pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1296 }
1297
1298 /* allocate and fill host */
1299 host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1300 SIL24_FLAG2NPORTS(ppi[0]->flags));
1301 if (!host)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001302 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001303 host->iomap = iomap;
Tejun Heoedb33662005-07-28 10:36:22 +09001304
Tejun Heo4447d352007-04-17 23:44:08 +09001305 /* configure and activate the device */
Christoph Hellwigdcc02c12019-08-26 12:57:24 +02001306 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1307 if (rc) {
1308 dev_err(&pdev->dev, "DMA enable failed\n");
1309 return rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001310 }
1311
Tejun Heoe8b3b5e2008-10-25 14:26:54 +09001312 /* Set max read request size to 4096. This slightly increases
1313 * write throughput for pci-e variants.
1314 */
1315 pcie_set_readrq(pdev, 4096);
1316
Tejun Heo4447d352007-04-17 23:44:08 +09001317 sil24_init_controller(host);
Tejun Heoedb33662005-07-28 10:36:22 +09001318
Vivek Mahajandae77212009-11-16 11:49:22 +05301319 if (sata_sil24_msi && !pci_enable_msi(pdev)) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001320 dev_info(&pdev->dev, "Using MSI\n");
Vivek Mahajandae77212009-11-16 11:49:22 +05301321 pci_intx(pdev, 0);
1322 }
1323
Tejun Heoedb33662005-07-28 10:36:22 +09001324 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09001325 return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1326 &sil24_sht);
Tejun Heoedb33662005-07-28 10:36:22 +09001327}
1328
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +02001329#ifdef CONFIG_PM_SLEEP
Tejun Heod2298dc2006-07-03 16:07:27 +09001330static int sil24_pci_device_resume(struct pci_dev *pdev)
1331{
Jingoo Han0a86e1c2013-06-03 14:05:36 +09001332 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001333 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo553c4aa2006-12-26 19:39:50 +09001334 int rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001335
Tejun Heo553c4aa2006-12-26 19:39:50 +09001336 rc = ata_pci_device_do_resume(pdev);
1337 if (rc)
1338 return rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001339
1340 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001341 writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
Tejun Heod2298dc2006-07-03 16:07:27 +09001342
Tejun Heo4447d352007-04-17 23:44:08 +09001343 sil24_init_controller(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001344
Jeff Garzikcca39742006-08-24 03:19:22 -04001345 ata_host_resume(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001346
1347 return 0;
1348}
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +02001349#endif
Tejun Heo3454dc62007-09-23 13:19:54 +09001350
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +02001351#ifdef CONFIG_PM
Tejun Heo3454dc62007-09-23 13:19:54 +09001352static int sil24_port_resume(struct ata_port *ap)
1353{
1354 sil24_config_pmp(ap, ap->nr_pmp_links);
1355 return 0;
1356}
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001357#endif
Tejun Heod2298dc2006-07-03 16:07:27 +09001358
Axel Lin2fc75da2012-04-19 13:43:05 +08001359module_pci_driver(sil24_pci_driver);
Tejun Heoedb33662005-07-28 10:36:22 +09001360
1361MODULE_AUTHOR("Tejun Heo");
1362MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1363MODULE_LICENSE("GPL");
1364MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);