blob: 7349d92581912ac303c5467326183dc3b21dc206 [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Brad Volkin44e895a2014-05-10 14:10:43 -07004#include <linux/hashtable.h>
Chris Wilson06fbca72015-04-07 16:20:36 +01005#include "i915_gem_batch_pool.h"
Brad Volkin44e895a2014-05-10 14:10:43 -07006
7#define I915_CMD_HASH_ORDER 9
8
Oscar Mateo47122742014-07-24 17:04:28 +01009/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
10 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
11 * to give some inclination as to some of the magic values used in the various
12 * workarounds!
13 */
14#define CACHELINE_BYTES 64
Arun Siluvery17ee9502015-06-19 19:07:01 +010015#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
Oscar Mateo47122742014-07-24 17:04:28 +010016
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020017/*
18 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
19 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
20 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
21 *
22 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
23 * cacheline, the Head Pointer must not be greater than the Tail
24 * Pointer."
25 */
26#define I915_RING_FREE_SPACE 64
27
Zou Nan hai8187a2b2010-05-21 09:08:55 +080028struct intel_hw_status_page {
Daniel Vetter4225d0f2012-04-26 23:28:16 +020029 u32 *page_addr;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080030 unsigned int gfx_addr;
Chris Wilson05394f32010-11-08 19:18:58 +000031 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080032};
33
Ben Widawskyb7287d82011-04-25 11:22:22 -070034#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
35#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080036
Ben Widawskyb7287d82011-04-25 11:22:22 -070037#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
38#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080039
Ben Widawskyb7287d82011-04-25 11:22:22 -070040#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
41#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080042
Ben Widawskyb7287d82011-04-25 11:22:22 -070043#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
44#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080045
Ben Widawskyb7287d82011-04-25 11:22:22 -070046#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
47#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020048
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053049#define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
Chris Wilson9991ae72014-04-02 16:36:07 +010050#define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053051
Ben Widawsky3e789982014-06-30 09:53:37 -070052/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
53 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
54 */
55#define i915_semaphore_seqno_size sizeof(uint64_t)
56#define GEN8_SIGNAL_OFFSET(__ring, to) \
57 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
58 ((__ring)->id * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
59 (i915_semaphore_seqno_size * (to)))
60
61#define GEN8_WAIT_OFFSET(__ring, from) \
62 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
63 ((from) * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
64 (i915_semaphore_seqno_size * (__ring)->id))
65
66#define GEN8_RING_SEMAPHORE_INIT do { \
67 if (!dev_priv->semaphore_obj) { \
68 break; \
69 } \
70 ring->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET(ring, RCS); \
71 ring->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET(ring, VCS); \
72 ring->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET(ring, BCS); \
73 ring->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET(ring, VECS); \
74 ring->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET(ring, VCS2); \
75 ring->semaphore.signal_ggtt[ring->id] = MI_SEMAPHORE_SYNC_INVALID; \
76 } while(0)
77
Jani Nikulaf2f4d822013-08-11 12:44:01 +030078enum intel_ring_hangcheck_action {
Mika Kuoppalada661462013-09-06 16:03:28 +030079 HANGCHECK_IDLE = 0,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030080 HANGCHECK_WAIT,
81 HANGCHECK_ACTIVE,
Mika Kuoppalaf260fe72014-08-05 17:16:26 +030082 HANGCHECK_ACTIVE_LOOP,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030083 HANGCHECK_KICK,
84 HANGCHECK_HUNG,
85};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030086
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +020087#define HANGCHECK_SCORE_RING_HUNG 31
88
Mika Kuoppala92cab732013-05-24 17:16:07 +030089struct intel_ring_hangcheck {
Chris Wilson50877442014-03-21 12:41:53 +000090 u64 acthd;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +030091 u64 max_acthd;
Mika Kuoppala92cab732013-05-24 17:16:07 +030092 u32 seqno;
Mika Kuoppala05407ff2013-05-30 09:04:29 +030093 int score;
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030094 enum intel_ring_hangcheck_action action;
Chris Wilson4be17382014-06-06 10:22:29 +010095 int deadlock;
Mika Kuoppala61642ff2015-12-01 17:56:12 +020096 u32 instdone[I915_NUM_INSTDONE_REG];
Mika Kuoppala92cab732013-05-24 17:16:07 +030097};
98
Oscar Mateo8ee14972014-05-22 14:13:34 +010099struct intel_ringbuffer {
100 struct drm_i915_gem_object *obj;
101 void __iomem *virtual_start;
102
Daniel Vetter0c7dd532014-08-11 16:17:44 +0200103 struct intel_engine_cs *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +0100104 struct list_head link;
Daniel Vetter0c7dd532014-08-11 16:17:44 +0200105
Oscar Mateo8ee14972014-05-22 14:13:34 +0100106 u32 head;
107 u32 tail;
108 int space;
109 int size;
110 int effective_size;
John Harrison29b1b412015-06-18 13:10:09 +0100111 int reserved_size;
112 int reserved_tail;
113 bool reserved_in_use;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100114
115 /** We track the position of the requests in the ring buffer, and
116 * when each is retired we increment last_retired_head as the GPU
117 * must have finished processing the request and so we know we
118 * can advance the ringbuffer up to that position.
119 *
120 * last_retired_head is set to -1 after the value is consumed so
121 * we can detect new retirements.
122 */
123 u32 last_retired_head;
124};
125
Nick Hoath21076372015-01-15 13:10:38 +0000126struct intel_context;
Francisco Jerez4e86f722015-05-29 16:44:14 +0300127struct drm_i915_reg_descriptor;
Nick Hoath21076372015-01-15 13:10:38 +0000128
Arun Siluvery17ee9502015-06-19 19:07:01 +0100129/*
130 * we use a single page to load ctx workarounds so all of these
131 * values are referred in terms of dwords
132 *
133 * struct i915_wa_ctx_bb:
134 * offset: specifies batch starting position, also helpful in case
135 * if we want to have multiple batches at different offsets based on
136 * some criteria. It is not a requirement at the moment but provides
137 * an option for future use.
138 * size: size of the batch in DWORDS
139 */
140struct i915_ctx_workarounds {
141 struct i915_wa_ctx_bb {
142 u32 offset;
143 u32 size;
144 } indirect_ctx, per_ctx;
145 struct drm_i915_gem_object *obj;
146};
147
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100148struct intel_engine_cs {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800149 const char *name;
Chris Wilson92204342010-09-18 11:02:01 +0100150 enum intel_ring_id {
Daniel Vetter96154f22011-12-14 13:57:00 +0100151 RCS = 0x0,
152 VCS,
153 BCS,
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700154 VECS,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800155 VCS2
Chris Wilson92204342010-09-18 11:02:01 +0100156 } id;
Zhao Yakui845f74a2014-04-17 10:37:37 +0800157#define I915_NUM_RINGS 5
Zhao Yakuib1a93302014-04-17 10:37:36 +0800158#define LAST_USER_RING (VECS + 1)
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200159 u32 mmio_base;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800160 struct drm_device *dev;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100161 struct intel_ringbuffer *buffer;
Chris Wilson608c1a52015-09-03 13:01:40 +0100162 struct list_head buffers;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800163
Chris Wilson06fbca72015-04-07 16:20:36 +0100164 /*
165 * A pool of objects to use as shadow copies of client batch buffers
166 * when the command parser is enabled. Prevents the client from
167 * modifying the batch contents after software parsing.
168 */
169 struct i915_gem_batch_pool batch_pool;
170
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800171 struct intel_hw_status_page status_page;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100172 struct i915_ctx_workarounds wa_ctx;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800173
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200174 unsigned irq_refcount; /* protected by dev_priv->irq_lock */
Daniel Vetter6a848cc2012-04-11 22:12:46 +0200175 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
John Harrison581c26e82014-11-24 18:49:39 +0000176 struct drm_i915_gem_request *trace_irq_req;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100177 bool __must_check (*irq_get)(struct intel_engine_cs *ring);
178 void (*irq_put)(struct intel_engine_cs *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800179
Daniel Vetterecfe00d2014-11-20 00:33:04 +0100180 int (*init_hw)(struct intel_engine_cs *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800181
John Harrison87531812015-05-29 17:43:44 +0100182 int (*init_context)(struct drm_i915_gem_request *req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100183
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100184 void (*write_tail)(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100185 u32 value);
John Harrisona84c3ae2015-05-29 17:43:57 +0100186 int __must_check (*flush)(struct drm_i915_gem_request *req,
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000187 u32 invalidate_domains,
188 u32 flush_domains);
John Harrisonee044a82015-05-29 17:44:00 +0100189 int (*add_request)(struct drm_i915_gem_request *req);
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100190 /* Some chipsets are not quite as coherent as advertised and need
191 * an expensive kick to force a true read of the up-to-date seqno.
192 * However, the up-to-date seqno is not always required and the last
193 * seen value is good enough. Note that the seqno will always be
194 * monotonic, even if not coherent.
195 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100196 u32 (*get_seqno)(struct intel_engine_cs *ring,
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100197 bool lazy_coherency);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100198 void (*set_seqno)(struct intel_engine_cs *ring,
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200199 u32 seqno);
John Harrison53fddaf2015-05-29 17:44:02 +0100200 int (*dispatch_execbuffer)(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -0700201 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +0000202 unsigned dispatch_flags);
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100203#define I915_DISPATCH_SECURE 0x1
Daniel Vetterb45305f2012-12-17 16:21:27 +0100204#define I915_DISPATCH_PINNED 0x2
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300205#define I915_DISPATCH_RS 0x4
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100206 void (*cleanup)(struct intel_engine_cs *ring);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700207
Ben Widawsky3e789982014-06-30 09:53:37 -0700208 /* GEN8 signal/wait table - never trust comments!
209 * signal to signal to signal to signal to signal to
210 * RCS VCS BCS VECS VCS2
211 * --------------------------------------------------------------------
212 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
213 * |-------------------------------------------------------------------
214 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
215 * |-------------------------------------------------------------------
216 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
217 * |-------------------------------------------------------------------
218 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
219 * |-------------------------------------------------------------------
220 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
221 * |-------------------------------------------------------------------
222 *
223 * Generalization:
224 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
225 * ie. transpose of g(x, y)
226 *
227 * sync from sync from sync from sync from sync from
228 * RCS VCS BCS VECS VCS2
229 * --------------------------------------------------------------------
230 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
231 * |-------------------------------------------------------------------
232 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
233 * |-------------------------------------------------------------------
234 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
235 * |-------------------------------------------------------------------
236 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
237 * |-------------------------------------------------------------------
238 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
239 * |-------------------------------------------------------------------
240 *
241 * Generalization:
242 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
243 * ie. transpose of f(x, y)
244 */
Ben Widawskyebc348b2014-04-29 14:52:28 -0700245 struct {
246 u32 sync_seqno[I915_NUM_RINGS-1];
Ben Widawsky78325f22014-04-29 14:52:29 -0700247
Ben Widawsky3e789982014-06-30 09:53:37 -0700248 union {
249 struct {
250 /* our mbox written by others */
251 u32 wait[I915_NUM_RINGS];
252 /* mboxes this ring signals to */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200253 i915_reg_t signal[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -0700254 } mbox;
255 u64 signal_ggtt[I915_NUM_RINGS];
256 };
Ben Widawsky78325f22014-04-29 14:52:29 -0700257
258 /* AKA wait() */
John Harrison599d9242015-05-29 17:44:04 +0100259 int (*sync_to)(struct drm_i915_gem_request *to_req,
260 struct intel_engine_cs *from,
Ben Widawsky78325f22014-04-29 14:52:29 -0700261 u32 seqno);
John Harrisonf7169682015-05-29 17:44:05 +0100262 int (*signal)(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700263 /* num_dwords needed by caller */
264 unsigned int num_dwords);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700265 } semaphore;
Ben Widawskyad776f82013-05-28 19:22:18 -0700266
Oscar Mateo4da46e12014-07-24 17:04:27 +0100267 /* Execlists */
Michel Thierryacdd8842014-07-24 17:04:38 +0100268 spinlock_t execlist_lock;
269 struct list_head execlist_queue;
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000270 struct list_head execlist_retired_req_list;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100271 u8 next_context_status_buffer;
Oscar Mateo73d477f2014-07-24 17:04:31 +0100272 u32 irq_keep_mask; /* bitmask for interrupts that should not be masked */
John Harrisonc4e76632015-05-29 17:44:01 +0100273 int (*emit_request)(struct drm_i915_gem_request *request);
John Harrison7deb4d32015-05-29 17:43:59 +0100274 int (*emit_flush)(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +0100275 u32 invalidate_domains,
276 u32 flush_domains);
John Harrisonbe795fc2015-05-29 17:44:03 +0100277 int (*emit_bb_start)(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +0000278 u64 offset, unsigned dispatch_flags);
Oscar Mateo4da46e12014-07-24 17:04:27 +0100279
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800280 /**
281 * List of objects currently involved in rendering from the
282 * ringbuffer.
283 *
284 * Includes buffers having the contents of their GPU caches
John Harrison97b2a6a2014-11-24 18:49:26 +0000285 * flushed, not necessarily primitives. last_read_req
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800286 * represents when the rendering involved will be completed.
287 *
288 * A reference is held on the buffer while on this list.
289 */
290 struct list_head active_list;
291
292 /**
293 * List of breadcrumbs associated with GPU requests currently
294 * outstanding.
295 */
296 struct list_head request_list;
297
Chris Wilsona56ba562010-09-28 10:07:56 +0100298 /**
Tomas Elf94f7bbe2015-07-09 15:30:57 +0100299 * Seqno of request most recently submitted to request_list.
300 * Used exclusively by hang checker to avoid grabbing lock while
301 * inspecting request list.
302 */
303 u32 last_submitted_seqno;
304
Daniel Vettercc889e02012-06-13 20:45:19 +0200305 bool gpu_caches_dirty;
Chris Wilsona56ba562010-09-28 10:07:56 +0100306
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800307 wait_queue_head_t irq_queue;
Zou Nan hai8d192152010-11-02 16:31:01 +0800308
Oscar Mateo273497e2014-05-22 14:13:37 +0100309 struct intel_context *default_context;
310 struct intel_context *last_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700311
Mika Kuoppala92cab732013-05-24 17:16:07 +0300312 struct intel_ring_hangcheck hangcheck;
313
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100314 struct {
315 struct drm_i915_gem_object *obj;
316 u32 gtt_offset;
317 volatile u32 *cpu_page;
318 } scratch;
Brad Volkin351e3db2014-02-18 10:15:46 -0800319
Brad Volkin44e895a2014-05-10 14:10:43 -0700320 bool needs_cmd_parser;
321
Brad Volkin351e3db2014-02-18 10:15:46 -0800322 /*
Brad Volkin44e895a2014-05-10 14:10:43 -0700323 * Table of commands the command parser needs to know about
Brad Volkin351e3db2014-02-18 10:15:46 -0800324 * for this ring.
325 */
Brad Volkin44e895a2014-05-10 14:10:43 -0700326 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
Brad Volkin351e3db2014-02-18 10:15:46 -0800327
328 /*
329 * Table of registers allowed in commands that read/write registers.
330 */
Francisco Jerez4e86f722015-05-29 16:44:14 +0300331 const struct drm_i915_reg_descriptor *reg_table;
Brad Volkin351e3db2014-02-18 10:15:46 -0800332 int reg_count;
333
334 /*
335 * Table of registers allowed in commands that read/write registers, but
336 * only from the DRM master.
337 */
Francisco Jerez4e86f722015-05-29 16:44:14 +0300338 const struct drm_i915_reg_descriptor *master_reg_table;
Brad Volkin351e3db2014-02-18 10:15:46 -0800339 int master_reg_count;
340
341 /*
342 * Returns the bitmask for the length field of the specified command.
343 * Return 0 for an unrecognized/invalid command.
344 *
345 * If the command parser finds an entry for a command in the ring's
346 * cmd_tables, it gets the command's length based on the table entry.
347 * If not, it calls this function to determine the per-ring length field
348 * encoding for the command (i.e. certain opcode ranges use certain bits
349 * to encode the command length in the header).
350 */
351 u32 (*get_cmd_length_mask)(u32 cmd_header);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800352};
353
Dave Gordonb0366a52015-12-08 15:02:36 +0000354static inline bool
355intel_ring_initialized(struct intel_engine_cs *ring)
356{
357 return ring->dev != NULL;
358}
Chris Wilsonb4519512012-05-11 14:29:30 +0100359
Daniel Vetter96154f22011-12-14 13:57:00 +0100360static inline unsigned
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100361intel_ring_flag(struct intel_engine_cs *ring)
Daniel Vetter96154f22011-12-14 13:57:00 +0100362{
363 return 1 << ring->id;
364}
365
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800366static inline u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100367intel_ring_sync_index(struct intel_engine_cs *ring,
368 struct intel_engine_cs *other)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000369{
370 int idx;
371
372 /*
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -0700373 * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
374 * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
375 * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
376 * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
377 * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000378 */
379
380 idx = (other - ring) - 1;
381 if (idx < 0)
382 idx += I915_NUM_RINGS;
383
384 return idx;
385}
386
Imre Deak319404d2015-08-14 18:35:27 +0300387static inline void
388intel_flush_status_page(struct intel_engine_cs *ring, int reg)
389{
390 drm_clflush_virt_range(&ring->status_page.page_addr[reg],
391 sizeof(uint32_t));
392}
393
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000394static inline u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100395intel_read_status_page(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100396 int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800397{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200398 /* Ensure that the compiler doesn't optimize away the load. */
399 barrier();
400 return ring->status_page.page_addr[reg];
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800401}
402
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200403static inline void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100404intel_write_status_page(struct intel_engine_cs *ring,
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200405 int reg, u32 value)
406{
407 ring->status_page.page_addr[reg] = value;
408}
409
Chris Wilson311bd682011-01-13 19:06:50 +0000410/**
411 * Reads a dword out of the status page, which is written to from the command
412 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
413 * MI_STORE_DATA_IMM.
414 *
415 * The following dwords have a reserved meaning:
416 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
417 * 0x04: ring 0 head pointer
418 * 0x05: ring 1 head pointer (915-class)
419 * 0x06: ring 2 head pointer (915-class)
420 * 0x10-0x1b: Context status DWords (GM45)
421 * 0x1f: Last written status offset. (GM45)
Thomas Danielb07da532015-02-18 11:48:21 +0000422 * 0x20-0x2f: Reserved (Gen6+)
Chris Wilson311bd682011-01-13 19:06:50 +0000423 *
Thomas Danielb07da532015-02-18 11:48:21 +0000424 * The area from dword 0x30 to 0x3ff is available for driver usage.
Chris Wilson311bd682011-01-13 19:06:50 +0000425 */
Thomas Danielb07da532015-02-18 11:48:21 +0000426#define I915_GEM_HWS_INDEX 0x30
427#define I915_GEM_HWS_SCRATCH_INDEX 0x40
Jesse Barnes9a289772012-10-26 09:42:42 -0700428#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000429
Chris Wilson01101fa2015-09-03 13:01:39 +0100430struct intel_ringbuffer *
431intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000432int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
433 struct intel_ringbuffer *ringbuf);
Chris Wilson01101fa2015-09-03 13:01:39 +0100434void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
435void intel_ringbuffer_free(struct intel_ringbuffer *ring);
Oscar Mateo84c23772014-07-24 17:04:15 +0100436
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100437void intel_stop_ring_buffer(struct intel_engine_cs *ring);
438void intel_cleanup_ring_buffer(struct intel_engine_cs *ring);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700439
John Harrison6689cb22015-03-19 12:30:08 +0000440int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request);
441
John Harrison5fb9de12015-05-29 17:44:07 +0100442int __must_check intel_ring_begin(struct drm_i915_gem_request *req, int n);
John Harrisonbba09b12015-05-29 17:44:06 +0100443int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100444static inline void intel_ring_emit(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100445 u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100446{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100447 struct intel_ringbuffer *ringbuf = ring->buffer;
448 iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
449 ringbuf->tail += 4;
Chris Wilsone898cd22010-08-04 15:18:14 +0100450}
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200451static inline void intel_ring_emit_reg(struct intel_engine_cs *ring,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200452 i915_reg_t reg)
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200453{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200454 intel_ring_emit(ring, i915_mmio_reg_offset(reg));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200455}
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100456static inline void intel_ring_advance(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +0100457{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100458 struct intel_ringbuffer *ringbuf = ring->buffer;
459 ringbuf->tail &= ringbuf->size - 1;
Chris Wilson09246732013-08-10 22:16:32 +0100460}
Oscar Mateo82e104c2014-07-24 17:04:26 +0100461int __intel_ring_space(int head, int tail, int size);
Dave Gordonebd0fd42014-11-27 11:22:49 +0000462void intel_ring_update_space(struct intel_ringbuffer *ringbuf);
Oscar Mateo82e104c2014-07-24 17:04:26 +0100463int intel_ring_space(struct intel_ringbuffer *ringbuf);
464bool intel_ring_stopped(struct intel_engine_cs *ring);
Chris Wilson09246732013-08-10 22:16:32 +0100465
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100466int __must_check intel_ring_idle(struct intel_engine_cs *ring);
467void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno);
John Harrison4866d722015-05-29 17:43:55 +0100468int intel_ring_flush_all_caches(struct drm_i915_gem_request *req);
John Harrison2f200552015-05-29 17:43:53 +0100469int intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800470
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100471void intel_fini_pipe_control(struct intel_engine_cs *ring);
472int intel_init_pipe_control(struct intel_engine_cs *ring);
473
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800474int intel_init_render_ring_buffer(struct drm_device *dev);
475int intel_init_bsd_ring_buffer(struct drm_device *dev);
Zhao Yakui845f74a2014-04-17 10:37:37 +0800476int intel_init_bsd2_ring_buffer(struct drm_device *dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100477int intel_init_blt_ring_buffer(struct drm_device *dev);
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700478int intel_init_vebox_ring_buffer(struct drm_device *dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100480u64 intel_ring_get_active_head(struct intel_engine_cs *ring);
Daniel Vetter79f321b2010-09-24 21:20:10 +0200481
Michel Thierry771b9a52014-11-11 16:47:33 +0000482int init_workarounds_ring(struct intel_engine_cs *ring);
483
Oscar Mateo1b5d0632014-07-03 16:28:04 +0100484static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf)
Chris Wilsona71d8d92012-02-15 11:25:36 +0000485{
Oscar Mateo1b5d0632014-07-03 16:28:04 +0100486 return ringbuf->tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +0000487}
488
John Harrison29b1b412015-06-18 13:10:09 +0100489/*
490 * Arbitrary size for largest possible 'add request' sequence. The code paths
491 * are complex and variable. Empirical measurement shows that the worst case
492 * is ILK at 136 words. Reserving too much is better than reserving too little
493 * as that allows for corner cases that might have been missed. So the figure
494 * has been rounded up to 160 words.
495 */
496#define MIN_SPACE_FOR_ADD_REQUEST 160
497
498/*
499 * Reserve space in the ring to guarantee that the i915_add_request() call
500 * will always have sufficient room to do its stuff. The request creation
501 * code calls this automatically.
502 */
503void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size);
504/* Cancel the reservation, e.g. because the request is being discarded. */
505void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf);
506/* Use the reserved space - for use by i915_add_request() only. */
507void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf);
508/* Finish with the reserved space - for use by i915_add_request() only. */
509void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf);
510
John Harrison79bbcc22015-06-30 12:40:55 +0100511/* Legacy ringbuffer specific portion of reservation code: */
512int intel_ring_reserve_space(struct drm_i915_gem_request *request);
513
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800514#endif /* _INTEL_RINGBUFFER_H_ */