Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1 | #ifndef _INTEL_RINGBUFFER_H_ |
| 2 | #define _INTEL_RINGBUFFER_H_ |
| 3 | |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 4 | #include <linux/hashtable.h> |
| 5 | |
| 6 | #define I915_CMD_HASH_ORDER 9 |
| 7 | |
Ville Syrjälä | 633cf8f | 2012-12-03 18:43:32 +0200 | [diff] [blame] | 8 | /* |
| 9 | * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use" |
| 10 | * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use" |
| 11 | * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use" |
| 12 | * |
| 13 | * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same |
| 14 | * cacheline, the Head Pointer must not be greater than the Tail |
| 15 | * Pointer." |
| 16 | */ |
| 17 | #define I915_RING_FREE_SPACE 64 |
| 18 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 19 | struct intel_hw_status_page { |
Daniel Vetter | 4225d0f | 2012-04-26 23:28:16 +0200 | [diff] [blame] | 20 | u32 *page_addr; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 21 | unsigned int gfx_addr; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 22 | struct drm_i915_gem_object *obj; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 23 | }; |
| 24 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 25 | #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base)) |
| 26 | #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 27 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 28 | #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base)) |
| 29 | #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 30 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 31 | #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base)) |
| 32 | #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 33 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 34 | #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base)) |
| 35 | #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 36 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 37 | #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base)) |
| 38 | #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val) |
Daniel Vetter | 870e86d | 2010-08-02 16:29:44 +0200 | [diff] [blame] | 39 | |
Naresh Kumar Kachhi | e9fea57 | 2014-03-12 16:39:41 +0530 | [diff] [blame] | 40 | #define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base)) |
Chris Wilson | 9991ae7 | 2014-04-02 16:36:07 +0100 | [diff] [blame] | 41 | #define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val) |
Naresh Kumar Kachhi | e9fea57 | 2014-03-12 16:39:41 +0530 | [diff] [blame] | 42 | |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 43 | /* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to |
| 44 | * do the writes, and that must have qw aligned offsets, simply pretend it's 8b. |
| 45 | */ |
| 46 | #define i915_semaphore_seqno_size sizeof(uint64_t) |
| 47 | #define GEN8_SIGNAL_OFFSET(__ring, to) \ |
| 48 | (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \ |
| 49 | ((__ring)->id * I915_NUM_RINGS * i915_semaphore_seqno_size) + \ |
| 50 | (i915_semaphore_seqno_size * (to))) |
| 51 | |
| 52 | #define GEN8_WAIT_OFFSET(__ring, from) \ |
| 53 | (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \ |
| 54 | ((from) * I915_NUM_RINGS * i915_semaphore_seqno_size) + \ |
| 55 | (i915_semaphore_seqno_size * (__ring)->id)) |
| 56 | |
| 57 | #define GEN8_RING_SEMAPHORE_INIT do { \ |
| 58 | if (!dev_priv->semaphore_obj) { \ |
| 59 | break; \ |
| 60 | } \ |
| 61 | ring->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET(ring, RCS); \ |
| 62 | ring->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET(ring, VCS); \ |
| 63 | ring->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET(ring, BCS); \ |
| 64 | ring->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET(ring, VECS); \ |
| 65 | ring->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET(ring, VCS2); \ |
| 66 | ring->semaphore.signal_ggtt[ring->id] = MI_SEMAPHORE_SYNC_INVALID; \ |
| 67 | } while(0) |
| 68 | |
Jani Nikula | f2f4d82 | 2013-08-11 12:44:01 +0300 | [diff] [blame] | 69 | enum intel_ring_hangcheck_action { |
Mika Kuoppala | da66146 | 2013-09-06 16:03:28 +0300 | [diff] [blame] | 70 | HANGCHECK_IDLE = 0, |
Jani Nikula | f2f4d82 | 2013-08-11 12:44:01 +0300 | [diff] [blame] | 71 | HANGCHECK_WAIT, |
| 72 | HANGCHECK_ACTIVE, |
Mika Kuoppala | f260fe7 | 2014-08-05 17:16:26 +0300 | [diff] [blame] | 73 | HANGCHECK_ACTIVE_LOOP, |
Jani Nikula | f2f4d82 | 2013-08-11 12:44:01 +0300 | [diff] [blame] | 74 | HANGCHECK_KICK, |
| 75 | HANGCHECK_HUNG, |
| 76 | }; |
Mika Kuoppala | ad8beae | 2013-06-12 12:35:32 +0300 | [diff] [blame] | 77 | |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 78 | #define HANGCHECK_SCORE_RING_HUNG 31 |
| 79 | |
Mika Kuoppala | 92cab73 | 2013-05-24 17:16:07 +0300 | [diff] [blame] | 80 | struct intel_ring_hangcheck { |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 81 | u64 acthd; |
Mika Kuoppala | f260fe7 | 2014-08-05 17:16:26 +0300 | [diff] [blame] | 82 | u64 max_acthd; |
Mika Kuoppala | 92cab73 | 2013-05-24 17:16:07 +0300 | [diff] [blame] | 83 | u32 seqno; |
Mika Kuoppala | 05407ff | 2013-05-30 09:04:29 +0300 | [diff] [blame] | 84 | int score; |
Mika Kuoppala | ad8beae | 2013-06-12 12:35:32 +0300 | [diff] [blame] | 85 | enum intel_ring_hangcheck_action action; |
Chris Wilson | 4be1738 | 2014-06-06 10:22:29 +0100 | [diff] [blame] | 86 | int deadlock; |
Mika Kuoppala | 92cab73 | 2013-05-24 17:16:07 +0300 | [diff] [blame] | 87 | }; |
| 88 | |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 89 | struct intel_ringbuffer { |
| 90 | struct drm_i915_gem_object *obj; |
| 91 | void __iomem *virtual_start; |
| 92 | |
Daniel Vetter | 0c7dd53 | 2014-08-11 16:17:44 +0200 | [diff] [blame] | 93 | struct intel_engine_cs *ring; |
| 94 | |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 95 | u32 head; |
| 96 | u32 tail; |
| 97 | int space; |
| 98 | int size; |
| 99 | int effective_size; |
| 100 | |
| 101 | /** We track the position of the requests in the ring buffer, and |
| 102 | * when each is retired we increment last_retired_head as the GPU |
| 103 | * must have finished processing the request and so we know we |
| 104 | * can advance the ringbuffer up to that position. |
| 105 | * |
| 106 | * last_retired_head is set to -1 after the value is consumed so |
| 107 | * we can detect new retirements. |
| 108 | */ |
| 109 | u32 last_retired_head; |
| 110 | }; |
| 111 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 112 | struct intel_engine_cs { |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 113 | const char *name; |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 114 | enum intel_ring_id { |
Daniel Vetter | 96154f2 | 2011-12-14 13:57:00 +0100 | [diff] [blame] | 115 | RCS = 0x0, |
| 116 | VCS, |
| 117 | BCS, |
Ben Widawsky | 4a3dd19 | 2013-05-28 19:22:19 -0700 | [diff] [blame] | 118 | VECS, |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 119 | VCS2 |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 120 | } id; |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 121 | #define I915_NUM_RINGS 5 |
Zhao Yakui | b1a9330 | 2014-04-17 10:37:36 +0800 | [diff] [blame] | 122 | #define LAST_USER_RING (VECS + 1) |
Daniel Vetter | 333e9fe | 2010-08-02 16:24:01 +0200 | [diff] [blame] | 123 | u32 mmio_base; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 124 | struct drm_device *dev; |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 125 | struct intel_ringbuffer *buffer; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 126 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 127 | struct intel_hw_status_page status_page; |
| 128 | |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 129 | unsigned irq_refcount; /* protected by dev_priv->irq_lock */ |
Daniel Vetter | 6a848cc | 2012-04-11 22:12:46 +0200 | [diff] [blame] | 130 | u32 irq_enable_mask; /* bitmask to enable ring interrupt */ |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 131 | u32 trace_irq_seqno; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 132 | bool __must_check (*irq_get)(struct intel_engine_cs *ring); |
| 133 | void (*irq_put)(struct intel_engine_cs *ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 134 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 135 | int (*init)(struct intel_engine_cs *ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 136 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 137 | void (*write_tail)(struct intel_engine_cs *ring, |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 138 | u32 value); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 139 | int __must_check (*flush)(struct intel_engine_cs *ring, |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 140 | u32 invalidate_domains, |
| 141 | u32 flush_domains); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 142 | int (*add_request)(struct intel_engine_cs *ring); |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 143 | /* Some chipsets are not quite as coherent as advertised and need |
| 144 | * an expensive kick to force a true read of the up-to-date seqno. |
| 145 | * However, the up-to-date seqno is not always required and the last |
| 146 | * seen value is good enough. Note that the seqno will always be |
| 147 | * monotonic, even if not coherent. |
| 148 | */ |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 149 | u32 (*get_seqno)(struct intel_engine_cs *ring, |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 150 | bool lazy_coherency); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 151 | void (*set_seqno)(struct intel_engine_cs *ring, |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 152 | u32 seqno); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 153 | int (*dispatch_execbuffer)(struct intel_engine_cs *ring, |
Ben Widawsky | 9bcb144 | 2014-04-28 19:29:25 -0700 | [diff] [blame] | 154 | u64 offset, u32 length, |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 155 | unsigned flags); |
| 156 | #define I915_DISPATCH_SECURE 0x1 |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 157 | #define I915_DISPATCH_PINNED 0x2 |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 158 | void (*cleanup)(struct intel_engine_cs *ring); |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 159 | |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 160 | /* GEN8 signal/wait table - never trust comments! |
| 161 | * signal to signal to signal to signal to signal to |
| 162 | * RCS VCS BCS VECS VCS2 |
| 163 | * -------------------------------------------------------------------- |
| 164 | * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) | |
| 165 | * |------------------------------------------------------------------- |
| 166 | * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) | |
| 167 | * |------------------------------------------------------------------- |
| 168 | * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) | |
| 169 | * |------------------------------------------------------------------- |
| 170 | * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) | |
| 171 | * |------------------------------------------------------------------- |
| 172 | * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) | |
| 173 | * |------------------------------------------------------------------- |
| 174 | * |
| 175 | * Generalization: |
| 176 | * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id) |
| 177 | * ie. transpose of g(x, y) |
| 178 | * |
| 179 | * sync from sync from sync from sync from sync from |
| 180 | * RCS VCS BCS VECS VCS2 |
| 181 | * -------------------------------------------------------------------- |
| 182 | * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) | |
| 183 | * |------------------------------------------------------------------- |
| 184 | * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) | |
| 185 | * |------------------------------------------------------------------- |
| 186 | * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) | |
| 187 | * |------------------------------------------------------------------- |
| 188 | * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) | |
| 189 | * |------------------------------------------------------------------- |
| 190 | * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) | |
| 191 | * |------------------------------------------------------------------- |
| 192 | * |
| 193 | * Generalization: |
| 194 | * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id) |
| 195 | * ie. transpose of f(x, y) |
| 196 | */ |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 197 | struct { |
| 198 | u32 sync_seqno[I915_NUM_RINGS-1]; |
Ben Widawsky | 78325f2 | 2014-04-29 14:52:29 -0700 | [diff] [blame] | 199 | |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 200 | union { |
| 201 | struct { |
| 202 | /* our mbox written by others */ |
| 203 | u32 wait[I915_NUM_RINGS]; |
| 204 | /* mboxes this ring signals to */ |
| 205 | u32 signal[I915_NUM_RINGS]; |
| 206 | } mbox; |
| 207 | u64 signal_ggtt[I915_NUM_RINGS]; |
| 208 | }; |
Ben Widawsky | 78325f2 | 2014-04-29 14:52:29 -0700 | [diff] [blame] | 209 | |
| 210 | /* AKA wait() */ |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 211 | int (*sync_to)(struct intel_engine_cs *ring, |
| 212 | struct intel_engine_cs *to, |
Ben Widawsky | 78325f2 | 2014-04-29 14:52:29 -0700 | [diff] [blame] | 213 | u32 seqno); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 214 | int (*signal)(struct intel_engine_cs *signaller, |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 215 | /* num_dwords needed by caller */ |
| 216 | unsigned int num_dwords); |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 217 | } semaphore; |
Ben Widawsky | ad776f8 | 2013-05-28 19:22:18 -0700 | [diff] [blame] | 218 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 219 | /** |
| 220 | * List of objects currently involved in rendering from the |
| 221 | * ringbuffer. |
| 222 | * |
| 223 | * Includes buffers having the contents of their GPU caches |
| 224 | * flushed, not necessarily primitives. last_rendering_seqno |
| 225 | * represents when the rendering involved will be completed. |
| 226 | * |
| 227 | * A reference is held on the buffer while on this list. |
| 228 | */ |
| 229 | struct list_head active_list; |
| 230 | |
| 231 | /** |
| 232 | * List of breadcrumbs associated with GPU requests currently |
| 233 | * outstanding. |
| 234 | */ |
| 235 | struct list_head request_list; |
| 236 | |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 237 | /** |
| 238 | * Do we have some not yet emitted requests outstanding? |
| 239 | */ |
Chris Wilson | 3c0e234 | 2013-09-04 10:45:52 +0100 | [diff] [blame] | 240 | struct drm_i915_gem_request *preallocated_lazy_request; |
Chris Wilson | 1823521 | 2013-09-04 10:45:51 +0100 | [diff] [blame] | 241 | u32 outstanding_lazy_seqno; |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 242 | bool gpu_caches_dirty; |
Chris Wilson | c65355b | 2013-06-06 16:53:41 -0300 | [diff] [blame] | 243 | bool fbc_dirty; |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 244 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 245 | wait_queue_head_t irq_queue; |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 246 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 247 | struct intel_context *default_context; |
| 248 | struct intel_context *last_context; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 249 | |
Mika Kuoppala | 92cab73 | 2013-05-24 17:16:07 +0300 | [diff] [blame] | 250 | struct intel_ring_hangcheck hangcheck; |
| 251 | |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 252 | struct { |
| 253 | struct drm_i915_gem_object *obj; |
| 254 | u32 gtt_offset; |
| 255 | volatile u32 *cpu_page; |
| 256 | } scratch; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 257 | |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 258 | bool needs_cmd_parser; |
| 259 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 260 | /* |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 261 | * Table of commands the command parser needs to know about |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 262 | * for this ring. |
| 263 | */ |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 264 | DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 265 | |
| 266 | /* |
| 267 | * Table of registers allowed in commands that read/write registers. |
| 268 | */ |
| 269 | const u32 *reg_table; |
| 270 | int reg_count; |
| 271 | |
| 272 | /* |
| 273 | * Table of registers allowed in commands that read/write registers, but |
| 274 | * only from the DRM master. |
| 275 | */ |
| 276 | const u32 *master_reg_table; |
| 277 | int master_reg_count; |
| 278 | |
| 279 | /* |
| 280 | * Returns the bitmask for the length field of the specified command. |
| 281 | * Return 0 for an unrecognized/invalid command. |
| 282 | * |
| 283 | * If the command parser finds an entry for a command in the ring's |
| 284 | * cmd_tables, it gets the command's length based on the table entry. |
| 285 | * If not, it calls this function to determine the per-ring length field |
| 286 | * encoding for the command (i.e. certain opcode ranges use certain bits |
| 287 | * to encode the command length in the header). |
| 288 | */ |
| 289 | u32 (*get_cmd_length_mask)(u32 cmd_header); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 290 | }; |
| 291 | |
Oscar Mateo | 48d8238 | 2014-07-24 17:04:23 +0100 | [diff] [blame] | 292 | bool intel_ring_initialized(struct intel_engine_cs *ring); |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 293 | |
Daniel Vetter | 96154f2 | 2011-12-14 13:57:00 +0100 | [diff] [blame] | 294 | static inline unsigned |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 295 | intel_ring_flag(struct intel_engine_cs *ring) |
Daniel Vetter | 96154f2 | 2011-12-14 13:57:00 +0100 | [diff] [blame] | 296 | { |
| 297 | return 1 << ring->id; |
| 298 | } |
| 299 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 300 | static inline u32 |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 301 | intel_ring_sync_index(struct intel_engine_cs *ring, |
| 302 | struct intel_engine_cs *other) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 303 | { |
| 304 | int idx; |
| 305 | |
| 306 | /* |
Rodrigo Vivi | ddd4dbc | 2014-06-30 09:51:11 -0700 | [diff] [blame] | 307 | * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2; |
| 308 | * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs; |
| 309 | * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs; |
| 310 | * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs; |
| 311 | * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 312 | */ |
| 313 | |
| 314 | idx = (other - ring) - 1; |
| 315 | if (idx < 0) |
| 316 | idx += I915_NUM_RINGS; |
| 317 | |
| 318 | return idx; |
| 319 | } |
| 320 | |
| 321 | static inline u32 |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 322 | intel_read_status_page(struct intel_engine_cs *ring, |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 323 | int reg) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 324 | { |
Daniel Vetter | 4225d0f | 2012-04-26 23:28:16 +0200 | [diff] [blame] | 325 | /* Ensure that the compiler doesn't optimize away the load. */ |
| 326 | barrier(); |
| 327 | return ring->status_page.page_addr[reg]; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 328 | } |
| 329 | |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 330 | static inline void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 331 | intel_write_status_page(struct intel_engine_cs *ring, |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 332 | int reg, u32 value) |
| 333 | { |
| 334 | ring->status_page.page_addr[reg] = value; |
| 335 | } |
| 336 | |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 337 | /** |
| 338 | * Reads a dword out of the status page, which is written to from the command |
| 339 | * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or |
| 340 | * MI_STORE_DATA_IMM. |
| 341 | * |
| 342 | * The following dwords have a reserved meaning: |
| 343 | * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes. |
| 344 | * 0x04: ring 0 head pointer |
| 345 | * 0x05: ring 1 head pointer (915-class) |
| 346 | * 0x06: ring 2 head pointer (915-class) |
| 347 | * 0x10-0x1b: Context status DWords (GM45) |
| 348 | * 0x1f: Last written status offset. (GM45) |
| 349 | * |
| 350 | * The area from dword 0x20 to 0x3ff is available for driver usage. |
| 351 | */ |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 352 | #define I915_GEM_HWS_INDEX 0x20 |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 353 | #define I915_GEM_HWS_SCRATCH_INDEX 0x30 |
| 354 | #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT) |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 355 | |
Oscar Mateo | 84c2377 | 2014-07-24 17:04:15 +0100 | [diff] [blame] | 356 | void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf); |
| 357 | int intel_alloc_ringbuffer_obj(struct drm_device *dev, |
| 358 | struct intel_ringbuffer *ringbuf); |
| 359 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 360 | void intel_stop_ring_buffer(struct intel_engine_cs *ring); |
| 361 | void intel_cleanup_ring_buffer(struct intel_engine_cs *ring); |
Ben Widawsky | 96f298a | 2011-03-19 18:14:27 -0700 | [diff] [blame] | 362 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 363 | int __must_check intel_ring_begin(struct intel_engine_cs *ring, int n); |
| 364 | int __must_check intel_ring_cacheline_align(struct intel_engine_cs *ring); |
| 365 | static inline void intel_ring_emit(struct intel_engine_cs *ring, |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 366 | u32 data) |
Chris Wilson | e898cd2 | 2010-08-04 15:18:14 +0100 | [diff] [blame] | 367 | { |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 368 | struct intel_ringbuffer *ringbuf = ring->buffer; |
| 369 | iowrite32(data, ringbuf->virtual_start + ringbuf->tail); |
| 370 | ringbuf->tail += 4; |
Chris Wilson | e898cd2 | 2010-08-04 15:18:14 +0100 | [diff] [blame] | 371 | } |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 372 | static inline void intel_ring_advance(struct intel_engine_cs *ring) |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 373 | { |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 374 | struct intel_ringbuffer *ringbuf = ring->buffer; |
| 375 | ringbuf->tail &= ringbuf->size - 1; |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 376 | } |
Oscar Mateo | 82e104c | 2014-07-24 17:04:26 +0100 | [diff] [blame^] | 377 | int __intel_ring_space(int head, int tail, int size); |
| 378 | int intel_ring_space(struct intel_ringbuffer *ringbuf); |
| 379 | bool intel_ring_stopped(struct intel_engine_cs *ring); |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 380 | void __intel_ring_advance(struct intel_engine_cs *ring); |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 381 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 382 | int __must_check intel_ring_idle(struct intel_engine_cs *ring); |
| 383 | void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno); |
| 384 | int intel_ring_flush_all_caches(struct intel_engine_cs *ring); |
| 385 | int intel_ring_invalidate_all_caches(struct intel_engine_cs *ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 386 | |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 387 | void intel_fini_pipe_control(struct intel_engine_cs *ring); |
| 388 | int intel_init_pipe_control(struct intel_engine_cs *ring); |
| 389 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 390 | int intel_init_render_ring_buffer(struct drm_device *dev); |
| 391 | int intel_init_bsd_ring_buffer(struct drm_device *dev); |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 392 | int intel_init_bsd2_ring_buffer(struct drm_device *dev); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 393 | int intel_init_blt_ring_buffer(struct drm_device *dev); |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 394 | int intel_init_vebox_ring_buffer(struct drm_device *dev); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 395 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 396 | u64 intel_ring_get_active_head(struct intel_engine_cs *ring); |
| 397 | void intel_ring_setup_status_page(struct intel_engine_cs *ring); |
Daniel Vetter | 79f321b | 2010-09-24 21:20:10 +0200 | [diff] [blame] | 398 | |
Oscar Mateo | 1b5d063 | 2014-07-03 16:28:04 +0100 | [diff] [blame] | 399 | static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf) |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 400 | { |
Oscar Mateo | 1b5d063 | 2014-07-03 16:28:04 +0100 | [diff] [blame] | 401 | return ringbuf->tail; |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 402 | } |
| 403 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 404 | static inline u32 intel_ring_get_seqno(struct intel_engine_cs *ring) |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 405 | { |
Chris Wilson | 1823521 | 2013-09-04 10:45:51 +0100 | [diff] [blame] | 406 | BUG_ON(ring->outstanding_lazy_seqno == 0); |
| 407 | return ring->outstanding_lazy_seqno; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 408 | } |
| 409 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 410 | static inline void i915_trace_irq_get(struct intel_engine_cs *ring, u32 seqno) |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 411 | { |
| 412 | if (ring->trace_irq_seqno == 0 && ring->irq_get(ring)) |
| 413 | ring->trace_irq_seqno = seqno; |
| 414 | } |
| 415 | |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 416 | /* DRI warts */ |
| 417 | int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size); |
| 418 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 419 | #endif /* _INTEL_RINGBUFFER_H_ */ |