blob: 7d3560acedbb9260d5ca41174c68bd2b42809297 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002/*
3 * Driver for the Atmel Extensible DMA Controller (aka XDMAC on AT91 systems)
4 *
5 * Copyright (C) 2014 Atmel Corporation
6 *
7 * Author: Ludovic Desroches <ludovic.desroches@atmel.com>
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02008 */
9
10#include <asm/barrier.h>
11#include <dt-bindings/dma/at91.h>
12#include <linux/clk.h>
13#include <linux/dmaengine.h>
14#include <linux/dmapool.h>
15#include <linux/interrupt.h>
16#include <linux/irq.h>
Ludovic Desroches6d3a7d92015-01-27 16:30:32 +010017#include <linux/kernel.h>
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +020018#include <linux/list.h>
19#include <linux/module.h>
20#include <linux/of_dma.h>
21#include <linux/of_platform.h>
22#include <linux/platform_device.h>
23#include <linux/pm.h>
24
25#include "dmaengine.h"
26
27/* Global registers */
28#define AT_XDMAC_GTYPE 0x00 /* Global Type Register */
29#define AT_XDMAC_NB_CH(i) (((i) & 0x1F) + 1) /* Number of Channels Minus One */
30#define AT_XDMAC_FIFO_SZ(i) (((i) >> 5) & 0x7FF) /* Number of Bytes */
31#define AT_XDMAC_NB_REQ(i) ((((i) >> 16) & 0x3F) + 1) /* Number of Peripheral Requests Minus One */
32#define AT_XDMAC_GCFG 0x04 /* Global Configuration Register */
Eugen Hristevf40566f2020-10-16 12:39:18 +030033#define AT_XDMAC_WRHP(i) (((i) & 0xF) << 4)
34#define AT_XDMAC_WRMP(i) (((i) & 0xF) << 8)
35#define AT_XDMAC_WRLP(i) (((i) & 0xF) << 12)
36#define AT_XDMAC_RDHP(i) (((i) & 0xF) << 16)
37#define AT_XDMAC_RDMP(i) (((i) & 0xF) << 20)
38#define AT_XDMAC_RDLP(i) (((i) & 0xF) << 24)
39#define AT_XDMAC_RDSG(i) (((i) & 0xF) << 28)
40#define AT_XDMAC_GCFG_M2M (AT_XDMAC_RDLP(0xF) | AT_XDMAC_WRLP(0xF))
41#define AT_XDMAC_GCFG_P2M (AT_XDMAC_RDSG(0x1) | AT_XDMAC_RDHP(0x3) | \
42 AT_XDMAC_WRHP(0x5))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +020043#define AT_XDMAC_GWAC 0x08 /* Global Weighted Arbiter Configuration Register */
Eugen Hristevf40566f2020-10-16 12:39:18 +030044#define AT_XDMAC_PW0(i) (((i) & 0xF) << 0)
45#define AT_XDMAC_PW1(i) (((i) & 0xF) << 4)
46#define AT_XDMAC_PW2(i) (((i) & 0xF) << 8)
47#define AT_XDMAC_PW3(i) (((i) & 0xF) << 12)
48#define AT_XDMAC_GWAC_M2M 0
49#define AT_XDMAC_GWAC_P2M (AT_XDMAC_PW0(0xF) | AT_XDMAC_PW2(0xF))
50
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +020051#define AT_XDMAC_GIE 0x0C /* Global Interrupt Enable Register */
52#define AT_XDMAC_GID 0x10 /* Global Interrupt Disable Register */
53#define AT_XDMAC_GIM 0x14 /* Global Interrupt Mask Register */
54#define AT_XDMAC_GIS 0x18 /* Global Interrupt Status Register */
55#define AT_XDMAC_GE 0x1C /* Global Channel Enable Register */
56#define AT_XDMAC_GD 0x20 /* Global Channel Disable Register */
57#define AT_XDMAC_GS 0x24 /* Global Channel Status Register */
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +020058#define AT_XDMAC_VERSION 0xFFC /* XDMAC Version Register */
59
60/* Channel relative registers offsets */
61#define AT_XDMAC_CIE 0x00 /* Channel Interrupt Enable Register */
62#define AT_XDMAC_CIE_BIE BIT(0) /* End of Block Interrupt Enable Bit */
63#define AT_XDMAC_CIE_LIE BIT(1) /* End of Linked List Interrupt Enable Bit */
64#define AT_XDMAC_CIE_DIE BIT(2) /* End of Disable Interrupt Enable Bit */
65#define AT_XDMAC_CIE_FIE BIT(3) /* End of Flush Interrupt Enable Bit */
66#define AT_XDMAC_CIE_RBEIE BIT(4) /* Read Bus Error Interrupt Enable Bit */
67#define AT_XDMAC_CIE_WBEIE BIT(5) /* Write Bus Error Interrupt Enable Bit */
68#define AT_XDMAC_CIE_ROIE BIT(6) /* Request Overflow Interrupt Enable Bit */
69#define AT_XDMAC_CID 0x04 /* Channel Interrupt Disable Register */
70#define AT_XDMAC_CID_BID BIT(0) /* End of Block Interrupt Disable Bit */
71#define AT_XDMAC_CID_LID BIT(1) /* End of Linked List Interrupt Disable Bit */
72#define AT_XDMAC_CID_DID BIT(2) /* End of Disable Interrupt Disable Bit */
73#define AT_XDMAC_CID_FID BIT(3) /* End of Flush Interrupt Disable Bit */
74#define AT_XDMAC_CID_RBEID BIT(4) /* Read Bus Error Interrupt Disable Bit */
75#define AT_XDMAC_CID_WBEID BIT(5) /* Write Bus Error Interrupt Disable Bit */
76#define AT_XDMAC_CID_ROID BIT(6) /* Request Overflow Interrupt Disable Bit */
77#define AT_XDMAC_CIM 0x08 /* Channel Interrupt Mask Register */
78#define AT_XDMAC_CIM_BIM BIT(0) /* End of Block Interrupt Mask Bit */
79#define AT_XDMAC_CIM_LIM BIT(1) /* End of Linked List Interrupt Mask Bit */
80#define AT_XDMAC_CIM_DIM BIT(2) /* End of Disable Interrupt Mask Bit */
81#define AT_XDMAC_CIM_FIM BIT(3) /* End of Flush Interrupt Mask Bit */
82#define AT_XDMAC_CIM_RBEIM BIT(4) /* Read Bus Error Interrupt Mask Bit */
83#define AT_XDMAC_CIM_WBEIM BIT(5) /* Write Bus Error Interrupt Mask Bit */
84#define AT_XDMAC_CIM_ROIM BIT(6) /* Request Overflow Interrupt Mask Bit */
85#define AT_XDMAC_CIS 0x0C /* Channel Interrupt Status Register */
86#define AT_XDMAC_CIS_BIS BIT(0) /* End of Block Interrupt Status Bit */
87#define AT_XDMAC_CIS_LIS BIT(1) /* End of Linked List Interrupt Status Bit */
88#define AT_XDMAC_CIS_DIS BIT(2) /* End of Disable Interrupt Status Bit */
89#define AT_XDMAC_CIS_FIS BIT(3) /* End of Flush Interrupt Status Bit */
90#define AT_XDMAC_CIS_RBEIS BIT(4) /* Read Bus Error Interrupt Status Bit */
91#define AT_XDMAC_CIS_WBEIS BIT(5) /* Write Bus Error Interrupt Status Bit */
92#define AT_XDMAC_CIS_ROIS BIT(6) /* Request Overflow Interrupt Status Bit */
93#define AT_XDMAC_CSA 0x10 /* Channel Source Address Register */
94#define AT_XDMAC_CDA 0x14 /* Channel Destination Address Register */
95#define AT_XDMAC_CNDA 0x18 /* Channel Next Descriptor Address Register */
96#define AT_XDMAC_CNDA_NDAIF(i) ((i) & 0x1) /* Channel x Next Descriptor Interface */
97#define AT_XDMAC_CNDA_NDA(i) ((i) & 0xfffffffc) /* Channel x Next Descriptor Address */
98#define AT_XDMAC_CNDC 0x1C /* Channel Next Descriptor Control Register */
99#define AT_XDMAC_CNDC_NDE (0x1 << 0) /* Channel x Next Descriptor Enable */
100#define AT_XDMAC_CNDC_NDSUP (0x1 << 1) /* Channel x Next Descriptor Source Update */
101#define AT_XDMAC_CNDC_NDDUP (0x1 << 2) /* Channel x Next Descriptor Destination Update */
102#define AT_XDMAC_CNDC_NDVIEW_NDV0 (0x0 << 3) /* Channel x Next Descriptor View 0 */
103#define AT_XDMAC_CNDC_NDVIEW_NDV1 (0x1 << 3) /* Channel x Next Descriptor View 1 */
104#define AT_XDMAC_CNDC_NDVIEW_NDV2 (0x2 << 3) /* Channel x Next Descriptor View 2 */
105#define AT_XDMAC_CNDC_NDVIEW_NDV3 (0x3 << 3) /* Channel x Next Descriptor View 3 */
106#define AT_XDMAC_CUBC 0x20 /* Channel Microblock Control Register */
107#define AT_XDMAC_CBC 0x24 /* Channel Block Control Register */
108#define AT_XDMAC_CC 0x28 /* Channel Configuration Register */
109#define AT_XDMAC_CC_TYPE (0x1 << 0) /* Channel Transfer Type */
110#define AT_XDMAC_CC_TYPE_MEM_TRAN (0x0 << 0) /* Memory to Memory Transfer */
111#define AT_XDMAC_CC_TYPE_PER_TRAN (0x1 << 0) /* Peripheral to Memory or Memory to Peripheral Transfer */
112#define AT_XDMAC_CC_MBSIZE_MASK (0x3 << 1)
113#define AT_XDMAC_CC_MBSIZE_SINGLE (0x0 << 1)
114#define AT_XDMAC_CC_MBSIZE_FOUR (0x1 << 1)
115#define AT_XDMAC_CC_MBSIZE_EIGHT (0x2 << 1)
116#define AT_XDMAC_CC_MBSIZE_SIXTEEN (0x3 << 1)
117#define AT_XDMAC_CC_DSYNC (0x1 << 4) /* Channel Synchronization */
118#define AT_XDMAC_CC_DSYNC_PER2MEM (0x0 << 4)
119#define AT_XDMAC_CC_DSYNC_MEM2PER (0x1 << 4)
120#define AT_XDMAC_CC_PROT (0x1 << 5) /* Channel Protection */
121#define AT_XDMAC_CC_PROT_SEC (0x0 << 5)
122#define AT_XDMAC_CC_PROT_UNSEC (0x1 << 5)
123#define AT_XDMAC_CC_SWREQ (0x1 << 6) /* Channel Software Request Trigger */
124#define AT_XDMAC_CC_SWREQ_HWR_CONNECTED (0x0 << 6)
125#define AT_XDMAC_CC_SWREQ_SWR_CONNECTED (0x1 << 6)
126#define AT_XDMAC_CC_MEMSET (0x1 << 7) /* Channel Fill Block of memory */
127#define AT_XDMAC_CC_MEMSET_NORMAL_MODE (0x0 << 7)
128#define AT_XDMAC_CC_MEMSET_HW_MODE (0x1 << 7)
129#define AT_XDMAC_CC_CSIZE(i) ((0x7 & (i)) << 8) /* Channel Chunk Size */
130#define AT_XDMAC_CC_DWIDTH_OFFSET 11
131#define AT_XDMAC_CC_DWIDTH_MASK (0x3 << AT_XDMAC_CC_DWIDTH_OFFSET)
132#define AT_XDMAC_CC_DWIDTH(i) ((0x3 & (i)) << AT_XDMAC_CC_DWIDTH_OFFSET) /* Channel Data Width */
133#define AT_XDMAC_CC_DWIDTH_BYTE 0x0
134#define AT_XDMAC_CC_DWIDTH_HALFWORD 0x1
135#define AT_XDMAC_CC_DWIDTH_WORD 0x2
136#define AT_XDMAC_CC_DWIDTH_DWORD 0x3
137#define AT_XDMAC_CC_SIF(i) ((0x1 & (i)) << 13) /* Channel Source Interface Identifier */
138#define AT_XDMAC_CC_DIF(i) ((0x1 & (i)) << 14) /* Channel Destination Interface Identifier */
139#define AT_XDMAC_CC_SAM_MASK (0x3 << 16) /* Channel Source Addressing Mode */
140#define AT_XDMAC_CC_SAM_FIXED_AM (0x0 << 16)
141#define AT_XDMAC_CC_SAM_INCREMENTED_AM (0x1 << 16)
142#define AT_XDMAC_CC_SAM_UBS_AM (0x2 << 16)
143#define AT_XDMAC_CC_SAM_UBS_DS_AM (0x3 << 16)
144#define AT_XDMAC_CC_DAM_MASK (0x3 << 18) /* Channel Source Addressing Mode */
145#define AT_XDMAC_CC_DAM_FIXED_AM (0x0 << 18)
146#define AT_XDMAC_CC_DAM_INCREMENTED_AM (0x1 << 18)
147#define AT_XDMAC_CC_DAM_UBS_AM (0x2 << 18)
148#define AT_XDMAC_CC_DAM_UBS_DS_AM (0x3 << 18)
149#define AT_XDMAC_CC_INITD (0x1 << 21) /* Channel Initialization Terminated (read only) */
150#define AT_XDMAC_CC_INITD_TERMINATED (0x0 << 21)
151#define AT_XDMAC_CC_INITD_IN_PROGRESS (0x1 << 21)
152#define AT_XDMAC_CC_RDIP (0x1 << 22) /* Read in Progress (read only) */
153#define AT_XDMAC_CC_RDIP_DONE (0x0 << 22)
154#define AT_XDMAC_CC_RDIP_IN_PROGRESS (0x1 << 22)
155#define AT_XDMAC_CC_WRIP (0x1 << 23) /* Write in Progress (read only) */
156#define AT_XDMAC_CC_WRIP_DONE (0x0 << 23)
157#define AT_XDMAC_CC_WRIP_IN_PROGRESS (0x1 << 23)
Claudiu Beznea320c88a2021-10-07 14:12:28 +0300158#define AT_XDMAC_CC_PERID(i) ((0x7f & (i)) << 24) /* Channel Peripheral Identifier */
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200159#define AT_XDMAC_CDS_MSP 0x2C /* Channel Data Stride Memory Set Pattern */
160#define AT_XDMAC_CSUS 0x30 /* Channel Source Microblock Stride */
161#define AT_XDMAC_CDUS 0x34 /* Channel Destination Microblock Stride */
162
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200163/* Microblock control members */
164#define AT_XDMAC_MBR_UBC_UBLEN_MAX 0xFFFFFFUL /* Maximum Microblock Length */
165#define AT_XDMAC_MBR_UBC_NDE (0x1 << 24) /* Next Descriptor Enable */
166#define AT_XDMAC_MBR_UBC_NSEN (0x1 << 25) /* Next Descriptor Source Update */
167#define AT_XDMAC_MBR_UBC_NDEN (0x1 << 26) /* Next Descriptor Destination Update */
168#define AT_XDMAC_MBR_UBC_NDV0 (0x0 << 27) /* Next Descriptor View 0 */
169#define AT_XDMAC_MBR_UBC_NDV1 (0x1 << 27) /* Next Descriptor View 1 */
170#define AT_XDMAC_MBR_UBC_NDV2 (0x2 << 27) /* Next Descriptor View 2 */
171#define AT_XDMAC_MBR_UBC_NDV3 (0x3 << 27) /* Next Descriptor View 3 */
172
173#define AT_XDMAC_MAX_CHAN 0x20
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200174#define AT_XDMAC_MAX_CSIZE 16 /* 16 data */
175#define AT_XDMAC_MAX_DWIDTH 8 /* 64 bits */
Ludovic Desroches25c5e962016-03-10 10:17:55 +0100176#define AT_XDMAC_RESIDUE_MAX_RETRIES 5
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200177
Ludovic Desroches8ac82f82014-11-17 14:42:44 +0100178#define AT_XDMAC_DMA_BUSWIDTHS\
179 (BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) |\
180 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |\
181 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |\
182 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) |\
183 BIT(DMA_SLAVE_BUSWIDTH_8_BYTES))
184
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200185enum atc_status {
186 AT_XDMAC_CHAN_IS_CYCLIC = 0,
187 AT_XDMAC_CHAN_IS_PAUSED,
188};
189
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300190struct at_xdmac_layout {
191 /* Global Channel Read Suspend Register */
192 u8 grs;
193 /* Global Write Suspend Register */
194 u8 gws;
195 /* Global Channel Read Write Suspend Register */
196 u8 grws;
197 /* Global Channel Read Write Resume Register */
198 u8 grwr;
199 /* Global Channel Software Request Register */
200 u8 gswr;
201 /* Global channel Software Request Status Register */
202 u8 gsws;
203 /* Global Channel Software Flush Request Register */
204 u8 gswf;
205 /* Channel reg base */
206 u8 chan_cc_reg_base;
207 /* Source/Destination Interface must be specified or not */
208 bool sdif;
Eugen Hristevf40566f2020-10-16 12:39:18 +0300209 /* AXI queue priority configuration supported */
210 bool axi_config;
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300211};
212
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200213/* ----- Channels ----- */
214struct at_xdmac_chan {
215 struct dma_chan chan;
216 void __iomem *ch_regs;
217 u32 mask; /* Channel Mask */
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200218 u32 cfg; /* Channel Configuration Register */
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200219 u8 perid; /* Peripheral ID */
220 u8 perif; /* Peripheral Interface */
221 u8 memif; /* Memory Interface */
Ludovic Desroches734bb9a2015-01-27 16:30:30 +0100222 u32 save_cc;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200223 u32 save_cim;
224 u32 save_cnda;
225 u32 save_cndc;
Codrin Ciubotariudc3f5952019-01-23 16:33:47 +0000226 u32 irq_status;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200227 unsigned long status;
228 struct tasklet_struct tasklet;
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200229 struct dma_slave_config sconfig;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200230
231 spinlock_t lock;
232
233 struct list_head xfers_list;
234 struct list_head free_descs_list;
235};
236
237
238/* ----- Controller ----- */
239struct at_xdmac {
240 struct dma_device dma;
241 void __iomem *regs;
242 int irq;
243 struct clk *clk;
244 u32 save_gim;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200245 struct dma_pool *at_xdmac_desc_pool;
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300246 const struct at_xdmac_layout *layout;
Gustavo A. R. Silvad9fd4282020-05-07 14:00:46 -0500247 struct at_xdmac_chan chan[];
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200248};
249
250
251/* ----- Descriptors ----- */
252
253/* Linked List Descriptor */
254struct at_xdmac_lld {
255 dma_addr_t mbr_nda; /* Next Descriptor Member */
256 u32 mbr_ubc; /* Microblock Control Member */
257 dma_addr_t mbr_sa; /* Source Address Member */
258 dma_addr_t mbr_da; /* Destination Address Member */
259 u32 mbr_cfg; /* Configuration Register */
Maxime Ripardee0fe352015-05-07 17:38:08 +0200260 u32 mbr_bc; /* Block Control Register */
261 u32 mbr_ds; /* Data Stride Register */
262 u32 mbr_sus; /* Source Microblock Stride Register */
263 u32 mbr_dus; /* Destination Microblock Stride Register */
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200264};
265
Ludovic Desroches4a9723e2016-05-12 16:54:08 +0200266/* 64-bit alignment needed to update CNDA and CUBC registers in an atomic way. */
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200267struct at_xdmac_desc {
268 struct at_xdmac_lld lld;
269 enum dma_transfer_direction direction;
270 struct dma_async_tx_descriptor tx_dma_desc;
271 struct list_head desc_node;
272 /* Following members are only used by the first descriptor */
273 bool active_xfer;
274 unsigned int xfer_size;
275 struct list_head descs_list;
276 struct list_head xfer_node;
Ludovic Desroches4a9723e2016-05-12 16:54:08 +0200277} __aligned(sizeof(u64));
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200278
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300279static const struct at_xdmac_layout at_xdmac_sama5d4_layout = {
280 .grs = 0x28,
281 .gws = 0x2C,
282 .grws = 0x30,
283 .grwr = 0x34,
284 .gswr = 0x38,
285 .gsws = 0x3C,
286 .gswf = 0x40,
287 .chan_cc_reg_base = 0x50,
288 .sdif = true,
Eugen Hristevf40566f2020-10-16 12:39:18 +0300289 .axi_config = false,
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300290};
291
292static const struct at_xdmac_layout at_xdmac_sama7g5_layout = {
293 .grs = 0x30,
294 .gws = 0x38,
295 .grws = 0x40,
296 .grwr = 0x44,
297 .gswr = 0x48,
298 .gsws = 0x4C,
299 .gswf = 0x50,
300 .chan_cc_reg_base = 0x60,
301 .sdif = false,
Eugen Hristevf40566f2020-10-16 12:39:18 +0300302 .axi_config = true,
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300303};
304
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200305static inline void __iomem *at_xdmac_chan_reg_base(struct at_xdmac *atxdmac, unsigned int chan_nb)
306{
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300307 return atxdmac->regs + (atxdmac->layout->chan_cc_reg_base + chan_nb * 0x40);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200308}
309
Ludovic Desroches6e5ae292014-11-13 11:52:39 +0100310#define at_xdmac_read(atxdmac, reg) readl_relaxed((atxdmac)->regs + (reg))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200311#define at_xdmac_write(atxdmac, reg, value) \
Ludovic Desroches6e5ae292014-11-13 11:52:39 +0100312 writel_relaxed((value), (atxdmac)->regs + (reg))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200313
Ludovic Desroches6e5ae292014-11-13 11:52:39 +0100314#define at_xdmac_chan_read(atchan, reg) readl_relaxed((atchan)->ch_regs + (reg))
315#define at_xdmac_chan_write(atchan, reg, value) writel_relaxed((value), (atchan)->ch_regs + (reg))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200316
317static inline struct at_xdmac_chan *to_at_xdmac_chan(struct dma_chan *dchan)
318{
319 return container_of(dchan, struct at_xdmac_chan, chan);
320}
321
322static struct device *chan2dev(struct dma_chan *chan)
323{
324 return &chan->dev->device;
325}
326
327static inline struct at_xdmac *to_at_xdmac(struct dma_device *ddev)
328{
329 return container_of(ddev, struct at_xdmac, dma);
330}
331
332static inline struct at_xdmac_desc *txd_to_at_desc(struct dma_async_tx_descriptor *txd)
333{
334 return container_of(txd, struct at_xdmac_desc, tx_dma_desc);
335}
336
337static inline int at_xdmac_chan_is_cyclic(struct at_xdmac_chan *atchan)
338{
339 return test_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status);
340}
341
342static inline int at_xdmac_chan_is_paused(struct at_xdmac_chan *atchan)
343{
344 return test_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status);
345}
346
Nicolas Ferre38a829a32019-04-03 12:23:59 +0200347static inline bool at_xdmac_chan_is_peripheral_xfer(u32 cfg)
348{
349 return cfg & AT_XDMAC_CC_TYPE_PER_TRAN;
350}
351
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200352static inline u8 at_xdmac_get_dwidth(u32 cfg)
353{
354 return (cfg & AT_XDMAC_CC_DWIDTH_MASK) >> AT_XDMAC_CC_DWIDTH_OFFSET;
355};
356
357static unsigned int init_nr_desc_per_channel = 64;
358module_param(init_nr_desc_per_channel, uint, 0644);
359MODULE_PARM_DESC(init_nr_desc_per_channel,
360 "initial descriptors per channel (default: 64)");
361
362
363static bool at_xdmac_chan_is_enabled(struct at_xdmac_chan *atchan)
364{
365 return at_xdmac_chan_read(atchan, AT_XDMAC_GS) & atchan->mask;
366}
367
368static void at_xdmac_off(struct at_xdmac *atxdmac)
369{
370 at_xdmac_write(atxdmac, AT_XDMAC_GD, -1L);
371
372 /* Wait that all chans are disabled. */
373 while (at_xdmac_read(atxdmac, AT_XDMAC_GS))
374 cpu_relax();
375
376 at_xdmac_write(atxdmac, AT_XDMAC_GID, -1L);
377}
378
379/* Call with lock hold. */
380static void at_xdmac_start_xfer(struct at_xdmac_chan *atchan,
381 struct at_xdmac_desc *first)
382{
383 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
384 u32 reg;
385
386 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, first);
387
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200388 /* Set transfer as active to not try to start it again. */
389 first->active_xfer = true;
390
391 /* Tell xdmac where to get the first descriptor. */
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300392 reg = AT_XDMAC_CNDA_NDA(first->tx_dma_desc.phys);
393 if (atxdmac->layout->sdif)
394 reg |= AT_XDMAC_CNDA_NDAIF(atchan->memif);
395
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200396 at_xdmac_chan_write(atchan, AT_XDMAC_CNDA, reg);
397
398 /*
Ludovic Desroches6d3a7d92015-01-27 16:30:32 +0100399 * When doing non cyclic transfer we need to use the next
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200400 * descriptor view 2 since some fields of the configuration register
401 * depend on transfer size and src/dest addresses.
402 */
Ludovic Desroches20cadcb42015-06-17 16:22:26 +0200403 if (at_xdmac_chan_is_cyclic(atchan))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200404 reg = AT_XDMAC_CNDC_NDVIEW_NDV1;
Ludovic Desroches20cadcb42015-06-17 16:22:26 +0200405 else if (first->lld.mbr_ubc & AT_XDMAC_MBR_UBC_NDV3)
Maxime Ripardee0fe352015-05-07 17:38:08 +0200406 reg = AT_XDMAC_CNDC_NDVIEW_NDV3;
Ludovic Desroches20cadcb42015-06-17 16:22:26 +0200407 else
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200408 reg = AT_XDMAC_CNDC_NDVIEW_NDV2;
Ludovic Desroches20cadcb42015-06-17 16:22:26 +0200409 /*
410 * Even if the register will be updated from the configuration in the
411 * descriptor when using view 2 or higher, the PROT bit won't be set
412 * properly. This bit can be modified only by using the channel
413 * configuration register.
414 */
415 at_xdmac_chan_write(atchan, AT_XDMAC_CC, first->lld.mbr_cfg);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200416
417 reg |= AT_XDMAC_CNDC_NDDUP
418 | AT_XDMAC_CNDC_NDSUP
419 | AT_XDMAC_CNDC_NDE;
420 at_xdmac_chan_write(atchan, AT_XDMAC_CNDC, reg);
421
422 dev_vdbg(chan2dev(&atchan->chan),
423 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
424 __func__, at_xdmac_chan_read(atchan, AT_XDMAC_CC),
425 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
426 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
427 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
428 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
429 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
430
431 at_xdmac_chan_write(atchan, AT_XDMAC_CID, 0xffffffff);
Nicolas Ferre38a829a32019-04-03 12:23:59 +0200432 reg = AT_XDMAC_CIE_RBEIE | AT_XDMAC_CIE_WBEIE;
433 /*
434 * Request Overflow Error is only for peripheral synchronized transfers
435 */
436 if (at_xdmac_chan_is_peripheral_xfer(first->lld.mbr_cfg))
437 reg |= AT_XDMAC_CIE_ROIE;
438
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200439 /*
440 * There is no end of list when doing cyclic dma, we need to get
441 * an interrupt after each periods.
442 */
443 if (at_xdmac_chan_is_cyclic(atchan))
444 at_xdmac_chan_write(atchan, AT_XDMAC_CIE,
445 reg | AT_XDMAC_CIE_BIE);
446 else
447 at_xdmac_chan_write(atchan, AT_XDMAC_CIE,
448 reg | AT_XDMAC_CIE_LIE);
449 at_xdmac_write(atxdmac, AT_XDMAC_GIE, atchan->mask);
450 dev_vdbg(chan2dev(&atchan->chan),
451 "%s: enable channel (0x%08x)\n", __func__, atchan->mask);
452 wmb();
453 at_xdmac_write(atxdmac, AT_XDMAC_GE, atchan->mask);
454
455 dev_vdbg(chan2dev(&atchan->chan),
456 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
457 __func__, at_xdmac_chan_read(atchan, AT_XDMAC_CC),
458 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
459 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
460 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
461 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
462 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
463
464}
465
466static dma_cookie_t at_xdmac_tx_submit(struct dma_async_tx_descriptor *tx)
467{
468 struct at_xdmac_desc *desc = txd_to_at_desc(tx);
469 struct at_xdmac_chan *atchan = to_at_xdmac_chan(tx->chan);
470 dma_cookie_t cookie;
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200471 unsigned long irqflags;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200472
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200473 spin_lock_irqsave(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200474 cookie = dma_cookie_assign(tx);
475
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200476 list_add_tail(&desc->xfer_node, &atchan->xfers_list);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200477 spin_unlock_irqrestore(&atchan->lock, irqflags);
Tudor Ambarus5edc24a2021-12-15 13:01:06 +0200478
479 dev_vdbg(chan2dev(tx->chan), "%s: atchan 0x%p, add desc 0x%p to xfers_list\n",
480 __func__, atchan, desc);
481
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200482 return cookie;
483}
484
485static struct at_xdmac_desc *at_xdmac_alloc_desc(struct dma_chan *chan,
486 gfp_t gfp_flags)
487{
488 struct at_xdmac_desc *desc;
489 struct at_xdmac *atxdmac = to_at_xdmac(chan->device);
490 dma_addr_t phys;
491
Souptick Joarder9dcd74082016-11-30 02:30:37 +0530492 desc = dma_pool_zalloc(atxdmac->at_xdmac_desc_pool, gfp_flags, &phys);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200493 if (desc) {
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200494 INIT_LIST_HEAD(&desc->descs_list);
495 dma_async_tx_descriptor_init(&desc->tx_dma_desc, chan);
496 desc->tx_dma_desc.tx_submit = at_xdmac_tx_submit;
497 desc->tx_dma_desc.phys = phys;
498 }
499
500 return desc;
501}
502
Ben Dooks192dc8c2016-06-07 17:09:15 +0100503static void at_xdmac_init_used_desc(struct at_xdmac_desc *desc)
Ludovic Desroches0be21362015-09-15 15:39:11 +0200504{
505 memset(&desc->lld, 0, sizeof(desc->lld));
506 INIT_LIST_HEAD(&desc->descs_list);
507 desc->direction = DMA_TRANS_NONE;
508 desc->xfer_size = 0;
509 desc->active_xfer = false;
510}
511
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200512/* Call must be protected by lock. */
513static struct at_xdmac_desc *at_xdmac_get_desc(struct at_xdmac_chan *atchan)
514{
515 struct at_xdmac_desc *desc;
516
517 if (list_empty(&atchan->free_descs_list)) {
518 desc = at_xdmac_alloc_desc(&atchan->chan, GFP_NOWAIT);
519 } else {
520 desc = list_first_entry(&atchan->free_descs_list,
521 struct at_xdmac_desc, desc_node);
522 list_del(&desc->desc_node);
Ludovic Desroches0be21362015-09-15 15:39:11 +0200523 at_xdmac_init_used_desc(desc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200524 }
525
526 return desc;
527}
528
Maxime Ripard0d0ee752015-05-07 17:38:10 +0200529static void at_xdmac_queue_desc(struct dma_chan *chan,
530 struct at_xdmac_desc *prev,
531 struct at_xdmac_desc *desc)
532{
533 if (!prev || !desc)
534 return;
535
536 prev->lld.mbr_nda = desc->tx_dma_desc.phys;
537 prev->lld.mbr_ubc |= AT_XDMAC_MBR_UBC_NDE;
538
539 dev_dbg(chan2dev(chan), "%s: chain lld: prev=0x%p, mbr_nda=%pad\n",
540 __func__, prev, &prev->lld.mbr_nda);
541}
542
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200543static inline void at_xdmac_increment_block_count(struct dma_chan *chan,
544 struct at_xdmac_desc *desc)
545{
546 if (!desc)
547 return;
548
549 desc->lld.mbr_bc++;
550
551 dev_dbg(chan2dev(chan),
552 "%s: incrementing the block count of the desc 0x%p\n",
553 __func__, desc);
554}
555
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200556static struct dma_chan *at_xdmac_xlate(struct of_phandle_args *dma_spec,
557 struct of_dma *of_dma)
558{
559 struct at_xdmac *atxdmac = of_dma->of_dma_data;
560 struct at_xdmac_chan *atchan;
561 struct dma_chan *chan;
562 struct device *dev = atxdmac->dma.dev;
563
564 if (dma_spec->args_count != 1) {
565 dev_err(dev, "dma phandler args: bad number of args\n");
566 return NULL;
567 }
568
569 chan = dma_get_any_slave_channel(&atxdmac->dma);
570 if (!chan) {
571 dev_err(dev, "can't get a dma channel\n");
572 return NULL;
573 }
574
575 atchan = to_at_xdmac_chan(chan);
576 atchan->memif = AT91_XDMAC_DT_GET_MEM_IF(dma_spec->args[0]);
577 atchan->perif = AT91_XDMAC_DT_GET_PER_IF(dma_spec->args[0]);
578 atchan->perid = AT91_XDMAC_DT_GET_PERID(dma_spec->args[0]);
579 dev_dbg(dev, "chan dt cfg: memif=%u perif=%u perid=%u\n",
580 atchan->memif, atchan->perif, atchan->perid);
581
582 return chan;
583}
584
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200585static int at_xdmac_compute_chan_conf(struct dma_chan *chan,
586 enum dma_transfer_direction direction)
587{
588 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300589 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200590 int csize, dwidth;
591
592 if (direction == DMA_DEV_TO_MEM) {
593 atchan->cfg =
594 AT91_XDMAC_DT_PERID(atchan->perid)
595 | AT_XDMAC_CC_DAM_INCREMENTED_AM
596 | AT_XDMAC_CC_SAM_FIXED_AM
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200597 | AT_XDMAC_CC_SWREQ_HWR_CONNECTED
598 | AT_XDMAC_CC_DSYNC_PER2MEM
599 | AT_XDMAC_CC_MBSIZE_SIXTEEN
600 | AT_XDMAC_CC_TYPE_PER_TRAN;
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300601 if (atxdmac->layout->sdif)
602 atchan->cfg |= AT_XDMAC_CC_DIF(atchan->memif) |
603 AT_XDMAC_CC_SIF(atchan->perif);
604
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200605 csize = ffs(atchan->sconfig.src_maxburst) - 1;
606 if (csize < 0) {
607 dev_err(chan2dev(chan), "invalid src maxburst value\n");
608 return -EINVAL;
609 }
610 atchan->cfg |= AT_XDMAC_CC_CSIZE(csize);
611 dwidth = ffs(atchan->sconfig.src_addr_width) - 1;
612 if (dwidth < 0) {
613 dev_err(chan2dev(chan), "invalid src addr width value\n");
614 return -EINVAL;
615 }
616 atchan->cfg |= AT_XDMAC_CC_DWIDTH(dwidth);
617 } else if (direction == DMA_MEM_TO_DEV) {
618 atchan->cfg =
619 AT91_XDMAC_DT_PERID(atchan->perid)
620 | AT_XDMAC_CC_DAM_FIXED_AM
621 | AT_XDMAC_CC_SAM_INCREMENTED_AM
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200622 | AT_XDMAC_CC_SWREQ_HWR_CONNECTED
623 | AT_XDMAC_CC_DSYNC_MEM2PER
624 | AT_XDMAC_CC_MBSIZE_SIXTEEN
625 | AT_XDMAC_CC_TYPE_PER_TRAN;
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300626 if (atxdmac->layout->sdif)
627 atchan->cfg |= AT_XDMAC_CC_DIF(atchan->perif) |
628 AT_XDMAC_CC_SIF(atchan->memif);
629
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200630 csize = ffs(atchan->sconfig.dst_maxburst) - 1;
631 if (csize < 0) {
632 dev_err(chan2dev(chan), "invalid src maxburst value\n");
633 return -EINVAL;
634 }
635 atchan->cfg |= AT_XDMAC_CC_CSIZE(csize);
636 dwidth = ffs(atchan->sconfig.dst_addr_width) - 1;
637 if (dwidth < 0) {
638 dev_err(chan2dev(chan), "invalid dst addr width value\n");
639 return -EINVAL;
640 }
641 atchan->cfg |= AT_XDMAC_CC_DWIDTH(dwidth);
642 }
643
644 dev_dbg(chan2dev(chan), "%s: cfg=0x%08x\n", __func__, atchan->cfg);
645
646 return 0;
647}
648
649/*
650 * Only check that maxburst and addr width values are supported by the
651 * the controller but not that the configuration is good to perform the
652 * transfer since we don't know the direction at this stage.
653 */
654static int at_xdmac_check_slave_config(struct dma_slave_config *sconfig)
655{
656 if ((sconfig->src_maxburst > AT_XDMAC_MAX_CSIZE)
657 || (sconfig->dst_maxburst > AT_XDMAC_MAX_CSIZE))
658 return -EINVAL;
659
660 if ((sconfig->src_addr_width > AT_XDMAC_MAX_DWIDTH)
661 || (sconfig->dst_addr_width > AT_XDMAC_MAX_DWIDTH))
662 return -EINVAL;
663
664 return 0;
665}
666
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200667static int at_xdmac_set_slave_config(struct dma_chan *chan,
668 struct dma_slave_config *sconfig)
669{
670 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200671
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200672 if (at_xdmac_check_slave_config(sconfig)) {
673 dev_err(chan2dev(chan), "invalid slave configuration\n");
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200674 return -EINVAL;
675 }
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200676
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200677 memcpy(&atchan->sconfig, sconfig, sizeof(atchan->sconfig));
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200678
679 return 0;
680}
681
682static struct dma_async_tx_descriptor *
683at_xdmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
684 unsigned int sg_len, enum dma_transfer_direction direction,
685 unsigned long flags, void *context)
686{
Ludovic Desroches35ca0ee2015-06-08 10:33:16 +0200687 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
688 struct at_xdmac_desc *first = NULL, *prev = NULL;
689 struct scatterlist *sg;
690 int i;
691 unsigned int xfer_size = 0;
692 unsigned long irqflags;
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200693 struct dma_async_tx_descriptor *ret = NULL;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200694
695 if (!sgl)
696 return NULL;
697
698 if (!is_slave_direction(direction)) {
699 dev_err(chan2dev(chan), "invalid DMA direction\n");
700 return NULL;
701 }
702
703 dev_dbg(chan2dev(chan), "%s: sg_len=%d, dir=%s, flags=0x%lx\n",
704 __func__, sg_len,
705 direction == DMA_MEM_TO_DEV ? "to device" : "from device",
706 flags);
707
708 /* Protect dma_sconfig field that can be modified by set_slave_conf. */
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200709 spin_lock_irqsave(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200710
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200711 if (at_xdmac_compute_chan_conf(chan, direction))
712 goto spin_unlock;
713
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200714 /* Prepare descriptors. */
715 for_each_sg(sgl, sg, sg_len, i) {
716 struct at_xdmac_desc *desc = NULL;
Ludovic Desroches6d3a7d92015-01-27 16:30:32 +0100717 u32 len, mem, dwidth, fixed_dwidth;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200718
719 len = sg_dma_len(sg);
720 mem = sg_dma_address(sg);
721 if (unlikely(!len)) {
722 dev_err(chan2dev(chan), "sg data length is zero\n");
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200723 goto spin_unlock;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200724 }
725 dev_dbg(chan2dev(chan), "%s: * sg%d len=%u, mem=0x%08x\n",
726 __func__, i, len, mem);
727
728 desc = at_xdmac_get_desc(atchan);
729 if (!desc) {
730 dev_err(chan2dev(chan), "can't get descriptor\n");
731 if (first)
732 list_splice_init(&first->descs_list, &atchan->free_descs_list);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200733 goto spin_unlock;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200734 }
735
736 /* Linked list descriptor setup. */
737 if (direction == DMA_DEV_TO_MEM) {
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200738 desc->lld.mbr_sa = atchan->sconfig.src_addr;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200739 desc->lld.mbr_da = mem;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200740 } else {
741 desc->lld.mbr_sa = mem;
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200742 desc->lld.mbr_da = atchan->sconfig.dst_addr;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200743 }
Cyrille Pitchen1c8a38b2015-06-30 14:36:57 +0200744 dwidth = at_xdmac_get_dwidth(atchan->cfg);
Ludovic Desroches6d3a7d92015-01-27 16:30:32 +0100745 fixed_dwidth = IS_ALIGNED(len, 1 << dwidth)
Cyrille Pitchen1c8a38b2015-06-30 14:36:57 +0200746 ? dwidth
Ludovic Desroches6d3a7d92015-01-27 16:30:32 +0100747 : AT_XDMAC_CC_DWIDTH_BYTE;
748 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV2 /* next descriptor view */
Ludovic Desrochesbe835072015-01-27 16:30:31 +0100749 | AT_XDMAC_MBR_UBC_NDEN /* next descriptor dst parameter update */
750 | AT_XDMAC_MBR_UBC_NSEN /* next descriptor src parameter update */
Ludovic Desroches6d3a7d92015-01-27 16:30:32 +0100751 | (len >> fixed_dwidth); /* microblock length */
Cyrille Pitchen1c8a38b2015-06-30 14:36:57 +0200752 desc->lld.mbr_cfg = (atchan->cfg & ~AT_XDMAC_CC_DWIDTH_MASK) |
753 AT_XDMAC_CC_DWIDTH(fixed_dwidth);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200754 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +0530755 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x\n",
756 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200757
758 /* Chain lld. */
Maxime Ripard0d0ee752015-05-07 17:38:10 +0200759 if (prev)
760 at_xdmac_queue_desc(chan, prev, desc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200761
762 prev = desc;
763 if (!first)
764 first = desc;
765
766 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
767 __func__, desc, first);
768 list_add_tail(&desc->desc_node, &first->descs_list);
Cyrille Pitchen57819272014-11-13 11:52:42 +0100769 xfer_size += len;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200770 }
771
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200772
773 first->tx_dma_desc.flags = flags;
Cyrille Pitchen57819272014-11-13 11:52:42 +0100774 first->xfer_size = xfer_size;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200775 first->direction = direction;
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200776 ret = &first->tx_dma_desc;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200777
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200778spin_unlock:
779 spin_unlock_irqrestore(&atchan->lock, irqflags);
780 return ret;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200781}
782
783static struct dma_async_tx_descriptor *
784at_xdmac_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t buf_addr,
785 size_t buf_len, size_t period_len,
786 enum dma_transfer_direction direction,
787 unsigned long flags)
788{
789 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
790 struct at_xdmac_desc *first = NULL, *prev = NULL;
791 unsigned int periods = buf_len / period_len;
792 int i;
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200793 unsigned long irqflags;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200794
Vinod Koul82e24242014-11-06 18:02:52 +0530795 dev_dbg(chan2dev(chan), "%s: buf_addr=%pad, buf_len=%zd, period_len=%zd, dir=%s, flags=0x%lx\n",
796 __func__, &buf_addr, buf_len, period_len,
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200797 direction == DMA_MEM_TO_DEV ? "mem2per" : "per2mem", flags);
798
799 if (!is_slave_direction(direction)) {
800 dev_err(chan2dev(chan), "invalid DMA direction\n");
801 return NULL;
802 }
803
804 if (test_and_set_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status)) {
805 dev_err(chan2dev(chan), "channel currently used\n");
806 return NULL;
807 }
808
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200809 if (at_xdmac_compute_chan_conf(chan, direction))
810 return NULL;
811
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200812 for (i = 0; i < periods; i++) {
813 struct at_xdmac_desc *desc = NULL;
814
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200815 spin_lock_irqsave(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200816 desc = at_xdmac_get_desc(atchan);
817 if (!desc) {
818 dev_err(chan2dev(chan), "can't get descriptor\n");
819 if (first)
820 list_splice_init(&first->descs_list, &atchan->free_descs_list);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200821 spin_unlock_irqrestore(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200822 return NULL;
823 }
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200824 spin_unlock_irqrestore(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200825 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +0530826 "%s: desc=0x%p, tx_dma_desc.phys=%pad\n",
827 __func__, desc, &desc->tx_dma_desc.phys);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200828
829 if (direction == DMA_DEV_TO_MEM) {
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200830 desc->lld.mbr_sa = atchan->sconfig.src_addr;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200831 desc->lld.mbr_da = buf_addr + i * period_len;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200832 } else {
833 desc->lld.mbr_sa = buf_addr + i * period_len;
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200834 desc->lld.mbr_da = atchan->sconfig.dst_addr;
kbuild test robot5ac7d582014-11-06 17:28:08 +0800835 }
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200836 desc->lld.mbr_cfg = atchan->cfg;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200837 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV1
838 | AT_XDMAC_MBR_UBC_NDEN
839 | AT_XDMAC_MBR_UBC_NSEN
Ludovic Desroches6eb9d3c2015-02-12 16:30:30 +0100840 | period_len >> at_xdmac_get_dwidth(desc->lld.mbr_cfg);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200841
842 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +0530843 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x\n",
844 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200845
846 /* Chain lld. */
Maxime Ripard0d0ee752015-05-07 17:38:10 +0200847 if (prev)
848 at_xdmac_queue_desc(chan, prev, desc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200849
850 prev = desc;
851 if (!first)
852 first = desc;
853
854 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
855 __func__, desc, first);
856 list_add_tail(&desc->desc_node, &first->descs_list);
857 }
858
Ludovic Desrochese900c302015-07-22 16:12:29 +0200859 at_xdmac_queue_desc(chan, prev, first);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200860 first->tx_dma_desc.flags = flags;
861 first->xfer_size = buf_len;
862 first->direction = direction;
863
864 return &first->tx_dma_desc;
865}
866
Maxime Ripardf0816a32015-05-07 17:38:09 +0200867static inline u32 at_xdmac_align_width(struct dma_chan *chan, dma_addr_t addr)
868{
869 u32 width;
870
871 /*
872 * Check address alignment to select the greater data width we
873 * can use.
874 *
875 * Some XDMAC implementations don't provide dword transfer, in
876 * this case selecting dword has the same behavior as
877 * selecting word transfers.
878 */
879 if (!(addr & 7)) {
880 width = AT_XDMAC_CC_DWIDTH_DWORD;
881 dev_dbg(chan2dev(chan), "%s: dwidth: double word\n", __func__);
882 } else if (!(addr & 3)) {
883 width = AT_XDMAC_CC_DWIDTH_WORD;
884 dev_dbg(chan2dev(chan), "%s: dwidth: word\n", __func__);
885 } else if (!(addr & 1)) {
886 width = AT_XDMAC_CC_DWIDTH_HALFWORD;
887 dev_dbg(chan2dev(chan), "%s: dwidth: half word\n", __func__);
888 } else {
889 width = AT_XDMAC_CC_DWIDTH_BYTE;
890 dev_dbg(chan2dev(chan), "%s: dwidth: byte\n", __func__);
891 }
892
893 return width;
894}
895
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200896static struct at_xdmac_desc *
897at_xdmac_interleaved_queue_desc(struct dma_chan *chan,
898 struct at_xdmac_chan *atchan,
899 struct at_xdmac_desc *prev,
900 dma_addr_t src, dma_addr_t dst,
901 struct dma_interleaved_template *xt,
902 struct data_chunk *chunk)
903{
904 struct at_xdmac_desc *desc;
905 u32 dwidth;
906 unsigned long flags;
907 size_t ublen;
908 /*
909 * WARNING: The channel configuration is set here since there is no
910 * dmaengine_slave_config call in this case. Moreover we don't know the
911 * direction, it involves we can't dynamically set the source and dest
912 * interface so we have to use the same one. Only interface 0 allows EBI
913 * access. Hopefully we can access DDR through both ports (at least on
914 * SAMA5D4x), so we can use the same interface for source and dest,
915 * that solves the fact we don't know the direction.
Ludovic Desroches95da0c12015-11-23 14:09:39 +0100916 * ERRATA: Even if useless for memory transfers, the PERID has to not
917 * match the one of another channel. If not, it could lead to spurious
918 * flag status.
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300919 * For SAMA7G5x case, the SIF and DIF fields are no longer used.
920 * Thus, no need to have the SIF/DIF interfaces here.
921 * For SAMA5D4x and SAMA5D2x the SIF and DIF are already configured as
922 * zero.
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200923 */
Eugen Hristev60f88c02020-10-16 12:37:25 +0300924 u32 chan_cc = AT_XDMAC_CC_PERID(0x7f)
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200925 | AT_XDMAC_CC_MBSIZE_SIXTEEN
926 | AT_XDMAC_CC_TYPE_MEM_TRAN;
927
928 dwidth = at_xdmac_align_width(chan, src | dst | chunk->size);
929 if (chunk->size >= (AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth)) {
930 dev_dbg(chan2dev(chan),
Arvind Yadav1edc85d2017-08-07 13:15:18 +0530931 "%s: chunk too big (%zu, max size %lu)...\n",
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200932 __func__, chunk->size,
933 AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth);
934 return NULL;
935 }
936
937 if (prev)
938 dev_dbg(chan2dev(chan),
939 "Adding items at the end of desc 0x%p\n", prev);
940
941 if (xt->src_inc) {
942 if (xt->src_sgl)
Maxime Riparda1cf09032015-09-15 15:36:00 +0200943 chan_cc |= AT_XDMAC_CC_SAM_UBS_AM;
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200944 else
945 chan_cc |= AT_XDMAC_CC_SAM_INCREMENTED_AM;
946 }
947
948 if (xt->dst_inc) {
949 if (xt->dst_sgl)
Maxime Riparda1cf09032015-09-15 15:36:00 +0200950 chan_cc |= AT_XDMAC_CC_DAM_UBS_AM;
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200951 else
952 chan_cc |= AT_XDMAC_CC_DAM_INCREMENTED_AM;
953 }
954
955 spin_lock_irqsave(&atchan->lock, flags);
956 desc = at_xdmac_get_desc(atchan);
957 spin_unlock_irqrestore(&atchan->lock, flags);
958 if (!desc) {
959 dev_err(chan2dev(chan), "can't get descriptor\n");
960 return NULL;
961 }
962
963 chan_cc |= AT_XDMAC_CC_DWIDTH(dwidth);
964
965 ublen = chunk->size >> dwidth;
966
967 desc->lld.mbr_sa = src;
968 desc->lld.mbr_da = dst;
Maxime Ripard87d001e2015-05-27 16:01:52 +0200969 desc->lld.mbr_sus = dmaengine_get_src_icg(xt, chunk);
970 desc->lld.mbr_dus = dmaengine_get_dst_icg(xt, chunk);
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200971
972 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV3
973 | AT_XDMAC_MBR_UBC_NDEN
974 | AT_XDMAC_MBR_UBC_NSEN
975 | ublen;
976 desc->lld.mbr_cfg = chan_cc;
977
978 dev_dbg(chan2dev(chan),
Arnd Bergmann268914f2015-11-12 15:16:53 +0100979 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x, mbr_cfg=0x%08x\n",
980 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da,
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200981 desc->lld.mbr_ubc, desc->lld.mbr_cfg);
982
983 /* Chain lld. */
984 if (prev)
985 at_xdmac_queue_desc(chan, prev, desc);
986
987 return desc;
988}
989
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200990static struct dma_async_tx_descriptor *
991at_xdmac_prep_interleaved(struct dma_chan *chan,
992 struct dma_interleaved_template *xt,
993 unsigned long flags)
994{
995 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
996 struct at_xdmac_desc *prev = NULL, *first = NULL;
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200997 dma_addr_t dst_addr, src_addr;
Maxime Ripard4e5385782015-09-15 15:29:27 +0200998 size_t src_skip = 0, dst_skip = 0, len = 0;
999 struct data_chunk *chunk;
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001000 int i;
1001
Maxime Ripard4e5385782015-09-15 15:29:27 +02001002 if (!xt || !xt->numf || (xt->dir != DMA_MEM_TO_MEM))
1003 return NULL;
1004
1005 /*
1006 * TODO: Handle the case where we have to repeat a chain of
1007 * descriptors...
1008 */
1009 if ((xt->numf > 1) && (xt->frame_size > 1))
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001010 return NULL;
1011
Arvind Yadav1edc85d2017-08-07 13:15:18 +05301012 dev_dbg(chan2dev(chan), "%s: src=%pad, dest=%pad, numf=%zu, frame_size=%zu, flags=0x%lx\n",
Arnd Bergmann268914f2015-11-12 15:16:53 +01001013 __func__, &xt->src_start, &xt->dst_start, xt->numf,
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001014 xt->frame_size, flags);
1015
1016 src_addr = xt->src_start;
1017 dst_addr = xt->dst_start;
1018
Maxime Ripard4e5385782015-09-15 15:29:27 +02001019 if (xt->numf > 1) {
1020 first = at_xdmac_interleaved_queue_desc(chan, atchan,
1021 NULL,
1022 src_addr, dst_addr,
1023 xt, xt->sgl);
Sylvain ETIENNEef10b0b2015-12-02 17:10:16 +01001024
1025 /* Length of the block is (BLEN+1) microblocks. */
1026 for (i = 0; i < xt->numf - 1; i++)
Maxime Ripard4e5385782015-09-15 15:29:27 +02001027 at_xdmac_increment_block_count(chan, first);
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001028
1029 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
Ludovic Desroches62b5cb72015-09-15 15:38:24 +02001030 __func__, first, first);
1031 list_add_tail(&first->desc_node, &first->descs_list);
Maxime Ripard4e5385782015-09-15 15:29:27 +02001032 } else {
1033 for (i = 0; i < xt->frame_size; i++) {
1034 size_t src_icg = 0, dst_icg = 0;
1035 struct at_xdmac_desc *desc;
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001036
Maxime Ripard4e5385782015-09-15 15:29:27 +02001037 chunk = xt->sgl + i;
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001038
Maxime Ripard4e5385782015-09-15 15:29:27 +02001039 dst_icg = dmaengine_get_dst_icg(xt, chunk);
1040 src_icg = dmaengine_get_src_icg(xt, chunk);
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001041
Maxime Ripard4e5385782015-09-15 15:29:27 +02001042 src_skip = chunk->size + src_icg;
1043 dst_skip = chunk->size + dst_icg;
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001044
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001045 dev_dbg(chan2dev(chan),
Arvind Yadav1edc85d2017-08-07 13:15:18 +05301046 "%s: chunk size=%zu, src icg=%zu, dst icg=%zu\n",
Maxime Ripard4e5385782015-09-15 15:29:27 +02001047 __func__, chunk->size, src_icg, dst_icg);
1048
1049 desc = at_xdmac_interleaved_queue_desc(chan, atchan,
1050 prev,
1051 src_addr, dst_addr,
1052 xt, chunk);
1053 if (!desc) {
1054 list_splice_init(&first->descs_list,
1055 &atchan->free_descs_list);
1056 return NULL;
1057 }
1058
1059 if (!first)
1060 first = desc;
1061
1062 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
1063 __func__, desc, first);
1064 list_add_tail(&desc->desc_node, &first->descs_list);
1065
1066 if (xt->src_sgl)
1067 src_addr += src_skip;
1068
1069 if (xt->dst_sgl)
1070 dst_addr += dst_skip;
1071
1072 len += chunk->size;
1073 prev = desc;
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001074 }
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001075 }
1076
1077 first->tx_dma_desc.cookie = -EBUSY;
1078 first->tx_dma_desc.flags = flags;
1079 first->xfer_size = len;
1080
1081 return &first->tx_dma_desc;
1082}
1083
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001084static struct dma_async_tx_descriptor *
1085at_xdmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1086 size_t len, unsigned long flags)
1087{
1088 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1089 struct at_xdmac_desc *first = NULL, *prev = NULL;
1090 size_t remaining_size = len, xfer_size = 0, ublen;
1091 dma_addr_t src_addr = src, dst_addr = dest;
1092 u32 dwidth;
1093 /*
1094 * WARNING: We don't know the direction, it involves we can't
1095 * dynamically set the source and dest interface so we have to use the
1096 * same one. Only interface 0 allows EBI access. Hopefully we can
1097 * access DDR through both ports (at least on SAMA5D4x), so we can use
1098 * the same interface for source and dest, that solves the fact we
1099 * don't know the direction.
Ludovic Desroches95da0c12015-11-23 14:09:39 +01001100 * ERRATA: Even if useless for memory transfers, the PERID has to not
1101 * match the one of another channel. If not, it could lead to spurious
1102 * flag status.
Eugen Hristev2bec35a2020-10-16 12:38:50 +03001103 * For SAMA7G5x case, the SIF and DIF fields are no longer used.
1104 * Thus, no need to have the SIF/DIF interfaces here.
1105 * For SAMA5D4x and SAMA5D2x the SIF and DIF are already configured as
1106 * zero.
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001107 */
Eugen Hristev60f88c02020-10-16 12:37:25 +03001108 u32 chan_cc = AT_XDMAC_CC_PERID(0x7f)
Ludovic Desroches95da0c12015-11-23 14:09:39 +01001109 | AT_XDMAC_CC_DAM_INCREMENTED_AM
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001110 | AT_XDMAC_CC_SAM_INCREMENTED_AM
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001111 | AT_XDMAC_CC_MBSIZE_SIXTEEN
1112 | AT_XDMAC_CC_TYPE_MEM_TRAN;
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001113 unsigned long irqflags;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001114
Vinod Koul82e24242014-11-06 18:02:52 +05301115 dev_dbg(chan2dev(chan), "%s: src=%pad, dest=%pad, len=%zd, flags=0x%lx\n",
1116 __func__, &src, &dest, len, flags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001117
1118 if (unlikely(!len))
1119 return NULL;
1120
Maxime Ripardf0816a32015-05-07 17:38:09 +02001121 dwidth = at_xdmac_align_width(chan, src_addr | dst_addr);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001122
1123 /* Prepare descriptors. */
1124 while (remaining_size) {
1125 struct at_xdmac_desc *desc = NULL;
1126
Vinod Koulc66ec042014-11-06 17:37:48 +05301127 dev_dbg(chan2dev(chan), "%s: remaining_size=%zu\n", __func__, remaining_size);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001128
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001129 spin_lock_irqsave(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001130 desc = at_xdmac_get_desc(atchan);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001131 spin_unlock_irqrestore(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001132 if (!desc) {
1133 dev_err(chan2dev(chan), "can't get descriptor\n");
1134 if (first)
1135 list_splice_init(&first->descs_list, &atchan->free_descs_list);
1136 return NULL;
1137 }
1138
1139 /* Update src and dest addresses. */
1140 src_addr += xfer_size;
1141 dst_addr += xfer_size;
1142
1143 if (remaining_size >= AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth)
1144 xfer_size = AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth;
1145 else
1146 xfer_size = remaining_size;
1147
Vinod Koulc66ec042014-11-06 17:37:48 +05301148 dev_dbg(chan2dev(chan), "%s: xfer_size=%zu\n", __func__, xfer_size);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001149
1150 /* Check remaining length and change data width if needed. */
Maxime Ripardf0816a32015-05-07 17:38:09 +02001151 dwidth = at_xdmac_align_width(chan,
1152 src_addr | dst_addr | xfer_size);
Cyrille Pitchenaa876cd2015-12-07 15:58:56 +01001153 chan_cc &= ~AT_XDMAC_CC_DWIDTH_MASK;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001154 chan_cc |= AT_XDMAC_CC_DWIDTH(dwidth);
1155
1156 ublen = xfer_size >> dwidth;
1157 remaining_size -= xfer_size;
1158
1159 desc->lld.mbr_sa = src_addr;
1160 desc->lld.mbr_da = dst_addr;
1161 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV2
1162 | AT_XDMAC_MBR_UBC_NDEN
1163 | AT_XDMAC_MBR_UBC_NSEN
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001164 | ublen;
1165 desc->lld.mbr_cfg = chan_cc;
1166
1167 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +05301168 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x, mbr_cfg=0x%08x\n",
1169 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc, desc->lld.mbr_cfg);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001170
1171 /* Chain lld. */
Maxime Ripard0d0ee752015-05-07 17:38:10 +02001172 if (prev)
1173 at_xdmac_queue_desc(chan, prev, desc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001174
1175 prev = desc;
1176 if (!first)
1177 first = desc;
1178
1179 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
1180 __func__, desc, first);
1181 list_add_tail(&desc->desc_node, &first->descs_list);
1182 }
1183
1184 first->tx_dma_desc.flags = flags;
1185 first->xfer_size = len;
1186
1187 return &first->tx_dma_desc;
1188}
1189
Maxime Ripardb206d9a2015-05-18 13:46:16 +02001190static struct at_xdmac_desc *at_xdmac_memset_create_desc(struct dma_chan *chan,
1191 struct at_xdmac_chan *atchan,
1192 dma_addr_t dst_addr,
1193 size_t len,
1194 int value)
1195{
1196 struct at_xdmac_desc *desc;
1197 unsigned long flags;
1198 size_t ublen;
1199 u32 dwidth;
1200 /*
1201 * WARNING: The channel configuration is set here since there is no
1202 * dmaengine_slave_config call in this case. Moreover we don't know the
1203 * direction, it involves we can't dynamically set the source and dest
1204 * interface so we have to use the same one. Only interface 0 allows EBI
1205 * access. Hopefully we can access DDR through both ports (at least on
1206 * SAMA5D4x), so we can use the same interface for source and dest,
1207 * that solves the fact we don't know the direction.
Ludovic Desroches95da0c12015-11-23 14:09:39 +01001208 * ERRATA: Even if useless for memory transfers, the PERID has to not
1209 * match the one of another channel. If not, it could lead to spurious
1210 * flag status.
Eugen Hristev2bec35a2020-10-16 12:38:50 +03001211 * For SAMA7G5x case, the SIF and DIF fields are no longer used.
1212 * Thus, no need to have the SIF/DIF interfaces here.
1213 * For SAMA5D4x and SAMA5D2x the SIF and DIF are already configured as
1214 * zero.
Maxime Ripardb206d9a2015-05-18 13:46:16 +02001215 */
Eugen Hristev60f88c02020-10-16 12:37:25 +03001216 u32 chan_cc = AT_XDMAC_CC_PERID(0x7f)
Ludovic Desroches95da0c12015-11-23 14:09:39 +01001217 | AT_XDMAC_CC_DAM_UBS_AM
Maxime Ripardb206d9a2015-05-18 13:46:16 +02001218 | AT_XDMAC_CC_SAM_INCREMENTED_AM
Maxime Ripardb206d9a2015-05-18 13:46:16 +02001219 | AT_XDMAC_CC_MBSIZE_SIXTEEN
1220 | AT_XDMAC_CC_MEMSET_HW_MODE
1221 | AT_XDMAC_CC_TYPE_MEM_TRAN;
1222
1223 dwidth = at_xdmac_align_width(chan, dst_addr);
1224
1225 if (len >= (AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth)) {
1226 dev_err(chan2dev(chan),
1227 "%s: Transfer too large, aborting...\n",
1228 __func__);
1229 return NULL;
1230 }
1231
1232 spin_lock_irqsave(&atchan->lock, flags);
1233 desc = at_xdmac_get_desc(atchan);
1234 spin_unlock_irqrestore(&atchan->lock, flags);
1235 if (!desc) {
1236 dev_err(chan2dev(chan), "can't get descriptor\n");
1237 return NULL;
1238 }
1239
1240 chan_cc |= AT_XDMAC_CC_DWIDTH(dwidth);
1241
1242 ublen = len >> dwidth;
1243
1244 desc->lld.mbr_da = dst_addr;
1245 desc->lld.mbr_ds = value;
1246 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV3
1247 | AT_XDMAC_MBR_UBC_NDEN
1248 | AT_XDMAC_MBR_UBC_NSEN
1249 | ublen;
1250 desc->lld.mbr_cfg = chan_cc;
1251
1252 dev_dbg(chan2dev(chan),
Alexandre Belloni3935e082016-06-29 19:44:51 +02001253 "%s: lld: mbr_da=%pad, mbr_ds=0x%08x, mbr_ubc=0x%08x, mbr_cfg=0x%08x\n",
1254 __func__, &desc->lld.mbr_da, desc->lld.mbr_ds, desc->lld.mbr_ubc,
Maxime Ripardb206d9a2015-05-18 13:46:16 +02001255 desc->lld.mbr_cfg);
1256
1257 return desc;
1258}
1259
Ben Dooks192dc8c2016-06-07 17:09:15 +01001260static struct dma_async_tx_descriptor *
Maxime Ripardb206d9a2015-05-18 13:46:16 +02001261at_xdmac_prep_dma_memset(struct dma_chan *chan, dma_addr_t dest, int value,
1262 size_t len, unsigned long flags)
1263{
1264 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1265 struct at_xdmac_desc *desc;
1266
Arvind Yadav1edc85d2017-08-07 13:15:18 +05301267 dev_dbg(chan2dev(chan), "%s: dest=%pad, len=%zu, pattern=0x%x, flags=0x%lx\n",
Arnd Bergmann268914f2015-11-12 15:16:53 +01001268 __func__, &dest, len, value, flags);
Maxime Ripardb206d9a2015-05-18 13:46:16 +02001269
1270 if (unlikely(!len))
1271 return NULL;
1272
1273 desc = at_xdmac_memset_create_desc(chan, atchan, dest, len, value);
1274 list_add_tail(&desc->desc_node, &desc->descs_list);
1275
1276 desc->tx_dma_desc.cookie = -EBUSY;
1277 desc->tx_dma_desc.flags = flags;
1278 desc->xfer_size = len;
1279
1280 return &desc->tx_dma_desc;
1281}
1282
Maxime Ripard67a6eed2015-07-06 12:19:24 +02001283static struct dma_async_tx_descriptor *
1284at_xdmac_prep_dma_memset_sg(struct dma_chan *chan, struct scatterlist *sgl,
1285 unsigned int sg_len, int value,
1286 unsigned long flags)
1287{
1288 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1289 struct at_xdmac_desc *desc, *pdesc = NULL,
1290 *ppdesc = NULL, *first = NULL;
1291 struct scatterlist *sg, *psg = NULL, *ppsg = NULL;
1292 size_t stride = 0, pstride = 0, len = 0;
1293 int i;
1294
1295 if (!sgl)
1296 return NULL;
1297
1298 dev_dbg(chan2dev(chan), "%s: sg_len=%d, value=0x%x, flags=0x%lx\n",
1299 __func__, sg_len, value, flags);
1300
1301 /* Prepare descriptors. */
1302 for_each_sg(sgl, sg, sg_len, i) {
Arnd Bergmann268914f2015-11-12 15:16:53 +01001303 dev_dbg(chan2dev(chan), "%s: dest=%pad, len=%d, pattern=0x%x, flags=0x%lx\n",
1304 __func__, &sg_dma_address(sg), sg_dma_len(sg),
Maxime Ripard67a6eed2015-07-06 12:19:24 +02001305 value, flags);
1306 desc = at_xdmac_memset_create_desc(chan, atchan,
1307 sg_dma_address(sg),
1308 sg_dma_len(sg),
1309 value);
1310 if (!desc && first)
1311 list_splice_init(&first->descs_list,
1312 &atchan->free_descs_list);
1313
1314 if (!first)
1315 first = desc;
1316
1317 /* Update our strides */
1318 pstride = stride;
1319 if (psg)
1320 stride = sg_dma_address(sg) -
1321 (sg_dma_address(psg) + sg_dma_len(psg));
1322
1323 /*
1324 * The scatterlist API gives us only the address and
1325 * length of each elements.
1326 *
1327 * Unfortunately, we don't have the stride, which we
1328 * will need to compute.
1329 *
1330 * That make us end up in a situation like this one:
1331 * len stride len stride len
1332 * +-------+ +-------+ +-------+
1333 * | N-2 | | N-1 | | N |
1334 * +-------+ +-------+ +-------+
1335 *
1336 * We need all these three elements (N-2, N-1 and N)
1337 * to actually take the decision on whether we need to
1338 * queue N-1 or reuse N-2.
1339 *
1340 * We will only consider N if it is the last element.
1341 */
1342 if (ppdesc && pdesc) {
1343 if ((stride == pstride) &&
1344 (sg_dma_len(ppsg) == sg_dma_len(psg))) {
1345 dev_dbg(chan2dev(chan),
1346 "%s: desc 0x%p can be merged with desc 0x%p\n",
1347 __func__, pdesc, ppdesc);
1348
1349 /*
1350 * Increment the block count of the
1351 * N-2 descriptor
1352 */
1353 at_xdmac_increment_block_count(chan, ppdesc);
1354 ppdesc->lld.mbr_dus = stride;
1355
1356 /*
1357 * Put back the N-1 descriptor in the
1358 * free descriptor list
1359 */
1360 list_add_tail(&pdesc->desc_node,
1361 &atchan->free_descs_list);
1362
1363 /*
1364 * Make our N-1 descriptor pointer
1365 * point to the N-2 since they were
1366 * actually merged.
1367 */
1368 pdesc = ppdesc;
1369
1370 /*
1371 * Rule out the case where we don't have
1372 * pstride computed yet (our second sg
1373 * element)
1374 *
1375 * We also want to catch the case where there
1376 * would be a negative stride,
1377 */
1378 } else if (pstride ||
1379 sg_dma_address(sg) < sg_dma_address(psg)) {
1380 /*
1381 * Queue the N-1 descriptor after the
1382 * N-2
1383 */
1384 at_xdmac_queue_desc(chan, ppdesc, pdesc);
1385
1386 /*
1387 * Add the N-1 descriptor to the list
1388 * of the descriptors used for this
1389 * transfer
1390 */
1391 list_add_tail(&desc->desc_node,
1392 &first->descs_list);
1393 dev_dbg(chan2dev(chan),
1394 "%s: add desc 0x%p to descs_list 0x%p\n",
1395 __func__, desc, first);
1396 }
1397 }
1398
1399 /*
1400 * If we are the last element, just see if we have the
1401 * same size than the previous element.
1402 *
1403 * If so, we can merge it with the previous descriptor
1404 * since we don't care about the stride anymore.
1405 */
1406 if ((i == (sg_len - 1)) &&
Ludovic Desrochesf5a00eb2015-11-24 10:51:09 +01001407 sg_dma_len(psg) == sg_dma_len(sg)) {
Maxime Ripard67a6eed2015-07-06 12:19:24 +02001408 dev_dbg(chan2dev(chan),
1409 "%s: desc 0x%p can be merged with desc 0x%p\n",
1410 __func__, desc, pdesc);
1411
1412 /*
1413 * Increment the block count of the N-1
1414 * descriptor
1415 */
1416 at_xdmac_increment_block_count(chan, pdesc);
1417 pdesc->lld.mbr_dus = stride;
1418
1419 /*
1420 * Put back the N descriptor in the free
1421 * descriptor list
1422 */
1423 list_add_tail(&desc->desc_node,
1424 &atchan->free_descs_list);
1425 }
1426
1427 /* Update our descriptors */
1428 ppdesc = pdesc;
1429 pdesc = desc;
1430
1431 /* Update our scatter pointers */
1432 ppsg = psg;
1433 psg = sg;
1434
1435 len += sg_dma_len(sg);
1436 }
1437
1438 first->tx_dma_desc.cookie = -EBUSY;
1439 first->tx_dma_desc.flags = flags;
1440 first->xfer_size = len;
1441
1442 return &first->tx_dma_desc;
1443}
1444
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001445static enum dma_status
1446at_xdmac_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
1447 struct dma_tx_state *txstate)
1448{
1449 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1450 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
1451 struct at_xdmac_desc *desc, *_desc;
1452 struct list_head *descs_list;
1453 enum dma_status ret;
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001454 int residue, retry;
1455 u32 cur_nda, check_nda, cur_ubc, mask, value;
Ludovic Desrochesbe835072015-01-27 16:30:31 +01001456 u8 dwidth = 0;
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001457 unsigned long flags;
Ludovic Desroches53398f42016-05-12 16:54:09 +02001458 bool initd;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001459
1460 ret = dma_cookie_status(chan, cookie, txstate);
1461 if (ret == DMA_COMPLETE)
1462 return ret;
1463
1464 if (!txstate)
1465 return ret;
1466
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001467 spin_lock_irqsave(&atchan->lock, flags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001468
1469 desc = list_first_entry(&atchan->xfers_list, struct at_xdmac_desc, xfer_node);
1470
1471 /*
1472 * If the transfer has not been started yet, don't need to compute the
1473 * residue, it's the transfer length.
1474 */
1475 if (!desc->active_xfer) {
1476 dma_set_residue(txstate, desc->xfer_size);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001477 goto spin_unlock;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001478 }
1479
1480 residue = desc->xfer_size;
Cyrille Pitchen4e097822014-11-13 11:52:41 +01001481 /*
1482 * Flush FIFO: only relevant when the transfer is source peripheral
Ludovic Desroches9295c412016-05-12 16:54:10 +02001483 * synchronized. Flush is needed before reading CUBC because data in
1484 * the FIFO are not reported by CUBC. Reporting a residue of the
1485 * transfer length while we have data in FIFO can cause issue.
1486 * Usecase: atmel USART has a timeout which means I have received
1487 * characters but there is no more character received for a while. On
1488 * timeout, it requests the residue. If the data are in the DMA FIFO,
1489 * we will return a residue of the transfer length. It means no data
1490 * received. If an application is waiting for these data, it will hang
1491 * since we won't have another USART timeout without receiving new
1492 * data.
Cyrille Pitchen4e097822014-11-13 11:52:41 +01001493 */
1494 mask = AT_XDMAC_CC_TYPE | AT_XDMAC_CC_DSYNC;
1495 value = AT_XDMAC_CC_TYPE_PER_TRAN | AT_XDMAC_CC_DSYNC_PER2MEM;
Ludovic Desrochesbe835072015-01-27 16:30:31 +01001496 if ((desc->lld.mbr_cfg & mask) == value) {
Eugen Hristev2bec35a2020-10-16 12:38:50 +03001497 at_xdmac_write(atxdmac, atxdmac->layout->gswf, atchan->mask);
Cyrille Pitchen4e097822014-11-13 11:52:41 +01001498 while (!(at_xdmac_chan_read(atchan, AT_XDMAC_CIS) & AT_XDMAC_CIS_FIS))
1499 cpu_relax();
1500 }
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001501
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001502 /*
Ludovic Desroches53398f42016-05-12 16:54:09 +02001503 * The easiest way to compute the residue should be to pause the DMA
1504 * but doing this can lead to miss some data as some devices don't
1505 * have FIFO.
1506 * We need to read several registers because:
1507 * - DMA is running therefore a descriptor change is possible while
1508 * reading these registers
1509 * - When the block transfer is done, the value of the CUBC register
1510 * is set to its initial value until the fetch of the next descriptor.
1511 * This value will corrupt the residue calculation so we have to skip
1512 * it.
1513 *
1514 * INITD -------- ------------
1515 * |____________________|
1516 * _______________________ _______________
1517 * NDA @desc2 \/ @desc3
1518 * _______________________/\_______________
1519 * __________ ___________ _______________
1520 * CUBC 0 \/ MAX desc1 \/ MAX desc2
1521 * __________/\___________/\_______________
1522 *
1523 * Since descriptors are aligned on 64 bits, we can assume that
1524 * the update of NDA and CUBC is atomic.
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001525 * Memory barriers are used to ensure the read order of the registers.
Ludovic Desroches53398f42016-05-12 16:54:09 +02001526 * A max number of retries is set because unlikely it could never ends.
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001527 */
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001528 for (retry = 0; retry < AT_XDMAC_RESIDUE_MAX_RETRIES; retry++) {
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001529 check_nda = at_xdmac_chan_read(atchan, AT_XDMAC_CNDA) & 0xfffffffc;
Ludovic Desroches53398f42016-05-12 16:54:09 +02001530 rmb();
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001531 cur_ubc = at_xdmac_chan_read(atchan, AT_XDMAC_CUBC);
Ludovic Desroches53398f42016-05-12 16:54:09 +02001532 rmb();
Maxime Jayatc5637472018-02-22 12:39:55 +01001533 initd = !!(at_xdmac_chan_read(atchan, AT_XDMAC_CC) & AT_XDMAC_CC_INITD);
1534 rmb();
Ludovic Desroches53398f42016-05-12 16:54:09 +02001535 cur_nda = at_xdmac_chan_read(atchan, AT_XDMAC_CNDA) & 0xfffffffc;
1536 rmb();
1537
1538 if ((check_nda == cur_nda) && initd)
1539 break;
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001540 }
1541
1542 if (unlikely(retry >= AT_XDMAC_RESIDUE_MAX_RETRIES)) {
1543 ret = DMA_ERROR;
1544 goto spin_unlock;
1545 }
1546
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001547 /*
Ludovic Desroches9295c412016-05-12 16:54:10 +02001548 * Flush FIFO: only relevant when the transfer is source peripheral
1549 * synchronized. Another flush is needed here because CUBC is updated
1550 * when the controller sends the data write command. It can lead to
1551 * report data that are not written in the memory or the device. The
1552 * FIFO flush ensures that data are really written.
1553 */
1554 if ((desc->lld.mbr_cfg & mask) == value) {
Eugen Hristev2bec35a2020-10-16 12:38:50 +03001555 at_xdmac_write(atxdmac, atxdmac->layout->gswf, atchan->mask);
Ludovic Desroches9295c412016-05-12 16:54:10 +02001556 while (!(at_xdmac_chan_read(atchan, AT_XDMAC_CIS) & AT_XDMAC_CIS_FIS))
1557 cpu_relax();
1558 }
1559
1560 /*
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001561 * Remove size of all microblocks already transferred and the current
1562 * one. Then add the remaining size to transfer of the current
1563 * microblock.
1564 */
1565 descs_list = &desc->descs_list;
1566 list_for_each_entry_safe(desc, _desc, descs_list, desc_node) {
Ludovic Desrochesbe835072015-01-27 16:30:31 +01001567 dwidth = at_xdmac_get_dwidth(desc->lld.mbr_cfg);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001568 residue -= (desc->lld.mbr_ubc & 0xffffff) << dwidth;
1569 if ((desc->lld.mbr_nda & 0xfffffffc) == cur_nda)
1570 break;
1571 }
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001572 residue += cur_ubc << dwidth;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001573
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001574 dma_set_residue(txstate, residue);
1575
1576 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +05301577 "%s: desc=0x%p, tx_dma_desc.phys=%pad, tx_status=%d, cookie=%d, residue=%d\n",
1578 __func__, desc, &desc->tx_dma_desc.phys, ret, cookie, residue);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001579
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001580spin_unlock:
1581 spin_unlock_irqrestore(&atchan->lock, flags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001582 return ret;
1583}
1584
1585/* Call must be protected by lock. */
1586static void at_xdmac_remove_xfer(struct at_xdmac_chan *atchan,
1587 struct at_xdmac_desc *desc)
1588{
1589 dev_dbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
1590
1591 /*
1592 * Remove the transfer from the transfer list then move the transfer
1593 * descriptors into the free descriptors list.
1594 */
1595 list_del(&desc->xfer_node);
1596 list_splice_init(&desc->descs_list, &atchan->free_descs_list);
1597}
1598
1599static void at_xdmac_advance_work(struct at_xdmac_chan *atchan)
1600{
1601 struct at_xdmac_desc *desc;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001602
1603 /*
1604 * If channel is enabled, do nothing, advance_work will be triggered
1605 * after the interruption.
1606 */
1607 if (!at_xdmac_chan_is_enabled(atchan) && !list_empty(&atchan->xfers_list)) {
1608 desc = list_first_entry(&atchan->xfers_list,
1609 struct at_xdmac_desc,
1610 xfer_node);
1611 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
1612 if (!desc->active_xfer)
1613 at_xdmac_start_xfer(atchan, desc);
1614 }
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001615}
1616
1617static void at_xdmac_handle_cyclic(struct at_xdmac_chan *atchan)
1618{
1619 struct at_xdmac_desc *desc;
1620 struct dma_async_tx_descriptor *txd;
1621
Raag Jadavb7f5b652019-06-29 13:50:48 +05301622 if (!list_empty(&atchan->xfers_list)) {
1623 desc = list_first_entry(&atchan->xfers_list,
1624 struct at_xdmac_desc, xfer_node);
1625 txd = &desc->tx_dma_desc;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001626
Raag Jadavb7f5b652019-06-29 13:50:48 +05301627 if (txd->flags & DMA_PREP_INTERRUPT)
1628 dmaengine_desc_get_callback_invoke(txd, NULL);
1629 }
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001630}
1631
Nicolas Ferre223a4f42019-04-03 12:23:58 +02001632static void at_xdmac_handle_error(struct at_xdmac_chan *atchan)
1633{
1634 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
1635 struct at_xdmac_desc *bad_desc;
1636
1637 /*
1638 * The descriptor currently at the head of the active list is
1639 * broken. Since we don't have any way to report errors, we'll
1640 * just have to scream loudly and try to continue with other
1641 * descriptors queued (if any).
1642 */
1643 if (atchan->irq_status & AT_XDMAC_CIS_RBEIS)
1644 dev_err(chan2dev(&atchan->chan), "read bus error!!!");
1645 if (atchan->irq_status & AT_XDMAC_CIS_WBEIS)
1646 dev_err(chan2dev(&atchan->chan), "write bus error!!!");
1647 if (atchan->irq_status & AT_XDMAC_CIS_ROIS)
1648 dev_err(chan2dev(&atchan->chan), "request overflow error!!!");
1649
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001650 spin_lock_irq(&atchan->lock);
Nicolas Ferre223a4f42019-04-03 12:23:58 +02001651
1652 /* Channel must be disabled first as it's not done automatically */
1653 at_xdmac_write(atxdmac, AT_XDMAC_GD, atchan->mask);
1654 while (at_xdmac_read(atxdmac, AT_XDMAC_GS) & atchan->mask)
1655 cpu_relax();
1656
1657 bad_desc = list_first_entry(&atchan->xfers_list,
1658 struct at_xdmac_desc,
1659 xfer_node);
1660
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001661 spin_unlock_irq(&atchan->lock);
Nicolas Ferre223a4f42019-04-03 12:23:58 +02001662
1663 /* Print bad descriptor's details if needed */
1664 dev_dbg(chan2dev(&atchan->chan),
1665 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x\n",
1666 __func__, &bad_desc->lld.mbr_sa, &bad_desc->lld.mbr_da,
1667 bad_desc->lld.mbr_ubc);
1668
1669 /* Then continue with usual descriptor management */
1670}
1671
Allen Pais00217d12020-08-31 16:05:10 +05301672static void at_xdmac_tasklet(struct tasklet_struct *t)
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001673{
Allen Pais00217d12020-08-31 16:05:10 +05301674 struct at_xdmac_chan *atchan = from_tasklet(atchan, t, tasklet);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001675 struct at_xdmac_desc *desc;
1676 u32 error_mask;
1677
Codrin Ciubotariudc3f5952019-01-23 16:33:47 +00001678 dev_dbg(chan2dev(&atchan->chan), "%s: status=0x%08x\n",
1679 __func__, atchan->irq_status);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001680
1681 error_mask = AT_XDMAC_CIS_RBEIS
1682 | AT_XDMAC_CIS_WBEIS
1683 | AT_XDMAC_CIS_ROIS;
1684
1685 if (at_xdmac_chan_is_cyclic(atchan)) {
1686 at_xdmac_handle_cyclic(atchan);
Codrin Ciubotariudc3f5952019-01-23 16:33:47 +00001687 } else if ((atchan->irq_status & AT_XDMAC_CIS_LIS)
1688 || (atchan->irq_status & error_mask)) {
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001689 struct dma_async_tx_descriptor *txd;
1690
Nicolas Ferre223a4f42019-04-03 12:23:58 +02001691 if (atchan->irq_status & error_mask)
1692 at_xdmac_handle_error(atchan);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001693
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001694 spin_lock_irq(&atchan->lock);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001695 desc = list_first_entry(&atchan->xfers_list,
1696 struct at_xdmac_desc,
1697 xfer_node);
1698 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
Nicolas Ferree2c114c2019-04-03 12:23:57 +02001699 if (!desc->active_xfer) {
1700 dev_err(chan2dev(&atchan->chan), "Xfer not active: exiting");
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001701 spin_unlock_irq(&atchan->lock);
Nicolas Ferree2c114c2019-04-03 12:23:57 +02001702 return;
1703 }
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001704
1705 txd = &desc->tx_dma_desc;
1706
1707 at_xdmac_remove_xfer(atchan, desc);
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001708 spin_unlock_irq(&atchan->lock);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001709
Tudor Ambarusa443e982020-01-23 14:03:12 +00001710 dma_cookie_complete(txd);
1711 if (txd->flags & DMA_PREP_INTERRUPT)
1712 dmaengine_desc_get_callback_invoke(txd, NULL);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001713
1714 dma_run_dependencies(txd);
1715
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001716 spin_lock_irq(&atchan->lock);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001717 at_xdmac_advance_work(atchan);
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001718 spin_unlock_irq(&atchan->lock);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001719 }
1720}
1721
1722static irqreturn_t at_xdmac_interrupt(int irq, void *dev_id)
1723{
1724 struct at_xdmac *atxdmac = (struct at_xdmac *)dev_id;
1725 struct at_xdmac_chan *atchan;
1726 u32 imr, status, pending;
1727 u32 chan_imr, chan_status;
1728 int i, ret = IRQ_NONE;
1729
1730 do {
1731 imr = at_xdmac_read(atxdmac, AT_XDMAC_GIM);
1732 status = at_xdmac_read(atxdmac, AT_XDMAC_GIS);
1733 pending = status & imr;
1734
1735 dev_vdbg(atxdmac->dma.dev,
1736 "%s: status=0x%08x, imr=0x%08x, pending=0x%08x\n",
1737 __func__, status, imr, pending);
1738
1739 if (!pending)
1740 break;
1741
1742 /* We have to find which channel has generated the interrupt. */
1743 for (i = 0; i < atxdmac->dma.chancnt; i++) {
1744 if (!((1 << i) & pending))
1745 continue;
1746
1747 atchan = &atxdmac->chan[i];
1748 chan_imr = at_xdmac_chan_read(atchan, AT_XDMAC_CIM);
1749 chan_status = at_xdmac_chan_read(atchan, AT_XDMAC_CIS);
Codrin Ciubotariudc3f5952019-01-23 16:33:47 +00001750 atchan->irq_status = chan_status & chan_imr;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001751 dev_vdbg(atxdmac->dma.dev,
1752 "%s: chan%d: imr=0x%x, status=0x%x\n",
1753 __func__, i, chan_imr, chan_status);
1754 dev_vdbg(chan2dev(&atchan->chan),
1755 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
1756 __func__,
1757 at_xdmac_chan_read(atchan, AT_XDMAC_CC),
1758 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
1759 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
1760 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
1761 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
1762 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
1763
Codrin Ciubotariudc3f5952019-01-23 16:33:47 +00001764 if (atchan->irq_status & (AT_XDMAC_CIS_RBEIS | AT_XDMAC_CIS_WBEIS))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001765 at_xdmac_write(atxdmac, AT_XDMAC_GD, atchan->mask);
1766
1767 tasklet_schedule(&atchan->tasklet);
1768 ret = IRQ_HANDLED;
1769 }
1770
1771 } while (pending);
1772
1773 return ret;
1774}
1775
1776static void at_xdmac_issue_pending(struct dma_chan *chan)
1777{
1778 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001779 unsigned long flags;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001780
1781 dev_dbg(chan2dev(&atchan->chan), "%s\n", __func__);
1782
Tudor Ambaruse6af9b02021-12-15 13:01:05 +02001783 spin_lock_irqsave(&atchan->lock, flags);
1784 at_xdmac_advance_work(atchan);
1785 spin_unlock_irqrestore(&atchan->lock, flags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001786
1787 return;
1788}
1789
Ludovic Desroches3d138872014-11-17 14:42:07 +01001790static int at_xdmac_device_config(struct dma_chan *chan,
1791 struct dma_slave_config *config)
1792{
1793 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1794 int ret;
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001795 unsigned long flags;
Ludovic Desroches3d138872014-11-17 14:42:07 +01001796
1797 dev_dbg(chan2dev(chan), "%s\n", __func__);
1798
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001799 spin_lock_irqsave(&atchan->lock, flags);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001800 ret = at_xdmac_set_slave_config(chan, config);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001801 spin_unlock_irqrestore(&atchan->lock, flags);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001802
1803 return ret;
1804}
1805
1806static int at_xdmac_device_pause(struct dma_chan *chan)
1807{
1808 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1809 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001810 unsigned long flags;
Ludovic Desroches3d138872014-11-17 14:42:07 +01001811
1812 dev_dbg(chan2dev(chan), "%s\n", __func__);
1813
Cyrille Pitchencbb85e62015-01-27 16:30:29 +01001814 if (test_and_set_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status))
1815 return 0;
1816
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001817 spin_lock_irqsave(&atchan->lock, flags);
Eugen Hristev2bec35a2020-10-16 12:38:50 +03001818 at_xdmac_write(atxdmac, atxdmac->layout->grws, atchan->mask);
Cyrille Pitchencbb85e62015-01-27 16:30:29 +01001819 while (at_xdmac_chan_read(atchan, AT_XDMAC_CC)
1820 & (AT_XDMAC_CC_WRIP | AT_XDMAC_CC_RDIP))
1821 cpu_relax();
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001822 spin_unlock_irqrestore(&atchan->lock, flags);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001823
1824 return 0;
1825}
1826
1827static int at_xdmac_device_resume(struct dma_chan *chan)
1828{
1829 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1830 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001831 unsigned long flags;
Ludovic Desroches3d138872014-11-17 14:42:07 +01001832
1833 dev_dbg(chan2dev(chan), "%s\n", __func__);
1834
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001835 spin_lock_irqsave(&atchan->lock, flags);
Niklas Cassel0434a232015-04-07 16:42:45 +02001836 if (!at_xdmac_chan_is_paused(atchan)) {
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001837 spin_unlock_irqrestore(&atchan->lock, flags);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001838 return 0;
Niklas Cassel0434a232015-04-07 16:42:45 +02001839 }
Ludovic Desroches3d138872014-11-17 14:42:07 +01001840
Eugen Hristev2bec35a2020-10-16 12:38:50 +03001841 at_xdmac_write(atxdmac, atxdmac->layout->grwr, atchan->mask);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001842 clear_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001843 spin_unlock_irqrestore(&atchan->lock, flags);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001844
1845 return 0;
1846}
1847
1848static int at_xdmac_device_terminate_all(struct dma_chan *chan)
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001849{
1850 struct at_xdmac_desc *desc, *_desc;
1851 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1852 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001853 unsigned long flags;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001854
Ludovic Desroches3d138872014-11-17 14:42:07 +01001855 dev_dbg(chan2dev(chan), "%s\n", __func__);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001856
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001857 spin_lock_irqsave(&atchan->lock, flags);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001858 at_xdmac_write(atxdmac, AT_XDMAC_GD, atchan->mask);
1859 while (at_xdmac_read(atxdmac, AT_XDMAC_GS) & atchan->mask)
1860 cpu_relax();
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001861
Ludovic Desroches3d138872014-11-17 14:42:07 +01001862 /* Cancel all pending transfers. */
1863 list_for_each_entry_safe(desc, _desc, &atchan->xfers_list, xfer_node)
1864 at_xdmac_remove_xfer(atchan, desc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001865
Songjun Wu611dcad2016-01-18 11:14:44 +01001866 clear_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001867 clear_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001868 spin_unlock_irqrestore(&atchan->lock, flags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001869
Ludovic Desroches3d138872014-11-17 14:42:07 +01001870 return 0;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001871}
1872
1873static int at_xdmac_alloc_chan_resources(struct dma_chan *chan)
1874{
1875 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1876 struct at_xdmac_desc *desc;
1877 int i;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001878
1879 if (at_xdmac_chan_is_enabled(atchan)) {
1880 dev_err(chan2dev(chan),
1881 "can't allocate channel resources (channel enabled)\n");
Tudor Ambarus387269d2020-01-23 14:03:14 +00001882 return -EIO;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001883 }
1884
1885 if (!list_empty(&atchan->free_descs_list)) {
1886 dev_err(chan2dev(chan),
1887 "can't allocate channel resources (channel not free from a previous use)\n");
Tudor Ambarus387269d2020-01-23 14:03:14 +00001888 return -EIO;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001889 }
1890
1891 for (i = 0; i < init_nr_desc_per_channel; i++) {
Tudor Ambarus8592f2c2020-01-23 14:03:15 +00001892 desc = at_xdmac_alloc_desc(chan, GFP_KERNEL);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001893 if (!desc) {
1894 dev_warn(chan2dev(chan),
1895 "only %d descriptors have been allocated\n", i);
1896 break;
1897 }
1898 list_add_tail(&desc->desc_node, &atchan->free_descs_list);
1899 }
1900
1901 dma_cookie_init(chan);
1902
1903 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1904
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001905 return i;
1906}
1907
1908static void at_xdmac_free_chan_resources(struct dma_chan *chan)
1909{
1910 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1911 struct at_xdmac *atxdmac = to_at_xdmac(chan->device);
1912 struct at_xdmac_desc *desc, *_desc;
1913
1914 list_for_each_entry_safe(desc, _desc, &atchan->free_descs_list, desc_node) {
1915 dev_dbg(chan2dev(chan), "%s: freeing descriptor %p\n", __func__, desc);
1916 list_del(&desc->desc_node);
1917 dma_pool_free(atxdmac->at_xdmac_desc_pool, desc, desc->tx_dma_desc.phys);
1918 }
1919
1920 return;
1921}
1922
Claudiu Bezneafa5270e2021-10-07 14:12:27 +03001923static void at_xdmac_axi_config(struct platform_device *pdev)
1924{
1925 struct at_xdmac *atxdmac = (struct at_xdmac *)platform_get_drvdata(pdev);
1926 bool dev_m2m = false;
1927 u32 dma_requests;
1928
1929 if (!atxdmac->layout->axi_config)
1930 return; /* Not supported */
1931
1932 if (!of_property_read_u32(pdev->dev.of_node, "dma-requests",
1933 &dma_requests)) {
1934 dev_info(&pdev->dev, "controller in mem2mem mode.\n");
1935 dev_m2m = true;
1936 }
1937
1938 if (dev_m2m) {
1939 at_xdmac_write(atxdmac, AT_XDMAC_GCFG, AT_XDMAC_GCFG_M2M);
1940 at_xdmac_write(atxdmac, AT_XDMAC_GWAC, AT_XDMAC_GWAC_M2M);
1941 } else {
1942 at_xdmac_write(atxdmac, AT_XDMAC_GCFG, AT_XDMAC_GCFG_P2M);
1943 at_xdmac_write(atxdmac, AT_XDMAC_GWAC, AT_XDMAC_GWAC_P2M);
1944 }
1945}
1946
Claudiu Bezneab183d412021-10-07 14:12:29 +03001947static int __maybe_unused atmel_xdmac_prepare(struct device *dev)
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001948{
Wolfram Sangede2b292018-04-22 11:14:10 +02001949 struct at_xdmac *atxdmac = dev_get_drvdata(dev);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001950 struct dma_chan *chan, *_chan;
1951
1952 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
1953 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1954
1955 /* Wait for transfer completion, except in cyclic case. */
1956 if (at_xdmac_chan_is_enabled(atchan) && !at_xdmac_chan_is_cyclic(atchan))
1957 return -EAGAIN;
1958 }
1959 return 0;
1960}
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001961
Claudiu Bezneab183d412021-10-07 14:12:29 +03001962static int __maybe_unused atmel_xdmac_suspend(struct device *dev)
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001963{
Wolfram Sangede2b292018-04-22 11:14:10 +02001964 struct at_xdmac *atxdmac = dev_get_drvdata(dev);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001965 struct dma_chan *chan, *_chan;
1966
1967 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
1968 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1969
Ludovic Desroches734bb9a2015-01-27 16:30:30 +01001970 atchan->save_cc = at_xdmac_chan_read(atchan, AT_XDMAC_CC);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001971 if (at_xdmac_chan_is_cyclic(atchan)) {
1972 if (!at_xdmac_chan_is_paused(atchan))
Ludovic Desroches3d138872014-11-17 14:42:07 +01001973 at_xdmac_device_pause(chan);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001974 atchan->save_cim = at_xdmac_chan_read(atchan, AT_XDMAC_CIM);
1975 atchan->save_cnda = at_xdmac_chan_read(atchan, AT_XDMAC_CNDA);
1976 atchan->save_cndc = at_xdmac_chan_read(atchan, AT_XDMAC_CNDC);
1977 }
1978 }
1979 atxdmac->save_gim = at_xdmac_read(atxdmac, AT_XDMAC_GIM);
1980
1981 at_xdmac_off(atxdmac);
1982 clk_disable_unprepare(atxdmac->clk);
1983 return 0;
1984}
1985
Claudiu Bezneab183d412021-10-07 14:12:29 +03001986static int __maybe_unused atmel_xdmac_resume(struct device *dev)
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001987{
Wolfram Sangede2b292018-04-22 11:14:10 +02001988 struct at_xdmac *atxdmac = dev_get_drvdata(dev);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001989 struct at_xdmac_chan *atchan;
1990 struct dma_chan *chan, *_chan;
Claudiu Bezneafa5270e2021-10-07 14:12:27 +03001991 struct platform_device *pdev = container_of(dev, struct platform_device, dev);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001992 int i;
Arvind Yadav87c56dc2017-08-07 13:15:19 +05301993 int ret;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001994
Arvind Yadav87c56dc2017-08-07 13:15:19 +05301995 ret = clk_prepare_enable(atxdmac->clk);
1996 if (ret)
1997 return ret;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001998
Claudiu Bezneafa5270e2021-10-07 14:12:27 +03001999 at_xdmac_axi_config(pdev);
2000
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002001 /* Clear pending interrupts. */
2002 for (i = 0; i < atxdmac->dma.chancnt; i++) {
2003 atchan = &atxdmac->chan[i];
2004 while (at_xdmac_chan_read(atchan, AT_XDMAC_CIS))
2005 cpu_relax();
2006 }
2007
2008 at_xdmac_write(atxdmac, AT_XDMAC_GIE, atxdmac->save_gim);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002009 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
2010 atchan = to_at_xdmac_chan(chan);
Ludovic Desroches734bb9a2015-01-27 16:30:30 +01002011 at_xdmac_chan_write(atchan, AT_XDMAC_CC, atchan->save_cc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002012 if (at_xdmac_chan_is_cyclic(atchan)) {
Songjun Wu611dcad2016-01-18 11:14:44 +01002013 if (at_xdmac_chan_is_paused(atchan))
2014 at_xdmac_device_resume(chan);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002015 at_xdmac_chan_write(atchan, AT_XDMAC_CNDA, atchan->save_cnda);
2016 at_xdmac_chan_write(atchan, AT_XDMAC_CNDC, atchan->save_cndc);
2017 at_xdmac_chan_write(atchan, AT_XDMAC_CIE, atchan->save_cim);
2018 wmb();
2019 at_xdmac_write(atxdmac, AT_XDMAC_GE, atchan->mask);
2020 }
2021 }
2022 return 0;
2023}
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002024
2025static int at_xdmac_probe(struct platform_device *pdev)
2026{
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002027 struct at_xdmac *atxdmac;
Gustavo A. R. Silvaaa8ff352021-12-07 18:10:13 -06002028 int irq, nr_channels, i, ret;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002029 void __iomem *base;
2030 u32 reg;
2031
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002032 irq = platform_get_irq(pdev, 0);
2033 if (irq < 0)
2034 return irq;
2035
Markus Elfringfbd1d632019-09-22 10:37:31 +02002036 base = devm_platform_ioremap_resource(pdev, 0);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002037 if (IS_ERR(base))
2038 return PTR_ERR(base);
2039
2040 /*
2041 * Read number of xdmac channels, read helper function can't be used
2042 * since atxdmac is not yet allocated and we need to know the number
2043 * of channels to do the allocation.
2044 */
2045 reg = readl_relaxed(base + AT_XDMAC_GTYPE);
2046 nr_channels = AT_XDMAC_NB_CH(reg);
2047 if (nr_channels > AT_XDMAC_MAX_CHAN) {
2048 dev_err(&pdev->dev, "invalid number of channels (%u)\n",
2049 nr_channels);
2050 return -EINVAL;
2051 }
2052
Gustavo A. R. Silvaaa8ff352021-12-07 18:10:13 -06002053 atxdmac = devm_kzalloc(&pdev->dev,
2054 struct_size(atxdmac, chan, nr_channels),
2055 GFP_KERNEL);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002056 if (!atxdmac) {
2057 dev_err(&pdev->dev, "can't allocate at_xdmac structure\n");
2058 return -ENOMEM;
2059 }
2060
2061 atxdmac->regs = base;
2062 atxdmac->irq = irq;
2063
Eugen Hristev2bec35a2020-10-16 12:38:50 +03002064 atxdmac->layout = of_device_get_match_data(&pdev->dev);
2065 if (!atxdmac->layout)
2066 return -ENODEV;
2067
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002068 atxdmac->clk = devm_clk_get(&pdev->dev, "dma_clk");
2069 if (IS_ERR(atxdmac->clk)) {
2070 dev_err(&pdev->dev, "can't get dma_clk\n");
2071 return PTR_ERR(atxdmac->clk);
2072 }
2073
2074 /* Do not use dev res to prevent races with tasklet */
2075 ret = request_irq(atxdmac->irq, at_xdmac_interrupt, 0, "at_xdmac", atxdmac);
2076 if (ret) {
2077 dev_err(&pdev->dev, "can't request irq\n");
2078 return ret;
2079 }
2080
2081 ret = clk_prepare_enable(atxdmac->clk);
2082 if (ret) {
2083 dev_err(&pdev->dev, "can't prepare or enable clock\n");
2084 goto err_free_irq;
2085 }
2086
2087 atxdmac->at_xdmac_desc_pool =
2088 dmam_pool_create(dev_name(&pdev->dev), &pdev->dev,
2089 sizeof(struct at_xdmac_desc), 4, 0);
2090 if (!atxdmac->at_xdmac_desc_pool) {
2091 dev_err(&pdev->dev, "no memory for descriptors dma pool\n");
2092 ret = -ENOMEM;
2093 goto err_clk_disable;
2094 }
2095
2096 dma_cap_set(DMA_CYCLIC, atxdmac->dma.cap_mask);
Maxime Ripard6007ccb2015-05-07 17:38:11 +02002097 dma_cap_set(DMA_INTERLEAVE, atxdmac->dma.cap_mask);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002098 dma_cap_set(DMA_MEMCPY, atxdmac->dma.cap_mask);
Maxime Ripardb206d9a2015-05-18 13:46:16 +02002099 dma_cap_set(DMA_MEMSET, atxdmac->dma.cap_mask);
Maxime Ripard67a6eed2015-07-06 12:19:24 +02002100 dma_cap_set(DMA_MEMSET_SG, atxdmac->dma.cap_mask);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002101 dma_cap_set(DMA_SLAVE, atxdmac->dma.cap_mask);
Ludovic Desrochesfef4cbf2014-11-13 11:52:45 +01002102 /*
2103 * Without DMA_PRIVATE the driver is not able to allocate more than
2104 * one channel, second allocation fails in private_candidate.
2105 */
2106 dma_cap_set(DMA_PRIVATE, atxdmac->dma.cap_mask);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002107 atxdmac->dma.dev = &pdev->dev;
2108 atxdmac->dma.device_alloc_chan_resources = at_xdmac_alloc_chan_resources;
2109 atxdmac->dma.device_free_chan_resources = at_xdmac_free_chan_resources;
2110 atxdmac->dma.device_tx_status = at_xdmac_tx_status;
2111 atxdmac->dma.device_issue_pending = at_xdmac_issue_pending;
2112 atxdmac->dma.device_prep_dma_cyclic = at_xdmac_prep_dma_cyclic;
Maxime Ripard6007ccb2015-05-07 17:38:11 +02002113 atxdmac->dma.device_prep_interleaved_dma = at_xdmac_prep_interleaved;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002114 atxdmac->dma.device_prep_dma_memcpy = at_xdmac_prep_dma_memcpy;
Maxime Ripardb206d9a2015-05-18 13:46:16 +02002115 atxdmac->dma.device_prep_dma_memset = at_xdmac_prep_dma_memset;
Maxime Ripard67a6eed2015-07-06 12:19:24 +02002116 atxdmac->dma.device_prep_dma_memset_sg = at_xdmac_prep_dma_memset_sg;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002117 atxdmac->dma.device_prep_slave_sg = at_xdmac_prep_slave_sg;
Ludovic Desroches3d138872014-11-17 14:42:07 +01002118 atxdmac->dma.device_config = at_xdmac_device_config;
2119 atxdmac->dma.device_pause = at_xdmac_device_pause;
2120 atxdmac->dma.device_resume = at_xdmac_device_resume;
2121 atxdmac->dma.device_terminate_all = at_xdmac_device_terminate_all;
Ludovic Desroches8ac82f82014-11-17 14:42:44 +01002122 atxdmac->dma.src_addr_widths = AT_XDMAC_DMA_BUSWIDTHS;
2123 atxdmac->dma.dst_addr_widths = AT_XDMAC_DMA_BUSWIDTHS;
2124 atxdmac->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
2125 atxdmac->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002126
2127 /* Disable all chans and interrupts. */
2128 at_xdmac_off(atxdmac);
2129
2130 /* Init channels. */
2131 INIT_LIST_HEAD(&atxdmac->dma.channels);
2132 for (i = 0; i < nr_channels; i++) {
2133 struct at_xdmac_chan *atchan = &atxdmac->chan[i];
2134
2135 atchan->chan.device = &atxdmac->dma;
2136 list_add_tail(&atchan->chan.device_node,
2137 &atxdmac->dma.channels);
2138
2139 atchan->ch_regs = at_xdmac_chan_reg_base(atxdmac, i);
2140 atchan->mask = 1 << i;
2141
2142 spin_lock_init(&atchan->lock);
2143 INIT_LIST_HEAD(&atchan->xfers_list);
2144 INIT_LIST_HEAD(&atchan->free_descs_list);
Allen Pais00217d12020-08-31 16:05:10 +05302145 tasklet_setup(&atchan->tasklet, at_xdmac_tasklet);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002146
2147 /* Clear pending interrupts. */
2148 while (at_xdmac_chan_read(atchan, AT_XDMAC_CIS))
2149 cpu_relax();
2150 }
2151 platform_set_drvdata(pdev, atxdmac);
2152
2153 ret = dma_async_device_register(&atxdmac->dma);
2154 if (ret) {
2155 dev_err(&pdev->dev, "fail to register DMA engine device\n");
2156 goto err_clk_disable;
2157 }
2158
2159 ret = of_dma_controller_register(pdev->dev.of_node,
2160 at_xdmac_xlate, atxdmac);
2161 if (ret) {
2162 dev_err(&pdev->dev, "could not register of dma controller\n");
2163 goto err_dma_unregister;
2164 }
2165
2166 dev_info(&pdev->dev, "%d channels, mapped at 0x%p\n",
2167 nr_channels, atxdmac->regs);
2168
Eugen Hristevf40566f2020-10-16 12:39:18 +03002169 at_xdmac_axi_config(pdev);
2170
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002171 return 0;
2172
2173err_dma_unregister:
2174 dma_async_device_unregister(&atxdmac->dma);
2175err_clk_disable:
2176 clk_disable_unprepare(atxdmac->clk);
2177err_free_irq:
Wei Yongjun6a8b0c62016-08-10 03:17:09 +00002178 free_irq(atxdmac->irq, atxdmac);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002179 return ret;
2180}
2181
2182static int at_xdmac_remove(struct platform_device *pdev)
2183{
2184 struct at_xdmac *atxdmac = (struct at_xdmac *)platform_get_drvdata(pdev);
2185 int i;
2186
2187 at_xdmac_off(atxdmac);
2188 of_dma_controller_free(pdev->dev.of_node);
2189 dma_async_device_unregister(&atxdmac->dma);
2190 clk_disable_unprepare(atxdmac->clk);
2191
Wei Yongjun6a8b0c62016-08-10 03:17:09 +00002192 free_irq(atxdmac->irq, atxdmac);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002193
2194 for (i = 0; i < atxdmac->dma.chancnt; i++) {
2195 struct at_xdmac_chan *atchan = &atxdmac->chan[i];
2196
2197 tasklet_kill(&atchan->tasklet);
2198 at_xdmac_free_chan_resources(&atchan->chan);
2199 }
2200
2201 return 0;
2202}
2203
Claudiu Beznead191a9a2021-10-25 10:40:02 +03002204static const struct dev_pm_ops __maybe_unused atmel_xdmac_dev_pm_ops = {
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002205 .prepare = atmel_xdmac_prepare,
2206 SET_LATE_SYSTEM_SLEEP_PM_OPS(atmel_xdmac_suspend, atmel_xdmac_resume)
2207};
2208
2209static const struct of_device_id atmel_xdmac_dt_ids[] = {
2210 {
2211 .compatible = "atmel,sama5d4-dma",
Eugen Hristev2bec35a2020-10-16 12:38:50 +03002212 .data = &at_xdmac_sama5d4_layout,
2213 }, {
2214 .compatible = "microchip,sama7g5-dma",
2215 .data = &at_xdmac_sama7g5_layout,
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002216 }, {
2217 /* sentinel */
2218 }
2219};
2220MODULE_DEVICE_TABLE(of, atmel_xdmac_dt_ids);
2221
2222static struct platform_driver at_xdmac_driver = {
2223 .probe = at_xdmac_probe,
2224 .remove = at_xdmac_remove,
2225 .driver = {
2226 .name = "at_xdmac",
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002227 .of_match_table = of_match_ptr(atmel_xdmac_dt_ids),
Claudiu Beznea8e0c7e42021-10-07 14:12:30 +03002228 .pm = pm_ptr(&atmel_xdmac_dev_pm_ops),
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002229 }
2230};
2231
2232static int __init at_xdmac_init(void)
2233{
Clément Léger258cb692021-07-28 11:46:07 +02002234 return platform_driver_register(&at_xdmac_driver);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002235}
2236subsys_initcall(at_xdmac_init);
2237
Clément Léger258cb692021-07-28 11:46:07 +02002238static void __exit at_xdmac_exit(void)
2239{
2240 platform_driver_unregister(&at_xdmac_driver);
2241}
2242module_exit(at_xdmac_exit);
2243
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002244MODULE_DESCRIPTION("Atmel Extended DMA Controller driver");
2245MODULE_AUTHOR("Ludovic Desroches <ludovic.desroches@atmel.com>");
2246MODULE_LICENSE("GPL");